wm8994.c 116 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/jack.h>
  25. #include <sound/pcm.h>
  26. #include <sound/pcm_params.h>
  27. #include <sound/soc.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <trace/events/asoc.h>
  31. #include <linux/mfd/wm8994/core.h>
  32. #include <linux/mfd/wm8994/registers.h>
  33. #include <linux/mfd/wm8994/pdata.h>
  34. #include <linux/mfd/wm8994/gpio.h>
  35. #include "wm8994.h"
  36. #include "wm_hubs.h"
  37. #define WM1811_JACKDET_MODE_NONE 0x0000
  38. #define WM1811_JACKDET_MODE_JACK 0x0100
  39. #define WM1811_JACKDET_MODE_MIC 0x0080
  40. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  41. #define WM8994_NUM_DRC 3
  42. #define WM8994_NUM_EQ 3
  43. static struct {
  44. unsigned int reg;
  45. unsigned int mask;
  46. } wm8994_vu_bits[] = {
  47. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  48. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  50. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  52. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  53. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  54. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  56. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  58. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  60. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  62. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  64. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  66. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  68. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  69. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  70. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  72. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  73. };
  74. static int wm8994_drc_base[] = {
  75. WM8994_AIF1_DRC1_1,
  76. WM8994_AIF1_DRC2_1,
  77. WM8994_AIF2_DRC_1,
  78. };
  79. static int wm8994_retune_mobile_base[] = {
  80. WM8994_AIF1_DAC1_EQ_GAINS_1,
  81. WM8994_AIF1_DAC2_EQ_GAINS_1,
  82. WM8994_AIF2_EQ_GAINS_1,
  83. };
  84. static void wm8958_default_micdet(u16 status, void *data);
  85. static const struct wm8958_micd_rate micdet_rates[] = {
  86. { 32768, true, 1, 4 },
  87. { 32768, false, 1, 1 },
  88. { 44100 * 256, true, 7, 10 },
  89. { 44100 * 256, false, 7, 10 },
  90. };
  91. static const struct wm8958_micd_rate jackdet_rates[] = {
  92. { 32768, true, 0, 1 },
  93. { 32768, false, 0, 1 },
  94. { 44100 * 256, true, 10, 10 },
  95. { 44100 * 256, false, 7, 8 },
  96. };
  97. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  98. {
  99. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  100. int best, i, sysclk, val;
  101. bool idle;
  102. const struct wm8958_micd_rate *rates;
  103. int num_rates;
  104. if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
  105. wm8994->jack_cb != wm8958_default_micdet)
  106. return;
  107. idle = !wm8994->jack_mic;
  108. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  109. if (sysclk & WM8994_SYSCLK_SRC)
  110. sysclk = wm8994->aifclk[1];
  111. else
  112. sysclk = wm8994->aifclk[0];
  113. if (wm8994->pdata && wm8994->pdata->micd_rates) {
  114. rates = wm8994->pdata->micd_rates;
  115. num_rates = wm8994->pdata->num_micd_rates;
  116. } else if (wm8994->jackdet) {
  117. rates = jackdet_rates;
  118. num_rates = ARRAY_SIZE(jackdet_rates);
  119. } else {
  120. rates = micdet_rates;
  121. num_rates = ARRAY_SIZE(micdet_rates);
  122. }
  123. best = 0;
  124. for (i = 0; i < num_rates; i++) {
  125. if (rates[i].idle != idle)
  126. continue;
  127. if (abs(rates[i].sysclk - sysclk) <
  128. abs(rates[best].sysclk - sysclk))
  129. best = i;
  130. else if (rates[best].idle != idle)
  131. best = i;
  132. }
  133. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  134. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  135. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  136. rates[best].start, rates[best].rate, sysclk,
  137. idle ? "idle" : "active");
  138. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  139. WM8958_MICD_BIAS_STARTTIME_MASK |
  140. WM8958_MICD_RATE_MASK, val);
  141. }
  142. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  143. {
  144. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  145. int rate;
  146. int reg1 = 0;
  147. int offset;
  148. if (aif)
  149. offset = 4;
  150. else
  151. offset = 0;
  152. switch (wm8994->sysclk[aif]) {
  153. case WM8994_SYSCLK_MCLK1:
  154. rate = wm8994->mclk[0];
  155. break;
  156. case WM8994_SYSCLK_MCLK2:
  157. reg1 |= 0x8;
  158. rate = wm8994->mclk[1];
  159. break;
  160. case WM8994_SYSCLK_FLL1:
  161. reg1 |= 0x10;
  162. rate = wm8994->fll[0].out;
  163. break;
  164. case WM8994_SYSCLK_FLL2:
  165. reg1 |= 0x18;
  166. rate = wm8994->fll[1].out;
  167. break;
  168. default:
  169. return -EINVAL;
  170. }
  171. if (rate >= 13500000) {
  172. rate /= 2;
  173. reg1 |= WM8994_AIF1CLK_DIV;
  174. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  175. aif + 1, rate);
  176. }
  177. wm8994->aifclk[aif] = rate;
  178. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  179. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  180. reg1);
  181. return 0;
  182. }
  183. static int configure_clock(struct snd_soc_codec *codec)
  184. {
  185. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  186. int change, new;
  187. /* Bring up the AIF clocks first */
  188. configure_aif_clock(codec, 0);
  189. configure_aif_clock(codec, 1);
  190. /* Then switch CLK_SYS over to the higher of them; a change
  191. * can only happen as a result of a clocking change which can
  192. * only be made outside of DAPM so we can safely redo the
  193. * clocking.
  194. */
  195. /* If they're equal it doesn't matter which is used */
  196. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  197. wm8958_micd_set_rate(codec);
  198. return 0;
  199. }
  200. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  201. new = WM8994_SYSCLK_SRC;
  202. else
  203. new = 0;
  204. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  205. WM8994_SYSCLK_SRC, new);
  206. if (change)
  207. snd_soc_dapm_sync(&codec->dapm);
  208. wm8958_micd_set_rate(codec);
  209. return 0;
  210. }
  211. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  212. struct snd_soc_dapm_widget *sink)
  213. {
  214. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  215. const char *clk;
  216. /* Check what we're currently using for CLK_SYS */
  217. if (reg & WM8994_SYSCLK_SRC)
  218. clk = "AIF2CLK";
  219. else
  220. clk = "AIF1CLK";
  221. return strcmp(source->name, clk) == 0;
  222. }
  223. static const char *sidetone_hpf_text[] = {
  224. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  225. };
  226. static const struct soc_enum sidetone_hpf =
  227. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  228. static const char *adc_hpf_text[] = {
  229. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  230. };
  231. static const struct soc_enum aif1adc1_hpf =
  232. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  233. static const struct soc_enum aif1adc2_hpf =
  234. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  235. static const struct soc_enum aif2adc_hpf =
  236. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  237. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  238. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  239. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  240. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  241. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  242. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  243. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  244. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  245. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  246. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  247. .put = wm8994_put_drc_sw, \
  248. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  249. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  250. struct snd_ctl_elem_value *ucontrol)
  251. {
  252. struct soc_mixer_control *mc =
  253. (struct soc_mixer_control *)kcontrol->private_value;
  254. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  255. int mask, ret;
  256. /* Can't enable both ADC and DAC paths simultaneously */
  257. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  258. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  259. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  260. else
  261. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  262. ret = snd_soc_read(codec, mc->reg);
  263. if (ret < 0)
  264. return ret;
  265. if (ret & mask)
  266. return -EINVAL;
  267. return snd_soc_put_volsw(kcontrol, ucontrol);
  268. }
  269. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  270. {
  271. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  272. struct wm8994_pdata *pdata = wm8994->pdata;
  273. int base = wm8994_drc_base[drc];
  274. int cfg = wm8994->drc_cfg[drc];
  275. int save, i;
  276. /* Save any enables; the configuration should clear them. */
  277. save = snd_soc_read(codec, base);
  278. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  279. WM8994_AIF1ADC1R_DRC_ENA;
  280. for (i = 0; i < WM8994_DRC_REGS; i++)
  281. snd_soc_update_bits(codec, base + i, 0xffff,
  282. pdata->drc_cfgs[cfg].regs[i]);
  283. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  284. WM8994_AIF1ADC1L_DRC_ENA |
  285. WM8994_AIF1ADC1R_DRC_ENA, save);
  286. }
  287. /* Icky as hell but saves code duplication */
  288. static int wm8994_get_drc(const char *name)
  289. {
  290. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  291. return 0;
  292. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  293. return 1;
  294. if (strcmp(name, "AIF2DRC Mode") == 0)
  295. return 2;
  296. return -EINVAL;
  297. }
  298. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  299. struct snd_ctl_elem_value *ucontrol)
  300. {
  301. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  302. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  303. struct wm8994_pdata *pdata = wm8994->pdata;
  304. int drc = wm8994_get_drc(kcontrol->id.name);
  305. int value = ucontrol->value.integer.value[0];
  306. if (drc < 0)
  307. return drc;
  308. if (value >= pdata->num_drc_cfgs)
  309. return -EINVAL;
  310. wm8994->drc_cfg[drc] = value;
  311. wm8994_set_drc(codec, drc);
  312. return 0;
  313. }
  314. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  315. struct snd_ctl_elem_value *ucontrol)
  316. {
  317. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  318. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  319. int drc = wm8994_get_drc(kcontrol->id.name);
  320. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  321. return 0;
  322. }
  323. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  324. {
  325. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  326. struct wm8994_pdata *pdata = wm8994->pdata;
  327. int base = wm8994_retune_mobile_base[block];
  328. int iface, best, best_val, save, i, cfg;
  329. if (!pdata || !wm8994->num_retune_mobile_texts)
  330. return;
  331. switch (block) {
  332. case 0:
  333. case 1:
  334. iface = 0;
  335. break;
  336. case 2:
  337. iface = 1;
  338. break;
  339. default:
  340. return;
  341. }
  342. /* Find the version of the currently selected configuration
  343. * with the nearest sample rate. */
  344. cfg = wm8994->retune_mobile_cfg[block];
  345. best = 0;
  346. best_val = INT_MAX;
  347. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  348. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  349. wm8994->retune_mobile_texts[cfg]) == 0 &&
  350. abs(pdata->retune_mobile_cfgs[i].rate
  351. - wm8994->dac_rates[iface]) < best_val) {
  352. best = i;
  353. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  354. - wm8994->dac_rates[iface]);
  355. }
  356. }
  357. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  358. block,
  359. pdata->retune_mobile_cfgs[best].name,
  360. pdata->retune_mobile_cfgs[best].rate,
  361. wm8994->dac_rates[iface]);
  362. /* The EQ will be disabled while reconfiguring it, remember the
  363. * current configuration.
  364. */
  365. save = snd_soc_read(codec, base);
  366. save &= WM8994_AIF1DAC1_EQ_ENA;
  367. for (i = 0; i < WM8994_EQ_REGS; i++)
  368. snd_soc_update_bits(codec, base + i, 0xffff,
  369. pdata->retune_mobile_cfgs[best].regs[i]);
  370. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  371. }
  372. /* Icky as hell but saves code duplication */
  373. static int wm8994_get_retune_mobile_block(const char *name)
  374. {
  375. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  376. return 0;
  377. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  378. return 1;
  379. if (strcmp(name, "AIF2 EQ Mode") == 0)
  380. return 2;
  381. return -EINVAL;
  382. }
  383. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  384. struct snd_ctl_elem_value *ucontrol)
  385. {
  386. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  387. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  388. struct wm8994_pdata *pdata = wm8994->pdata;
  389. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  390. int value = ucontrol->value.integer.value[0];
  391. if (block < 0)
  392. return block;
  393. if (value >= pdata->num_retune_mobile_cfgs)
  394. return -EINVAL;
  395. wm8994->retune_mobile_cfg[block] = value;
  396. wm8994_set_retune_mobile(codec, block);
  397. return 0;
  398. }
  399. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  400. struct snd_ctl_elem_value *ucontrol)
  401. {
  402. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  403. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  404. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  405. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  406. return 0;
  407. }
  408. static const char *aif_chan_src_text[] = {
  409. "Left", "Right"
  410. };
  411. static const struct soc_enum aif1adcl_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  413. static const struct soc_enum aif1adcr_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  415. static const struct soc_enum aif2adcl_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  417. static const struct soc_enum aif2adcr_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  419. static const struct soc_enum aif1dacl_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  421. static const struct soc_enum aif1dacr_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  423. static const struct soc_enum aif2dacl_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  425. static const struct soc_enum aif2dacr_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  427. static const char *osr_text[] = {
  428. "Low Power", "High Performance",
  429. };
  430. static const struct soc_enum dac_osr =
  431. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  432. static const struct soc_enum adc_osr =
  433. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  434. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  435. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  436. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  437. 1, 119, 0, digital_tlv),
  438. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  439. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  440. 1, 119, 0, digital_tlv),
  441. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  442. WM8994_AIF2_ADC_RIGHT_VOLUME,
  443. 1, 119, 0, digital_tlv),
  444. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  445. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  446. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  447. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  448. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  449. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  450. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  451. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  452. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  453. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  454. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  455. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  456. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  457. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  459. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  460. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  461. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  462. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  463. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  464. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  465. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  466. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  467. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  468. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  469. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  470. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  471. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  472. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  473. 5, 12, 0, st_tlv),
  474. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  475. 0, 12, 0, st_tlv),
  476. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  477. 5, 12, 0, st_tlv),
  478. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  479. 0, 12, 0, st_tlv),
  480. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  481. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  482. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  483. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  484. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  485. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  486. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  487. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  488. SOC_ENUM("ADC OSR", adc_osr),
  489. SOC_ENUM("DAC OSR", dac_osr),
  490. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  491. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  492. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  493. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  494. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  495. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  496. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  497. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  498. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  499. 6, 1, 1, wm_hubs_spkmix_tlv),
  500. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  501. 2, 1, 1, wm_hubs_spkmix_tlv),
  502. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  503. 6, 1, 1, wm_hubs_spkmix_tlv),
  504. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  505. 2, 1, 1, wm_hubs_spkmix_tlv),
  506. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  507. 10, 15, 0, wm8994_3d_tlv),
  508. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  509. 8, 1, 0),
  510. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  511. 10, 15, 0, wm8994_3d_tlv),
  512. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  513. 8, 1, 0),
  514. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  515. 10, 15, 0, wm8994_3d_tlv),
  516. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  517. 8, 1, 0),
  518. };
  519. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  520. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  521. eq_tlv),
  522. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  539. eq_tlv),
  540. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  541. eq_tlv),
  542. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  543. eq_tlv),
  544. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  545. eq_tlv),
  546. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  547. eq_tlv),
  548. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  549. eq_tlv),
  550. };
  551. static const char *wm8958_ng_text[] = {
  552. "30ms", "125ms", "250ms", "500ms",
  553. };
  554. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  555. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  556. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  557. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  558. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  559. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  560. static const struct soc_enum wm8958_aif2dac_ng_hold =
  561. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  562. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  563. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  564. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  565. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  566. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  567. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  568. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  569. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  570. 7, 1, ng_tlv),
  571. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  572. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  573. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  574. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  575. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  576. 7, 1, ng_tlv),
  577. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  578. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  579. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  580. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  581. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  582. 7, 1, ng_tlv),
  583. };
  584. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  585. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  586. mixin_boost_tlv),
  587. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  588. mixin_boost_tlv),
  589. };
  590. /* We run all mode setting through a function to enforce audio mode */
  591. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  592. {
  593. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  594. if (!wm8994->jackdet || !wm8994->jack_cb)
  595. return;
  596. if (wm8994->active_refcount)
  597. mode = WM1811_JACKDET_MODE_AUDIO;
  598. if (mode == wm8994->jackdet_mode)
  599. return;
  600. wm8994->jackdet_mode = mode;
  601. /* Always use audio mode to detect while the system is active */
  602. if (mode != WM1811_JACKDET_MODE_NONE)
  603. mode = WM1811_JACKDET_MODE_AUDIO;
  604. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  605. WM1811_JACKDET_MODE_MASK, mode);
  606. }
  607. static void active_reference(struct snd_soc_codec *codec)
  608. {
  609. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  610. mutex_lock(&wm8994->accdet_lock);
  611. wm8994->active_refcount++;
  612. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  613. wm8994->active_refcount);
  614. /* If we're using jack detection go into audio mode */
  615. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  616. mutex_unlock(&wm8994->accdet_lock);
  617. }
  618. static void active_dereference(struct snd_soc_codec *codec)
  619. {
  620. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  621. u16 mode;
  622. mutex_lock(&wm8994->accdet_lock);
  623. wm8994->active_refcount--;
  624. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  625. wm8994->active_refcount);
  626. if (wm8994->active_refcount == 0) {
  627. /* Go into appropriate detection only mode */
  628. if (wm8994->jack_mic || wm8994->mic_detecting)
  629. mode = WM1811_JACKDET_MODE_MIC;
  630. else
  631. mode = WM1811_JACKDET_MODE_JACK;
  632. wm1811_jackdet_set_mode(codec, mode);
  633. }
  634. mutex_unlock(&wm8994->accdet_lock);
  635. }
  636. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  637. struct snd_kcontrol *kcontrol, int event)
  638. {
  639. struct snd_soc_codec *codec = w->codec;
  640. switch (event) {
  641. case SND_SOC_DAPM_PRE_PMU:
  642. return configure_clock(codec);
  643. case SND_SOC_DAPM_POST_PMD:
  644. configure_clock(codec);
  645. break;
  646. }
  647. return 0;
  648. }
  649. static void vmid_reference(struct snd_soc_codec *codec)
  650. {
  651. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  652. pm_runtime_get_sync(codec->dev);
  653. wm8994->vmid_refcount++;
  654. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  655. wm8994->vmid_refcount);
  656. if (wm8994->vmid_refcount == 1) {
  657. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  658. WM8994_LINEOUT1_DISCH |
  659. WM8994_LINEOUT2_DISCH, 0);
  660. wm_hubs_vmid_ena(codec);
  661. switch (wm8994->vmid_mode) {
  662. default:
  663. WARN_ON(NULL == "Invalid VMID mode");
  664. case WM8994_VMID_NORMAL:
  665. /* Startup bias, VMID ramp & buffer */
  666. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  667. WM8994_BIAS_SRC |
  668. WM8994_VMID_DISCH |
  669. WM8994_STARTUP_BIAS_ENA |
  670. WM8994_VMID_BUF_ENA |
  671. WM8994_VMID_RAMP_MASK,
  672. WM8994_BIAS_SRC |
  673. WM8994_STARTUP_BIAS_ENA |
  674. WM8994_VMID_BUF_ENA |
  675. (0x3 << WM8994_VMID_RAMP_SHIFT));
  676. /* Main bias enable, VMID=2x40k */
  677. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  678. WM8994_BIAS_ENA |
  679. WM8994_VMID_SEL_MASK,
  680. WM8994_BIAS_ENA | 0x2);
  681. msleep(50);
  682. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  683. WM8994_VMID_RAMP_MASK |
  684. WM8994_BIAS_SRC,
  685. 0);
  686. break;
  687. case WM8994_VMID_FORCE:
  688. /* Startup bias, slow VMID ramp & buffer */
  689. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  690. WM8994_BIAS_SRC |
  691. WM8994_VMID_DISCH |
  692. WM8994_STARTUP_BIAS_ENA |
  693. WM8994_VMID_BUF_ENA |
  694. WM8994_VMID_RAMP_MASK,
  695. WM8994_BIAS_SRC |
  696. WM8994_STARTUP_BIAS_ENA |
  697. WM8994_VMID_BUF_ENA |
  698. (0x2 << WM8994_VMID_RAMP_SHIFT));
  699. /* Main bias enable, VMID=2x40k */
  700. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  701. WM8994_BIAS_ENA |
  702. WM8994_VMID_SEL_MASK,
  703. WM8994_BIAS_ENA | 0x2);
  704. msleep(400);
  705. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  706. WM8994_VMID_RAMP_MASK |
  707. WM8994_BIAS_SRC,
  708. 0);
  709. break;
  710. }
  711. }
  712. }
  713. static void vmid_dereference(struct snd_soc_codec *codec)
  714. {
  715. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  716. wm8994->vmid_refcount--;
  717. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  718. wm8994->vmid_refcount);
  719. if (wm8994->vmid_refcount == 0) {
  720. if (wm8994->hubs.lineout1_se)
  721. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  722. WM8994_LINEOUT1N_ENA |
  723. WM8994_LINEOUT1P_ENA,
  724. WM8994_LINEOUT1N_ENA |
  725. WM8994_LINEOUT1P_ENA);
  726. if (wm8994->hubs.lineout2_se)
  727. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  728. WM8994_LINEOUT2N_ENA |
  729. WM8994_LINEOUT2P_ENA,
  730. WM8994_LINEOUT2N_ENA |
  731. WM8994_LINEOUT2P_ENA);
  732. /* Start discharging VMID */
  733. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  734. WM8994_BIAS_SRC |
  735. WM8994_VMID_DISCH,
  736. WM8994_BIAS_SRC |
  737. WM8994_VMID_DISCH);
  738. switch (wm8994->vmid_mode) {
  739. case WM8994_VMID_FORCE:
  740. msleep(350);
  741. break;
  742. default:
  743. break;
  744. }
  745. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  746. WM8994_VROI, WM8994_VROI);
  747. /* Active discharge */
  748. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  749. WM8994_LINEOUT1_DISCH |
  750. WM8994_LINEOUT2_DISCH,
  751. WM8994_LINEOUT1_DISCH |
  752. WM8994_LINEOUT2_DISCH);
  753. msleep(150);
  754. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  755. WM8994_LINEOUT1N_ENA |
  756. WM8994_LINEOUT1P_ENA |
  757. WM8994_LINEOUT2N_ENA |
  758. WM8994_LINEOUT2P_ENA, 0);
  759. snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
  760. WM8994_VROI, 0);
  761. /* Switch off startup biases */
  762. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  763. WM8994_BIAS_SRC |
  764. WM8994_STARTUP_BIAS_ENA |
  765. WM8994_VMID_BUF_ENA |
  766. WM8994_VMID_RAMP_MASK, 0);
  767. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  768. WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
  769. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  770. WM8994_VMID_RAMP_MASK, 0);
  771. }
  772. pm_runtime_put(codec->dev);
  773. }
  774. static int vmid_event(struct snd_soc_dapm_widget *w,
  775. struct snd_kcontrol *kcontrol, int event)
  776. {
  777. struct snd_soc_codec *codec = w->codec;
  778. switch (event) {
  779. case SND_SOC_DAPM_PRE_PMU:
  780. vmid_reference(codec);
  781. break;
  782. case SND_SOC_DAPM_POST_PMD:
  783. vmid_dereference(codec);
  784. break;
  785. }
  786. return 0;
  787. }
  788. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  789. {
  790. int source = 0; /* GCC flow analysis can't track enable */
  791. int reg, reg_r;
  792. /* We also need the same AIF source for L/R and only one path */
  793. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  794. switch (reg) {
  795. case WM8994_AIF2DACL_TO_DAC1L:
  796. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  797. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  798. break;
  799. case WM8994_AIF1DAC2L_TO_DAC1L:
  800. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  801. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  802. break;
  803. case WM8994_AIF1DAC1L_TO_DAC1L:
  804. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  805. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  806. break;
  807. default:
  808. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  809. return false;
  810. }
  811. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  812. if (reg_r != reg) {
  813. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  814. return false;
  815. }
  816. /* Set the source up */
  817. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  818. WM8994_CP_DYN_SRC_SEL_MASK, source);
  819. return true;
  820. }
  821. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  822. struct snd_kcontrol *kcontrol, int event)
  823. {
  824. struct snd_soc_codec *codec = w->codec;
  825. struct wm8994 *control = codec->control_data;
  826. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  827. int i;
  828. int dac;
  829. int adc;
  830. int val;
  831. switch (control->type) {
  832. case WM8994:
  833. case WM8958:
  834. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  835. break;
  836. default:
  837. break;
  838. }
  839. switch (event) {
  840. case SND_SOC_DAPM_PRE_PMU:
  841. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  842. if ((val & WM8994_AIF1ADCL_SRC) &&
  843. (val & WM8994_AIF1ADCR_SRC))
  844. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  845. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  846. !(val & WM8994_AIF1ADCR_SRC))
  847. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  848. else
  849. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  850. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  851. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  852. if ((val & WM8994_AIF1DACL_SRC) &&
  853. (val & WM8994_AIF1DACR_SRC))
  854. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  855. else if (!(val & WM8994_AIF1DACL_SRC) &&
  856. !(val & WM8994_AIF1DACR_SRC))
  857. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  858. else
  859. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  860. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  861. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  862. mask, adc);
  863. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  864. mask, dac);
  865. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  866. WM8994_AIF1DSPCLK_ENA |
  867. WM8994_SYSDSPCLK_ENA,
  868. WM8994_AIF1DSPCLK_ENA |
  869. WM8994_SYSDSPCLK_ENA);
  870. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  871. WM8994_AIF1ADC1R_ENA |
  872. WM8994_AIF1ADC1L_ENA |
  873. WM8994_AIF1ADC2R_ENA |
  874. WM8994_AIF1ADC2L_ENA);
  875. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  876. WM8994_AIF1DAC1R_ENA |
  877. WM8994_AIF1DAC1L_ENA |
  878. WM8994_AIF1DAC2R_ENA |
  879. WM8994_AIF1DAC2L_ENA);
  880. break;
  881. case SND_SOC_DAPM_POST_PMU:
  882. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  883. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  884. snd_soc_read(codec,
  885. wm8994_vu_bits[i].reg));
  886. break;
  887. case SND_SOC_DAPM_PRE_PMD:
  888. case SND_SOC_DAPM_POST_PMD:
  889. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  890. mask, 0);
  891. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  892. mask, 0);
  893. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  894. if (val & WM8994_AIF2DSPCLK_ENA)
  895. val = WM8994_SYSDSPCLK_ENA;
  896. else
  897. val = 0;
  898. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  899. WM8994_SYSDSPCLK_ENA |
  900. WM8994_AIF1DSPCLK_ENA, val);
  901. break;
  902. }
  903. return 0;
  904. }
  905. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  906. struct snd_kcontrol *kcontrol, int event)
  907. {
  908. struct snd_soc_codec *codec = w->codec;
  909. int i;
  910. int dac;
  911. int adc;
  912. int val;
  913. switch (event) {
  914. case SND_SOC_DAPM_PRE_PMU:
  915. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  916. if ((val & WM8994_AIF2ADCL_SRC) &&
  917. (val & WM8994_AIF2ADCR_SRC))
  918. adc = WM8994_AIF2ADCR_ENA;
  919. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  920. !(val & WM8994_AIF2ADCR_SRC))
  921. adc = WM8994_AIF2ADCL_ENA;
  922. else
  923. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  924. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  925. if ((val & WM8994_AIF2DACL_SRC) &&
  926. (val & WM8994_AIF2DACR_SRC))
  927. dac = WM8994_AIF2DACR_ENA;
  928. else if (!(val & WM8994_AIF2DACL_SRC) &&
  929. !(val & WM8994_AIF2DACR_SRC))
  930. dac = WM8994_AIF2DACL_ENA;
  931. else
  932. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  933. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  934. WM8994_AIF2ADCL_ENA |
  935. WM8994_AIF2ADCR_ENA, adc);
  936. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  937. WM8994_AIF2DACL_ENA |
  938. WM8994_AIF2DACR_ENA, dac);
  939. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  940. WM8994_AIF2DSPCLK_ENA |
  941. WM8994_SYSDSPCLK_ENA,
  942. WM8994_AIF2DSPCLK_ENA |
  943. WM8994_SYSDSPCLK_ENA);
  944. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  945. WM8994_AIF2ADCL_ENA |
  946. WM8994_AIF2ADCR_ENA,
  947. WM8994_AIF2ADCL_ENA |
  948. WM8994_AIF2ADCR_ENA);
  949. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  950. WM8994_AIF2DACL_ENA |
  951. WM8994_AIF2DACR_ENA,
  952. WM8994_AIF2DACL_ENA |
  953. WM8994_AIF2DACR_ENA);
  954. break;
  955. case SND_SOC_DAPM_POST_PMU:
  956. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  957. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  958. snd_soc_read(codec,
  959. wm8994_vu_bits[i].reg));
  960. break;
  961. case SND_SOC_DAPM_PRE_PMD:
  962. case SND_SOC_DAPM_POST_PMD:
  963. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  964. WM8994_AIF2DACL_ENA |
  965. WM8994_AIF2DACR_ENA, 0);
  966. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  967. WM8994_AIF2ADCL_ENA |
  968. WM8994_AIF2ADCR_ENA, 0);
  969. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  970. if (val & WM8994_AIF1DSPCLK_ENA)
  971. val = WM8994_SYSDSPCLK_ENA;
  972. else
  973. val = 0;
  974. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  975. WM8994_SYSDSPCLK_ENA |
  976. WM8994_AIF2DSPCLK_ENA, val);
  977. break;
  978. }
  979. return 0;
  980. }
  981. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  982. struct snd_kcontrol *kcontrol, int event)
  983. {
  984. struct snd_soc_codec *codec = w->codec;
  985. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  986. switch (event) {
  987. case SND_SOC_DAPM_PRE_PMU:
  988. wm8994->aif1clk_enable = 1;
  989. break;
  990. case SND_SOC_DAPM_POST_PMD:
  991. wm8994->aif1clk_disable = 1;
  992. break;
  993. }
  994. return 0;
  995. }
  996. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  997. struct snd_kcontrol *kcontrol, int event)
  998. {
  999. struct snd_soc_codec *codec = w->codec;
  1000. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1001. switch (event) {
  1002. case SND_SOC_DAPM_PRE_PMU:
  1003. wm8994->aif2clk_enable = 1;
  1004. break;
  1005. case SND_SOC_DAPM_POST_PMD:
  1006. wm8994->aif2clk_disable = 1;
  1007. break;
  1008. }
  1009. return 0;
  1010. }
  1011. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1012. struct snd_kcontrol *kcontrol, int event)
  1013. {
  1014. struct snd_soc_codec *codec = w->codec;
  1015. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1016. switch (event) {
  1017. case SND_SOC_DAPM_PRE_PMU:
  1018. if (wm8994->aif1clk_enable) {
  1019. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1020. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1021. WM8994_AIF1CLK_ENA_MASK,
  1022. WM8994_AIF1CLK_ENA);
  1023. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1024. wm8994->aif1clk_enable = 0;
  1025. }
  1026. if (wm8994->aif2clk_enable) {
  1027. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1028. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1029. WM8994_AIF2CLK_ENA_MASK,
  1030. WM8994_AIF2CLK_ENA);
  1031. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1032. wm8994->aif2clk_enable = 0;
  1033. }
  1034. break;
  1035. }
  1036. /* We may also have postponed startup of DSP, handle that. */
  1037. wm8958_aif_ev(w, kcontrol, event);
  1038. return 0;
  1039. }
  1040. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1041. struct snd_kcontrol *kcontrol, int event)
  1042. {
  1043. struct snd_soc_codec *codec = w->codec;
  1044. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1045. switch (event) {
  1046. case SND_SOC_DAPM_POST_PMD:
  1047. if (wm8994->aif1clk_disable) {
  1048. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1049. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1050. WM8994_AIF1CLK_ENA_MASK, 0);
  1051. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1052. wm8994->aif1clk_disable = 0;
  1053. }
  1054. if (wm8994->aif2clk_disable) {
  1055. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1056. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1057. WM8994_AIF2CLK_ENA_MASK, 0);
  1058. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1059. wm8994->aif2clk_disable = 0;
  1060. }
  1061. break;
  1062. }
  1063. return 0;
  1064. }
  1065. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1066. struct snd_kcontrol *kcontrol, int event)
  1067. {
  1068. late_enable_ev(w, kcontrol, event);
  1069. return 0;
  1070. }
  1071. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1072. struct snd_kcontrol *kcontrol, int event)
  1073. {
  1074. late_enable_ev(w, kcontrol, event);
  1075. return 0;
  1076. }
  1077. static int dac_ev(struct snd_soc_dapm_widget *w,
  1078. struct snd_kcontrol *kcontrol, int event)
  1079. {
  1080. struct snd_soc_codec *codec = w->codec;
  1081. unsigned int mask = 1 << w->shift;
  1082. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1083. mask, mask);
  1084. return 0;
  1085. }
  1086. static const char *adc_mux_text[] = {
  1087. "ADC",
  1088. "DMIC",
  1089. };
  1090. static const struct soc_enum adc_enum =
  1091. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1092. static const struct snd_kcontrol_new adcl_mux =
  1093. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1094. static const struct snd_kcontrol_new adcr_mux =
  1095. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1096. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1097. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1098. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1099. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1100. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1101. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1102. };
  1103. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1104. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1105. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1106. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1107. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1108. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1109. };
  1110. /* Debugging; dump chip status after DAPM transitions */
  1111. static int post_ev(struct snd_soc_dapm_widget *w,
  1112. struct snd_kcontrol *kcontrol, int event)
  1113. {
  1114. struct snd_soc_codec *codec = w->codec;
  1115. dev_dbg(codec->dev, "SRC status: %x\n",
  1116. snd_soc_read(codec,
  1117. WM8994_RATE_STATUS));
  1118. return 0;
  1119. }
  1120. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1121. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1122. 1, 1, 0),
  1123. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1124. 0, 1, 0),
  1125. };
  1126. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1127. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1128. 1, 1, 0),
  1129. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1130. 0, 1, 0),
  1131. };
  1132. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1133. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1134. 1, 1, 0),
  1135. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1136. 0, 1, 0),
  1137. };
  1138. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1139. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1140. 1, 1, 0),
  1141. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1142. 0, 1, 0),
  1143. };
  1144. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1145. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1146. 5, 1, 0),
  1147. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1148. 4, 1, 0),
  1149. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1150. 2, 1, 0),
  1151. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1152. 1, 1, 0),
  1153. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1154. 0, 1, 0),
  1155. };
  1156. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1157. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1158. 5, 1, 0),
  1159. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1160. 4, 1, 0),
  1161. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1162. 2, 1, 0),
  1163. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1164. 1, 1, 0),
  1165. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1166. 0, 1, 0),
  1167. };
  1168. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1169. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1170. .info = snd_soc_info_volsw, \
  1171. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1172. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1173. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1174. struct snd_ctl_elem_value *ucontrol)
  1175. {
  1176. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1177. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1178. struct snd_soc_codec *codec = w->codec;
  1179. int ret;
  1180. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1181. wm_hubs_update_class_w(codec);
  1182. return ret;
  1183. }
  1184. static const struct snd_kcontrol_new dac1l_mix[] = {
  1185. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1186. 5, 1, 0),
  1187. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1188. 4, 1, 0),
  1189. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1190. 2, 1, 0),
  1191. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1192. 1, 1, 0),
  1193. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1194. 0, 1, 0),
  1195. };
  1196. static const struct snd_kcontrol_new dac1r_mix[] = {
  1197. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1198. 5, 1, 0),
  1199. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1200. 4, 1, 0),
  1201. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1202. 2, 1, 0),
  1203. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1204. 1, 1, 0),
  1205. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1206. 0, 1, 0),
  1207. };
  1208. static const char *sidetone_text[] = {
  1209. "ADC/DMIC1", "DMIC2",
  1210. };
  1211. static const struct soc_enum sidetone1_enum =
  1212. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1213. static const struct snd_kcontrol_new sidetone1_mux =
  1214. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1215. static const struct soc_enum sidetone2_enum =
  1216. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1217. static const struct snd_kcontrol_new sidetone2_mux =
  1218. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1219. static const char *aif1dac_text[] = {
  1220. "AIF1DACDAT", "AIF3DACDAT",
  1221. };
  1222. static const struct soc_enum aif1dac_enum =
  1223. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1224. static const struct snd_kcontrol_new aif1dac_mux =
  1225. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1226. static const char *aif2dac_text[] = {
  1227. "AIF2DACDAT", "AIF3DACDAT",
  1228. };
  1229. static const struct soc_enum aif2dac_enum =
  1230. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1231. static const struct snd_kcontrol_new aif2dac_mux =
  1232. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1233. static const char *aif2adc_text[] = {
  1234. "AIF2ADCDAT", "AIF3DACDAT",
  1235. };
  1236. static const struct soc_enum aif2adc_enum =
  1237. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1238. static const struct snd_kcontrol_new aif2adc_mux =
  1239. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1240. static const char *aif3adc_text[] = {
  1241. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1242. };
  1243. static const struct soc_enum wm8994_aif3adc_enum =
  1244. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1245. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1246. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1247. static const struct soc_enum wm8958_aif3adc_enum =
  1248. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1249. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1250. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1251. static const char *mono_pcm_out_text[] = {
  1252. "None", "AIF2ADCL", "AIF2ADCR",
  1253. };
  1254. static const struct soc_enum mono_pcm_out_enum =
  1255. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1256. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1257. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1258. static const char *aif2dac_src_text[] = {
  1259. "AIF2", "AIF3",
  1260. };
  1261. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1262. static const struct soc_enum aif2dacl_src_enum =
  1263. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1264. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1265. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1266. static const struct soc_enum aif2dacr_src_enum =
  1267. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1268. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1269. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1270. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1271. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1272. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1273. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1274. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1275. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1276. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1277. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1278. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1279. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1280. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1281. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1282. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1283. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1284. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1285. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1286. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1287. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1288. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1289. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1290. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1291. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1292. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1293. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1294. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1295. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1296. };
  1297. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1298. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1299. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1300. SND_SOC_DAPM_PRE_PMD),
  1301. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1302. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1303. SND_SOC_DAPM_PRE_PMD),
  1304. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1305. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1306. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1307. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1308. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1309. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1310. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1311. };
  1312. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1313. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1314. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1315. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1316. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1317. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1318. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1319. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1320. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1321. };
  1322. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1323. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1324. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1325. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1326. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1327. };
  1328. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1329. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1330. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1331. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1332. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1333. };
  1334. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1335. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1336. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1337. };
  1338. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1339. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1340. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1341. SND_SOC_DAPM_INPUT("Clock"),
  1342. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1343. SND_SOC_DAPM_PRE_PMU),
  1344. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1345. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1346. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1347. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1348. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1349. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1350. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1351. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1352. 0, SND_SOC_NOPM, 9, 0),
  1353. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1354. 0, SND_SOC_NOPM, 8, 0),
  1355. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1356. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1357. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1358. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1359. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1360. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1361. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1362. 0, SND_SOC_NOPM, 11, 0),
  1363. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1364. 0, SND_SOC_NOPM, 10, 0),
  1365. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1366. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1367. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1368. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1369. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1370. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1371. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1372. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1373. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1374. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1375. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1376. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1377. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1378. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1379. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1380. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1381. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1382. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1383. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1384. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1385. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1386. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1387. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1388. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1389. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1390. SND_SOC_NOPM, 13, 0),
  1391. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1392. SND_SOC_NOPM, 12, 0),
  1393. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1394. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1395. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1396. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1397. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1398. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1399. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1400. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1401. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1402. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1403. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1404. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1405. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1406. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1407. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1408. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1409. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1410. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1411. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1412. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1413. /* Power is done with the muxes since the ADC power also controls the
  1414. * downsampling chain, the chip will automatically manage the analogue
  1415. * specific portions.
  1416. */
  1417. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1418. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1419. SND_SOC_DAPM_POST("Debug log", post_ev),
  1420. };
  1421. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1422. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1423. };
  1424. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1425. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1426. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1427. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1428. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1429. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1430. };
  1431. static const struct snd_soc_dapm_route intercon[] = {
  1432. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1433. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1434. { "DSP1CLK", NULL, "CLK_SYS" },
  1435. { "DSP2CLK", NULL, "CLK_SYS" },
  1436. { "DSPINTCLK", NULL, "CLK_SYS" },
  1437. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1438. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1439. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1440. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1441. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1442. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1443. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1444. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1445. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1446. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1447. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1448. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1449. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1450. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1451. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1452. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1453. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1454. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1455. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1456. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1457. { "AIF2ADCL", NULL, "AIF2CLK" },
  1458. { "AIF2ADCL", NULL, "DSP2CLK" },
  1459. { "AIF2ADCR", NULL, "AIF2CLK" },
  1460. { "AIF2ADCR", NULL, "DSP2CLK" },
  1461. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1462. { "AIF2DACL", NULL, "AIF2CLK" },
  1463. { "AIF2DACL", NULL, "DSP2CLK" },
  1464. { "AIF2DACR", NULL, "AIF2CLK" },
  1465. { "AIF2DACR", NULL, "DSP2CLK" },
  1466. { "AIF2DACR", NULL, "DSPINTCLK" },
  1467. { "DMIC1L", NULL, "DMIC1DAT" },
  1468. { "DMIC1L", NULL, "CLK_SYS" },
  1469. { "DMIC1R", NULL, "DMIC1DAT" },
  1470. { "DMIC1R", NULL, "CLK_SYS" },
  1471. { "DMIC2L", NULL, "DMIC2DAT" },
  1472. { "DMIC2L", NULL, "CLK_SYS" },
  1473. { "DMIC2R", NULL, "DMIC2DAT" },
  1474. { "DMIC2R", NULL, "CLK_SYS" },
  1475. { "ADCL", NULL, "AIF1CLK" },
  1476. { "ADCL", NULL, "DSP1CLK" },
  1477. { "ADCL", NULL, "DSPINTCLK" },
  1478. { "ADCR", NULL, "AIF1CLK" },
  1479. { "ADCR", NULL, "DSP1CLK" },
  1480. { "ADCR", NULL, "DSPINTCLK" },
  1481. { "ADCL Mux", "ADC", "ADCL" },
  1482. { "ADCL Mux", "DMIC", "DMIC1L" },
  1483. { "ADCR Mux", "ADC", "ADCR" },
  1484. { "ADCR Mux", "DMIC", "DMIC1R" },
  1485. { "DAC1L", NULL, "AIF1CLK" },
  1486. { "DAC1L", NULL, "DSP1CLK" },
  1487. { "DAC1L", NULL, "DSPINTCLK" },
  1488. { "DAC1R", NULL, "AIF1CLK" },
  1489. { "DAC1R", NULL, "DSP1CLK" },
  1490. { "DAC1R", NULL, "DSPINTCLK" },
  1491. { "DAC2L", NULL, "AIF2CLK" },
  1492. { "DAC2L", NULL, "DSP2CLK" },
  1493. { "DAC2L", NULL, "DSPINTCLK" },
  1494. { "DAC2R", NULL, "AIF2DACR" },
  1495. { "DAC2R", NULL, "AIF2CLK" },
  1496. { "DAC2R", NULL, "DSP2CLK" },
  1497. { "DAC2R", NULL, "DSPINTCLK" },
  1498. { "TOCLK", NULL, "CLK_SYS" },
  1499. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1500. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1501. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1502. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1503. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1504. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1505. /* AIF1 outputs */
  1506. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1507. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1508. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1509. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1510. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1511. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1512. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1513. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1514. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1515. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1516. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1517. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1518. /* Pin level routing for AIF3 */
  1519. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1520. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1521. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1522. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1523. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1524. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1525. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1526. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1527. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1528. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1529. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1530. /* DAC1 inputs */
  1531. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1532. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1533. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1534. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1535. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1536. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1537. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1538. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1539. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1540. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1541. /* DAC2/AIF2 outputs */
  1542. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1543. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1544. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1545. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1546. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1547. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1548. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1549. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1550. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1551. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1552. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1553. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1554. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1555. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1556. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1557. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1558. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1559. /* AIF3 output */
  1560. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1561. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1562. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1563. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1564. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1565. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1566. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1567. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1568. /* Sidetone */
  1569. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1570. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1571. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1572. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1573. /* Output stages */
  1574. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1575. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1576. { "SPKL", "DAC1 Switch", "DAC1L" },
  1577. { "SPKL", "DAC2 Switch", "DAC2L" },
  1578. { "SPKR", "DAC1 Switch", "DAC1R" },
  1579. { "SPKR", "DAC2 Switch", "DAC2R" },
  1580. { "Left Headphone Mux", "DAC", "DAC1L" },
  1581. { "Right Headphone Mux", "DAC", "DAC1R" },
  1582. };
  1583. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1584. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1585. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1586. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1587. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1588. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1589. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1590. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1591. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1592. };
  1593. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1594. { "DAC1L", NULL, "DAC1L Mixer" },
  1595. { "DAC1R", NULL, "DAC1R Mixer" },
  1596. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1597. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1598. };
  1599. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1600. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1601. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1602. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1603. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1604. { "MICBIAS1", NULL, "CLK_SYS" },
  1605. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1606. { "MICBIAS2", NULL, "CLK_SYS" },
  1607. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1608. };
  1609. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1610. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1611. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1612. { "MICBIAS1", NULL, "VMID" },
  1613. { "MICBIAS2", NULL, "VMID" },
  1614. };
  1615. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1616. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1617. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1618. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1619. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1620. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1621. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1622. { "AIF3DACDAT", NULL, "AIF3" },
  1623. { "AIF3ADCDAT", NULL, "AIF3" },
  1624. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1625. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1626. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1627. };
  1628. /* The size in bits of the FLL divide multiplied by 10
  1629. * to allow rounding later */
  1630. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1631. struct fll_div {
  1632. u16 outdiv;
  1633. u16 n;
  1634. u16 k;
  1635. u16 clk_ref_div;
  1636. u16 fll_fratio;
  1637. };
  1638. static int wm8994_get_fll_config(struct fll_div *fll,
  1639. int freq_in, int freq_out)
  1640. {
  1641. u64 Kpart;
  1642. unsigned int K, Ndiv, Nmod;
  1643. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1644. /* Scale the input frequency down to <= 13.5MHz */
  1645. fll->clk_ref_div = 0;
  1646. while (freq_in > 13500000) {
  1647. fll->clk_ref_div++;
  1648. freq_in /= 2;
  1649. if (fll->clk_ref_div > 3)
  1650. return -EINVAL;
  1651. }
  1652. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1653. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1654. fll->outdiv = 3;
  1655. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1656. fll->outdiv++;
  1657. if (fll->outdiv > 63)
  1658. return -EINVAL;
  1659. }
  1660. freq_out *= fll->outdiv + 1;
  1661. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1662. if (freq_in > 1000000) {
  1663. fll->fll_fratio = 0;
  1664. } else if (freq_in > 256000) {
  1665. fll->fll_fratio = 1;
  1666. freq_in *= 2;
  1667. } else if (freq_in > 128000) {
  1668. fll->fll_fratio = 2;
  1669. freq_in *= 4;
  1670. } else if (freq_in > 64000) {
  1671. fll->fll_fratio = 3;
  1672. freq_in *= 8;
  1673. } else {
  1674. fll->fll_fratio = 4;
  1675. freq_in *= 16;
  1676. }
  1677. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1678. /* Now, calculate N.K */
  1679. Ndiv = freq_out / freq_in;
  1680. fll->n = Ndiv;
  1681. Nmod = freq_out % freq_in;
  1682. pr_debug("Nmod=%d\n", Nmod);
  1683. /* Calculate fractional part - scale up so we can round. */
  1684. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1685. do_div(Kpart, freq_in);
  1686. K = Kpart & 0xFFFFFFFF;
  1687. if ((K % 10) >= 5)
  1688. K += 5;
  1689. /* Move down to proper range now rounding is done */
  1690. fll->k = K / 10;
  1691. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1692. return 0;
  1693. }
  1694. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1695. unsigned int freq_in, unsigned int freq_out)
  1696. {
  1697. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1698. struct wm8994 *control = wm8994->wm8994;
  1699. int reg_offset, ret;
  1700. struct fll_div fll;
  1701. u16 reg, clk1, aif_reg, aif_src;
  1702. unsigned long timeout;
  1703. bool was_enabled;
  1704. switch (id) {
  1705. case WM8994_FLL1:
  1706. reg_offset = 0;
  1707. id = 0;
  1708. aif_src = 0x10;
  1709. break;
  1710. case WM8994_FLL2:
  1711. reg_offset = 0x20;
  1712. id = 1;
  1713. aif_src = 0x18;
  1714. break;
  1715. default:
  1716. return -EINVAL;
  1717. }
  1718. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1719. was_enabled = reg & WM8994_FLL1_ENA;
  1720. switch (src) {
  1721. case 0:
  1722. /* Allow no source specification when stopping */
  1723. if (freq_out)
  1724. return -EINVAL;
  1725. src = wm8994->fll[id].src;
  1726. break;
  1727. case WM8994_FLL_SRC_MCLK1:
  1728. case WM8994_FLL_SRC_MCLK2:
  1729. case WM8994_FLL_SRC_LRCLK:
  1730. case WM8994_FLL_SRC_BCLK:
  1731. break;
  1732. default:
  1733. return -EINVAL;
  1734. }
  1735. /* Are we changing anything? */
  1736. if (wm8994->fll[id].src == src &&
  1737. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1738. return 0;
  1739. /* If we're stopping the FLL redo the old config - no
  1740. * registers will actually be written but we avoid GCC flow
  1741. * analysis bugs spewing warnings.
  1742. */
  1743. if (freq_out)
  1744. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1745. else
  1746. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1747. wm8994->fll[id].out);
  1748. if (ret < 0)
  1749. return ret;
  1750. /* Make sure that we're not providing SYSCLK right now */
  1751. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1752. if (clk1 & WM8994_SYSCLK_SRC)
  1753. aif_reg = WM8994_AIF2_CLOCKING_1;
  1754. else
  1755. aif_reg = WM8994_AIF1_CLOCKING_1;
  1756. reg = snd_soc_read(codec, aif_reg);
  1757. if ((reg & WM8994_AIF1CLK_ENA) &&
  1758. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1759. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1760. id + 1);
  1761. return -EBUSY;
  1762. }
  1763. /* We always need to disable the FLL while reconfiguring */
  1764. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1765. WM8994_FLL1_ENA, 0);
  1766. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1767. freq_in == freq_out && freq_out) {
  1768. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1769. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1770. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1771. goto out;
  1772. }
  1773. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1774. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1775. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1776. WM8994_FLL1_OUTDIV_MASK |
  1777. WM8994_FLL1_FRATIO_MASK, reg);
  1778. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1779. WM8994_FLL1_K_MASK, fll.k);
  1780. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1781. WM8994_FLL1_N_MASK,
  1782. fll.n << WM8994_FLL1_N_SHIFT);
  1783. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1784. WM8958_FLL1_BYP |
  1785. WM8994_FLL1_REFCLK_DIV_MASK |
  1786. WM8994_FLL1_REFCLK_SRC_MASK,
  1787. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1788. (src - 1));
  1789. /* Clear any pending completion from a previous failure */
  1790. try_wait_for_completion(&wm8994->fll_locked[id]);
  1791. /* Enable (with fractional mode if required) */
  1792. if (freq_out) {
  1793. /* Enable VMID if we need it */
  1794. if (!was_enabled) {
  1795. active_reference(codec);
  1796. switch (control->type) {
  1797. case WM8994:
  1798. vmid_reference(codec);
  1799. break;
  1800. case WM8958:
  1801. if (wm8994->revision < 1)
  1802. vmid_reference(codec);
  1803. break;
  1804. default:
  1805. break;
  1806. }
  1807. }
  1808. if (fll.k)
  1809. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1810. else
  1811. reg = WM8994_FLL1_ENA;
  1812. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1813. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1814. reg);
  1815. if (wm8994->fll_locked_irq) {
  1816. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1817. msecs_to_jiffies(10));
  1818. if (timeout == 0)
  1819. dev_warn(codec->dev,
  1820. "Timed out waiting for FLL lock\n");
  1821. } else {
  1822. msleep(5);
  1823. }
  1824. } else {
  1825. if (was_enabled) {
  1826. switch (control->type) {
  1827. case WM8994:
  1828. vmid_dereference(codec);
  1829. break;
  1830. case WM8958:
  1831. if (wm8994->revision < 1)
  1832. vmid_dereference(codec);
  1833. break;
  1834. default:
  1835. break;
  1836. }
  1837. active_dereference(codec);
  1838. }
  1839. }
  1840. out:
  1841. wm8994->fll[id].in = freq_in;
  1842. wm8994->fll[id].out = freq_out;
  1843. wm8994->fll[id].src = src;
  1844. configure_clock(codec);
  1845. return 0;
  1846. }
  1847. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1848. {
  1849. struct completion *completion = data;
  1850. complete(completion);
  1851. return IRQ_HANDLED;
  1852. }
  1853. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1854. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1855. unsigned int freq_in, unsigned int freq_out)
  1856. {
  1857. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1858. }
  1859. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1860. int clk_id, unsigned int freq, int dir)
  1861. {
  1862. struct snd_soc_codec *codec = dai->codec;
  1863. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1864. int i;
  1865. switch (dai->id) {
  1866. case 1:
  1867. case 2:
  1868. break;
  1869. default:
  1870. /* AIF3 shares clocking with AIF1/2 */
  1871. return -EINVAL;
  1872. }
  1873. switch (clk_id) {
  1874. case WM8994_SYSCLK_MCLK1:
  1875. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1876. wm8994->mclk[0] = freq;
  1877. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1878. dai->id, freq);
  1879. break;
  1880. case WM8994_SYSCLK_MCLK2:
  1881. /* TODO: Set GPIO AF */
  1882. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1883. wm8994->mclk[1] = freq;
  1884. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1885. dai->id, freq);
  1886. break;
  1887. case WM8994_SYSCLK_FLL1:
  1888. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1889. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1890. break;
  1891. case WM8994_SYSCLK_FLL2:
  1892. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1893. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1894. break;
  1895. case WM8994_SYSCLK_OPCLK:
  1896. /* Special case - a division (times 10) is given and
  1897. * no effect on main clocking.
  1898. */
  1899. if (freq) {
  1900. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1901. if (opclk_divs[i] == freq)
  1902. break;
  1903. if (i == ARRAY_SIZE(opclk_divs))
  1904. return -EINVAL;
  1905. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1906. WM8994_OPCLK_DIV_MASK, i);
  1907. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1908. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1909. } else {
  1910. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1911. WM8994_OPCLK_ENA, 0);
  1912. }
  1913. default:
  1914. return -EINVAL;
  1915. }
  1916. configure_clock(codec);
  1917. return 0;
  1918. }
  1919. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1920. enum snd_soc_bias_level level)
  1921. {
  1922. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1923. struct wm8994 *control = wm8994->wm8994;
  1924. wm_hubs_set_bias_level(codec, level);
  1925. switch (level) {
  1926. case SND_SOC_BIAS_ON:
  1927. break;
  1928. case SND_SOC_BIAS_PREPARE:
  1929. /* MICBIAS into regulating mode */
  1930. switch (control->type) {
  1931. case WM8958:
  1932. case WM1811:
  1933. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1934. WM8958_MICB1_MODE, 0);
  1935. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1936. WM8958_MICB2_MODE, 0);
  1937. break;
  1938. default:
  1939. break;
  1940. }
  1941. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1942. active_reference(codec);
  1943. break;
  1944. case SND_SOC_BIAS_STANDBY:
  1945. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1946. switch (control->type) {
  1947. case WM8958:
  1948. if (wm8994->revision == 0) {
  1949. /* Optimise performance for rev A */
  1950. snd_soc_update_bits(codec,
  1951. WM8958_CHARGE_PUMP_2,
  1952. WM8958_CP_DISCH,
  1953. WM8958_CP_DISCH);
  1954. }
  1955. break;
  1956. default:
  1957. break;
  1958. }
  1959. /* Discharge LINEOUT1 & 2 */
  1960. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1961. WM8994_LINEOUT1_DISCH |
  1962. WM8994_LINEOUT2_DISCH,
  1963. WM8994_LINEOUT1_DISCH |
  1964. WM8994_LINEOUT2_DISCH);
  1965. }
  1966. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  1967. active_dereference(codec);
  1968. /* MICBIAS into bypass mode on newer devices */
  1969. switch (control->type) {
  1970. case WM8958:
  1971. case WM1811:
  1972. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  1973. WM8958_MICB1_MODE,
  1974. WM8958_MICB1_MODE);
  1975. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  1976. WM8958_MICB2_MODE,
  1977. WM8958_MICB2_MODE);
  1978. break;
  1979. default:
  1980. break;
  1981. }
  1982. break;
  1983. case SND_SOC_BIAS_OFF:
  1984. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  1985. wm8994->cur_fw = NULL;
  1986. break;
  1987. }
  1988. codec->dapm.bias_level = level;
  1989. return 0;
  1990. }
  1991. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  1992. {
  1993. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1994. switch (mode) {
  1995. case WM8994_VMID_NORMAL:
  1996. if (wm8994->hubs.lineout1_se) {
  1997. snd_soc_dapm_disable_pin(&codec->dapm,
  1998. "LINEOUT1N Driver");
  1999. snd_soc_dapm_disable_pin(&codec->dapm,
  2000. "LINEOUT1P Driver");
  2001. }
  2002. if (wm8994->hubs.lineout2_se) {
  2003. snd_soc_dapm_disable_pin(&codec->dapm,
  2004. "LINEOUT2N Driver");
  2005. snd_soc_dapm_disable_pin(&codec->dapm,
  2006. "LINEOUT2P Driver");
  2007. }
  2008. /* Do the sync with the old mode to allow it to clean up */
  2009. snd_soc_dapm_sync(&codec->dapm);
  2010. wm8994->vmid_mode = mode;
  2011. break;
  2012. case WM8994_VMID_FORCE:
  2013. if (wm8994->hubs.lineout1_se) {
  2014. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2015. "LINEOUT1N Driver");
  2016. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2017. "LINEOUT1P Driver");
  2018. }
  2019. if (wm8994->hubs.lineout2_se) {
  2020. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2021. "LINEOUT2N Driver");
  2022. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2023. "LINEOUT2P Driver");
  2024. }
  2025. wm8994->vmid_mode = mode;
  2026. snd_soc_dapm_sync(&codec->dapm);
  2027. break;
  2028. default:
  2029. return -EINVAL;
  2030. }
  2031. return 0;
  2032. }
  2033. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2034. {
  2035. struct snd_soc_codec *codec = dai->codec;
  2036. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2037. struct wm8994 *control = wm8994->wm8994;
  2038. int ms_reg;
  2039. int aif1_reg;
  2040. int ms = 0;
  2041. int aif1 = 0;
  2042. switch (dai->id) {
  2043. case 1:
  2044. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2045. aif1_reg = WM8994_AIF1_CONTROL_1;
  2046. break;
  2047. case 2:
  2048. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2049. aif1_reg = WM8994_AIF2_CONTROL_1;
  2050. break;
  2051. default:
  2052. return -EINVAL;
  2053. }
  2054. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2055. case SND_SOC_DAIFMT_CBS_CFS:
  2056. break;
  2057. case SND_SOC_DAIFMT_CBM_CFM:
  2058. ms = WM8994_AIF1_MSTR;
  2059. break;
  2060. default:
  2061. return -EINVAL;
  2062. }
  2063. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2064. case SND_SOC_DAIFMT_DSP_B:
  2065. aif1 |= WM8994_AIF1_LRCLK_INV;
  2066. case SND_SOC_DAIFMT_DSP_A:
  2067. aif1 |= 0x18;
  2068. break;
  2069. case SND_SOC_DAIFMT_I2S:
  2070. aif1 |= 0x10;
  2071. break;
  2072. case SND_SOC_DAIFMT_RIGHT_J:
  2073. break;
  2074. case SND_SOC_DAIFMT_LEFT_J:
  2075. aif1 |= 0x8;
  2076. break;
  2077. default:
  2078. return -EINVAL;
  2079. }
  2080. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2081. case SND_SOC_DAIFMT_DSP_A:
  2082. case SND_SOC_DAIFMT_DSP_B:
  2083. /* frame inversion not valid for DSP modes */
  2084. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2085. case SND_SOC_DAIFMT_NB_NF:
  2086. break;
  2087. case SND_SOC_DAIFMT_IB_NF:
  2088. aif1 |= WM8994_AIF1_BCLK_INV;
  2089. break;
  2090. default:
  2091. return -EINVAL;
  2092. }
  2093. break;
  2094. case SND_SOC_DAIFMT_I2S:
  2095. case SND_SOC_DAIFMT_RIGHT_J:
  2096. case SND_SOC_DAIFMT_LEFT_J:
  2097. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2098. case SND_SOC_DAIFMT_NB_NF:
  2099. break;
  2100. case SND_SOC_DAIFMT_IB_IF:
  2101. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2102. break;
  2103. case SND_SOC_DAIFMT_IB_NF:
  2104. aif1 |= WM8994_AIF1_BCLK_INV;
  2105. break;
  2106. case SND_SOC_DAIFMT_NB_IF:
  2107. aif1 |= WM8994_AIF1_LRCLK_INV;
  2108. break;
  2109. default:
  2110. return -EINVAL;
  2111. }
  2112. break;
  2113. default:
  2114. return -EINVAL;
  2115. }
  2116. /* The AIF2 format configuration needs to be mirrored to AIF3
  2117. * on WM8958 if it's in use so just do it all the time. */
  2118. switch (control->type) {
  2119. case WM1811:
  2120. case WM8958:
  2121. if (dai->id == 2)
  2122. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2123. WM8994_AIF1_LRCLK_INV |
  2124. WM8958_AIF3_FMT_MASK, aif1);
  2125. break;
  2126. default:
  2127. break;
  2128. }
  2129. snd_soc_update_bits(codec, aif1_reg,
  2130. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2131. WM8994_AIF1_FMT_MASK,
  2132. aif1);
  2133. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2134. ms);
  2135. return 0;
  2136. }
  2137. static struct {
  2138. int val, rate;
  2139. } srs[] = {
  2140. { 0, 8000 },
  2141. { 1, 11025 },
  2142. { 2, 12000 },
  2143. { 3, 16000 },
  2144. { 4, 22050 },
  2145. { 5, 24000 },
  2146. { 6, 32000 },
  2147. { 7, 44100 },
  2148. { 8, 48000 },
  2149. { 9, 88200 },
  2150. { 10, 96000 },
  2151. };
  2152. static int fs_ratios[] = {
  2153. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2154. };
  2155. static int bclk_divs[] = {
  2156. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2157. 640, 880, 960, 1280, 1760, 1920
  2158. };
  2159. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2160. struct snd_pcm_hw_params *params,
  2161. struct snd_soc_dai *dai)
  2162. {
  2163. struct snd_soc_codec *codec = dai->codec;
  2164. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2165. int aif1_reg;
  2166. int aif2_reg;
  2167. int bclk_reg;
  2168. int lrclk_reg;
  2169. int rate_reg;
  2170. int aif1 = 0;
  2171. int aif2 = 0;
  2172. int bclk = 0;
  2173. int lrclk = 0;
  2174. int rate_val = 0;
  2175. int id = dai->id - 1;
  2176. int i, cur_val, best_val, bclk_rate, best;
  2177. switch (dai->id) {
  2178. case 1:
  2179. aif1_reg = WM8994_AIF1_CONTROL_1;
  2180. aif2_reg = WM8994_AIF1_CONTROL_2;
  2181. bclk_reg = WM8994_AIF1_BCLK;
  2182. rate_reg = WM8994_AIF1_RATE;
  2183. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2184. wm8994->lrclk_shared[0]) {
  2185. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2186. } else {
  2187. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2188. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2189. }
  2190. break;
  2191. case 2:
  2192. aif1_reg = WM8994_AIF2_CONTROL_1;
  2193. aif2_reg = WM8994_AIF2_CONTROL_2;
  2194. bclk_reg = WM8994_AIF2_BCLK;
  2195. rate_reg = WM8994_AIF2_RATE;
  2196. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2197. wm8994->lrclk_shared[1]) {
  2198. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2199. } else {
  2200. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2201. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2202. }
  2203. break;
  2204. default:
  2205. return -EINVAL;
  2206. }
  2207. bclk_rate = params_rate(params) * 2;
  2208. switch (params_format(params)) {
  2209. case SNDRV_PCM_FORMAT_S16_LE:
  2210. bclk_rate *= 16;
  2211. break;
  2212. case SNDRV_PCM_FORMAT_S20_3LE:
  2213. bclk_rate *= 20;
  2214. aif1 |= 0x20;
  2215. break;
  2216. case SNDRV_PCM_FORMAT_S24_LE:
  2217. bclk_rate *= 24;
  2218. aif1 |= 0x40;
  2219. break;
  2220. case SNDRV_PCM_FORMAT_S32_LE:
  2221. bclk_rate *= 32;
  2222. aif1 |= 0x60;
  2223. break;
  2224. default:
  2225. return -EINVAL;
  2226. }
  2227. /* Try to find an appropriate sample rate; look for an exact match. */
  2228. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2229. if (srs[i].rate == params_rate(params))
  2230. break;
  2231. if (i == ARRAY_SIZE(srs))
  2232. return -EINVAL;
  2233. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2234. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2235. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2236. dai->id, wm8994->aifclk[id], bclk_rate);
  2237. if (params_channels(params) == 1 &&
  2238. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2239. aif2 |= WM8994_AIF1_MONO;
  2240. if (wm8994->aifclk[id] == 0) {
  2241. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2242. return -EINVAL;
  2243. }
  2244. /* AIFCLK/fs ratio; look for a close match in either direction */
  2245. best = 0;
  2246. best_val = abs((fs_ratios[0] * params_rate(params))
  2247. - wm8994->aifclk[id]);
  2248. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2249. cur_val = abs((fs_ratios[i] * params_rate(params))
  2250. - wm8994->aifclk[id]);
  2251. if (cur_val >= best_val)
  2252. continue;
  2253. best = i;
  2254. best_val = cur_val;
  2255. }
  2256. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2257. dai->id, fs_ratios[best]);
  2258. rate_val |= best;
  2259. /* We may not get quite the right frequency if using
  2260. * approximate clocks so look for the closest match that is
  2261. * higher than the target (we need to ensure that there enough
  2262. * BCLKs to clock out the samples).
  2263. */
  2264. best = 0;
  2265. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2266. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2267. if (cur_val < 0) /* BCLK table is sorted */
  2268. break;
  2269. best = i;
  2270. }
  2271. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2272. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2273. bclk_divs[best], bclk_rate);
  2274. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2275. lrclk = bclk_rate / params_rate(params);
  2276. if (!lrclk) {
  2277. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2278. bclk_rate);
  2279. return -EINVAL;
  2280. }
  2281. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2282. lrclk, bclk_rate / lrclk);
  2283. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2284. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2285. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2286. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2287. lrclk);
  2288. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2289. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2290. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2291. switch (dai->id) {
  2292. case 1:
  2293. wm8994->dac_rates[0] = params_rate(params);
  2294. wm8994_set_retune_mobile(codec, 0);
  2295. wm8994_set_retune_mobile(codec, 1);
  2296. break;
  2297. case 2:
  2298. wm8994->dac_rates[1] = params_rate(params);
  2299. wm8994_set_retune_mobile(codec, 2);
  2300. break;
  2301. }
  2302. }
  2303. return 0;
  2304. }
  2305. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2306. struct snd_pcm_hw_params *params,
  2307. struct snd_soc_dai *dai)
  2308. {
  2309. struct snd_soc_codec *codec = dai->codec;
  2310. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2311. struct wm8994 *control = wm8994->wm8994;
  2312. int aif1_reg;
  2313. int aif1 = 0;
  2314. switch (dai->id) {
  2315. case 3:
  2316. switch (control->type) {
  2317. case WM1811:
  2318. case WM8958:
  2319. aif1_reg = WM8958_AIF3_CONTROL_1;
  2320. break;
  2321. default:
  2322. return 0;
  2323. }
  2324. default:
  2325. return 0;
  2326. }
  2327. switch (params_format(params)) {
  2328. case SNDRV_PCM_FORMAT_S16_LE:
  2329. break;
  2330. case SNDRV_PCM_FORMAT_S20_3LE:
  2331. aif1 |= 0x20;
  2332. break;
  2333. case SNDRV_PCM_FORMAT_S24_LE:
  2334. aif1 |= 0x40;
  2335. break;
  2336. case SNDRV_PCM_FORMAT_S32_LE:
  2337. aif1 |= 0x60;
  2338. break;
  2339. default:
  2340. return -EINVAL;
  2341. }
  2342. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2343. }
  2344. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2345. {
  2346. struct snd_soc_codec *codec = codec_dai->codec;
  2347. int mute_reg;
  2348. int reg;
  2349. switch (codec_dai->id) {
  2350. case 1:
  2351. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2352. break;
  2353. case 2:
  2354. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2355. break;
  2356. default:
  2357. return -EINVAL;
  2358. }
  2359. if (mute)
  2360. reg = WM8994_AIF1DAC1_MUTE;
  2361. else
  2362. reg = 0;
  2363. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2364. return 0;
  2365. }
  2366. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2367. {
  2368. struct snd_soc_codec *codec = codec_dai->codec;
  2369. int reg, val, mask;
  2370. switch (codec_dai->id) {
  2371. case 1:
  2372. reg = WM8994_AIF1_MASTER_SLAVE;
  2373. mask = WM8994_AIF1_TRI;
  2374. break;
  2375. case 2:
  2376. reg = WM8994_AIF2_MASTER_SLAVE;
  2377. mask = WM8994_AIF2_TRI;
  2378. break;
  2379. default:
  2380. return -EINVAL;
  2381. }
  2382. if (tristate)
  2383. val = mask;
  2384. else
  2385. val = 0;
  2386. return snd_soc_update_bits(codec, reg, mask, val);
  2387. }
  2388. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2389. {
  2390. struct snd_soc_codec *codec = dai->codec;
  2391. /* Disable the pulls on the AIF if we're using it to save power. */
  2392. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2393. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2394. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2395. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2396. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2397. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2398. return 0;
  2399. }
  2400. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2401. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2402. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2403. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2404. .set_sysclk = wm8994_set_dai_sysclk,
  2405. .set_fmt = wm8994_set_dai_fmt,
  2406. .hw_params = wm8994_hw_params,
  2407. .digital_mute = wm8994_aif_mute,
  2408. .set_pll = wm8994_set_fll,
  2409. .set_tristate = wm8994_set_tristate,
  2410. };
  2411. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2412. .set_sysclk = wm8994_set_dai_sysclk,
  2413. .set_fmt = wm8994_set_dai_fmt,
  2414. .hw_params = wm8994_hw_params,
  2415. .digital_mute = wm8994_aif_mute,
  2416. .set_pll = wm8994_set_fll,
  2417. .set_tristate = wm8994_set_tristate,
  2418. };
  2419. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2420. .hw_params = wm8994_aif3_hw_params,
  2421. };
  2422. static struct snd_soc_dai_driver wm8994_dai[] = {
  2423. {
  2424. .name = "wm8994-aif1",
  2425. .id = 1,
  2426. .playback = {
  2427. .stream_name = "AIF1 Playback",
  2428. .channels_min = 1,
  2429. .channels_max = 2,
  2430. .rates = WM8994_RATES,
  2431. .formats = WM8994_FORMATS,
  2432. .sig_bits = 24,
  2433. },
  2434. .capture = {
  2435. .stream_name = "AIF1 Capture",
  2436. .channels_min = 1,
  2437. .channels_max = 2,
  2438. .rates = WM8994_RATES,
  2439. .formats = WM8994_FORMATS,
  2440. .sig_bits = 24,
  2441. },
  2442. .ops = &wm8994_aif1_dai_ops,
  2443. },
  2444. {
  2445. .name = "wm8994-aif2",
  2446. .id = 2,
  2447. .playback = {
  2448. .stream_name = "AIF2 Playback",
  2449. .channels_min = 1,
  2450. .channels_max = 2,
  2451. .rates = WM8994_RATES,
  2452. .formats = WM8994_FORMATS,
  2453. .sig_bits = 24,
  2454. },
  2455. .capture = {
  2456. .stream_name = "AIF2 Capture",
  2457. .channels_min = 1,
  2458. .channels_max = 2,
  2459. .rates = WM8994_RATES,
  2460. .formats = WM8994_FORMATS,
  2461. .sig_bits = 24,
  2462. },
  2463. .probe = wm8994_aif2_probe,
  2464. .ops = &wm8994_aif2_dai_ops,
  2465. },
  2466. {
  2467. .name = "wm8994-aif3",
  2468. .id = 3,
  2469. .playback = {
  2470. .stream_name = "AIF3 Playback",
  2471. .channels_min = 1,
  2472. .channels_max = 2,
  2473. .rates = WM8994_RATES,
  2474. .formats = WM8994_FORMATS,
  2475. .sig_bits = 24,
  2476. },
  2477. .capture = {
  2478. .stream_name = "AIF3 Capture",
  2479. .channels_min = 1,
  2480. .channels_max = 2,
  2481. .rates = WM8994_RATES,
  2482. .formats = WM8994_FORMATS,
  2483. .sig_bits = 24,
  2484. },
  2485. .ops = &wm8994_aif3_dai_ops,
  2486. }
  2487. };
  2488. #ifdef CONFIG_PM
  2489. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2490. {
  2491. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2492. int i, ret;
  2493. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2494. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2495. sizeof(struct wm8994_fll_config));
  2496. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2497. if (ret < 0)
  2498. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2499. i + 1, ret);
  2500. }
  2501. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2502. return 0;
  2503. }
  2504. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2505. {
  2506. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2507. struct wm8994 *control = wm8994->wm8994;
  2508. int i, ret;
  2509. unsigned int val, mask;
  2510. if (wm8994->revision < 4) {
  2511. /* force a HW read */
  2512. ret = regmap_read(control->regmap,
  2513. WM8994_POWER_MANAGEMENT_5, &val);
  2514. /* modify the cache only */
  2515. codec->cache_only = 1;
  2516. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2517. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2518. val &= mask;
  2519. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2520. mask, val);
  2521. codec->cache_only = 0;
  2522. }
  2523. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2524. if (!wm8994->fll_suspend[i].out)
  2525. continue;
  2526. ret = _wm8994_set_fll(codec, i + 1,
  2527. wm8994->fll_suspend[i].src,
  2528. wm8994->fll_suspend[i].in,
  2529. wm8994->fll_suspend[i].out);
  2530. if (ret < 0)
  2531. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2532. i + 1, ret);
  2533. }
  2534. return 0;
  2535. }
  2536. #else
  2537. #define wm8994_codec_suspend NULL
  2538. #define wm8994_codec_resume NULL
  2539. #endif
  2540. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2541. {
  2542. struct snd_soc_codec *codec = wm8994->codec;
  2543. struct wm8994_pdata *pdata = wm8994->pdata;
  2544. struct snd_kcontrol_new controls[] = {
  2545. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2546. wm8994->retune_mobile_enum,
  2547. wm8994_get_retune_mobile_enum,
  2548. wm8994_put_retune_mobile_enum),
  2549. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2550. wm8994->retune_mobile_enum,
  2551. wm8994_get_retune_mobile_enum,
  2552. wm8994_put_retune_mobile_enum),
  2553. SOC_ENUM_EXT("AIF2 EQ Mode",
  2554. wm8994->retune_mobile_enum,
  2555. wm8994_get_retune_mobile_enum,
  2556. wm8994_put_retune_mobile_enum),
  2557. };
  2558. int ret, i, j;
  2559. const char **t;
  2560. /* We need an array of texts for the enum API but the number
  2561. * of texts is likely to be less than the number of
  2562. * configurations due to the sample rate dependency of the
  2563. * configurations. */
  2564. wm8994->num_retune_mobile_texts = 0;
  2565. wm8994->retune_mobile_texts = NULL;
  2566. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2567. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2568. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2569. wm8994->retune_mobile_texts[j]) == 0)
  2570. break;
  2571. }
  2572. if (j != wm8994->num_retune_mobile_texts)
  2573. continue;
  2574. /* Expand the array... */
  2575. t = krealloc(wm8994->retune_mobile_texts,
  2576. sizeof(char *) *
  2577. (wm8994->num_retune_mobile_texts + 1),
  2578. GFP_KERNEL);
  2579. if (t == NULL)
  2580. continue;
  2581. /* ...store the new entry... */
  2582. t[wm8994->num_retune_mobile_texts] =
  2583. pdata->retune_mobile_cfgs[i].name;
  2584. /* ...and remember the new version. */
  2585. wm8994->num_retune_mobile_texts++;
  2586. wm8994->retune_mobile_texts = t;
  2587. }
  2588. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2589. wm8994->num_retune_mobile_texts);
  2590. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2591. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2592. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2593. ARRAY_SIZE(controls));
  2594. if (ret != 0)
  2595. dev_err(wm8994->codec->dev,
  2596. "Failed to add ReTune Mobile controls: %d\n", ret);
  2597. }
  2598. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2599. {
  2600. struct snd_soc_codec *codec = wm8994->codec;
  2601. struct wm8994_pdata *pdata = wm8994->pdata;
  2602. int ret, i;
  2603. if (!pdata)
  2604. return;
  2605. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2606. pdata->lineout2_diff,
  2607. pdata->lineout1fb,
  2608. pdata->lineout2fb,
  2609. pdata->jd_scthr,
  2610. pdata->jd_thr,
  2611. pdata->micbias1_lvl,
  2612. pdata->micbias2_lvl);
  2613. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2614. if (pdata->num_drc_cfgs) {
  2615. struct snd_kcontrol_new controls[] = {
  2616. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2617. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2618. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2619. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2620. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2621. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2622. };
  2623. /* We need an array of texts for the enum API */
  2624. wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
  2625. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2626. if (!wm8994->drc_texts) {
  2627. dev_err(wm8994->codec->dev,
  2628. "Failed to allocate %d DRC config texts\n",
  2629. pdata->num_drc_cfgs);
  2630. return;
  2631. }
  2632. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2633. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2634. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2635. wm8994->drc_enum.texts = wm8994->drc_texts;
  2636. ret = snd_soc_add_codec_controls(wm8994->codec, controls,
  2637. ARRAY_SIZE(controls));
  2638. if (ret != 0)
  2639. dev_err(wm8994->codec->dev,
  2640. "Failed to add DRC mode controls: %d\n", ret);
  2641. for (i = 0; i < WM8994_NUM_DRC; i++)
  2642. wm8994_set_drc(codec, i);
  2643. }
  2644. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2645. pdata->num_retune_mobile_cfgs);
  2646. if (pdata->num_retune_mobile_cfgs)
  2647. wm8994_handle_retune_mobile_pdata(wm8994);
  2648. else
  2649. snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
  2650. ARRAY_SIZE(wm8994_eq_controls));
  2651. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2652. if (pdata->micbias[i]) {
  2653. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2654. pdata->micbias[i] & 0xffff);
  2655. }
  2656. }
  2657. }
  2658. /**
  2659. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2660. *
  2661. * @codec: WM8994 codec
  2662. * @jack: jack to report detection events on
  2663. * @micbias: microphone bias to detect on
  2664. *
  2665. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2666. * being used to bring out signals to the processor then only platform
  2667. * data configuration is needed for WM8994 and processor GPIOs should
  2668. * be configured using snd_soc_jack_add_gpios() instead.
  2669. *
  2670. * Configuration of detection levels is available via the micbias1_lvl
  2671. * and micbias2_lvl platform data members.
  2672. */
  2673. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2674. int micbias)
  2675. {
  2676. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2677. struct wm8994_micdet *micdet;
  2678. struct wm8994 *control = wm8994->wm8994;
  2679. int reg, ret;
  2680. if (control->type != WM8994) {
  2681. dev_warn(codec->dev, "Not a WM8994\n");
  2682. return -EINVAL;
  2683. }
  2684. switch (micbias) {
  2685. case 1:
  2686. micdet = &wm8994->micdet[0];
  2687. if (jack)
  2688. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2689. "MICBIAS1");
  2690. else
  2691. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2692. "MICBIAS1");
  2693. break;
  2694. case 2:
  2695. micdet = &wm8994->micdet[1];
  2696. if (jack)
  2697. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2698. "MICBIAS1");
  2699. else
  2700. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2701. "MICBIAS1");
  2702. break;
  2703. default:
  2704. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2705. return -EINVAL;
  2706. }
  2707. if (ret != 0)
  2708. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2709. micbias, ret);
  2710. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2711. micbias, jack);
  2712. /* Store the configuration */
  2713. micdet->jack = jack;
  2714. micdet->detecting = true;
  2715. /* If either of the jacks is set up then enable detection */
  2716. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2717. reg = WM8994_MICD_ENA;
  2718. else
  2719. reg = 0;
  2720. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2721. snd_soc_dapm_sync(&codec->dapm);
  2722. return 0;
  2723. }
  2724. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2725. static void wm8994_mic_work(struct work_struct *work)
  2726. {
  2727. struct wm8994_priv *priv = container_of(work,
  2728. struct wm8994_priv,
  2729. mic_work.work);
  2730. struct regmap *regmap = priv->wm8994->regmap;
  2731. struct device *dev = priv->wm8994->dev;
  2732. unsigned int reg;
  2733. int ret;
  2734. int report;
  2735. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2736. if (ret < 0) {
  2737. dev_err(dev, "Failed to read microphone status: %d\n",
  2738. ret);
  2739. return;
  2740. }
  2741. dev_dbg(dev, "Microphone status: %x\n", reg);
  2742. report = 0;
  2743. if (reg & WM8994_MIC1_DET_STS) {
  2744. if (priv->micdet[0].detecting)
  2745. report = SND_JACK_HEADSET;
  2746. }
  2747. if (reg & WM8994_MIC1_SHRT_STS) {
  2748. if (priv->micdet[0].detecting)
  2749. report = SND_JACK_HEADPHONE;
  2750. else
  2751. report |= SND_JACK_BTN_0;
  2752. }
  2753. if (report)
  2754. priv->micdet[0].detecting = false;
  2755. else
  2756. priv->micdet[0].detecting = true;
  2757. snd_soc_jack_report(priv->micdet[0].jack, report,
  2758. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2759. report = 0;
  2760. if (reg & WM8994_MIC2_DET_STS) {
  2761. if (priv->micdet[1].detecting)
  2762. report = SND_JACK_HEADSET;
  2763. }
  2764. if (reg & WM8994_MIC2_SHRT_STS) {
  2765. if (priv->micdet[1].detecting)
  2766. report = SND_JACK_HEADPHONE;
  2767. else
  2768. report |= SND_JACK_BTN_0;
  2769. }
  2770. if (report)
  2771. priv->micdet[1].detecting = false;
  2772. else
  2773. priv->micdet[1].detecting = true;
  2774. snd_soc_jack_report(priv->micdet[1].jack, report,
  2775. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2776. }
  2777. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2778. {
  2779. struct wm8994_priv *priv = data;
  2780. struct snd_soc_codec *codec = priv->codec;
  2781. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2782. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2783. #endif
  2784. pm_wakeup_event(codec->dev, 300);
  2785. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2786. return IRQ_HANDLED;
  2787. }
  2788. /* Default microphone detection handler for WM8958 - the user can
  2789. * override this if they wish.
  2790. */
  2791. static void wm8958_default_micdet(u16 status, void *data)
  2792. {
  2793. struct snd_soc_codec *codec = data;
  2794. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2795. int report;
  2796. dev_dbg(codec->dev, "MICDET %x\n", status);
  2797. /* Either nothing present or just starting detection */
  2798. if (!(status & WM8958_MICD_STS)) {
  2799. if (!wm8994->jackdet) {
  2800. /* If nothing present then clear our statuses */
  2801. dev_dbg(codec->dev, "Detected open circuit\n");
  2802. wm8994->jack_mic = false;
  2803. wm8994->mic_detecting = true;
  2804. wm8958_micd_set_rate(codec);
  2805. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2806. wm8994->btn_mask |
  2807. SND_JACK_HEADSET);
  2808. }
  2809. return;
  2810. }
  2811. /* If the measurement is showing a high impedence we've got a
  2812. * microphone.
  2813. */
  2814. if (wm8994->mic_detecting && (status & 0x600)) {
  2815. dev_dbg(codec->dev, "Detected microphone\n");
  2816. wm8994->mic_detecting = false;
  2817. wm8994->jack_mic = true;
  2818. wm8958_micd_set_rate(codec);
  2819. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2820. SND_JACK_HEADSET);
  2821. }
  2822. if (wm8994->mic_detecting && status & 0xfc) {
  2823. dev_dbg(codec->dev, "Detected headphone\n");
  2824. wm8994->mic_detecting = false;
  2825. wm8958_micd_set_rate(codec);
  2826. /* If we have jackdet that will detect removal */
  2827. if (wm8994->jackdet) {
  2828. mutex_lock(&wm8994->accdet_lock);
  2829. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2830. WM8958_MICD_ENA, 0);
  2831. wm1811_jackdet_set_mode(codec,
  2832. WM1811_JACKDET_MODE_JACK);
  2833. mutex_unlock(&wm8994->accdet_lock);
  2834. if (wm8994->pdata->jd_ext_cap)
  2835. snd_soc_dapm_disable_pin(&codec->dapm,
  2836. "MICBIAS2");
  2837. }
  2838. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  2839. SND_JACK_HEADSET);
  2840. }
  2841. /* Report short circuit as a button */
  2842. if (wm8994->jack_mic) {
  2843. report = 0;
  2844. if (status & 0x4)
  2845. report |= SND_JACK_BTN_0;
  2846. if (status & 0x8)
  2847. report |= SND_JACK_BTN_1;
  2848. if (status & 0x10)
  2849. report |= SND_JACK_BTN_2;
  2850. if (status & 0x20)
  2851. report |= SND_JACK_BTN_3;
  2852. if (status & 0x40)
  2853. report |= SND_JACK_BTN_4;
  2854. if (status & 0x80)
  2855. report |= SND_JACK_BTN_5;
  2856. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2857. wm8994->btn_mask);
  2858. }
  2859. }
  2860. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  2861. {
  2862. struct wm8994_priv *wm8994 = data;
  2863. struct snd_soc_codec *codec = wm8994->codec;
  2864. int reg;
  2865. bool present;
  2866. mutex_lock(&wm8994->accdet_lock);
  2867. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  2868. if (reg < 0) {
  2869. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  2870. mutex_unlock(&wm8994->accdet_lock);
  2871. return IRQ_NONE;
  2872. }
  2873. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  2874. present = reg & WM1811_JACKDET_LVL;
  2875. if (present) {
  2876. dev_dbg(codec->dev, "Jack detected\n");
  2877. wm8958_micd_set_rate(codec);
  2878. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2879. WM8958_MICB2_DISCH, 0);
  2880. /* Disable debounce while inserted */
  2881. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2882. WM1811_JACKDET_DB, 0);
  2883. /*
  2884. * Start off measument of microphone impedence to find
  2885. * out what's actually there.
  2886. */
  2887. wm8994->mic_detecting = true;
  2888. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  2889. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2890. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2891. } else {
  2892. dev_dbg(codec->dev, "Jack not detected\n");
  2893. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2894. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  2895. /* Enable debounce while removed */
  2896. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  2897. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  2898. wm8994->mic_detecting = false;
  2899. wm8994->jack_mic = false;
  2900. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2901. WM8958_MICD_ENA, 0);
  2902. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2903. }
  2904. mutex_unlock(&wm8994->accdet_lock);
  2905. /* If required for an external cap force MICBIAS on */
  2906. if (wm8994->pdata->jd_ext_cap) {
  2907. if (present)
  2908. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2909. "MICBIAS2");
  2910. else
  2911. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  2912. }
  2913. if (present)
  2914. snd_soc_jack_report(wm8994->micdet[0].jack,
  2915. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  2916. else
  2917. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2918. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  2919. wm8994->btn_mask);
  2920. return IRQ_HANDLED;
  2921. }
  2922. /**
  2923. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  2924. *
  2925. * @codec: WM8958 codec
  2926. * @jack: jack to report detection events on
  2927. *
  2928. * Enable microphone detection functionality for the WM8958. By
  2929. * default simple detection which supports the detection of up to 6
  2930. * buttons plus video and microphone functionality is supported.
  2931. *
  2932. * The WM8958 has an advanced jack detection facility which is able to
  2933. * support complex accessory detection, especially when used in
  2934. * conjunction with external circuitry. In order to provide maximum
  2935. * flexiblity a callback is provided which allows a completely custom
  2936. * detection algorithm.
  2937. */
  2938. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2939. wm8958_micdet_cb cb, void *cb_data)
  2940. {
  2941. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2942. struct wm8994 *control = wm8994->wm8994;
  2943. u16 micd_lvl_sel;
  2944. switch (control->type) {
  2945. case WM1811:
  2946. case WM8958:
  2947. break;
  2948. default:
  2949. return -EINVAL;
  2950. }
  2951. if (jack) {
  2952. if (!cb) {
  2953. dev_dbg(codec->dev, "Using default micdet callback\n");
  2954. cb = wm8958_default_micdet;
  2955. cb_data = codec;
  2956. }
  2957. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  2958. snd_soc_dapm_sync(&codec->dapm);
  2959. wm8994->micdet[0].jack = jack;
  2960. wm8994->jack_cb = cb;
  2961. wm8994->jack_cb_data = cb_data;
  2962. wm8994->mic_detecting = true;
  2963. wm8994->jack_mic = false;
  2964. wm8958_micd_set_rate(codec);
  2965. /* Detect microphones and short circuits by default */
  2966. if (wm8994->pdata->micd_lvl_sel)
  2967. micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
  2968. else
  2969. micd_lvl_sel = 0x41;
  2970. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2971. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  2972. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  2973. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  2974. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  2975. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  2976. /*
  2977. * If we can use jack detection start off with that,
  2978. * otherwise jump straight to microphone detection.
  2979. */
  2980. if (wm8994->jackdet) {
  2981. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2982. WM8958_MICB2_DISCH,
  2983. WM8958_MICB2_DISCH);
  2984. snd_soc_update_bits(codec, WM8994_LDO_1,
  2985. WM8994_LDO1_DISCH, 0);
  2986. wm1811_jackdet_set_mode(codec,
  2987. WM1811_JACKDET_MODE_JACK);
  2988. } else {
  2989. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2990. WM8958_MICD_ENA, WM8958_MICD_ENA);
  2991. }
  2992. } else {
  2993. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  2994. WM8958_MICD_ENA, 0);
  2995. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  2996. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  2997. snd_soc_dapm_sync(&codec->dapm);
  2998. }
  2999. return 0;
  3000. }
  3001. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3002. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3003. {
  3004. struct wm8994_priv *wm8994 = data;
  3005. struct snd_soc_codec *codec = wm8994->codec;
  3006. int reg, count;
  3007. /*
  3008. * Jack detection may have detected a removal simulataneously
  3009. * with an update of the MICDET status; if so it will have
  3010. * stopped detection and we can ignore this interrupt.
  3011. */
  3012. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3013. return IRQ_HANDLED;
  3014. /* We may occasionally read a detection without an impedence
  3015. * range being provided - if that happens loop again.
  3016. */
  3017. count = 10;
  3018. do {
  3019. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3020. if (reg < 0) {
  3021. dev_err(codec->dev,
  3022. "Failed to read mic detect status: %d\n",
  3023. reg);
  3024. return IRQ_NONE;
  3025. }
  3026. if (!(reg & WM8958_MICD_VALID)) {
  3027. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3028. goto out;
  3029. }
  3030. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3031. break;
  3032. msleep(1);
  3033. } while (count--);
  3034. if (count == 0)
  3035. dev_warn(codec->dev, "No impedence range reported for jack\n");
  3036. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3037. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3038. #endif
  3039. if (wm8994->jack_cb)
  3040. wm8994->jack_cb(reg, wm8994->jack_cb_data);
  3041. else
  3042. dev_warn(codec->dev, "Accessory detection with no callback\n");
  3043. out:
  3044. return IRQ_HANDLED;
  3045. }
  3046. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3047. {
  3048. struct snd_soc_codec *codec = data;
  3049. dev_err(codec->dev, "FIFO error\n");
  3050. return IRQ_HANDLED;
  3051. }
  3052. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3053. {
  3054. struct snd_soc_codec *codec = data;
  3055. dev_err(codec->dev, "Thermal warning\n");
  3056. return IRQ_HANDLED;
  3057. }
  3058. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3059. {
  3060. struct snd_soc_codec *codec = data;
  3061. dev_crit(codec->dev, "Thermal shutdown\n");
  3062. return IRQ_HANDLED;
  3063. }
  3064. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3065. {
  3066. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3067. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3068. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3069. unsigned int reg;
  3070. int ret, i;
  3071. wm8994->codec = codec;
  3072. codec->control_data = control->regmap;
  3073. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3074. wm8994->codec = codec;
  3075. mutex_init(&wm8994->accdet_lock);
  3076. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3077. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3078. init_completion(&wm8994->fll_locked[i]);
  3079. if (wm8994->pdata && wm8994->pdata->micdet_irq)
  3080. wm8994->micdet_irq = wm8994->pdata->micdet_irq;
  3081. pm_runtime_enable(codec->dev);
  3082. pm_runtime_idle(codec->dev);
  3083. /* By default use idle_bias_off, will override for WM8994 */
  3084. codec->dapm.idle_bias_off = 1;
  3085. /* Set revision-specific configuration */
  3086. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  3087. switch (control->type) {
  3088. case WM8994:
  3089. /* Single ended line outputs should have VMID on. */
  3090. if (!wm8994->pdata->lineout1_diff ||
  3091. !wm8994->pdata->lineout2_diff)
  3092. codec->dapm.idle_bias_off = 0;
  3093. switch (wm8994->revision) {
  3094. case 2:
  3095. case 3:
  3096. wm8994->hubs.dcs_codes_l = -5;
  3097. wm8994->hubs.dcs_codes_r = -5;
  3098. wm8994->hubs.hp_startup_mode = 1;
  3099. wm8994->hubs.dcs_readback_mode = 1;
  3100. wm8994->hubs.series_startup = 1;
  3101. break;
  3102. default:
  3103. wm8994->hubs.dcs_readback_mode = 2;
  3104. break;
  3105. }
  3106. break;
  3107. case WM8958:
  3108. wm8994->hubs.dcs_readback_mode = 1;
  3109. wm8994->hubs.hp_startup_mode = 1;
  3110. switch (wm8994->revision) {
  3111. case 0:
  3112. break;
  3113. default:
  3114. wm8994->fll_byp = true;
  3115. break;
  3116. }
  3117. break;
  3118. case WM1811:
  3119. wm8994->hubs.dcs_readback_mode = 2;
  3120. wm8994->hubs.no_series_update = 1;
  3121. wm8994->hubs.hp_startup_mode = 1;
  3122. wm8994->hubs.no_cache_dac_hp_direct = true;
  3123. wm8994->fll_byp = true;
  3124. switch (wm8994->revision) {
  3125. case 0:
  3126. case 1:
  3127. case 2:
  3128. case 3:
  3129. wm8994->hubs.dcs_codes_l = -9;
  3130. wm8994->hubs.dcs_codes_r = -7;
  3131. break;
  3132. default:
  3133. break;
  3134. }
  3135. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3136. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3137. break;
  3138. default:
  3139. break;
  3140. }
  3141. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3142. wm8994_fifo_error, "FIFO error", codec);
  3143. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3144. wm8994_temp_warn, "Thermal warning", codec);
  3145. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3146. wm8994_temp_shut, "Thermal shutdown", codec);
  3147. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3148. wm_hubs_dcs_done, "DC servo done",
  3149. &wm8994->hubs);
  3150. if (ret == 0)
  3151. wm8994->hubs.dcs_done_irq = true;
  3152. switch (control->type) {
  3153. case WM8994:
  3154. if (wm8994->micdet_irq) {
  3155. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3156. wm8994_mic_irq,
  3157. IRQF_TRIGGER_RISING,
  3158. "Mic1 detect",
  3159. wm8994);
  3160. if (ret != 0)
  3161. dev_warn(codec->dev,
  3162. "Failed to request Mic1 detect IRQ: %d\n",
  3163. ret);
  3164. }
  3165. ret = wm8994_request_irq(wm8994->wm8994,
  3166. WM8994_IRQ_MIC1_SHRT,
  3167. wm8994_mic_irq, "Mic 1 short",
  3168. wm8994);
  3169. if (ret != 0)
  3170. dev_warn(codec->dev,
  3171. "Failed to request Mic1 short IRQ: %d\n",
  3172. ret);
  3173. ret = wm8994_request_irq(wm8994->wm8994,
  3174. WM8994_IRQ_MIC2_DET,
  3175. wm8994_mic_irq, "Mic 2 detect",
  3176. wm8994);
  3177. if (ret != 0)
  3178. dev_warn(codec->dev,
  3179. "Failed to request Mic2 detect IRQ: %d\n",
  3180. ret);
  3181. ret = wm8994_request_irq(wm8994->wm8994,
  3182. WM8994_IRQ_MIC2_SHRT,
  3183. wm8994_mic_irq, "Mic 2 short",
  3184. wm8994);
  3185. if (ret != 0)
  3186. dev_warn(codec->dev,
  3187. "Failed to request Mic2 short IRQ: %d\n",
  3188. ret);
  3189. break;
  3190. case WM8958:
  3191. case WM1811:
  3192. if (wm8994->micdet_irq) {
  3193. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3194. wm8958_mic_irq,
  3195. IRQF_TRIGGER_RISING,
  3196. "Mic detect",
  3197. wm8994);
  3198. if (ret != 0)
  3199. dev_warn(codec->dev,
  3200. "Failed to request Mic detect IRQ: %d\n",
  3201. ret);
  3202. } else {
  3203. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3204. wm8958_mic_irq, "Mic detect",
  3205. wm8994);
  3206. }
  3207. }
  3208. switch (control->type) {
  3209. case WM1811:
  3210. if (wm8994->revision > 1) {
  3211. ret = wm8994_request_irq(wm8994->wm8994,
  3212. WM8994_IRQ_GPIO(6),
  3213. wm1811_jackdet_irq, "JACKDET",
  3214. wm8994);
  3215. if (ret == 0)
  3216. wm8994->jackdet = true;
  3217. }
  3218. break;
  3219. default:
  3220. break;
  3221. }
  3222. wm8994->fll_locked_irq = true;
  3223. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3224. ret = wm8994_request_irq(wm8994->wm8994,
  3225. WM8994_IRQ_FLL1_LOCK + i,
  3226. wm8994_fll_locked_irq, "FLL lock",
  3227. &wm8994->fll_locked[i]);
  3228. if (ret != 0)
  3229. wm8994->fll_locked_irq = false;
  3230. }
  3231. /* Make sure we can read from the GPIOs if they're inputs */
  3232. pm_runtime_get_sync(codec->dev);
  3233. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3234. * configured on init - if a system wants to do this dynamically
  3235. * at runtime we can deal with that then.
  3236. */
  3237. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3238. if (ret < 0) {
  3239. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3240. goto err_irq;
  3241. }
  3242. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3243. wm8994->lrclk_shared[0] = 1;
  3244. wm8994_dai[0].symmetric_rates = 1;
  3245. } else {
  3246. wm8994->lrclk_shared[0] = 0;
  3247. }
  3248. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3249. if (ret < 0) {
  3250. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3251. goto err_irq;
  3252. }
  3253. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3254. wm8994->lrclk_shared[1] = 1;
  3255. wm8994_dai[1].symmetric_rates = 1;
  3256. } else {
  3257. wm8994->lrclk_shared[1] = 0;
  3258. }
  3259. pm_runtime_put(codec->dev);
  3260. /* Latch volume update bits */
  3261. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3262. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3263. wm8994_vu_bits[i].mask,
  3264. wm8994_vu_bits[i].mask);
  3265. /* Set the low bit of the 3D stereo depth so TLV matches */
  3266. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3267. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3268. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3269. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3270. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3271. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3272. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3273. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3274. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3275. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3276. * use this; it only affects behaviour on idle TDM clock
  3277. * cycles. */
  3278. switch (control->type) {
  3279. case WM8994:
  3280. case WM8958:
  3281. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3282. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3283. break;
  3284. default:
  3285. break;
  3286. }
  3287. /* Put MICBIAS into bypass mode by default on newer devices */
  3288. switch (control->type) {
  3289. case WM8958:
  3290. case WM1811:
  3291. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3292. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3293. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3294. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3295. break;
  3296. default:
  3297. break;
  3298. }
  3299. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3300. wm_hubs_update_class_w(codec);
  3301. wm8994_handle_pdata(wm8994);
  3302. wm_hubs_add_analogue_controls(codec);
  3303. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3304. ARRAY_SIZE(wm8994_snd_controls));
  3305. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3306. ARRAY_SIZE(wm8994_dapm_widgets));
  3307. switch (control->type) {
  3308. case WM8994:
  3309. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3310. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3311. if (wm8994->revision < 4) {
  3312. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3313. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3314. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3315. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3316. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3317. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3318. } else {
  3319. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3320. ARRAY_SIZE(wm8994_lateclk_widgets));
  3321. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3322. ARRAY_SIZE(wm8994_adc_widgets));
  3323. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3324. ARRAY_SIZE(wm8994_dac_widgets));
  3325. }
  3326. break;
  3327. case WM8958:
  3328. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3329. ARRAY_SIZE(wm8958_snd_controls));
  3330. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3331. ARRAY_SIZE(wm8958_dapm_widgets));
  3332. if (wm8994->revision < 1) {
  3333. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3334. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3335. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3336. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3337. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3338. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3339. } else {
  3340. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3341. ARRAY_SIZE(wm8994_lateclk_widgets));
  3342. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3343. ARRAY_SIZE(wm8994_adc_widgets));
  3344. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3345. ARRAY_SIZE(wm8994_dac_widgets));
  3346. }
  3347. break;
  3348. case WM1811:
  3349. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3350. ARRAY_SIZE(wm8958_snd_controls));
  3351. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3352. ARRAY_SIZE(wm8958_dapm_widgets));
  3353. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3354. ARRAY_SIZE(wm8994_lateclk_widgets));
  3355. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3356. ARRAY_SIZE(wm8994_adc_widgets));
  3357. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3358. ARRAY_SIZE(wm8994_dac_widgets));
  3359. break;
  3360. }
  3361. wm_hubs_add_analogue_routes(codec, 0, 0);
  3362. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3363. switch (control->type) {
  3364. case WM8994:
  3365. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3366. ARRAY_SIZE(wm8994_intercon));
  3367. if (wm8994->revision < 4) {
  3368. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3369. ARRAY_SIZE(wm8994_revd_intercon));
  3370. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3371. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3372. } else {
  3373. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3374. ARRAY_SIZE(wm8994_lateclk_intercon));
  3375. }
  3376. break;
  3377. case WM8958:
  3378. if (wm8994->revision < 1) {
  3379. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3380. ARRAY_SIZE(wm8994_revd_intercon));
  3381. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3382. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3383. } else {
  3384. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3385. ARRAY_SIZE(wm8994_lateclk_intercon));
  3386. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3387. ARRAY_SIZE(wm8958_intercon));
  3388. }
  3389. wm8958_dsp2_init(codec);
  3390. break;
  3391. case WM1811:
  3392. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3393. ARRAY_SIZE(wm8994_lateclk_intercon));
  3394. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3395. ARRAY_SIZE(wm8958_intercon));
  3396. break;
  3397. }
  3398. return 0;
  3399. err_irq:
  3400. if (wm8994->jackdet)
  3401. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3402. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3403. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3404. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3405. if (wm8994->micdet_irq)
  3406. free_irq(wm8994->micdet_irq, wm8994);
  3407. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3408. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3409. &wm8994->fll_locked[i]);
  3410. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3411. &wm8994->hubs);
  3412. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3413. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3414. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3415. return ret;
  3416. }
  3417. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3418. {
  3419. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3420. struct wm8994 *control = wm8994->wm8994;
  3421. int i;
  3422. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3423. pm_runtime_disable(codec->dev);
  3424. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3425. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3426. &wm8994->fll_locked[i]);
  3427. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3428. &wm8994->hubs);
  3429. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3430. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3431. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3432. if (wm8994->jackdet)
  3433. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3434. switch (control->type) {
  3435. case WM8994:
  3436. if (wm8994->micdet_irq)
  3437. free_irq(wm8994->micdet_irq, wm8994);
  3438. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3439. wm8994);
  3440. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3441. wm8994);
  3442. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3443. wm8994);
  3444. break;
  3445. case WM1811:
  3446. case WM8958:
  3447. if (wm8994->micdet_irq)
  3448. free_irq(wm8994->micdet_irq, wm8994);
  3449. break;
  3450. }
  3451. release_firmware(wm8994->mbc);
  3452. release_firmware(wm8994->mbc_vss);
  3453. release_firmware(wm8994->enh_eq);
  3454. kfree(wm8994->retune_mobile_texts);
  3455. return 0;
  3456. }
  3457. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3458. .probe = wm8994_codec_probe,
  3459. .remove = wm8994_codec_remove,
  3460. .suspend = wm8994_codec_suspend,
  3461. .resume = wm8994_codec_resume,
  3462. .set_bias_level = wm8994_set_bias_level,
  3463. };
  3464. static int __devinit wm8994_probe(struct platform_device *pdev)
  3465. {
  3466. struct wm8994_priv *wm8994;
  3467. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3468. GFP_KERNEL);
  3469. if (wm8994 == NULL)
  3470. return -ENOMEM;
  3471. platform_set_drvdata(pdev, wm8994);
  3472. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3473. wm8994->pdata = dev_get_platdata(pdev->dev.parent);
  3474. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3475. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3476. }
  3477. static int __devexit wm8994_remove(struct platform_device *pdev)
  3478. {
  3479. snd_soc_unregister_codec(&pdev->dev);
  3480. return 0;
  3481. }
  3482. #ifdef CONFIG_PM_SLEEP
  3483. static int wm8994_suspend(struct device *dev)
  3484. {
  3485. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3486. /* Drop down to power saving mode when system is suspended */
  3487. if (wm8994->jackdet && !wm8994->active_refcount)
  3488. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3489. WM1811_JACKDET_MODE_MASK,
  3490. wm8994->jackdet_mode);
  3491. return 0;
  3492. }
  3493. static int wm8994_resume(struct device *dev)
  3494. {
  3495. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3496. if (wm8994->jackdet && wm8994->jack_cb)
  3497. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3498. WM1811_JACKDET_MODE_MASK,
  3499. WM1811_JACKDET_MODE_AUDIO);
  3500. return 0;
  3501. }
  3502. #endif
  3503. static const struct dev_pm_ops wm8994_pm_ops = {
  3504. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3505. };
  3506. static struct platform_driver wm8994_codec_driver = {
  3507. .driver = {
  3508. .name = "wm8994-codec",
  3509. .owner = THIS_MODULE,
  3510. .pm = &wm8994_pm_ops,
  3511. },
  3512. .probe = wm8994_probe,
  3513. .remove = __devexit_p(wm8994_remove),
  3514. };
  3515. module_platform_driver(wm8994_codec_driver);
  3516. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3517. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3518. MODULE_LICENSE("GPL");
  3519. MODULE_ALIAS("platform:wm8994-codec");