ab8500-codec.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2012
  3. *
  4. * Author: Ola Lilja <ola.o.lilja@stericsson.com>,
  5. * Kristoffer Karlsson <kristoffer.karlsson@stericsson.com>,
  6. * Roger Nilsson <roger.xr.nilsson@stericsson.com>,
  7. * for ST-Ericsson.
  8. *
  9. * Based on the early work done by:
  10. * Mikko J. Lehto <mikko.lehto@symbio.com>,
  11. * Mikko Sarmanne <mikko.sarmanne@symbio.com>,
  12. * Jarmo K. Kuronen <jarmo.kuronen@symbio.com>,
  13. * for ST-Ericsson.
  14. *
  15. * License terms:
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License version 2 as published
  19. * by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/init.h>
  27. #include <linux/delay.h>
  28. #include <linux/pm.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/mutex.h>
  31. #include <linux/mfd/abx500/ab8500.h>
  32. #include <linux/mfd/abx500.h>
  33. #include <linux/mfd/abx500/ab8500-sysctrl.h>
  34. #include <linux/mfd/abx500/ab8500-codec.h>
  35. #include <linux/regulator/consumer.h>
  36. #include <sound/core.h>
  37. #include <sound/pcm.h>
  38. #include <sound/pcm_params.h>
  39. #include <sound/initval.h>
  40. #include <sound/soc.h>
  41. #include <sound/soc-dapm.h>
  42. #include <sound/tlv.h>
  43. #include "ab8500-codec.h"
  44. /* Macrocell value definitions */
  45. #define CLK_32K_OUT2_DISABLE 0x01
  46. #define INACTIVE_RESET_AUDIO 0x02
  47. #define ENABLE_AUDIO_CLK_TO_AUDIO_BLK 0x10
  48. #define ENABLE_VINTCORE12_SUPPLY 0x04
  49. #define GPIO27_DIR_OUTPUT 0x04
  50. #define GPIO29_DIR_OUTPUT 0x10
  51. #define GPIO31_DIR_OUTPUT 0x40
  52. /* Macrocell register definitions */
  53. #define AB8500_CTRL3_REG 0x0200
  54. #define AB8500_GPIO_DIR4_REG 0x1013
  55. /* Nr of FIR/IIR-coeff banks in ANC-block */
  56. #define AB8500_NR_OF_ANC_COEFF_BANKS 2
  57. /* Minimum duration to keep ANC IIR Init bit high or
  58. low before proceeding with the configuration sequence */
  59. #define AB8500_ANC_SM_DELAY 2000
  60. #define AB8500_FILTER_CONTROL(xname, xcount, xmin, xmax) \
  61. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  62. .info = filter_control_info, \
  63. .get = filter_control_get, .put = filter_control_put, \
  64. .private_value = (unsigned long)&(struct filter_control) \
  65. {.count = xcount, .min = xmin, .max = xmax} }
  66. struct filter_control {
  67. long min, max;
  68. unsigned int count;
  69. long value[128];
  70. };
  71. /* Sidetone states */
  72. static const char * const enum_sid_state[] = {
  73. "Unconfigured",
  74. "Apply FIR",
  75. "FIR is configured",
  76. };
  77. enum sid_state {
  78. SID_UNCONFIGURED = 0,
  79. SID_APPLY_FIR = 1,
  80. SID_FIR_CONFIGURED = 2,
  81. };
  82. static const char * const enum_anc_state[] = {
  83. "Unconfigured",
  84. "Apply FIR and IIR",
  85. "FIR and IIR are configured",
  86. "Apply FIR",
  87. "FIR is configured",
  88. "Apply IIR",
  89. "IIR is configured"
  90. };
  91. enum anc_state {
  92. ANC_UNCONFIGURED = 0,
  93. ANC_APPLY_FIR_IIR = 1,
  94. ANC_FIR_IIR_CONFIGURED = 2,
  95. ANC_APPLY_FIR = 3,
  96. ANC_FIR_CONFIGURED = 4,
  97. ANC_APPLY_IIR = 5,
  98. ANC_IIR_CONFIGURED = 6
  99. };
  100. /* Analog microphones */
  101. enum amic_idx {
  102. AMIC_IDX_1A,
  103. AMIC_IDX_1B,
  104. AMIC_IDX_2
  105. };
  106. struct ab8500_codec_drvdata_dbg {
  107. struct regulator *vaud;
  108. struct regulator *vamic1;
  109. struct regulator *vamic2;
  110. struct regulator *vdmic;
  111. };
  112. /* Private data for AB8500 device-driver */
  113. struct ab8500_codec_drvdata {
  114. /* Sidetone */
  115. long *sid_fir_values;
  116. enum sid_state sid_status;
  117. /* ANC */
  118. struct mutex anc_lock;
  119. long *anc_fir_values;
  120. long *anc_iir_values;
  121. enum anc_state anc_status;
  122. };
  123. static inline const char *amic_micbias_str(enum amic_micbias micbias)
  124. {
  125. switch (micbias) {
  126. case AMIC_MICBIAS_VAMIC1:
  127. return "VAMIC1";
  128. case AMIC_MICBIAS_VAMIC2:
  129. return "VAMIC2";
  130. default:
  131. return "Unknown";
  132. }
  133. }
  134. static inline const char *amic_type_str(enum amic_type type)
  135. {
  136. switch (type) {
  137. case AMIC_TYPE_DIFFERENTIAL:
  138. return "DIFFERENTIAL";
  139. case AMIC_TYPE_SINGLE_ENDED:
  140. return "SINGLE ENDED";
  141. default:
  142. return "Unknown";
  143. }
  144. }
  145. /*
  146. * Read'n'write functions
  147. */
  148. /* Read a register from the audio-bank of AB8500 */
  149. static unsigned int ab8500_codec_read_reg(struct snd_soc_codec *codec,
  150. unsigned int reg)
  151. {
  152. int status;
  153. unsigned int value = 0;
  154. u8 value8;
  155. status = abx500_get_register_interruptible(codec->dev, AB8500_AUDIO,
  156. reg, &value8);
  157. if (status < 0) {
  158. dev_err(codec->dev,
  159. "%s: ERROR: Register (0x%02x:0x%02x) read failed (%d).\n",
  160. __func__, (u8)AB8500_AUDIO, (u8)reg, status);
  161. } else {
  162. dev_dbg(codec->dev,
  163. "%s: Read 0x%02x from register 0x%02x:0x%02x\n",
  164. __func__, value8, (u8)AB8500_AUDIO, (u8)reg);
  165. value = (unsigned int)value8;
  166. }
  167. return value;
  168. }
  169. /* Write to a register in the audio-bank of AB8500 */
  170. static int ab8500_codec_write_reg(struct snd_soc_codec *codec,
  171. unsigned int reg, unsigned int value)
  172. {
  173. int status;
  174. status = abx500_set_register_interruptible(codec->dev, AB8500_AUDIO,
  175. reg, value);
  176. if (status < 0)
  177. dev_err(codec->dev,
  178. "%s: ERROR: Register (%02x:%02x) write failed (%d).\n",
  179. __func__, (u8)AB8500_AUDIO, (u8)reg, status);
  180. else
  181. dev_dbg(codec->dev,
  182. "%s: Wrote 0x%02x into register %02x:%02x\n",
  183. __func__, (u8)value, (u8)AB8500_AUDIO, (u8)reg);
  184. return status;
  185. }
  186. /*
  187. * Controls - DAPM
  188. */
  189. /* Earpiece */
  190. /* Earpiece source selector */
  191. static const char * const enum_ear_lineout_source[] = {"Headset Left",
  192. "Speaker Left"};
  193. static SOC_ENUM_SINGLE_DECL(dapm_enum_ear_lineout_source, AB8500_DMICFILTCONF,
  194. AB8500_DMICFILTCONF_DA3TOEAR, enum_ear_lineout_source);
  195. static const struct snd_kcontrol_new dapm_ear_lineout_source =
  196. SOC_DAPM_ENUM("Earpiece or LineOut Mono Source",
  197. dapm_enum_ear_lineout_source);
  198. /* LineOut */
  199. /* LineOut source selector */
  200. static const char * const enum_lineout_source[] = {"Mono Path", "Stereo Path"};
  201. static SOC_ENUM_DOUBLE_DECL(dapm_enum_lineout_source, AB8500_ANACONF5,
  202. AB8500_ANACONF5_HSLDACTOLOL,
  203. AB8500_ANACONF5_HSRDACTOLOR, enum_lineout_source);
  204. static const struct snd_kcontrol_new dapm_lineout_source[] = {
  205. SOC_DAPM_ENUM("LineOut Source", dapm_enum_lineout_source),
  206. };
  207. /* Handsfree */
  208. /* Speaker Left - ANC selector */
  209. static const char * const enum_HFx_sel[] = {"Audio Path", "ANC"};
  210. static SOC_ENUM_SINGLE_DECL(dapm_enum_HFl_sel, AB8500_DIGMULTCONF2,
  211. AB8500_DIGMULTCONF2_HFLSEL, enum_HFx_sel);
  212. static const struct snd_kcontrol_new dapm_HFl_select[] = {
  213. SOC_DAPM_ENUM("Speaker Left Source", dapm_enum_HFl_sel),
  214. };
  215. /* Speaker Right - ANC selector */
  216. static SOC_ENUM_SINGLE_DECL(dapm_enum_HFr_sel, AB8500_DIGMULTCONF2,
  217. AB8500_DIGMULTCONF2_HFRSEL, enum_HFx_sel);
  218. static const struct snd_kcontrol_new dapm_HFr_select[] = {
  219. SOC_DAPM_ENUM("Speaker Right Source", dapm_enum_HFr_sel),
  220. };
  221. /* Mic 1 */
  222. /* Mic 1 - Mic 1a or 1b selector */
  223. static const char * const enum_mic1ab_sel[] = {"Mic 1b", "Mic 1a"};
  224. static SOC_ENUM_SINGLE_DECL(dapm_enum_mic1ab_sel, AB8500_ANACONF3,
  225. AB8500_ANACONF3_MIC1SEL, enum_mic1ab_sel);
  226. static const struct snd_kcontrol_new dapm_mic1ab_mux[] = {
  227. SOC_DAPM_ENUM("Mic 1a or 1b Select", dapm_enum_mic1ab_sel),
  228. };
  229. /* Mic 1 - AD3 - Mic 1 or DMic 3 selector */
  230. static const char * const enum_ad3_sel[] = {"Mic 1", "DMic 3"};
  231. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad3_sel, AB8500_DIGMULTCONF1,
  232. AB8500_DIGMULTCONF1_AD3SEL, enum_ad3_sel);
  233. static const struct snd_kcontrol_new dapm_ad3_select[] = {
  234. SOC_DAPM_ENUM("AD3 Source Select", dapm_enum_ad3_sel),
  235. };
  236. /* Mic 1 - AD6 - Mic 1 or DMic 6 selector */
  237. static const char * const enum_ad6_sel[] = {"Mic 1", "DMic 6"};
  238. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad6_sel, AB8500_DIGMULTCONF1,
  239. AB8500_DIGMULTCONF1_AD6SEL, enum_ad6_sel);
  240. static const struct snd_kcontrol_new dapm_ad6_select[] = {
  241. SOC_DAPM_ENUM("AD6 Source Select", dapm_enum_ad6_sel),
  242. };
  243. /* Mic 2 */
  244. /* Mic 2 - AD5 - Mic 2 or DMic 5 selector */
  245. static const char * const enum_ad5_sel[] = {"Mic 2", "DMic 5"};
  246. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad5_sel, AB8500_DIGMULTCONF1,
  247. AB8500_DIGMULTCONF1_AD5SEL, enum_ad5_sel);
  248. static const struct snd_kcontrol_new dapm_ad5_select[] = {
  249. SOC_DAPM_ENUM("AD5 Source Select", dapm_enum_ad5_sel),
  250. };
  251. /* LineIn */
  252. /* LineIn left - AD1 - LineIn Left or DMic 1 selector */
  253. static const char * const enum_ad1_sel[] = {"LineIn Left", "DMic 1"};
  254. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad1_sel, AB8500_DIGMULTCONF1,
  255. AB8500_DIGMULTCONF1_AD1SEL, enum_ad1_sel);
  256. static const struct snd_kcontrol_new dapm_ad1_select[] = {
  257. SOC_DAPM_ENUM("AD1 Source Select", dapm_enum_ad1_sel),
  258. };
  259. /* LineIn right - Mic 2 or LineIn Right selector */
  260. static const char * const enum_mic2lr_sel[] = {"Mic 2", "LineIn Right"};
  261. static SOC_ENUM_SINGLE_DECL(dapm_enum_mic2lr_sel, AB8500_ANACONF3,
  262. AB8500_ANACONF3_LINRSEL, enum_mic2lr_sel);
  263. static const struct snd_kcontrol_new dapm_mic2lr_select[] = {
  264. SOC_DAPM_ENUM("Mic 2 or LINR Select", dapm_enum_mic2lr_sel),
  265. };
  266. /* LineIn right - AD2 - LineIn Right or DMic2 selector */
  267. static const char * const enum_ad2_sel[] = {"LineIn Right", "DMic 2"};
  268. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad2_sel, AB8500_DIGMULTCONF1,
  269. AB8500_DIGMULTCONF1_AD2SEL, enum_ad2_sel);
  270. static const struct snd_kcontrol_new dapm_ad2_select[] = {
  271. SOC_DAPM_ENUM("AD2 Source Select", dapm_enum_ad2_sel),
  272. };
  273. /* ANC */
  274. static const char * const enum_anc_in_sel[] = {"Mic 1 / DMic 6",
  275. "Mic 2 / DMic 5"};
  276. static SOC_ENUM_SINGLE_DECL(dapm_enum_anc_in_sel, AB8500_DMICFILTCONF,
  277. AB8500_DMICFILTCONF_ANCINSEL, enum_anc_in_sel);
  278. static const struct snd_kcontrol_new dapm_anc_in_select[] = {
  279. SOC_DAPM_ENUM("ANC Source", dapm_enum_anc_in_sel),
  280. };
  281. /* ANC - Enable/Disable */
  282. static const struct snd_kcontrol_new dapm_anc_enable[] = {
  283. SOC_DAPM_SINGLE("Switch", AB8500_ANCCONF1,
  284. AB8500_ANCCONF1_ENANC, 0, 0),
  285. };
  286. /* ANC to Earpiece - Mute */
  287. static const struct snd_kcontrol_new dapm_anc_ear_mute[] = {
  288. SOC_DAPM_SINGLE("Switch", AB8500_DIGMULTCONF1,
  289. AB8500_DIGMULTCONF1_ANCSEL, 1, 0),
  290. };
  291. /* Sidetone left */
  292. /* Sidetone left - Input selector */
  293. static const char * const enum_stfir1_in_sel[] = {
  294. "LineIn Left", "LineIn Right", "Mic 1", "Headset Left"
  295. };
  296. static SOC_ENUM_SINGLE_DECL(dapm_enum_stfir1_in_sel, AB8500_DIGMULTCONF2,
  297. AB8500_DIGMULTCONF2_FIRSID1SEL, enum_stfir1_in_sel);
  298. static const struct snd_kcontrol_new dapm_stfir1_in_select[] = {
  299. SOC_DAPM_ENUM("Sidetone Left Source", dapm_enum_stfir1_in_sel),
  300. };
  301. /* Sidetone right path */
  302. /* Sidetone right - Input selector */
  303. static const char * const enum_stfir2_in_sel[] = {
  304. "LineIn Right", "Mic 1", "DMic 4", "Headset Right"
  305. };
  306. static SOC_ENUM_SINGLE_DECL(dapm_enum_stfir2_in_sel, AB8500_DIGMULTCONF2,
  307. AB8500_DIGMULTCONF2_FIRSID2SEL, enum_stfir2_in_sel);
  308. static const struct snd_kcontrol_new dapm_stfir2_in_select[] = {
  309. SOC_DAPM_ENUM("Sidetone Right Source", dapm_enum_stfir2_in_sel),
  310. };
  311. /* Vibra */
  312. static const char * const enum_pwm2vibx[] = {"Audio Path", "PWM Generator"};
  313. static SOC_ENUM_SINGLE_DECL(dapm_enum_pwm2vib1, AB8500_PWMGENCONF1,
  314. AB8500_PWMGENCONF1_PWMTOVIB1, enum_pwm2vibx);
  315. static const struct snd_kcontrol_new dapm_pwm2vib1[] = {
  316. SOC_DAPM_ENUM("Vibra 1 Controller", dapm_enum_pwm2vib1),
  317. };
  318. static SOC_ENUM_SINGLE_DECL(dapm_enum_pwm2vib2, AB8500_PWMGENCONF1,
  319. AB8500_PWMGENCONF1_PWMTOVIB2, enum_pwm2vibx);
  320. static const struct snd_kcontrol_new dapm_pwm2vib2[] = {
  321. SOC_DAPM_ENUM("Vibra 2 Controller", dapm_enum_pwm2vib2),
  322. };
  323. /*
  324. * DAPM-widgets
  325. */
  326. static const struct snd_soc_dapm_widget ab8500_dapm_widgets[] = {
  327. /* Clocks */
  328. SND_SOC_DAPM_CLOCK_SUPPLY("audioclk"),
  329. /* Regulators */
  330. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AUD", 0),
  331. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AMIC1", 0),
  332. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AMIC2", 0),
  333. SND_SOC_DAPM_REGULATOR_SUPPLY("V-DMIC", 0),
  334. /* Power */
  335. SND_SOC_DAPM_SUPPLY("Audio Power",
  336. AB8500_POWERUP, AB8500_POWERUP_POWERUP, 0,
  337. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  338. SND_SOC_DAPM_SUPPLY("Audio Analog Power",
  339. AB8500_POWERUP, AB8500_POWERUP_ENANA, 0,
  340. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  341. /* Main supply node */
  342. SND_SOC_DAPM_SUPPLY("Main Supply", SND_SOC_NOPM, 0, 0,
  343. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  344. /* DA/AD */
  345. SND_SOC_DAPM_INPUT("ADC Input"),
  346. SND_SOC_DAPM_ADC("ADC", "ab8500_0c", SND_SOC_NOPM, 0, 0),
  347. SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
  348. SND_SOC_DAPM_OUTPUT("DAC Output"),
  349. SND_SOC_DAPM_AIF_IN("DA_IN1", NULL, 0, SND_SOC_NOPM, 0, 0),
  350. SND_SOC_DAPM_AIF_IN("DA_IN2", NULL, 0, SND_SOC_NOPM, 0, 0),
  351. SND_SOC_DAPM_AIF_IN("DA_IN3", NULL, 0, SND_SOC_NOPM, 0, 0),
  352. SND_SOC_DAPM_AIF_IN("DA_IN4", NULL, 0, SND_SOC_NOPM, 0, 0),
  353. SND_SOC_DAPM_AIF_IN("DA_IN5", NULL, 0, SND_SOC_NOPM, 0, 0),
  354. SND_SOC_DAPM_AIF_IN("DA_IN6", NULL, 0, SND_SOC_NOPM, 0, 0),
  355. SND_SOC_DAPM_AIF_OUT("AD_OUT1", NULL, 0, SND_SOC_NOPM, 0, 0),
  356. SND_SOC_DAPM_AIF_OUT("AD_OUT2", NULL, 0, SND_SOC_NOPM, 0, 0),
  357. SND_SOC_DAPM_AIF_OUT("AD_OUT3", NULL, 0, SND_SOC_NOPM, 0, 0),
  358. SND_SOC_DAPM_AIF_OUT("AD_OUT4", NULL, 0, SND_SOC_NOPM, 0, 0),
  359. SND_SOC_DAPM_AIF_OUT("AD_OUT57", NULL, 0, SND_SOC_NOPM, 0, 0),
  360. SND_SOC_DAPM_AIF_OUT("AD_OUT68", NULL, 0, SND_SOC_NOPM, 0, 0),
  361. /* Headset path */
  362. SND_SOC_DAPM_SUPPLY("Charge Pump", AB8500_ANACONF5,
  363. AB8500_ANACONF5_ENCPHS, 0, NULL, 0),
  364. SND_SOC_DAPM_DAC("DA1 Enable", "ab8500_0p",
  365. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA1, 0),
  366. SND_SOC_DAPM_DAC("DA2 Enable", "ab8500_0p",
  367. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA2, 0),
  368. SND_SOC_DAPM_PGA("HSL Digital Volume", SND_SOC_NOPM, 0, 0,
  369. NULL, 0),
  370. SND_SOC_DAPM_PGA("HSR Digital Volume", SND_SOC_NOPM, 0, 0,
  371. NULL, 0),
  372. SND_SOC_DAPM_DAC("HSL DAC", "ab8500_0p",
  373. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHSL, 0),
  374. SND_SOC_DAPM_DAC("HSR DAC", "ab8500_0p",
  375. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHSR, 0),
  376. SND_SOC_DAPM_MIXER("HSL DAC Mute", AB8500_MUTECONF,
  377. AB8500_MUTECONF_MUTDACHSL, 1,
  378. NULL, 0),
  379. SND_SOC_DAPM_MIXER("HSR DAC Mute", AB8500_MUTECONF,
  380. AB8500_MUTECONF_MUTDACHSR, 1,
  381. NULL, 0),
  382. SND_SOC_DAPM_DAC("HSL DAC Driver", "ab8500_0p",
  383. AB8500_ANACONF3, AB8500_ANACONF3_ENDRVHSL, 0),
  384. SND_SOC_DAPM_DAC("HSR DAC Driver", "ab8500_0p",
  385. AB8500_ANACONF3, AB8500_ANACONF3_ENDRVHSR, 0),
  386. SND_SOC_DAPM_MIXER("HSL Mute",
  387. AB8500_MUTECONF, AB8500_MUTECONF_MUTHSL, 1,
  388. NULL, 0),
  389. SND_SOC_DAPM_MIXER("HSR Mute",
  390. AB8500_MUTECONF, AB8500_MUTECONF_MUTHSR, 1,
  391. NULL, 0),
  392. SND_SOC_DAPM_MIXER("HSL Enable",
  393. AB8500_ANACONF4, AB8500_ANACONF4_ENHSL, 0,
  394. NULL, 0),
  395. SND_SOC_DAPM_MIXER("HSR Enable",
  396. AB8500_ANACONF4, AB8500_ANACONF4_ENHSR, 0,
  397. NULL, 0),
  398. SND_SOC_DAPM_PGA("HSL Volume",
  399. SND_SOC_NOPM, 0, 0,
  400. NULL, 0),
  401. SND_SOC_DAPM_PGA("HSR Volume",
  402. SND_SOC_NOPM, 0, 0,
  403. NULL, 0),
  404. SND_SOC_DAPM_OUTPUT("Headset Left"),
  405. SND_SOC_DAPM_OUTPUT("Headset Right"),
  406. /* LineOut path */
  407. SND_SOC_DAPM_MUX("LineOut Source",
  408. SND_SOC_NOPM, 0, 0, dapm_lineout_source),
  409. SND_SOC_DAPM_MIXER("LOL Disable HFL",
  410. AB8500_ANACONF4, AB8500_ANACONF4_ENHFL, 1,
  411. NULL, 0),
  412. SND_SOC_DAPM_MIXER("LOR Disable HFR",
  413. AB8500_ANACONF4, AB8500_ANACONF4_ENHFR, 1,
  414. NULL, 0),
  415. SND_SOC_DAPM_MIXER("LOL Enable",
  416. AB8500_ANACONF5, AB8500_ANACONF5_ENLOL, 0,
  417. NULL, 0),
  418. SND_SOC_DAPM_MIXER("LOR Enable",
  419. AB8500_ANACONF5, AB8500_ANACONF5_ENLOR, 0,
  420. NULL, 0),
  421. SND_SOC_DAPM_OUTPUT("LineOut Left"),
  422. SND_SOC_DAPM_OUTPUT("LineOut Right"),
  423. /* Earpiece path */
  424. SND_SOC_DAPM_MUX("Earpiece or LineOut Mono Source",
  425. SND_SOC_NOPM, 0, 0, &dapm_ear_lineout_source),
  426. SND_SOC_DAPM_MIXER("EAR DAC",
  427. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACEAR, 0,
  428. NULL, 0),
  429. SND_SOC_DAPM_MIXER("EAR Mute",
  430. AB8500_MUTECONF, AB8500_MUTECONF_MUTEAR, 1,
  431. NULL, 0),
  432. SND_SOC_DAPM_MIXER("EAR Enable",
  433. AB8500_ANACONF4, AB8500_ANACONF4_ENEAR, 0,
  434. NULL, 0),
  435. SND_SOC_DAPM_OUTPUT("Earpiece"),
  436. /* Handsfree path */
  437. SND_SOC_DAPM_MIXER("DA3 Channel Volume",
  438. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA3, 0,
  439. NULL, 0),
  440. SND_SOC_DAPM_MIXER("DA4 Channel Volume",
  441. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA4, 0,
  442. NULL, 0),
  443. SND_SOC_DAPM_MUX("Speaker Left Source",
  444. SND_SOC_NOPM, 0, 0, dapm_HFl_select),
  445. SND_SOC_DAPM_MUX("Speaker Right Source",
  446. SND_SOC_NOPM, 0, 0, dapm_HFr_select),
  447. SND_SOC_DAPM_MIXER("HFL DAC", AB8500_DAPATHCONF,
  448. AB8500_DAPATHCONF_ENDACHFL, 0,
  449. NULL, 0),
  450. SND_SOC_DAPM_MIXER("HFR DAC",
  451. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHFR, 0,
  452. NULL, 0),
  453. SND_SOC_DAPM_MIXER("DA4 or ANC path to HfR",
  454. AB8500_DIGMULTCONF2, AB8500_DIGMULTCONF2_DATOHFREN, 0,
  455. NULL, 0),
  456. SND_SOC_DAPM_MIXER("DA3 or ANC path to HfL",
  457. AB8500_DIGMULTCONF2, AB8500_DIGMULTCONF2_DATOHFLEN, 0,
  458. NULL, 0),
  459. SND_SOC_DAPM_MIXER("HFL Enable",
  460. AB8500_ANACONF4, AB8500_ANACONF4_ENHFL, 0,
  461. NULL, 0),
  462. SND_SOC_DAPM_MIXER("HFR Enable",
  463. AB8500_ANACONF4, AB8500_ANACONF4_ENHFR, 0,
  464. NULL, 0),
  465. SND_SOC_DAPM_OUTPUT("Speaker Left"),
  466. SND_SOC_DAPM_OUTPUT("Speaker Right"),
  467. /* Vibrator path */
  468. SND_SOC_DAPM_INPUT("PWMGEN1"),
  469. SND_SOC_DAPM_INPUT("PWMGEN2"),
  470. SND_SOC_DAPM_MIXER("DA5 Channel Volume",
  471. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA5, 0,
  472. NULL, 0),
  473. SND_SOC_DAPM_MIXER("DA6 Channel Volume",
  474. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA6, 0,
  475. NULL, 0),
  476. SND_SOC_DAPM_MIXER("VIB1 DAC",
  477. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACVIB1, 0,
  478. NULL, 0),
  479. SND_SOC_DAPM_MIXER("VIB2 DAC",
  480. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACVIB2, 0,
  481. NULL, 0),
  482. SND_SOC_DAPM_MUX("Vibra 1 Controller",
  483. SND_SOC_NOPM, 0, 0, dapm_pwm2vib1),
  484. SND_SOC_DAPM_MUX("Vibra 2 Controller",
  485. SND_SOC_NOPM, 0, 0, dapm_pwm2vib2),
  486. SND_SOC_DAPM_MIXER("VIB1 Enable",
  487. AB8500_ANACONF4, AB8500_ANACONF4_ENVIB1, 0,
  488. NULL, 0),
  489. SND_SOC_DAPM_MIXER("VIB2 Enable",
  490. AB8500_ANACONF4, AB8500_ANACONF4_ENVIB2, 0,
  491. NULL, 0),
  492. SND_SOC_DAPM_OUTPUT("Vibra 1"),
  493. SND_SOC_DAPM_OUTPUT("Vibra 2"),
  494. /* Mic 1 */
  495. SND_SOC_DAPM_INPUT("Mic 1"),
  496. SND_SOC_DAPM_MUX("Mic 1a or 1b Select",
  497. SND_SOC_NOPM, 0, 0, dapm_mic1ab_mux),
  498. SND_SOC_DAPM_MIXER("MIC1 Mute",
  499. AB8500_ANACONF2, AB8500_ANACONF2_MUTMIC1, 1,
  500. NULL, 0),
  501. SND_SOC_DAPM_MIXER("MIC1A V-AMICx Enable",
  502. AB8500_ANACONF2, AB8500_ANACONF2_ENMIC1, 0,
  503. NULL, 0),
  504. SND_SOC_DAPM_MIXER("MIC1B V-AMICx Enable",
  505. AB8500_ANACONF2, AB8500_ANACONF2_ENMIC1, 0,
  506. NULL, 0),
  507. SND_SOC_DAPM_MIXER("MIC1 ADC",
  508. AB8500_ANACONF3, AB8500_ANACONF3_ENADCMIC, 0,
  509. NULL, 0),
  510. SND_SOC_DAPM_MUX("AD3 Source Select",
  511. SND_SOC_NOPM, 0, 0, dapm_ad3_select),
  512. SND_SOC_DAPM_MIXER("AD3 Channel Volume",
  513. SND_SOC_NOPM, 0, 0,
  514. NULL, 0),
  515. SND_SOC_DAPM_MIXER("AD3 Enable",
  516. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD34, 0,
  517. NULL, 0),
  518. /* Mic 2 */
  519. SND_SOC_DAPM_INPUT("Mic 2"),
  520. SND_SOC_DAPM_MIXER("MIC2 Mute",
  521. AB8500_ANACONF2, AB8500_ANACONF2_MUTMIC2, 1,
  522. NULL, 0),
  523. SND_SOC_DAPM_MIXER("MIC2 V-AMICx Enable", AB8500_ANACONF2,
  524. AB8500_ANACONF2_ENMIC2, 0,
  525. NULL, 0),
  526. /* LineIn */
  527. SND_SOC_DAPM_INPUT("LineIn Left"),
  528. SND_SOC_DAPM_INPUT("LineIn Right"),
  529. SND_SOC_DAPM_MIXER("LINL Mute",
  530. AB8500_ANACONF2, AB8500_ANACONF2_MUTLINL, 1,
  531. NULL, 0),
  532. SND_SOC_DAPM_MIXER("LINR Mute",
  533. AB8500_ANACONF2, AB8500_ANACONF2_MUTLINR, 1,
  534. NULL, 0),
  535. SND_SOC_DAPM_MIXER("LINL Enable", AB8500_ANACONF2,
  536. AB8500_ANACONF2_ENLINL, 0,
  537. NULL, 0),
  538. SND_SOC_DAPM_MIXER("LINR Enable", AB8500_ANACONF2,
  539. AB8500_ANACONF2_ENLINR, 0,
  540. NULL, 0),
  541. /* LineIn Bypass path */
  542. SND_SOC_DAPM_MIXER("LINL to HSL Volume",
  543. SND_SOC_NOPM, 0, 0,
  544. NULL, 0),
  545. SND_SOC_DAPM_MIXER("LINR to HSR Volume",
  546. SND_SOC_NOPM, 0, 0,
  547. NULL, 0),
  548. /* LineIn, Mic 2 */
  549. SND_SOC_DAPM_MUX("Mic 2 or LINR Select",
  550. SND_SOC_NOPM, 0, 0, dapm_mic2lr_select),
  551. SND_SOC_DAPM_MIXER("LINL ADC", AB8500_ANACONF3,
  552. AB8500_ANACONF3_ENADCLINL, 0,
  553. NULL, 0),
  554. SND_SOC_DAPM_MIXER("LINR ADC", AB8500_ANACONF3,
  555. AB8500_ANACONF3_ENADCLINR, 0,
  556. NULL, 0),
  557. SND_SOC_DAPM_MUX("AD1 Source Select",
  558. SND_SOC_NOPM, 0, 0, dapm_ad1_select),
  559. SND_SOC_DAPM_MUX("AD2 Source Select",
  560. SND_SOC_NOPM, 0, 0, dapm_ad2_select),
  561. SND_SOC_DAPM_MIXER("AD1 Channel Volume",
  562. SND_SOC_NOPM, 0, 0,
  563. NULL, 0),
  564. SND_SOC_DAPM_MIXER("AD2 Channel Volume",
  565. SND_SOC_NOPM, 0, 0,
  566. NULL, 0),
  567. SND_SOC_DAPM_MIXER("AD12 Enable",
  568. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD12, 0,
  569. NULL, 0),
  570. /* HD Capture path */
  571. SND_SOC_DAPM_MUX("AD5 Source Select",
  572. SND_SOC_NOPM, 0, 0, dapm_ad5_select),
  573. SND_SOC_DAPM_MUX("AD6 Source Select",
  574. SND_SOC_NOPM, 0, 0, dapm_ad6_select),
  575. SND_SOC_DAPM_MIXER("AD5 Channel Volume",
  576. SND_SOC_NOPM, 0, 0,
  577. NULL, 0),
  578. SND_SOC_DAPM_MIXER("AD6 Channel Volume",
  579. SND_SOC_NOPM, 0, 0,
  580. NULL, 0),
  581. SND_SOC_DAPM_MIXER("AD57 Enable",
  582. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD5768, 0,
  583. NULL, 0),
  584. SND_SOC_DAPM_MIXER("AD68 Enable",
  585. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD5768, 0,
  586. NULL, 0),
  587. /* Digital Microphone path */
  588. SND_SOC_DAPM_INPUT("DMic 1"),
  589. SND_SOC_DAPM_INPUT("DMic 2"),
  590. SND_SOC_DAPM_INPUT("DMic 3"),
  591. SND_SOC_DAPM_INPUT("DMic 4"),
  592. SND_SOC_DAPM_INPUT("DMic 5"),
  593. SND_SOC_DAPM_INPUT("DMic 6"),
  594. SND_SOC_DAPM_MIXER("DMIC1",
  595. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC1, 0,
  596. NULL, 0),
  597. SND_SOC_DAPM_MIXER("DMIC2",
  598. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC2, 0,
  599. NULL, 0),
  600. SND_SOC_DAPM_MIXER("DMIC3",
  601. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC3, 0,
  602. NULL, 0),
  603. SND_SOC_DAPM_MIXER("DMIC4",
  604. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC4, 0,
  605. NULL, 0),
  606. SND_SOC_DAPM_MIXER("DMIC5",
  607. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC5, 0,
  608. NULL, 0),
  609. SND_SOC_DAPM_MIXER("DMIC6",
  610. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC6, 0,
  611. NULL, 0),
  612. SND_SOC_DAPM_MIXER("AD4 Channel Volume",
  613. SND_SOC_NOPM, 0, 0,
  614. NULL, 0),
  615. SND_SOC_DAPM_MIXER("AD4 Enable",
  616. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD34,
  617. 0, NULL, 0),
  618. /* Acoustical Noise Cancellation path */
  619. SND_SOC_DAPM_INPUT("ANC Configure Input"),
  620. SND_SOC_DAPM_OUTPUT("ANC Configure Output"),
  621. SND_SOC_DAPM_MUX("ANC Source",
  622. SND_SOC_NOPM, 0, 0,
  623. dapm_anc_in_select),
  624. SND_SOC_DAPM_SWITCH("ANC",
  625. SND_SOC_NOPM, 0, 0,
  626. dapm_anc_enable),
  627. SND_SOC_DAPM_SWITCH("ANC to Earpiece",
  628. SND_SOC_NOPM, 0, 0,
  629. dapm_anc_ear_mute),
  630. /* Sidetone Filter path */
  631. SND_SOC_DAPM_MUX("Sidetone Left Source",
  632. SND_SOC_NOPM, 0, 0,
  633. dapm_stfir1_in_select),
  634. SND_SOC_DAPM_MUX("Sidetone Right Source",
  635. SND_SOC_NOPM, 0, 0,
  636. dapm_stfir2_in_select),
  637. SND_SOC_DAPM_MIXER("STFIR1 Control",
  638. SND_SOC_NOPM, 0, 0,
  639. NULL, 0),
  640. SND_SOC_DAPM_MIXER("STFIR2 Control",
  641. SND_SOC_NOPM, 0, 0,
  642. NULL, 0),
  643. SND_SOC_DAPM_MIXER("STFIR1 Volume",
  644. SND_SOC_NOPM, 0, 0,
  645. NULL, 0),
  646. SND_SOC_DAPM_MIXER("STFIR2 Volume",
  647. SND_SOC_NOPM, 0, 0,
  648. NULL, 0),
  649. };
  650. /*
  651. * DAPM-routes
  652. */
  653. static const struct snd_soc_dapm_route ab8500_dapm_routes[] = {
  654. /* Power AB8500 audio-block when AD/DA is active */
  655. {"Main Supply", NULL, "V-AUD"},
  656. {"Main Supply", NULL, "audioclk"},
  657. {"Main Supply", NULL, "Audio Power"},
  658. {"Main Supply", NULL, "Audio Analog Power"},
  659. {"DAC", NULL, "ab8500_0p"},
  660. {"DAC", NULL, "Main Supply"},
  661. {"ADC", NULL, "ab8500_0c"},
  662. {"ADC", NULL, "Main Supply"},
  663. /* ANC Configure */
  664. {"ANC Configure Input", NULL, "Main Supply"},
  665. {"ANC Configure Output", NULL, "ANC Configure Input"},
  666. /* AD/DA */
  667. {"ADC", NULL, "ADC Input"},
  668. {"DAC Output", NULL, "DAC"},
  669. /* Powerup charge pump if DA1/2 is in use */
  670. {"DA_IN1", NULL, "ab8500_0p"},
  671. {"DA_IN1", NULL, "Charge Pump"},
  672. {"DA_IN2", NULL, "ab8500_0p"},
  673. {"DA_IN2", NULL, "Charge Pump"},
  674. /* Headset path */
  675. {"DA1 Enable", NULL, "DA_IN1"},
  676. {"DA2 Enable", NULL, "DA_IN2"},
  677. {"HSL Digital Volume", NULL, "DA1 Enable"},
  678. {"HSR Digital Volume", NULL, "DA2 Enable"},
  679. {"HSL DAC", NULL, "HSL Digital Volume"},
  680. {"HSR DAC", NULL, "HSR Digital Volume"},
  681. {"HSL DAC Mute", NULL, "HSL DAC"},
  682. {"HSR DAC Mute", NULL, "HSR DAC"},
  683. {"HSL DAC Driver", NULL, "HSL DAC Mute"},
  684. {"HSR DAC Driver", NULL, "HSR DAC Mute"},
  685. {"HSL Mute", NULL, "HSL DAC Driver"},
  686. {"HSR Mute", NULL, "HSR DAC Driver"},
  687. {"HSL Enable", NULL, "HSL Mute"},
  688. {"HSR Enable", NULL, "HSR Mute"},
  689. {"HSL Volume", NULL, "HSL Enable"},
  690. {"HSR Volume", NULL, "HSR Enable"},
  691. {"Headset Left", NULL, "HSL Volume"},
  692. {"Headset Right", NULL, "HSR Volume"},
  693. /* HF or LineOut path */
  694. {"DA_IN3", NULL, "ab8500_0p"},
  695. {"DA3 Channel Volume", NULL, "DA_IN3"},
  696. {"DA_IN4", NULL, "ab8500_0p"},
  697. {"DA4 Channel Volume", NULL, "DA_IN4"},
  698. {"Speaker Left Source", "Audio Path", "DA3 Channel Volume"},
  699. {"Speaker Right Source", "Audio Path", "DA4 Channel Volume"},
  700. {"DA3 or ANC path to HfL", NULL, "Speaker Left Source"},
  701. {"DA4 or ANC path to HfR", NULL, "Speaker Right Source"},
  702. /* HF path */
  703. {"HFL DAC", NULL, "DA3 or ANC path to HfL"},
  704. {"HFR DAC", NULL, "DA4 or ANC path to HfR"},
  705. {"HFL Enable", NULL, "HFL DAC"},
  706. {"HFR Enable", NULL, "HFR DAC"},
  707. {"Speaker Left", NULL, "HFL Enable"},
  708. {"Speaker Right", NULL, "HFR Enable"},
  709. /* Earpiece path */
  710. {"Earpiece or LineOut Mono Source", "Headset Left",
  711. "HSL Digital Volume"},
  712. {"Earpiece or LineOut Mono Source", "Speaker Left",
  713. "DA3 or ANC path to HfL"},
  714. {"EAR DAC", NULL, "Earpiece or LineOut Mono Source"},
  715. {"EAR Mute", NULL, "EAR DAC"},
  716. {"EAR Enable", NULL, "EAR Mute"},
  717. {"Earpiece", NULL, "EAR Enable"},
  718. /* LineOut path stereo */
  719. {"LineOut Source", "Stereo Path", "HSL DAC Driver"},
  720. {"LineOut Source", "Stereo Path", "HSR DAC Driver"},
  721. /* LineOut path mono */
  722. {"LineOut Source", "Mono Path", "EAR DAC"},
  723. /* LineOut path */
  724. {"LOL Disable HFL", NULL, "LineOut Source"},
  725. {"LOR Disable HFR", NULL, "LineOut Source"},
  726. {"LOL Enable", NULL, "LOL Disable HFL"},
  727. {"LOR Enable", NULL, "LOR Disable HFR"},
  728. {"LineOut Left", NULL, "LOL Enable"},
  729. {"LineOut Right", NULL, "LOR Enable"},
  730. /* Vibrator path */
  731. {"DA_IN5", NULL, "ab8500_0p"},
  732. {"DA5 Channel Volume", NULL, "DA_IN5"},
  733. {"DA_IN6", NULL, "ab8500_0p"},
  734. {"DA6 Channel Volume", NULL, "DA_IN6"},
  735. {"VIB1 DAC", NULL, "DA5 Channel Volume"},
  736. {"VIB2 DAC", NULL, "DA6 Channel Volume"},
  737. {"Vibra 1 Controller", "Audio Path", "VIB1 DAC"},
  738. {"Vibra 2 Controller", "Audio Path", "VIB2 DAC"},
  739. {"Vibra 1 Controller", "PWM Generator", "PWMGEN1"},
  740. {"Vibra 2 Controller", "PWM Generator", "PWMGEN2"},
  741. {"VIB1 Enable", NULL, "Vibra 1 Controller"},
  742. {"VIB2 Enable", NULL, "Vibra 2 Controller"},
  743. {"Vibra 1", NULL, "VIB1 Enable"},
  744. {"Vibra 2", NULL, "VIB2 Enable"},
  745. /* Mic 2 */
  746. {"MIC2 V-AMICx Enable", NULL, "Mic 2"},
  747. /* LineIn */
  748. {"LINL Mute", NULL, "LineIn Left"},
  749. {"LINR Mute", NULL, "LineIn Right"},
  750. {"LINL Enable", NULL, "LINL Mute"},
  751. {"LINR Enable", NULL, "LINR Mute"},
  752. /* LineIn, Mic 2 */
  753. {"Mic 2 or LINR Select", "LineIn Right", "LINR Enable"},
  754. {"Mic 2 or LINR Select", "Mic 2", "MIC2 V-AMICx Enable"},
  755. {"LINL ADC", NULL, "LINL Enable"},
  756. {"LINR ADC", NULL, "Mic 2 or LINR Select"},
  757. {"AD1 Source Select", "LineIn Left", "LINL ADC"},
  758. {"AD2 Source Select", "LineIn Right", "LINR ADC"},
  759. {"AD1 Channel Volume", NULL, "AD1 Source Select"},
  760. {"AD2 Channel Volume", NULL, "AD2 Source Select"},
  761. {"AD12 Enable", NULL, "AD1 Channel Volume"},
  762. {"AD12 Enable", NULL, "AD2 Channel Volume"},
  763. {"AD_OUT1", NULL, "ab8500_0c"},
  764. {"AD_OUT1", NULL, "AD12 Enable"},
  765. {"AD_OUT2", NULL, "ab8500_0c"},
  766. {"AD_OUT2", NULL, "AD12 Enable"},
  767. /* Mic 1 */
  768. {"MIC1 Mute", NULL, "Mic 1"},
  769. {"MIC1A V-AMICx Enable", NULL, "MIC1 Mute"},
  770. {"MIC1B V-AMICx Enable", NULL, "MIC1 Mute"},
  771. {"Mic 1a or 1b Select", "Mic 1a", "MIC1A V-AMICx Enable"},
  772. {"Mic 1a or 1b Select", "Mic 1b", "MIC1B V-AMICx Enable"},
  773. {"MIC1 ADC", NULL, "Mic 1a or 1b Select"},
  774. {"AD3 Source Select", "Mic 1", "MIC1 ADC"},
  775. {"AD3 Channel Volume", NULL, "AD3 Source Select"},
  776. {"AD3 Enable", NULL, "AD3 Channel Volume"},
  777. {"AD_OUT3", NULL, "ab8500_0c"},
  778. {"AD_OUT3", NULL, "AD3 Enable"},
  779. /* HD Capture path */
  780. {"AD5 Source Select", "Mic 2", "LINR ADC"},
  781. {"AD6 Source Select", "Mic 1", "MIC1 ADC"},
  782. {"AD5 Channel Volume", NULL, "AD5 Source Select"},
  783. {"AD6 Channel Volume", NULL, "AD6 Source Select"},
  784. {"AD57 Enable", NULL, "AD5 Channel Volume"},
  785. {"AD68 Enable", NULL, "AD6 Channel Volume"},
  786. {"AD_OUT57", NULL, "ab8500_0c"},
  787. {"AD_OUT57", NULL, "AD57 Enable"},
  788. {"AD_OUT68", NULL, "ab8500_0c"},
  789. {"AD_OUT68", NULL, "AD68 Enable"},
  790. /* Digital Microphone path */
  791. {"DMic 1", NULL, "V-DMIC"},
  792. {"DMic 2", NULL, "V-DMIC"},
  793. {"DMic 3", NULL, "V-DMIC"},
  794. {"DMic 4", NULL, "V-DMIC"},
  795. {"DMic 5", NULL, "V-DMIC"},
  796. {"DMic 6", NULL, "V-DMIC"},
  797. {"AD1 Source Select", NULL, "DMic 1"},
  798. {"AD2 Source Select", NULL, "DMic 2"},
  799. {"AD3 Source Select", NULL, "DMic 3"},
  800. {"AD5 Source Select", NULL, "DMic 5"},
  801. {"AD6 Source Select", NULL, "DMic 6"},
  802. {"AD4 Channel Volume", NULL, "DMic 4"},
  803. {"AD4 Enable", NULL, "AD4 Channel Volume"},
  804. {"AD_OUT4", NULL, "ab8500_0c"},
  805. {"AD_OUT4", NULL, "AD4 Enable"},
  806. /* LineIn Bypass path */
  807. {"LINL to HSL Volume", NULL, "LINL Enable"},
  808. {"LINR to HSR Volume", NULL, "LINR Enable"},
  809. {"HSL DAC Driver", NULL, "LINL to HSL Volume"},
  810. {"HSR DAC Driver", NULL, "LINR to HSR Volume"},
  811. /* ANC path (Acoustic Noise Cancellation) */
  812. {"ANC Source", "Mic 2 / DMic 5", "AD5 Channel Volume"},
  813. {"ANC Source", "Mic 1 / DMic 6", "AD6 Channel Volume"},
  814. {"ANC", "Switch", "ANC Source"},
  815. {"Speaker Left Source", "ANC", "ANC"},
  816. {"Speaker Right Source", "ANC", "ANC"},
  817. {"ANC to Earpiece", "Switch", "ANC"},
  818. {"HSL Digital Volume", NULL, "ANC to Earpiece"},
  819. /* Sidetone Filter path */
  820. {"Sidetone Left Source", "LineIn Left", "AD12 Enable"},
  821. {"Sidetone Left Source", "LineIn Right", "AD12 Enable"},
  822. {"Sidetone Left Source", "Mic 1", "AD3 Enable"},
  823. {"Sidetone Left Source", "Headset Left", "DA_IN1"},
  824. {"Sidetone Right Source", "LineIn Right", "AD12 Enable"},
  825. {"Sidetone Right Source", "Mic 1", "AD3 Enable"},
  826. {"Sidetone Right Source", "DMic 4", "AD4 Enable"},
  827. {"Sidetone Right Source", "Headset Right", "DA_IN2"},
  828. {"STFIR1 Control", NULL, "Sidetone Left Source"},
  829. {"STFIR2 Control", NULL, "Sidetone Right Source"},
  830. {"STFIR1 Volume", NULL, "STFIR1 Control"},
  831. {"STFIR2 Volume", NULL, "STFIR2 Control"},
  832. {"DA1 Enable", NULL, "STFIR1 Volume"},
  833. {"DA2 Enable", NULL, "STFIR2 Volume"},
  834. };
  835. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic1a_vamicx[] = {
  836. {"MIC1A V-AMICx Enable", NULL, "V-AMIC1"},
  837. {"MIC1A V-AMICx Enable", NULL, "V-AMIC2"},
  838. };
  839. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic1b_vamicx[] = {
  840. {"MIC1B V-AMICx Enable", NULL, "V-AMIC1"},
  841. {"MIC1B V-AMICx Enable", NULL, "V-AMIC2"},
  842. };
  843. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic2_vamicx[] = {
  844. {"MIC2 V-AMICx Enable", NULL, "V-AMIC1"},
  845. {"MIC2 V-AMICx Enable", NULL, "V-AMIC2"},
  846. };
  847. /* ANC FIR-coefficients configuration sequence */
  848. static void anc_fir(struct snd_soc_codec *codec,
  849. unsigned int bnk, unsigned int par, unsigned int val)
  850. {
  851. if (par == 0 && bnk == 0)
  852. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  853. BIT(AB8500_ANCCONF1_ANCFIRUPDATE),
  854. BIT(AB8500_ANCCONF1_ANCFIRUPDATE));
  855. snd_soc_write(codec, AB8500_ANCCONF5, val >> 8 & 0xff);
  856. snd_soc_write(codec, AB8500_ANCCONF6, val & 0xff);
  857. if (par == AB8500_ANC_FIR_COEFFS - 1 && bnk == 1)
  858. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  859. BIT(AB8500_ANCCONF1_ANCFIRUPDATE), 0);
  860. }
  861. /* ANC IIR-coefficients configuration sequence */
  862. static void anc_iir(struct snd_soc_codec *codec, unsigned int bnk,
  863. unsigned int par, unsigned int val)
  864. {
  865. if (par == 0) {
  866. if (bnk == 0) {
  867. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  868. BIT(AB8500_ANCCONF1_ANCIIRINIT),
  869. BIT(AB8500_ANCCONF1_ANCIIRINIT));
  870. usleep_range(AB8500_ANC_SM_DELAY, AB8500_ANC_SM_DELAY);
  871. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  872. BIT(AB8500_ANCCONF1_ANCIIRINIT), 0);
  873. usleep_range(AB8500_ANC_SM_DELAY, AB8500_ANC_SM_DELAY);
  874. } else {
  875. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  876. BIT(AB8500_ANCCONF1_ANCIIRUPDATE),
  877. BIT(AB8500_ANCCONF1_ANCIIRUPDATE));
  878. }
  879. } else if (par > 3) {
  880. snd_soc_write(codec, AB8500_ANCCONF7, 0);
  881. snd_soc_write(codec, AB8500_ANCCONF8, val >> 16 & 0xff);
  882. }
  883. snd_soc_write(codec, AB8500_ANCCONF7, val >> 8 & 0xff);
  884. snd_soc_write(codec, AB8500_ANCCONF8, val & 0xff);
  885. if (par == AB8500_ANC_IIR_COEFFS - 1 && bnk == 1)
  886. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  887. BIT(AB8500_ANCCONF1_ANCIIRUPDATE), 0);
  888. }
  889. /* ANC IIR-/FIR-coefficients configuration sequence */
  890. static void anc_configure(struct snd_soc_codec *codec,
  891. bool apply_fir, bool apply_iir)
  892. {
  893. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  894. unsigned int bnk, par, val;
  895. dev_dbg(codec->dev, "%s: Enter.\n", __func__);
  896. if (apply_fir)
  897. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  898. BIT(AB8500_ANCCONF1_ENANC), 0);
  899. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  900. BIT(AB8500_ANCCONF1_ENANC), BIT(AB8500_ANCCONF1_ENANC));
  901. if (apply_fir)
  902. for (bnk = 0; bnk < AB8500_NR_OF_ANC_COEFF_BANKS; bnk++)
  903. for (par = 0; par < AB8500_ANC_FIR_COEFFS; par++) {
  904. val = snd_soc_read(codec,
  905. drvdata->anc_fir_values[par]);
  906. anc_fir(codec, bnk, par, val);
  907. }
  908. if (apply_iir)
  909. for (bnk = 0; bnk < AB8500_NR_OF_ANC_COEFF_BANKS; bnk++)
  910. for (par = 0; par < AB8500_ANC_IIR_COEFFS; par++) {
  911. val = snd_soc_read(codec,
  912. drvdata->anc_iir_values[par]);
  913. anc_iir(codec, bnk, par, val);
  914. }
  915. dev_dbg(codec->dev, "%s: Exit.\n", __func__);
  916. }
  917. /*
  918. * Control-events
  919. */
  920. static int sid_status_control_get(struct snd_kcontrol *kcontrol,
  921. struct snd_ctl_elem_value *ucontrol)
  922. {
  923. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  924. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  925. mutex_lock(&codec->mutex);
  926. ucontrol->value.integer.value[0] = drvdata->sid_status;
  927. mutex_unlock(&codec->mutex);
  928. return 0;
  929. }
  930. /* Write sidetone FIR-coefficients configuration sequence */
  931. static int sid_status_control_put(struct snd_kcontrol *kcontrol,
  932. struct snd_ctl_elem_value *ucontrol)
  933. {
  934. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  935. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  936. unsigned int param, sidconf, val;
  937. int status = 1;
  938. dev_dbg(codec->dev, "%s: Enter\n", __func__);
  939. if (ucontrol->value.integer.value[0] != SID_APPLY_FIR) {
  940. dev_err(codec->dev,
  941. "%s: ERROR: This control supports '%s' only!\n",
  942. __func__, enum_sid_state[SID_APPLY_FIR]);
  943. return -EIO;
  944. }
  945. mutex_lock(&codec->mutex);
  946. sidconf = snd_soc_read(codec, AB8500_SIDFIRCONF);
  947. if (((sidconf & BIT(AB8500_SIDFIRCONF_FIRSIDBUSY)) != 0)) {
  948. if ((sidconf & BIT(AB8500_SIDFIRCONF_ENFIRSIDS)) == 0) {
  949. dev_err(codec->dev, "%s: Sidetone busy while off!\n",
  950. __func__);
  951. status = -EPERM;
  952. } else {
  953. status = -EBUSY;
  954. }
  955. goto out;
  956. }
  957. snd_soc_write(codec, AB8500_SIDFIRADR, 0);
  958. for (param = 0; param < AB8500_SID_FIR_COEFFS; param++) {
  959. val = snd_soc_read(codec, drvdata->sid_fir_values[param]);
  960. snd_soc_write(codec, AB8500_SIDFIRCOEF1, val >> 8 & 0xff);
  961. snd_soc_write(codec, AB8500_SIDFIRCOEF2, val & 0xff);
  962. }
  963. snd_soc_update_bits(codec, AB8500_SIDFIRADR,
  964. BIT(AB8500_SIDFIRADR_FIRSIDSET),
  965. BIT(AB8500_SIDFIRADR_FIRSIDSET));
  966. snd_soc_update_bits(codec, AB8500_SIDFIRADR,
  967. BIT(AB8500_SIDFIRADR_FIRSIDSET), 0);
  968. drvdata->sid_status = SID_FIR_CONFIGURED;
  969. out:
  970. mutex_unlock(&codec->mutex);
  971. dev_dbg(codec->dev, "%s: Exit\n", __func__);
  972. return status;
  973. }
  974. static int anc_status_control_get(struct snd_kcontrol *kcontrol,
  975. struct snd_ctl_elem_value *ucontrol)
  976. {
  977. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  978. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  979. mutex_lock(&codec->mutex);
  980. ucontrol->value.integer.value[0] = drvdata->anc_status;
  981. mutex_unlock(&codec->mutex);
  982. return 0;
  983. }
  984. static int anc_status_control_put(struct snd_kcontrol *kcontrol,
  985. struct snd_ctl_elem_value *ucontrol)
  986. {
  987. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  988. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  989. struct device *dev = codec->dev;
  990. bool apply_fir, apply_iir;
  991. int req, status;
  992. dev_dbg(dev, "%s: Enter.\n", __func__);
  993. mutex_lock(&drvdata->anc_lock);
  994. req = ucontrol->value.integer.value[0];
  995. if (req != ANC_APPLY_FIR_IIR && req != ANC_APPLY_FIR &&
  996. req != ANC_APPLY_IIR) {
  997. dev_err(dev, "%s: ERROR: Unsupported status to set '%s'!\n",
  998. __func__, enum_anc_state[req]);
  999. status = -EINVAL;
  1000. goto cleanup;
  1001. }
  1002. apply_fir = req == ANC_APPLY_FIR || req == ANC_APPLY_FIR_IIR;
  1003. apply_iir = req == ANC_APPLY_IIR || req == ANC_APPLY_FIR_IIR;
  1004. status = snd_soc_dapm_force_enable_pin(&codec->dapm,
  1005. "ANC Configure Input");
  1006. if (status < 0) {
  1007. dev_err(dev,
  1008. "%s: ERROR: Failed to enable power (status = %d)!\n",
  1009. __func__, status);
  1010. goto cleanup;
  1011. }
  1012. snd_soc_dapm_sync(&codec->dapm);
  1013. mutex_lock(&codec->mutex);
  1014. anc_configure(codec, apply_fir, apply_iir);
  1015. mutex_unlock(&codec->mutex);
  1016. if (apply_fir) {
  1017. if (drvdata->anc_status == ANC_IIR_CONFIGURED)
  1018. drvdata->anc_status = ANC_FIR_IIR_CONFIGURED;
  1019. else if (drvdata->anc_status != ANC_FIR_IIR_CONFIGURED)
  1020. drvdata->anc_status = ANC_FIR_CONFIGURED;
  1021. }
  1022. if (apply_iir) {
  1023. if (drvdata->anc_status == ANC_FIR_CONFIGURED)
  1024. drvdata->anc_status = ANC_FIR_IIR_CONFIGURED;
  1025. else if (drvdata->anc_status != ANC_FIR_IIR_CONFIGURED)
  1026. drvdata->anc_status = ANC_IIR_CONFIGURED;
  1027. }
  1028. status = snd_soc_dapm_disable_pin(&codec->dapm, "ANC Configure Input");
  1029. snd_soc_dapm_sync(&codec->dapm);
  1030. cleanup:
  1031. mutex_unlock(&drvdata->anc_lock);
  1032. if (status < 0)
  1033. dev_err(dev, "%s: Unable to configure ANC! (status = %d)\n",
  1034. __func__, status);
  1035. dev_dbg(dev, "%s: Exit.\n", __func__);
  1036. return (status < 0) ? status : 1;
  1037. }
  1038. static int filter_control_info(struct snd_kcontrol *kcontrol,
  1039. struct snd_ctl_elem_info *uinfo)
  1040. {
  1041. struct filter_control *fc =
  1042. (struct filter_control *)kcontrol->private_value;
  1043. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1044. uinfo->count = fc->count;
  1045. uinfo->value.integer.min = fc->min;
  1046. uinfo->value.integer.max = fc->max;
  1047. return 0;
  1048. }
  1049. static int filter_control_get(struct snd_kcontrol *kcontrol,
  1050. struct snd_ctl_elem_value *ucontrol)
  1051. {
  1052. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1053. struct filter_control *fc =
  1054. (struct filter_control *)kcontrol->private_value;
  1055. unsigned int i;
  1056. mutex_lock(&codec->mutex);
  1057. for (i = 0; i < fc->count; i++)
  1058. ucontrol->value.integer.value[i] = fc->value[i];
  1059. mutex_unlock(&codec->mutex);
  1060. return 0;
  1061. }
  1062. static int filter_control_put(struct snd_kcontrol *kcontrol,
  1063. struct snd_ctl_elem_value *ucontrol)
  1064. {
  1065. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1066. struct filter_control *fc =
  1067. (struct filter_control *)kcontrol->private_value;
  1068. unsigned int i;
  1069. mutex_lock(&codec->mutex);
  1070. for (i = 0; i < fc->count; i++)
  1071. fc->value[i] = ucontrol->value.integer.value[i];
  1072. mutex_unlock(&codec->mutex);
  1073. return 0;
  1074. }
  1075. /*
  1076. * Controls - Non-DAPM ASoC
  1077. */
  1078. static DECLARE_TLV_DB_SCALE(adx_dig_gain_tlv, -3200, 100, 1);
  1079. /* -32dB = Mute */
  1080. static DECLARE_TLV_DB_SCALE(dax_dig_gain_tlv, -6300, 100, 1);
  1081. /* -63dB = Mute */
  1082. static DECLARE_TLV_DB_SCALE(hs_ear_dig_gain_tlv, -100, 100, 1);
  1083. /* -1dB = Mute */
  1084. static const unsigned int hs_gain_tlv[] = {
  1085. TLV_DB_RANGE_HEAD(2),
  1086. 0, 3, TLV_DB_SCALE_ITEM(-3200, 400, 0),
  1087. 4, 15, TLV_DB_SCALE_ITEM(-1800, 200, 0),
  1088. };
  1089. static DECLARE_TLV_DB_SCALE(mic_gain_tlv, 0, 100, 0);
  1090. static DECLARE_TLV_DB_SCALE(lin_gain_tlv, -1000, 200, 0);
  1091. static DECLARE_TLV_DB_SCALE(lin2hs_gain_tlv, -3800, 200, 1);
  1092. /* -38dB = Mute */
  1093. static const char * const enum_hsfadspeed[] = {"2ms", "0.5ms", "10.6ms",
  1094. "5ms"};
  1095. static SOC_ENUM_SINGLE_DECL(soc_enum_hsfadspeed,
  1096. AB8500_DIGMICCONF, AB8500_DIGMICCONF_HSFADSPEED, enum_hsfadspeed);
  1097. static const char * const enum_envdetthre[] = {
  1098. "250mV", "300mV", "350mV", "400mV",
  1099. "450mV", "500mV", "550mV", "600mV",
  1100. "650mV", "700mV", "750mV", "800mV",
  1101. "850mV", "900mV", "950mV", "1.00V" };
  1102. static SOC_ENUM_SINGLE_DECL(soc_enum_envdeththre,
  1103. AB8500_ENVCPCONF, AB8500_ENVCPCONF_ENVDETHTHRE, enum_envdetthre);
  1104. static SOC_ENUM_SINGLE_DECL(soc_enum_envdetlthre,
  1105. AB8500_ENVCPCONF, AB8500_ENVCPCONF_ENVDETLTHRE, enum_envdetthre);
  1106. static const char * const enum_envdettime[] = {
  1107. "26.6us", "53.2us", "106us", "213us",
  1108. "426us", "851us", "1.70ms", "3.40ms",
  1109. "6.81ms", "13.6ms", "27.2ms", "54.5ms",
  1110. "109ms", "218ms", "436ms", "872ms" };
  1111. static SOC_ENUM_SINGLE_DECL(soc_enum_envdettime,
  1112. AB8500_SIGENVCONF, AB8500_SIGENVCONF_ENVDETTIME, enum_envdettime);
  1113. static const char * const enum_sinc31[] = {"Sinc 3", "Sinc 1"};
  1114. static SOC_ENUM_SINGLE_DECL(soc_enum_hsesinc, AB8500_HSLEARDIGGAIN,
  1115. AB8500_HSLEARDIGGAIN_HSSINC1, enum_sinc31);
  1116. static const char * const enum_fadespeed[] = {"1ms", "4ms", "8ms", "16ms"};
  1117. static SOC_ENUM_SINGLE_DECL(soc_enum_fadespeed, AB8500_HSRDIGGAIN,
  1118. AB8500_HSRDIGGAIN_FADESPEED, enum_fadespeed);
  1119. /* Earpiece */
  1120. static const char * const enum_lowpow[] = {"Normal", "Low Power"};
  1121. static SOC_ENUM_SINGLE_DECL(soc_enum_eardaclowpow, AB8500_ANACONF1,
  1122. AB8500_ANACONF1_EARDACLOWPOW, enum_lowpow);
  1123. static SOC_ENUM_SINGLE_DECL(soc_enum_eardrvlowpow, AB8500_ANACONF1,
  1124. AB8500_ANACONF1_EARDRVLOWPOW, enum_lowpow);
  1125. static const char * const enum_av_mode[] = {"Audio", "Voice"};
  1126. static SOC_ENUM_DOUBLE_DECL(soc_enum_ad12voice, AB8500_ADFILTCONF,
  1127. AB8500_ADFILTCONF_AD1VOICE, AB8500_ADFILTCONF_AD2VOICE, enum_av_mode);
  1128. static SOC_ENUM_DOUBLE_DECL(soc_enum_ad34voice, AB8500_ADFILTCONF,
  1129. AB8500_ADFILTCONF_AD3VOICE, AB8500_ADFILTCONF_AD4VOICE, enum_av_mode);
  1130. /* DA */
  1131. static SOC_ENUM_SINGLE_DECL(soc_enum_da12voice,
  1132. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_DA12VOICE,
  1133. enum_av_mode);
  1134. static SOC_ENUM_SINGLE_DECL(soc_enum_da34voice,
  1135. AB8500_DASLOTCONF3, AB8500_DASLOTCONF3_DA34VOICE,
  1136. enum_av_mode);
  1137. static SOC_ENUM_SINGLE_DECL(soc_enum_da56voice,
  1138. AB8500_DASLOTCONF5, AB8500_DASLOTCONF5_DA56VOICE,
  1139. enum_av_mode);
  1140. static const char * const enum_da2hslr[] = {"Sidetone", "Audio Path"};
  1141. static SOC_ENUM_DOUBLE_DECL(soc_enum_da2hslr, AB8500_DIGMULTCONF1,
  1142. AB8500_DIGMULTCONF1_DATOHSLEN,
  1143. AB8500_DIGMULTCONF1_DATOHSREN, enum_da2hslr);
  1144. static const char * const enum_sinc53[] = {"Sinc 5", "Sinc 3"};
  1145. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic12sinc, AB8500_DMICFILTCONF,
  1146. AB8500_DMICFILTCONF_DMIC1SINC3,
  1147. AB8500_DMICFILTCONF_DMIC2SINC3, enum_sinc53);
  1148. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic34sinc, AB8500_DMICFILTCONF,
  1149. AB8500_DMICFILTCONF_DMIC3SINC3,
  1150. AB8500_DMICFILTCONF_DMIC4SINC3, enum_sinc53);
  1151. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic56sinc, AB8500_DMICFILTCONF,
  1152. AB8500_DMICFILTCONF_DMIC5SINC3,
  1153. AB8500_DMICFILTCONF_DMIC6SINC3, enum_sinc53);
  1154. /* Digital interface - DA from slot mapping */
  1155. static const char * const enum_da_from_slot_map[] = {"SLOT0",
  1156. "SLOT1",
  1157. "SLOT2",
  1158. "SLOT3",
  1159. "SLOT4",
  1160. "SLOT5",
  1161. "SLOT6",
  1162. "SLOT7",
  1163. "SLOT8",
  1164. "SLOT9",
  1165. "SLOT10",
  1166. "SLOT11",
  1167. "SLOT12",
  1168. "SLOT13",
  1169. "SLOT14",
  1170. "SLOT15",
  1171. "SLOT16",
  1172. "SLOT17",
  1173. "SLOT18",
  1174. "SLOT19",
  1175. "SLOT20",
  1176. "SLOT21",
  1177. "SLOT22",
  1178. "SLOT23",
  1179. "SLOT24",
  1180. "SLOT25",
  1181. "SLOT26",
  1182. "SLOT27",
  1183. "SLOT28",
  1184. "SLOT29",
  1185. "SLOT30",
  1186. "SLOT31"};
  1187. static SOC_ENUM_SINGLE_DECL(soc_enum_da1slotmap,
  1188. AB8500_DASLOTCONF1, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1189. enum_da_from_slot_map);
  1190. static SOC_ENUM_SINGLE_DECL(soc_enum_da2slotmap,
  1191. AB8500_DASLOTCONF2, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1192. enum_da_from_slot_map);
  1193. static SOC_ENUM_SINGLE_DECL(soc_enum_da3slotmap,
  1194. AB8500_DASLOTCONF3, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1195. enum_da_from_slot_map);
  1196. static SOC_ENUM_SINGLE_DECL(soc_enum_da4slotmap,
  1197. AB8500_DASLOTCONF4, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1198. enum_da_from_slot_map);
  1199. static SOC_ENUM_SINGLE_DECL(soc_enum_da5slotmap,
  1200. AB8500_DASLOTCONF5, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1201. enum_da_from_slot_map);
  1202. static SOC_ENUM_SINGLE_DECL(soc_enum_da6slotmap,
  1203. AB8500_DASLOTCONF6, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1204. enum_da_from_slot_map);
  1205. static SOC_ENUM_SINGLE_DECL(soc_enum_da7slotmap,
  1206. AB8500_DASLOTCONF7, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1207. enum_da_from_slot_map);
  1208. static SOC_ENUM_SINGLE_DECL(soc_enum_da8slotmap,
  1209. AB8500_DASLOTCONF8, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1210. enum_da_from_slot_map);
  1211. /* Digital interface - AD to slot mapping */
  1212. static const char * const enum_ad_to_slot_map[] = {"AD_OUT1",
  1213. "AD_OUT2",
  1214. "AD_OUT3",
  1215. "AD_OUT4",
  1216. "AD_OUT5",
  1217. "AD_OUT6",
  1218. "AD_OUT7",
  1219. "AD_OUT8",
  1220. "zeroes",
  1221. "tristate"};
  1222. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot0map,
  1223. AB8500_ADSLOTSEL1, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1224. enum_ad_to_slot_map);
  1225. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot1map,
  1226. AB8500_ADSLOTSEL1, AB8500_ADSLOTSELX_ODD_SHIFT,
  1227. enum_ad_to_slot_map);
  1228. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot2map,
  1229. AB8500_ADSLOTSEL2, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1230. enum_ad_to_slot_map);
  1231. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot3map,
  1232. AB8500_ADSLOTSEL2, AB8500_ADSLOTSELX_ODD_SHIFT,
  1233. enum_ad_to_slot_map);
  1234. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot4map,
  1235. AB8500_ADSLOTSEL3, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1236. enum_ad_to_slot_map);
  1237. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot5map,
  1238. AB8500_ADSLOTSEL3, AB8500_ADSLOTSELX_ODD_SHIFT,
  1239. enum_ad_to_slot_map);
  1240. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot6map,
  1241. AB8500_ADSLOTSEL4, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1242. enum_ad_to_slot_map);
  1243. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot7map,
  1244. AB8500_ADSLOTSEL4, AB8500_ADSLOTSELX_ODD_SHIFT,
  1245. enum_ad_to_slot_map);
  1246. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot8map,
  1247. AB8500_ADSLOTSEL5, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1248. enum_ad_to_slot_map);
  1249. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot9map,
  1250. AB8500_ADSLOTSEL5, AB8500_ADSLOTSELX_ODD_SHIFT,
  1251. enum_ad_to_slot_map);
  1252. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot10map,
  1253. AB8500_ADSLOTSEL6, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1254. enum_ad_to_slot_map);
  1255. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot11map,
  1256. AB8500_ADSLOTSEL6, AB8500_ADSLOTSELX_ODD_SHIFT,
  1257. enum_ad_to_slot_map);
  1258. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot12map,
  1259. AB8500_ADSLOTSEL7, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1260. enum_ad_to_slot_map);
  1261. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot13map,
  1262. AB8500_ADSLOTSEL7, AB8500_ADSLOTSELX_ODD_SHIFT,
  1263. enum_ad_to_slot_map);
  1264. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot14map,
  1265. AB8500_ADSLOTSEL8, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1266. enum_ad_to_slot_map);
  1267. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot15map,
  1268. AB8500_ADSLOTSEL8, AB8500_ADSLOTSELX_ODD_SHIFT,
  1269. enum_ad_to_slot_map);
  1270. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot16map,
  1271. AB8500_ADSLOTSEL9, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1272. enum_ad_to_slot_map);
  1273. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot17map,
  1274. AB8500_ADSLOTSEL9, AB8500_ADSLOTSELX_ODD_SHIFT,
  1275. enum_ad_to_slot_map);
  1276. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot18map,
  1277. AB8500_ADSLOTSEL10, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1278. enum_ad_to_slot_map);
  1279. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot19map,
  1280. AB8500_ADSLOTSEL10, AB8500_ADSLOTSELX_ODD_SHIFT,
  1281. enum_ad_to_slot_map);
  1282. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot20map,
  1283. AB8500_ADSLOTSEL11, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1284. enum_ad_to_slot_map);
  1285. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot21map,
  1286. AB8500_ADSLOTSEL11, AB8500_ADSLOTSELX_ODD_SHIFT,
  1287. enum_ad_to_slot_map);
  1288. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot22map,
  1289. AB8500_ADSLOTSEL12, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1290. enum_ad_to_slot_map);
  1291. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot23map,
  1292. AB8500_ADSLOTSEL12, AB8500_ADSLOTSELX_ODD_SHIFT,
  1293. enum_ad_to_slot_map);
  1294. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot24map,
  1295. AB8500_ADSLOTSEL13, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1296. enum_ad_to_slot_map);
  1297. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot25map,
  1298. AB8500_ADSLOTSEL13, AB8500_ADSLOTSELX_ODD_SHIFT,
  1299. enum_ad_to_slot_map);
  1300. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot26map,
  1301. AB8500_ADSLOTSEL14, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1302. enum_ad_to_slot_map);
  1303. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot27map,
  1304. AB8500_ADSLOTSEL14, AB8500_ADSLOTSELX_ODD_SHIFT,
  1305. enum_ad_to_slot_map);
  1306. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot28map,
  1307. AB8500_ADSLOTSEL15, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1308. enum_ad_to_slot_map);
  1309. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot29map,
  1310. AB8500_ADSLOTSEL15, AB8500_ADSLOTSELX_ODD_SHIFT,
  1311. enum_ad_to_slot_map);
  1312. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot30map,
  1313. AB8500_ADSLOTSEL16, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1314. enum_ad_to_slot_map);
  1315. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot31map,
  1316. AB8500_ADSLOTSEL16, AB8500_ADSLOTSELX_ODD_SHIFT,
  1317. enum_ad_to_slot_map);
  1318. /* Digital interface - Burst mode */
  1319. static const char * const enum_mask[] = {"Unmasked", "Masked"};
  1320. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifomask,
  1321. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFOMASK,
  1322. enum_mask);
  1323. static const char * const enum_bitclk0[] = {"19_2_MHz", "38_4_MHz"};
  1324. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifo19m2,
  1325. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFO19M2,
  1326. enum_bitclk0);
  1327. static const char * const enum_slavemaster[] = {"Slave", "Master"};
  1328. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifomast,
  1329. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFOMAST_SHIFT,
  1330. enum_slavemaster);
  1331. /* Sidetone */
  1332. static SOC_ENUM_SINGLE_EXT_DECL(soc_enum_sidstate, enum_sid_state);
  1333. /* ANC */
  1334. static SOC_ENUM_SINGLE_EXT_DECL(soc_enum_ancstate, enum_anc_state);
  1335. static struct snd_kcontrol_new ab8500_ctrls[] = {
  1336. /* Charge pump */
  1337. SOC_ENUM("Charge Pump High Threshold For Low Voltage",
  1338. soc_enum_envdeththre),
  1339. SOC_ENUM("Charge Pump Low Threshold For Low Voltage",
  1340. soc_enum_envdetlthre),
  1341. SOC_SINGLE("Charge Pump Envelope Detection Switch",
  1342. AB8500_SIGENVCONF, AB8500_SIGENVCONF_ENVDETCPEN,
  1343. 1, 0),
  1344. SOC_ENUM("Charge Pump Envelope Detection Decay Time",
  1345. soc_enum_envdettime),
  1346. /* Headset */
  1347. SOC_ENUM("Headset Mode", soc_enum_da12voice),
  1348. SOC_SINGLE("Headset High Pass Switch",
  1349. AB8500_ANACONF1, AB8500_ANACONF1_HSHPEN,
  1350. 1, 0),
  1351. SOC_SINGLE("Headset Low Power Switch",
  1352. AB8500_ANACONF1, AB8500_ANACONF1_HSLOWPOW,
  1353. 1, 0),
  1354. SOC_SINGLE("Headset DAC Low Power Switch",
  1355. AB8500_ANACONF1, AB8500_ANACONF1_DACLOWPOW1,
  1356. 1, 0),
  1357. SOC_SINGLE("Headset DAC Drv Low Power Switch",
  1358. AB8500_ANACONF1, AB8500_ANACONF1_DACLOWPOW0,
  1359. 1, 0),
  1360. SOC_ENUM("Headset Fade Speed", soc_enum_hsfadspeed),
  1361. SOC_ENUM("Headset Source", soc_enum_da2hslr),
  1362. SOC_ENUM("Headset Filter", soc_enum_hsesinc),
  1363. SOC_DOUBLE_R_TLV("Headset Master Volume",
  1364. AB8500_DADIGGAIN1, AB8500_DADIGGAIN2,
  1365. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1366. SOC_DOUBLE_R_TLV("Headset Digital Volume",
  1367. AB8500_HSLEARDIGGAIN, AB8500_HSRDIGGAIN,
  1368. 0, AB8500_HSLEARDIGGAIN_HSLDGAIN_MAX, 1, hs_ear_dig_gain_tlv),
  1369. SOC_DOUBLE_TLV("Headset Volume",
  1370. AB8500_ANAGAIN3,
  1371. AB8500_ANAGAIN3_HSLGAIN, AB8500_ANAGAIN3_HSRGAIN,
  1372. AB8500_ANAGAIN3_HSXGAIN_MAX, 1, hs_gain_tlv),
  1373. /* Earpiece */
  1374. SOC_ENUM("Earpiece DAC Mode",
  1375. soc_enum_eardaclowpow),
  1376. SOC_ENUM("Earpiece DAC Drv Mode",
  1377. soc_enum_eardrvlowpow),
  1378. /* HandsFree */
  1379. SOC_ENUM("HF Mode", soc_enum_da34voice),
  1380. SOC_SINGLE("HF and Headset Swap Switch",
  1381. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_SWAPDA12_34,
  1382. 1, 0),
  1383. SOC_DOUBLE("HF Low EMI Mode Switch",
  1384. AB8500_CLASSDCONF1,
  1385. AB8500_CLASSDCONF1_HFLSWAPEN, AB8500_CLASSDCONF1_HFRSWAPEN,
  1386. 1, 0),
  1387. SOC_DOUBLE("HF FIR Bypass Switch",
  1388. AB8500_CLASSDCONF2,
  1389. AB8500_CLASSDCONF2_FIRBYP0, AB8500_CLASSDCONF2_FIRBYP1,
  1390. 1, 0),
  1391. SOC_DOUBLE("HF High Volume Switch",
  1392. AB8500_CLASSDCONF2,
  1393. AB8500_CLASSDCONF2_HIGHVOLEN0, AB8500_CLASSDCONF2_HIGHVOLEN1,
  1394. 1, 0),
  1395. SOC_SINGLE("HF L and R Bridge Switch",
  1396. AB8500_CLASSDCONF1, AB8500_CLASSDCONF1_PARLHF,
  1397. 1, 0),
  1398. SOC_DOUBLE_R_TLV("HF Master Volume",
  1399. AB8500_DADIGGAIN3, AB8500_DADIGGAIN4,
  1400. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1401. /* Vibra */
  1402. SOC_DOUBLE("Vibra High Volume Switch",
  1403. AB8500_CLASSDCONF2,
  1404. AB8500_CLASSDCONF2_HIGHVOLEN2, AB8500_CLASSDCONF2_HIGHVOLEN3,
  1405. 1, 0),
  1406. SOC_DOUBLE("Vibra Low EMI Mode Switch",
  1407. AB8500_CLASSDCONF1,
  1408. AB8500_CLASSDCONF1_VIB1SWAPEN, AB8500_CLASSDCONF1_VIB2SWAPEN,
  1409. 1, 0),
  1410. SOC_DOUBLE("Vibra FIR Bypass Switch",
  1411. AB8500_CLASSDCONF2,
  1412. AB8500_CLASSDCONF2_FIRBYP2, AB8500_CLASSDCONF2_FIRBYP3,
  1413. 1, 0),
  1414. SOC_ENUM("Vibra Mode", soc_enum_da56voice),
  1415. SOC_DOUBLE_R("Vibra PWM Duty Cycle N",
  1416. AB8500_PWMGENCONF3, AB8500_PWMGENCONF5,
  1417. AB8500_PWMGENCONFX_PWMVIBXDUTCYC,
  1418. AB8500_PWMGENCONFX_PWMVIBXDUTCYC_MAX, 0),
  1419. SOC_DOUBLE_R("Vibra PWM Duty Cycle P",
  1420. AB8500_PWMGENCONF2, AB8500_PWMGENCONF4,
  1421. AB8500_PWMGENCONFX_PWMVIBXDUTCYC,
  1422. AB8500_PWMGENCONFX_PWMVIBXDUTCYC_MAX, 0),
  1423. SOC_SINGLE("Vibra 1 and 2 Bridge Switch",
  1424. AB8500_CLASSDCONF1, AB8500_CLASSDCONF1_PARLVIB,
  1425. 1, 0),
  1426. SOC_DOUBLE_R_TLV("Vibra Master Volume",
  1427. AB8500_DADIGGAIN5, AB8500_DADIGGAIN6,
  1428. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1429. /* HandsFree, Vibra */
  1430. SOC_SINGLE("ClassD High Pass Volume",
  1431. AB8500_CLASSDCONF3, AB8500_CLASSDCONF3_DITHHPGAIN,
  1432. AB8500_CLASSDCONF3_DITHHPGAIN_MAX, 0),
  1433. SOC_SINGLE("ClassD White Volume",
  1434. AB8500_CLASSDCONF3, AB8500_CLASSDCONF3_DITHWGAIN,
  1435. AB8500_CLASSDCONF3_DITHWGAIN_MAX, 0),
  1436. /* Mic 1, Mic 2, LineIn */
  1437. SOC_DOUBLE_R_TLV("Mic Master Volume",
  1438. AB8500_ADDIGGAIN3, AB8500_ADDIGGAIN4,
  1439. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1440. /* Mic 1 */
  1441. SOC_SINGLE_TLV("Mic 1",
  1442. AB8500_ANAGAIN1,
  1443. AB8500_ANAGAINX_MICXGAIN,
  1444. AB8500_ANAGAINX_MICXGAIN_MAX, 0, mic_gain_tlv),
  1445. SOC_SINGLE("Mic 1 Low Power Switch",
  1446. AB8500_ANAGAIN1, AB8500_ANAGAINX_LOWPOWMICX,
  1447. 1, 0),
  1448. /* Mic 2 */
  1449. SOC_DOUBLE("Mic High Pass Switch",
  1450. AB8500_ADFILTCONF,
  1451. AB8500_ADFILTCONF_AD3NH, AB8500_ADFILTCONF_AD4NH,
  1452. 1, 1),
  1453. SOC_ENUM("Mic Mode", soc_enum_ad34voice),
  1454. SOC_ENUM("Mic Filter", soc_enum_dmic34sinc),
  1455. SOC_SINGLE_TLV("Mic 2",
  1456. AB8500_ANAGAIN2,
  1457. AB8500_ANAGAINX_MICXGAIN,
  1458. AB8500_ANAGAINX_MICXGAIN_MAX, 0, mic_gain_tlv),
  1459. SOC_SINGLE("Mic 2 Low Power Switch",
  1460. AB8500_ANAGAIN2, AB8500_ANAGAINX_LOWPOWMICX,
  1461. 1, 0),
  1462. /* LineIn */
  1463. SOC_DOUBLE("LineIn High Pass Switch",
  1464. AB8500_ADFILTCONF,
  1465. AB8500_ADFILTCONF_AD1NH, AB8500_ADFILTCONF_AD2NH,
  1466. 1, 1),
  1467. SOC_ENUM("LineIn Filter", soc_enum_dmic12sinc),
  1468. SOC_ENUM("LineIn Mode", soc_enum_ad12voice),
  1469. SOC_DOUBLE_R_TLV("LineIn Master Volume",
  1470. AB8500_ADDIGGAIN1, AB8500_ADDIGGAIN2,
  1471. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1472. SOC_DOUBLE_TLV("LineIn",
  1473. AB8500_ANAGAIN4,
  1474. AB8500_ANAGAIN4_LINLGAIN, AB8500_ANAGAIN4_LINRGAIN,
  1475. AB8500_ANAGAIN4_LINXGAIN_MAX, 0, lin_gain_tlv),
  1476. SOC_DOUBLE_R_TLV("LineIn to Headset Volume",
  1477. AB8500_DIGLINHSLGAIN, AB8500_DIGLINHSRGAIN,
  1478. AB8500_DIGLINHSXGAIN_LINTOHSXGAIN,
  1479. AB8500_DIGLINHSXGAIN_LINTOHSXGAIN_MAX,
  1480. 1, lin2hs_gain_tlv),
  1481. /* DMic */
  1482. SOC_ENUM("DMic Filter", soc_enum_dmic56sinc),
  1483. SOC_DOUBLE_R_TLV("DMic Master Volume",
  1484. AB8500_ADDIGGAIN5, AB8500_ADDIGGAIN6,
  1485. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1486. /* Digital gains */
  1487. SOC_ENUM("Digital Gain Fade Speed", soc_enum_fadespeed),
  1488. /* Analog loopback */
  1489. SOC_DOUBLE_R_TLV("Analog Loopback Volume",
  1490. AB8500_ADDIGLOOPGAIN1, AB8500_ADDIGLOOPGAIN2,
  1491. 0, AB8500_ADDIGLOOPGAINX_ADXLBGAIN_MAX, 1, dax_dig_gain_tlv),
  1492. /* Digital interface - DA from slot mapping */
  1493. SOC_ENUM("Digital Interface DA 1 From Slot Map", soc_enum_da1slotmap),
  1494. SOC_ENUM("Digital Interface DA 2 From Slot Map", soc_enum_da2slotmap),
  1495. SOC_ENUM("Digital Interface DA 3 From Slot Map", soc_enum_da3slotmap),
  1496. SOC_ENUM("Digital Interface DA 4 From Slot Map", soc_enum_da4slotmap),
  1497. SOC_ENUM("Digital Interface DA 5 From Slot Map", soc_enum_da5slotmap),
  1498. SOC_ENUM("Digital Interface DA 6 From Slot Map", soc_enum_da6slotmap),
  1499. SOC_ENUM("Digital Interface DA 7 From Slot Map", soc_enum_da7slotmap),
  1500. SOC_ENUM("Digital Interface DA 8 From Slot Map", soc_enum_da8slotmap),
  1501. /* Digital interface - AD to slot mapping */
  1502. SOC_ENUM("Digital Interface AD To Slot 0 Map", soc_enum_adslot0map),
  1503. SOC_ENUM("Digital Interface AD To Slot 1 Map", soc_enum_adslot1map),
  1504. SOC_ENUM("Digital Interface AD To Slot 2 Map", soc_enum_adslot2map),
  1505. SOC_ENUM("Digital Interface AD To Slot 3 Map", soc_enum_adslot3map),
  1506. SOC_ENUM("Digital Interface AD To Slot 4 Map", soc_enum_adslot4map),
  1507. SOC_ENUM("Digital Interface AD To Slot 5 Map", soc_enum_adslot5map),
  1508. SOC_ENUM("Digital Interface AD To Slot 6 Map", soc_enum_adslot6map),
  1509. SOC_ENUM("Digital Interface AD To Slot 7 Map", soc_enum_adslot7map),
  1510. SOC_ENUM("Digital Interface AD To Slot 8 Map", soc_enum_adslot8map),
  1511. SOC_ENUM("Digital Interface AD To Slot 9 Map", soc_enum_adslot9map),
  1512. SOC_ENUM("Digital Interface AD To Slot 10 Map", soc_enum_adslot10map),
  1513. SOC_ENUM("Digital Interface AD To Slot 11 Map", soc_enum_adslot11map),
  1514. SOC_ENUM("Digital Interface AD To Slot 12 Map", soc_enum_adslot12map),
  1515. SOC_ENUM("Digital Interface AD To Slot 13 Map", soc_enum_adslot13map),
  1516. SOC_ENUM("Digital Interface AD To Slot 14 Map", soc_enum_adslot14map),
  1517. SOC_ENUM("Digital Interface AD To Slot 15 Map", soc_enum_adslot15map),
  1518. SOC_ENUM("Digital Interface AD To Slot 16 Map", soc_enum_adslot16map),
  1519. SOC_ENUM("Digital Interface AD To Slot 17 Map", soc_enum_adslot17map),
  1520. SOC_ENUM("Digital Interface AD To Slot 18 Map", soc_enum_adslot18map),
  1521. SOC_ENUM("Digital Interface AD To Slot 19 Map", soc_enum_adslot19map),
  1522. SOC_ENUM("Digital Interface AD To Slot 20 Map", soc_enum_adslot20map),
  1523. SOC_ENUM("Digital Interface AD To Slot 21 Map", soc_enum_adslot21map),
  1524. SOC_ENUM("Digital Interface AD To Slot 22 Map", soc_enum_adslot22map),
  1525. SOC_ENUM("Digital Interface AD To Slot 23 Map", soc_enum_adslot23map),
  1526. SOC_ENUM("Digital Interface AD To Slot 24 Map", soc_enum_adslot24map),
  1527. SOC_ENUM("Digital Interface AD To Slot 25 Map", soc_enum_adslot25map),
  1528. SOC_ENUM("Digital Interface AD To Slot 26 Map", soc_enum_adslot26map),
  1529. SOC_ENUM("Digital Interface AD To Slot 27 Map", soc_enum_adslot27map),
  1530. SOC_ENUM("Digital Interface AD To Slot 28 Map", soc_enum_adslot28map),
  1531. SOC_ENUM("Digital Interface AD To Slot 29 Map", soc_enum_adslot29map),
  1532. SOC_ENUM("Digital Interface AD To Slot 30 Map", soc_enum_adslot30map),
  1533. SOC_ENUM("Digital Interface AD To Slot 31 Map", soc_enum_adslot31map),
  1534. /* Digital interface - Loopback */
  1535. SOC_SINGLE("Digital Interface AD 1 Loopback Switch",
  1536. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_DAI7TOADO1,
  1537. 1, 0),
  1538. SOC_SINGLE("Digital Interface AD 2 Loopback Switch",
  1539. AB8500_DASLOTCONF2, AB8500_DASLOTCONF2_DAI8TOADO2,
  1540. 1, 0),
  1541. SOC_SINGLE("Digital Interface AD 3 Loopback Switch",
  1542. AB8500_DASLOTCONF3, AB8500_DASLOTCONF3_DAI7TOADO3,
  1543. 1, 0),
  1544. SOC_SINGLE("Digital Interface AD 4 Loopback Switch",
  1545. AB8500_DASLOTCONF4, AB8500_DASLOTCONF4_DAI8TOADO4,
  1546. 1, 0),
  1547. SOC_SINGLE("Digital Interface AD 5 Loopback Switch",
  1548. AB8500_DASLOTCONF5, AB8500_DASLOTCONF5_DAI7TOADO5,
  1549. 1, 0),
  1550. SOC_SINGLE("Digital Interface AD 6 Loopback Switch",
  1551. AB8500_DASLOTCONF6, AB8500_DASLOTCONF6_DAI8TOADO6,
  1552. 1, 0),
  1553. SOC_SINGLE("Digital Interface AD 7 Loopback Switch",
  1554. AB8500_DASLOTCONF7, AB8500_DASLOTCONF7_DAI8TOADO7,
  1555. 1, 0),
  1556. SOC_SINGLE("Digital Interface AD 8 Loopback Switch",
  1557. AB8500_DASLOTCONF8, AB8500_DASLOTCONF8_DAI7TOADO8,
  1558. 1, 0),
  1559. /* Digital interface - Burst FIFO */
  1560. SOC_SINGLE("Digital Interface 0 FIFO Enable Switch",
  1561. AB8500_DIGIFCONF3, AB8500_DIGIFCONF3_IF0BFIFOEN,
  1562. 1, 0),
  1563. SOC_ENUM("Burst FIFO Mask", soc_enum_bfifomask),
  1564. SOC_ENUM("Burst FIFO Bit-clock Frequency", soc_enum_bfifo19m2),
  1565. SOC_SINGLE("Burst FIFO Threshold",
  1566. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFOINT_SHIFT,
  1567. AB8500_FIFOCONF1_BFIFOINT_MAX, 0),
  1568. SOC_SINGLE("Burst FIFO Length",
  1569. AB8500_FIFOCONF2, AB8500_FIFOCONF2_BFIFOTX_SHIFT,
  1570. AB8500_FIFOCONF2_BFIFOTX_MAX, 0),
  1571. SOC_SINGLE("Burst FIFO EOS Extra Slots",
  1572. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFOEXSL_SHIFT,
  1573. AB8500_FIFOCONF3_BFIFOEXSL_MAX, 0),
  1574. SOC_SINGLE("Burst FIFO FS Extra Bit-clocks",
  1575. AB8500_FIFOCONF3, AB8500_FIFOCONF3_PREBITCLK0_SHIFT,
  1576. AB8500_FIFOCONF3_PREBITCLK0_MAX, 0),
  1577. SOC_ENUM("Burst FIFO Interface Mode", soc_enum_bfifomast),
  1578. SOC_SINGLE("Burst FIFO Interface Switch",
  1579. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFORUN_SHIFT,
  1580. 1, 0),
  1581. SOC_SINGLE("Burst FIFO Switch Frame Number",
  1582. AB8500_FIFOCONF4, AB8500_FIFOCONF4_BFIFOFRAMSW_SHIFT,
  1583. AB8500_FIFOCONF4_BFIFOFRAMSW_MAX, 0),
  1584. SOC_SINGLE("Burst FIFO Wake Up Delay",
  1585. AB8500_FIFOCONF5, AB8500_FIFOCONF5_BFIFOWAKEUP_SHIFT,
  1586. AB8500_FIFOCONF5_BFIFOWAKEUP_MAX, 0),
  1587. SOC_SINGLE("Burst FIFO Samples In FIFO",
  1588. AB8500_FIFOCONF6, AB8500_FIFOCONF6_BFIFOSAMPLE_SHIFT,
  1589. AB8500_FIFOCONF6_BFIFOSAMPLE_MAX, 0),
  1590. /* ANC */
  1591. SOC_ENUM_EXT("ANC Status", soc_enum_ancstate,
  1592. anc_status_control_get, anc_status_control_put),
  1593. SOC_SINGLE_XR_SX("ANC Warp Delay Shift",
  1594. AB8500_ANCCONF2, 1, AB8500_ANCCONF2_SHIFT,
  1595. AB8500_ANCCONF2_MIN, AB8500_ANCCONF2_MAX, 0),
  1596. SOC_SINGLE_XR_SX("ANC FIR Output Shift",
  1597. AB8500_ANCCONF3, 1, AB8500_ANCCONF3_SHIFT,
  1598. AB8500_ANCCONF3_MIN, AB8500_ANCCONF3_MAX, 0),
  1599. SOC_SINGLE_XR_SX("ANC IIR Output Shift",
  1600. AB8500_ANCCONF4, 1, AB8500_ANCCONF4_SHIFT,
  1601. AB8500_ANCCONF4_MIN, AB8500_ANCCONF4_MAX, 0),
  1602. SOC_SINGLE_XR_SX("ANC Warp Delay",
  1603. AB8500_ANCCONF9, 2, AB8500_ANC_WARP_DELAY_SHIFT,
  1604. AB8500_ANC_WARP_DELAY_MIN, AB8500_ANC_WARP_DELAY_MAX, 0),
  1605. /* Sidetone */
  1606. SOC_ENUM_EXT("Sidetone Status", soc_enum_sidstate,
  1607. sid_status_control_get, sid_status_control_put),
  1608. SOC_SINGLE_STROBE("Sidetone Reset",
  1609. AB8500_SIDFIRADR, AB8500_SIDFIRADR_FIRSIDSET, 0),
  1610. };
  1611. static struct snd_kcontrol_new ab8500_filter_controls[] = {
  1612. AB8500_FILTER_CONTROL("ANC FIR Coefficients", AB8500_ANC_FIR_COEFFS,
  1613. AB8500_ANC_FIR_COEFF_MIN, AB8500_ANC_FIR_COEFF_MAX),
  1614. AB8500_FILTER_CONTROL("ANC IIR Coefficients", AB8500_ANC_IIR_COEFFS,
  1615. AB8500_ANC_IIR_COEFF_MIN, AB8500_ANC_IIR_COEFF_MAX),
  1616. AB8500_FILTER_CONTROL("Sidetone FIR Coefficients",
  1617. AB8500_SID_FIR_COEFFS, AB8500_SID_FIR_COEFF_MIN,
  1618. AB8500_SID_FIR_COEFF_MAX)
  1619. };
  1620. enum ab8500_filter {
  1621. AB8500_FILTER_ANC_FIR = 0,
  1622. AB8500_FILTER_ANC_IIR = 1,
  1623. AB8500_FILTER_SID_FIR = 2,
  1624. };
  1625. /*
  1626. * Extended interface for codec-driver
  1627. */
  1628. static int ab8500_audio_init_audioblock(struct snd_soc_codec *codec)
  1629. {
  1630. int status;
  1631. dev_dbg(codec->dev, "%s: Enter.\n", __func__);
  1632. /* Reset audio-registers and disable 32kHz-clock output 2 */
  1633. status = ab8500_sysctrl_write(AB8500_STW4500CTRL3,
  1634. AB8500_STW4500CTRL3_CLK32KOUT2DIS |
  1635. AB8500_STW4500CTRL3_RESETAUDN,
  1636. AB8500_STW4500CTRL3_RESETAUDN);
  1637. if (status < 0)
  1638. return status;
  1639. return 0;
  1640. }
  1641. static int ab8500_audio_setup_mics(struct snd_soc_codec *codec,
  1642. struct amic_settings *amics)
  1643. {
  1644. u8 value8;
  1645. unsigned int value;
  1646. int status;
  1647. const struct snd_soc_dapm_route *route;
  1648. dev_dbg(codec->dev, "%s: Enter.\n", __func__);
  1649. /* Set DMic-clocks to outputs */
  1650. status = abx500_get_register_interruptible(codec->dev, (u8)AB8500_MISC,
  1651. (u8)AB8500_GPIO_DIR4_REG,
  1652. &value8);
  1653. if (status < 0)
  1654. return status;
  1655. value = value8 | GPIO27_DIR_OUTPUT | GPIO29_DIR_OUTPUT |
  1656. GPIO31_DIR_OUTPUT;
  1657. status = abx500_set_register_interruptible(codec->dev,
  1658. (u8)AB8500_MISC,
  1659. (u8)AB8500_GPIO_DIR4_REG,
  1660. value);
  1661. if (status < 0)
  1662. return status;
  1663. /* Attach regulators to AMic DAPM-paths */
  1664. dev_dbg(codec->dev, "%s: Mic 1a regulator: %s\n", __func__,
  1665. amic_micbias_str(amics->mic1a_micbias));
  1666. route = &ab8500_dapm_routes_mic1a_vamicx[amics->mic1a_micbias];
  1667. status = snd_soc_dapm_add_routes(&codec->dapm, route, 1);
  1668. dev_dbg(codec->dev, "%s: Mic 1b regulator: %s\n", __func__,
  1669. amic_micbias_str(amics->mic1b_micbias));
  1670. route = &ab8500_dapm_routes_mic1b_vamicx[amics->mic1b_micbias];
  1671. status |= snd_soc_dapm_add_routes(&codec->dapm, route, 1);
  1672. dev_dbg(codec->dev, "%s: Mic 2 regulator: %s\n", __func__,
  1673. amic_micbias_str(amics->mic2_micbias));
  1674. route = &ab8500_dapm_routes_mic2_vamicx[amics->mic2_micbias];
  1675. status |= snd_soc_dapm_add_routes(&codec->dapm, route, 1);
  1676. if (status < 0) {
  1677. dev_err(codec->dev,
  1678. "%s: Failed to add AMic-regulator DAPM-routes (%d).\n",
  1679. __func__, status);
  1680. return status;
  1681. }
  1682. /* Set AMic-configuration */
  1683. dev_dbg(codec->dev, "%s: Mic 1 mic-type: %s\n", __func__,
  1684. amic_type_str(amics->mic1_type));
  1685. snd_soc_update_bits(codec, AB8500_ANAGAIN1, AB8500_ANAGAINX_ENSEMICX,
  1686. amics->mic1_type == AMIC_TYPE_DIFFERENTIAL ?
  1687. 0 : AB8500_ANAGAINX_ENSEMICX);
  1688. dev_dbg(codec->dev, "%s: Mic 2 mic-type: %s\n", __func__,
  1689. amic_type_str(amics->mic2_type));
  1690. snd_soc_update_bits(codec, AB8500_ANAGAIN2, AB8500_ANAGAINX_ENSEMICX,
  1691. amics->mic2_type == AMIC_TYPE_DIFFERENTIAL ?
  1692. 0 : AB8500_ANAGAINX_ENSEMICX);
  1693. return 0;
  1694. }
  1695. EXPORT_SYMBOL_GPL(ab8500_audio_setup_mics);
  1696. static int ab8500_audio_set_ear_cmv(struct snd_soc_codec *codec,
  1697. enum ear_cm_voltage ear_cmv)
  1698. {
  1699. char *cmv_str;
  1700. switch (ear_cmv) {
  1701. case EAR_CMV_0_95V:
  1702. cmv_str = "0.95V";
  1703. break;
  1704. case EAR_CMV_1_10V:
  1705. cmv_str = "1.10V";
  1706. break;
  1707. case EAR_CMV_1_27V:
  1708. cmv_str = "1.27V";
  1709. break;
  1710. case EAR_CMV_1_58V:
  1711. cmv_str = "1.58V";
  1712. break;
  1713. default:
  1714. dev_err(codec->dev,
  1715. "%s: Unknown earpiece CM-voltage (%d)!\n",
  1716. __func__, (int)ear_cmv);
  1717. return -EINVAL;
  1718. }
  1719. dev_dbg(codec->dev, "%s: Earpiece CM-voltage: %s\n", __func__,
  1720. cmv_str);
  1721. snd_soc_update_bits(codec, AB8500_ANACONF1, AB8500_ANACONF1_EARSELCM,
  1722. ear_cmv);
  1723. return 0;
  1724. }
  1725. EXPORT_SYMBOL_GPL(ab8500_audio_set_ear_cmv);
  1726. static int ab8500_audio_set_bit_delay(struct snd_soc_dai *dai,
  1727. unsigned int delay)
  1728. {
  1729. unsigned int mask, val;
  1730. struct snd_soc_codec *codec = dai->codec;
  1731. mask = BIT(AB8500_DIGIFCONF2_IF0DEL);
  1732. val = 0;
  1733. switch (delay) {
  1734. case 0:
  1735. break;
  1736. case 1:
  1737. val |= BIT(AB8500_DIGIFCONF2_IF0DEL);
  1738. break;
  1739. default:
  1740. dev_err(dai->codec->dev,
  1741. "%s: ERROR: Unsupported bit-delay (0x%x)!\n",
  1742. __func__, delay);
  1743. return -EINVAL;
  1744. }
  1745. dev_dbg(dai->codec->dev, "%s: IF0 Bit-delay: %d bits.\n",
  1746. __func__, delay);
  1747. snd_soc_update_bits(codec, AB8500_DIGIFCONF2, mask, val);
  1748. return 0;
  1749. }
  1750. /* Gates clocking according format mask */
  1751. static int ab8500_codec_set_dai_clock_gate(struct snd_soc_codec *codec,
  1752. unsigned int fmt)
  1753. {
  1754. unsigned int mask;
  1755. unsigned int val;
  1756. mask = BIT(AB8500_DIGIFCONF1_ENMASTGEN) |
  1757. BIT(AB8500_DIGIFCONF1_ENFSBITCLK0);
  1758. val = BIT(AB8500_DIGIFCONF1_ENMASTGEN);
  1759. switch (fmt & SND_SOC_DAIFMT_CLOCK_MASK) {
  1760. case SND_SOC_DAIFMT_CONT: /* continuous clock */
  1761. dev_dbg(codec->dev, "%s: IF0 Clock is continuous.\n",
  1762. __func__);
  1763. val |= BIT(AB8500_DIGIFCONF1_ENFSBITCLK0);
  1764. break;
  1765. case SND_SOC_DAIFMT_GATED: /* clock is gated */
  1766. dev_dbg(codec->dev, "%s: IF0 Clock is gated.\n",
  1767. __func__);
  1768. break;
  1769. default:
  1770. dev_err(codec->dev,
  1771. "%s: ERROR: Unsupported clock mask (0x%x)!\n",
  1772. __func__, fmt & SND_SOC_DAIFMT_CLOCK_MASK);
  1773. return -EINVAL;
  1774. }
  1775. snd_soc_update_bits(codec, AB8500_DIGIFCONF1, mask, val);
  1776. return 0;
  1777. }
  1778. static int ab8500_codec_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1779. {
  1780. unsigned int mask;
  1781. unsigned int val;
  1782. struct snd_soc_codec *codec = dai->codec;
  1783. int status;
  1784. dev_dbg(codec->dev, "%s: Enter (fmt = 0x%x)\n", __func__, fmt);
  1785. mask = BIT(AB8500_DIGIFCONF3_IF1DATOIF0AD) |
  1786. BIT(AB8500_DIGIFCONF3_IF1CLKTOIF0CLK) |
  1787. BIT(AB8500_DIGIFCONF3_IF0BFIFOEN) |
  1788. BIT(AB8500_DIGIFCONF3_IF0MASTER);
  1789. val = 0;
  1790. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1791. case SND_SOC_DAIFMT_CBM_CFM: /* codec clk & FRM master */
  1792. dev_dbg(dai->codec->dev,
  1793. "%s: IF0 Master-mode: AB8500 master.\n", __func__);
  1794. val |= BIT(AB8500_DIGIFCONF3_IF0MASTER);
  1795. break;
  1796. case SND_SOC_DAIFMT_CBS_CFS: /* codec clk & FRM slave */
  1797. dev_dbg(dai->codec->dev,
  1798. "%s: IF0 Master-mode: AB8500 slave.\n", __func__);
  1799. break;
  1800. case SND_SOC_DAIFMT_CBS_CFM: /* codec clk slave & FRM master */
  1801. case SND_SOC_DAIFMT_CBM_CFS: /* codec clk master & frame slave */
  1802. dev_err(dai->codec->dev,
  1803. "%s: ERROR: The device is either a master or a slave.\n",
  1804. __func__);
  1805. default:
  1806. dev_err(dai->codec->dev,
  1807. "%s: ERROR: Unsupporter master mask 0x%x\n",
  1808. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  1809. return -EINVAL;
  1810. break;
  1811. }
  1812. snd_soc_update_bits(codec, AB8500_DIGIFCONF3, mask, val);
  1813. /* Set clock gating */
  1814. status = ab8500_codec_set_dai_clock_gate(codec, fmt);
  1815. if (status) {
  1816. dev_err(dai->codec->dev,
  1817. "%s: ERRROR: Failed to set clock gate (%d).\n",
  1818. __func__, status);
  1819. return status;
  1820. }
  1821. /* Setting data transfer format */
  1822. mask = BIT(AB8500_DIGIFCONF2_IF0FORMAT0) |
  1823. BIT(AB8500_DIGIFCONF2_IF0FORMAT1) |
  1824. BIT(AB8500_DIGIFCONF2_FSYNC0P) |
  1825. BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1826. val = 0;
  1827. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1828. case SND_SOC_DAIFMT_I2S: /* I2S mode */
  1829. dev_dbg(dai->codec->dev, "%s: IF0 Protocol: I2S\n", __func__);
  1830. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT1);
  1831. ab8500_audio_set_bit_delay(dai, 0);
  1832. break;
  1833. case SND_SOC_DAIFMT_DSP_A: /* L data MSB after FRM LRC */
  1834. dev_dbg(dai->codec->dev,
  1835. "%s: IF0 Protocol: DSP A (TDM)\n", __func__);
  1836. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT0);
  1837. ab8500_audio_set_bit_delay(dai, 1);
  1838. break;
  1839. case SND_SOC_DAIFMT_DSP_B: /* L data MSB during FRM LRC */
  1840. dev_dbg(dai->codec->dev,
  1841. "%s: IF0 Protocol: DSP B (TDM)\n", __func__);
  1842. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT0);
  1843. ab8500_audio_set_bit_delay(dai, 0);
  1844. break;
  1845. default:
  1846. dev_err(dai->codec->dev,
  1847. "%s: ERROR: Unsupported format (0x%x)!\n",
  1848. __func__, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1849. return -EINVAL;
  1850. }
  1851. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1852. case SND_SOC_DAIFMT_NB_NF: /* normal bit clock + frame */
  1853. dev_dbg(dai->codec->dev,
  1854. "%s: IF0: Normal bit clock, normal frame\n",
  1855. __func__);
  1856. break;
  1857. case SND_SOC_DAIFMT_NB_IF: /* normal BCLK + inv FRM */
  1858. dev_dbg(dai->codec->dev,
  1859. "%s: IF0: Normal bit clock, inverted frame\n",
  1860. __func__);
  1861. val |= BIT(AB8500_DIGIFCONF2_FSYNC0P);
  1862. break;
  1863. case SND_SOC_DAIFMT_IB_NF: /* invert BCLK + nor FRM */
  1864. dev_dbg(dai->codec->dev,
  1865. "%s: IF0: Inverted bit clock, normal frame\n",
  1866. __func__);
  1867. val |= BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1868. break;
  1869. case SND_SOC_DAIFMT_IB_IF: /* invert BCLK + FRM */
  1870. dev_dbg(dai->codec->dev,
  1871. "%s: IF0: Inverted bit clock, inverted frame\n",
  1872. __func__);
  1873. val |= BIT(AB8500_DIGIFCONF2_FSYNC0P);
  1874. val |= BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1875. break;
  1876. default:
  1877. dev_err(dai->codec->dev,
  1878. "%s: ERROR: Unsupported INV mask 0x%x\n",
  1879. __func__, fmt & SND_SOC_DAIFMT_INV_MASK);
  1880. return -EINVAL;
  1881. }
  1882. snd_soc_update_bits(codec, AB8500_DIGIFCONF2, mask, val);
  1883. return 0;
  1884. }
  1885. static int ab8500_codec_set_dai_tdm_slot(struct snd_soc_dai *dai,
  1886. unsigned int tx_mask, unsigned int rx_mask,
  1887. int slots, int slot_width)
  1888. {
  1889. struct snd_soc_codec *codec = dai->codec;
  1890. unsigned int val, mask, slots_active;
  1891. mask = BIT(AB8500_DIGIFCONF2_IF0WL0) |
  1892. BIT(AB8500_DIGIFCONF2_IF0WL1);
  1893. val = 0;
  1894. switch (slot_width) {
  1895. case 16:
  1896. break;
  1897. case 20:
  1898. val |= BIT(AB8500_DIGIFCONF2_IF0WL0);
  1899. break;
  1900. case 24:
  1901. val |= BIT(AB8500_DIGIFCONF2_IF0WL1);
  1902. break;
  1903. case 32:
  1904. val |= BIT(AB8500_DIGIFCONF2_IF0WL1) |
  1905. BIT(AB8500_DIGIFCONF2_IF0WL0);
  1906. break;
  1907. default:
  1908. dev_err(dai->codec->dev, "%s: Unsupported slot-width 0x%x\n",
  1909. __func__, slot_width);
  1910. return -EINVAL;
  1911. }
  1912. dev_dbg(dai->codec->dev, "%s: IF0 slot-width: %d bits.\n",
  1913. __func__, slot_width);
  1914. snd_soc_update_bits(codec, AB8500_DIGIFCONF2, mask, val);
  1915. /* Setup TDM clocking according to slot count */
  1916. dev_dbg(dai->codec->dev, "%s: Slots, total: %d\n", __func__, slots);
  1917. mask = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0) |
  1918. BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1919. switch (slots) {
  1920. case 2:
  1921. val = AB8500_MASK_NONE;
  1922. break;
  1923. case 4:
  1924. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0);
  1925. break;
  1926. case 8:
  1927. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1928. break;
  1929. case 16:
  1930. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0) |
  1931. BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1932. break;
  1933. default:
  1934. dev_err(dai->codec->dev,
  1935. "%s: ERROR: Unsupported number of slots (%d)!\n",
  1936. __func__, slots);
  1937. return -EINVAL;
  1938. }
  1939. snd_soc_update_bits(codec, AB8500_DIGIFCONF1, mask, val);
  1940. /* Setup TDM DA according to active tx slots */
  1941. mask = AB8500_DASLOTCONFX_SLTODAX_MASK;
  1942. slots_active = hweight32(tx_mask);
  1943. dev_dbg(dai->codec->dev, "%s: Slots, active, TX: %d\n", __func__,
  1944. slots_active);
  1945. switch (slots_active) {
  1946. case 0:
  1947. break;
  1948. case 1:
  1949. /* Slot 9 -> DA_IN1 & DA_IN3 */
  1950. snd_soc_update_bits(codec, AB8500_DASLOTCONF1, mask, 11);
  1951. snd_soc_update_bits(codec, AB8500_DASLOTCONF3, mask, 11);
  1952. snd_soc_update_bits(codec, AB8500_DASLOTCONF2, mask, 11);
  1953. snd_soc_update_bits(codec, AB8500_DASLOTCONF4, mask, 11);
  1954. break;
  1955. case 2:
  1956. /* Slot 9 -> DA_IN1 & DA_IN3, Slot 11 -> DA_IN2 & DA_IN4 */
  1957. snd_soc_update_bits(codec, AB8500_DASLOTCONF1, mask, 9);
  1958. snd_soc_update_bits(codec, AB8500_DASLOTCONF3, mask, 9);
  1959. snd_soc_update_bits(codec, AB8500_DASLOTCONF2, mask, 11);
  1960. snd_soc_update_bits(codec, AB8500_DASLOTCONF4, mask, 11);
  1961. break;
  1962. case 8:
  1963. dev_dbg(dai->codec->dev,
  1964. "%s: In 8-channel mode DA-from-slot mapping is set manually.",
  1965. __func__);
  1966. break;
  1967. default:
  1968. dev_err(dai->codec->dev,
  1969. "%s: Unsupported number of active TX-slots (%d)!\n",
  1970. __func__, slots_active);
  1971. return -EINVAL;
  1972. }
  1973. /* Setup TDM AD according to active RX-slots */
  1974. slots_active = hweight32(rx_mask);
  1975. dev_dbg(dai->codec->dev, "%s: Slots, active, RX: %d\n", __func__,
  1976. slots_active);
  1977. switch (slots_active) {
  1978. case 0:
  1979. break;
  1980. case 1:
  1981. /* AD_OUT3 -> slot 0 & 1 */
  1982. snd_soc_update_bits(codec, AB8500_ADSLOTSEL1, AB8500_MASK_ALL,
  1983. AB8500_ADSLOTSELX_AD_OUT3_TO_SLOT_EVEN |
  1984. AB8500_ADSLOTSELX_AD_OUT3_TO_SLOT_ODD);
  1985. break;
  1986. case 2:
  1987. /* AD_OUT3 -> slot 0, AD_OUT2 -> slot 1 */
  1988. snd_soc_update_bits(codec,
  1989. AB8500_ADSLOTSEL1,
  1990. AB8500_MASK_ALL,
  1991. AB8500_ADSLOTSELX_AD_OUT3_TO_SLOT_EVEN |
  1992. AB8500_ADSLOTSELX_AD_OUT2_TO_SLOT_ODD);
  1993. break;
  1994. case 8:
  1995. dev_dbg(dai->codec->dev,
  1996. "%s: In 8-channel mode AD-to-slot mapping is set manually.",
  1997. __func__);
  1998. break;
  1999. default:
  2000. dev_err(dai->codec->dev,
  2001. "%s: Unsupported number of active RX-slots (%d)!\n",
  2002. __func__, slots_active);
  2003. return -EINVAL;
  2004. }
  2005. return 0;
  2006. }
  2007. struct snd_soc_dai_driver ab8500_codec_dai[] = {
  2008. {
  2009. .name = "ab8500-codec-dai.0",
  2010. .id = 0,
  2011. .playback = {
  2012. .stream_name = "ab8500_0p",
  2013. .channels_min = 1,
  2014. .channels_max = 8,
  2015. .rates = AB8500_SUPPORTED_RATE,
  2016. .formats = AB8500_SUPPORTED_FMT,
  2017. },
  2018. .ops = (struct snd_soc_dai_ops[]) {
  2019. {
  2020. .set_tdm_slot = ab8500_codec_set_dai_tdm_slot,
  2021. .set_fmt = ab8500_codec_set_dai_fmt,
  2022. }
  2023. },
  2024. .symmetric_rates = 1
  2025. },
  2026. {
  2027. .name = "ab8500-codec-dai.1",
  2028. .id = 1,
  2029. .capture = {
  2030. .stream_name = "ab8500_0c",
  2031. .channels_min = 1,
  2032. .channels_max = 8,
  2033. .rates = AB8500_SUPPORTED_RATE,
  2034. .formats = AB8500_SUPPORTED_FMT,
  2035. },
  2036. .ops = (struct snd_soc_dai_ops[]) {
  2037. {
  2038. .set_tdm_slot = ab8500_codec_set_dai_tdm_slot,
  2039. .set_fmt = ab8500_codec_set_dai_fmt,
  2040. }
  2041. },
  2042. .symmetric_rates = 1
  2043. }
  2044. };
  2045. static int ab8500_codec_probe(struct snd_soc_codec *codec)
  2046. {
  2047. struct device *dev = codec->dev;
  2048. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(dev);
  2049. struct ab8500_platform_data *pdata;
  2050. struct filter_control *fc;
  2051. int status;
  2052. dev_dbg(dev, "%s: Enter.\n", __func__);
  2053. /* Setup AB8500 according to board-settings */
  2054. pdata = (struct ab8500_platform_data *)dev_get_platdata(dev->parent);
  2055. status = ab8500_audio_setup_mics(codec, &pdata->codec->amics);
  2056. if (status < 0) {
  2057. pr_err("%s: Failed to setup mics (%d)!\n", __func__, status);
  2058. return status;
  2059. }
  2060. status = ab8500_audio_set_ear_cmv(codec, pdata->codec->ear_cmv);
  2061. if (status < 0) {
  2062. pr_err("%s: Failed to set earpiece CM-voltage (%d)!\n",
  2063. __func__, status);
  2064. return status;
  2065. }
  2066. status = ab8500_audio_init_audioblock(codec);
  2067. if (status < 0) {
  2068. dev_err(dev, "%s: failed to init audio-block (%d)!\n",
  2069. __func__, status);
  2070. return status;
  2071. }
  2072. /* Override HW-defaults */
  2073. ab8500_codec_write_reg(codec,
  2074. AB8500_ANACONF5,
  2075. BIT(AB8500_ANACONF5_HSAUTOEN));
  2076. ab8500_codec_write_reg(codec,
  2077. AB8500_SHORTCIRCONF,
  2078. BIT(AB8500_SHORTCIRCONF_HSZCDDIS));
  2079. /* Add filter controls */
  2080. status = snd_soc_add_codec_controls(codec, ab8500_filter_controls,
  2081. ARRAY_SIZE(ab8500_filter_controls));
  2082. if (status < 0) {
  2083. dev_err(dev,
  2084. "%s: failed to add ab8500 filter controls (%d).\n",
  2085. __func__, status);
  2086. return status;
  2087. }
  2088. fc = (struct filter_control *)
  2089. &ab8500_filter_controls[AB8500_FILTER_ANC_FIR].private_value;
  2090. drvdata->anc_fir_values = (long *)fc->value;
  2091. fc = (struct filter_control *)
  2092. &ab8500_filter_controls[AB8500_FILTER_ANC_IIR].private_value;
  2093. drvdata->anc_iir_values = (long *)fc->value;
  2094. fc = (struct filter_control *)
  2095. &ab8500_filter_controls[AB8500_FILTER_SID_FIR].private_value;
  2096. drvdata->sid_fir_values = (long *)fc->value;
  2097. (void)snd_soc_dapm_disable_pin(&codec->dapm, "ANC Configure Input");
  2098. mutex_init(&drvdata->anc_lock);
  2099. return status;
  2100. }
  2101. static struct snd_soc_codec_driver ab8500_codec_driver = {
  2102. .probe = ab8500_codec_probe,
  2103. .read = ab8500_codec_read_reg,
  2104. .write = ab8500_codec_write_reg,
  2105. .reg_word_size = sizeof(u8),
  2106. .controls = ab8500_ctrls,
  2107. .num_controls = ARRAY_SIZE(ab8500_ctrls),
  2108. .dapm_widgets = ab8500_dapm_widgets,
  2109. .num_dapm_widgets = ARRAY_SIZE(ab8500_dapm_widgets),
  2110. .dapm_routes = ab8500_dapm_routes,
  2111. .num_dapm_routes = ARRAY_SIZE(ab8500_dapm_routes),
  2112. };
  2113. static int __devinit ab8500_codec_driver_probe(struct platform_device *pdev)
  2114. {
  2115. int status;
  2116. struct ab8500_codec_drvdata *drvdata;
  2117. dev_dbg(&pdev->dev, "%s: Enter.\n", __func__);
  2118. /* Create driver private-data struct */
  2119. drvdata = devm_kzalloc(&pdev->dev, sizeof(struct ab8500_codec_drvdata),
  2120. GFP_KERNEL);
  2121. drvdata->sid_status = SID_UNCONFIGURED;
  2122. drvdata->anc_status = ANC_UNCONFIGURED;
  2123. dev_set_drvdata(&pdev->dev, drvdata);
  2124. dev_dbg(&pdev->dev, "%s: Register codec.\n", __func__);
  2125. status = snd_soc_register_codec(&pdev->dev, &ab8500_codec_driver,
  2126. ab8500_codec_dai,
  2127. ARRAY_SIZE(ab8500_codec_dai));
  2128. if (status < 0)
  2129. dev_err(&pdev->dev,
  2130. "%s: Error: Failed to register codec (%d).\n",
  2131. __func__, status);
  2132. return status;
  2133. }
  2134. static int __devexit ab8500_codec_driver_remove(struct platform_device *pdev)
  2135. {
  2136. dev_info(&pdev->dev, "%s Enter.\n", __func__);
  2137. snd_soc_unregister_codec(&pdev->dev);
  2138. return 0;
  2139. }
  2140. static struct platform_driver ab8500_codec_platform_driver = {
  2141. .driver = {
  2142. .name = "ab8500-codec",
  2143. .owner = THIS_MODULE,
  2144. },
  2145. .probe = ab8500_codec_driver_probe,
  2146. .remove = __devexit_p(ab8500_codec_driver_remove),
  2147. .suspend = NULL,
  2148. .resume = NULL,
  2149. };
  2150. module_platform_driver(ab8500_codec_platform_driver);
  2151. MODULE_LICENSE("GPL v2");