dispc.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.h
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Archit Taneja <archit@ti.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __OMAP2_DISPC_REG_H
  21. #define __OMAP2_DISPC_REG_H
  22. /* DISPC common registers */
  23. #define DISPC_REVISION 0x0000
  24. #define DISPC_SYSCONFIG 0x0010
  25. #define DISPC_SYSSTATUS 0x0014
  26. #define DISPC_IRQSTATUS 0x0018
  27. #define DISPC_IRQENABLE 0x001C
  28. #define DISPC_CONTROL 0x0040
  29. #define DISPC_CONFIG 0x0044
  30. #define DISPC_CAPABLE 0x0048
  31. #define DISPC_LINE_STATUS 0x005C
  32. #define DISPC_LINE_NUMBER 0x0060
  33. #define DISPC_GLOBAL_ALPHA 0x0074
  34. #define DISPC_CONTROL2 0x0238
  35. #define DISPC_CONFIG2 0x0620
  36. #define DISPC_DIVISOR 0x0804
  37. #define DISPC_CONTROL3 0x0848
  38. #define DISPC_CONFIG3 0x084C
  39. /* DISPC overlay registers */
  40. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  41. DISPC_BA0_OFFSET(n))
  42. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  43. DISPC_BA1_OFFSET(n))
  44. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  45. DISPC_BA0_UV_OFFSET(n))
  46. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  47. DISPC_BA1_UV_OFFSET(n))
  48. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  49. DISPC_POS_OFFSET(n))
  50. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  51. DISPC_SIZE_OFFSET(n))
  52. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  53. DISPC_ATTR_OFFSET(n))
  54. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  55. DISPC_ATTR2_OFFSET(n))
  56. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  57. DISPC_FIFO_THRESH_OFFSET(n))
  58. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  59. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  60. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  61. DISPC_ROW_INC_OFFSET(n))
  62. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  63. DISPC_PIX_INC_OFFSET(n))
  64. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  65. DISPC_WINDOW_SKIP_OFFSET(n))
  66. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  67. DISPC_TABLE_BA_OFFSET(n))
  68. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  69. DISPC_FIR_OFFSET(n))
  70. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  71. DISPC_FIR2_OFFSET(n))
  72. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  73. DISPC_PIC_SIZE_OFFSET(n))
  74. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  75. DISPC_ACCU0_OFFSET(n))
  76. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  77. DISPC_ACCU1_OFFSET(n))
  78. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  79. DISPC_ACCU2_0_OFFSET(n))
  80. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  81. DISPC_ACCU2_1_OFFSET(n))
  82. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  83. DISPC_FIR_COEF_H_OFFSET(n, i))
  84. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  85. DISPC_FIR_COEF_HV_OFFSET(n, i))
  86. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  87. DISPC_FIR_COEF_H2_OFFSET(n, i))
  88. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  89. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  90. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  91. DISPC_CONV_COEF_OFFSET(n, i))
  92. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  93. DISPC_FIR_COEF_V_OFFSET(n, i))
  94. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  95. DISPC_FIR_COEF_V2_OFFSET(n, i))
  96. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  97. DISPC_PRELOAD_OFFSET(n))
  98. /* DISPC up/downsampling FIR filter coefficient structure */
  99. struct dispc_coef {
  100. s8 hc4_vc22;
  101. s8 hc3_vc2;
  102. u8 hc2_vc1;
  103. s8 hc1_vc0;
  104. s8 hc0_vc00;
  105. };
  106. const struct dispc_coef *dispc_ovl_get_scale_coef(int inc, int five_taps);
  107. /* DISPC manager/channel specific registers */
  108. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  109. {
  110. switch (channel) {
  111. case OMAP_DSS_CHANNEL_LCD:
  112. return 0x004C;
  113. case OMAP_DSS_CHANNEL_DIGIT:
  114. return 0x0050;
  115. case OMAP_DSS_CHANNEL_LCD2:
  116. return 0x03AC;
  117. case OMAP_DSS_CHANNEL_LCD3:
  118. return 0x0814;
  119. default:
  120. BUG();
  121. return 0;
  122. }
  123. }
  124. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  125. {
  126. switch (channel) {
  127. case OMAP_DSS_CHANNEL_LCD:
  128. return 0x0054;
  129. case OMAP_DSS_CHANNEL_DIGIT:
  130. return 0x0058;
  131. case OMAP_DSS_CHANNEL_LCD2:
  132. return 0x03B0;
  133. case OMAP_DSS_CHANNEL_LCD3:
  134. return 0x0818;
  135. default:
  136. BUG();
  137. return 0;
  138. }
  139. }
  140. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  141. {
  142. switch (channel) {
  143. case OMAP_DSS_CHANNEL_LCD:
  144. return 0x0064;
  145. case OMAP_DSS_CHANNEL_DIGIT:
  146. BUG();
  147. return 0;
  148. case OMAP_DSS_CHANNEL_LCD2:
  149. return 0x0400;
  150. case OMAP_DSS_CHANNEL_LCD3:
  151. return 0x0840;
  152. default:
  153. BUG();
  154. return 0;
  155. }
  156. }
  157. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  158. {
  159. switch (channel) {
  160. case OMAP_DSS_CHANNEL_LCD:
  161. return 0x0068;
  162. case OMAP_DSS_CHANNEL_DIGIT:
  163. BUG();
  164. return 0;
  165. case OMAP_DSS_CHANNEL_LCD2:
  166. return 0x0404;
  167. case OMAP_DSS_CHANNEL_LCD3:
  168. return 0x0844;
  169. default:
  170. BUG();
  171. return 0;
  172. }
  173. }
  174. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  175. {
  176. switch (channel) {
  177. case OMAP_DSS_CHANNEL_LCD:
  178. return 0x006C;
  179. case OMAP_DSS_CHANNEL_DIGIT:
  180. BUG();
  181. return 0;
  182. case OMAP_DSS_CHANNEL_LCD2:
  183. return 0x0408;
  184. case OMAP_DSS_CHANNEL_LCD3:
  185. return 0x083C;
  186. default:
  187. BUG();
  188. return 0;
  189. }
  190. }
  191. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  192. {
  193. switch (channel) {
  194. case OMAP_DSS_CHANNEL_LCD:
  195. return 0x0070;
  196. case OMAP_DSS_CHANNEL_DIGIT:
  197. BUG();
  198. return 0;
  199. case OMAP_DSS_CHANNEL_LCD2:
  200. return 0x040C;
  201. case OMAP_DSS_CHANNEL_LCD3:
  202. return 0x0838;
  203. default:
  204. BUG();
  205. return 0;
  206. }
  207. }
  208. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  209. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  210. {
  211. switch (channel) {
  212. case OMAP_DSS_CHANNEL_LCD:
  213. return 0x007C;
  214. case OMAP_DSS_CHANNEL_DIGIT:
  215. return 0x0078;
  216. case OMAP_DSS_CHANNEL_LCD2:
  217. return 0x03CC;
  218. case OMAP_DSS_CHANNEL_LCD3:
  219. return 0x0834;
  220. default:
  221. BUG();
  222. return 0;
  223. }
  224. }
  225. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  226. {
  227. switch (channel) {
  228. case OMAP_DSS_CHANNEL_LCD:
  229. return 0x01D4;
  230. case OMAP_DSS_CHANNEL_DIGIT:
  231. BUG();
  232. return 0;
  233. case OMAP_DSS_CHANNEL_LCD2:
  234. return 0x03C0;
  235. case OMAP_DSS_CHANNEL_LCD3:
  236. return 0x0828;
  237. default:
  238. BUG();
  239. return 0;
  240. }
  241. }
  242. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  243. {
  244. switch (channel) {
  245. case OMAP_DSS_CHANNEL_LCD:
  246. return 0x01D8;
  247. case OMAP_DSS_CHANNEL_DIGIT:
  248. BUG();
  249. return 0;
  250. case OMAP_DSS_CHANNEL_LCD2:
  251. return 0x03C4;
  252. case OMAP_DSS_CHANNEL_LCD3:
  253. return 0x082C;
  254. default:
  255. BUG();
  256. return 0;
  257. }
  258. }
  259. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  260. {
  261. switch (channel) {
  262. case OMAP_DSS_CHANNEL_LCD:
  263. return 0x01DC;
  264. case OMAP_DSS_CHANNEL_DIGIT:
  265. BUG();
  266. return 0;
  267. case OMAP_DSS_CHANNEL_LCD2:
  268. return 0x03C8;
  269. case OMAP_DSS_CHANNEL_LCD3:
  270. return 0x0830;
  271. default:
  272. BUG();
  273. return 0;
  274. }
  275. }
  276. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  277. {
  278. switch (channel) {
  279. case OMAP_DSS_CHANNEL_LCD:
  280. return 0x0220;
  281. case OMAP_DSS_CHANNEL_DIGIT:
  282. BUG();
  283. return 0;
  284. case OMAP_DSS_CHANNEL_LCD2:
  285. return 0x03BC;
  286. case OMAP_DSS_CHANNEL_LCD3:
  287. return 0x0824;
  288. default:
  289. BUG();
  290. return 0;
  291. }
  292. }
  293. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  294. {
  295. switch (channel) {
  296. case OMAP_DSS_CHANNEL_LCD:
  297. return 0x0224;
  298. case OMAP_DSS_CHANNEL_DIGIT:
  299. BUG();
  300. return 0;
  301. case OMAP_DSS_CHANNEL_LCD2:
  302. return 0x03B8;
  303. case OMAP_DSS_CHANNEL_LCD3:
  304. return 0x0820;
  305. default:
  306. BUG();
  307. return 0;
  308. }
  309. }
  310. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  311. {
  312. switch (channel) {
  313. case OMAP_DSS_CHANNEL_LCD:
  314. return 0x0228;
  315. case OMAP_DSS_CHANNEL_DIGIT:
  316. BUG();
  317. return 0;
  318. case OMAP_DSS_CHANNEL_LCD2:
  319. return 0x03B4;
  320. case OMAP_DSS_CHANNEL_LCD3:
  321. return 0x081C;
  322. default:
  323. BUG();
  324. return 0;
  325. }
  326. }
  327. /* DISPC overlay register base addresses */
  328. static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
  329. {
  330. switch (plane) {
  331. case OMAP_DSS_GFX:
  332. return 0x0080;
  333. case OMAP_DSS_VIDEO1:
  334. return 0x00BC;
  335. case OMAP_DSS_VIDEO2:
  336. return 0x014C;
  337. case OMAP_DSS_VIDEO3:
  338. return 0x0300;
  339. default:
  340. BUG();
  341. return 0;
  342. }
  343. }
  344. /* DISPC overlay register offsets */
  345. static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
  346. {
  347. switch (plane) {
  348. case OMAP_DSS_GFX:
  349. case OMAP_DSS_VIDEO1:
  350. case OMAP_DSS_VIDEO2:
  351. return 0x0000;
  352. case OMAP_DSS_VIDEO3:
  353. return 0x0008;
  354. default:
  355. BUG();
  356. return 0;
  357. }
  358. }
  359. static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
  360. {
  361. switch (plane) {
  362. case OMAP_DSS_GFX:
  363. case OMAP_DSS_VIDEO1:
  364. case OMAP_DSS_VIDEO2:
  365. return 0x0004;
  366. case OMAP_DSS_VIDEO3:
  367. return 0x000C;
  368. default:
  369. BUG();
  370. return 0;
  371. }
  372. }
  373. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane plane)
  374. {
  375. switch (plane) {
  376. case OMAP_DSS_GFX:
  377. BUG();
  378. return 0;
  379. case OMAP_DSS_VIDEO1:
  380. return 0x0544;
  381. case OMAP_DSS_VIDEO2:
  382. return 0x04BC;
  383. case OMAP_DSS_VIDEO3:
  384. return 0x0310;
  385. default:
  386. BUG();
  387. return 0;
  388. }
  389. }
  390. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane plane)
  391. {
  392. switch (plane) {
  393. case OMAP_DSS_GFX:
  394. BUG();
  395. return 0;
  396. case OMAP_DSS_VIDEO1:
  397. return 0x0548;
  398. case OMAP_DSS_VIDEO2:
  399. return 0x04C0;
  400. case OMAP_DSS_VIDEO3:
  401. return 0x0314;
  402. default:
  403. BUG();
  404. return 0;
  405. }
  406. }
  407. static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
  408. {
  409. switch (plane) {
  410. case OMAP_DSS_GFX:
  411. case OMAP_DSS_VIDEO1:
  412. case OMAP_DSS_VIDEO2:
  413. return 0x0008;
  414. case OMAP_DSS_VIDEO3:
  415. return 0x009C;
  416. default:
  417. BUG();
  418. return 0;
  419. }
  420. }
  421. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
  422. {
  423. switch (plane) {
  424. case OMAP_DSS_GFX:
  425. case OMAP_DSS_VIDEO1:
  426. case OMAP_DSS_VIDEO2:
  427. return 0x000C;
  428. case OMAP_DSS_VIDEO3:
  429. return 0x00A8;
  430. default:
  431. BUG();
  432. return 0;
  433. }
  434. }
  435. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
  436. {
  437. switch (plane) {
  438. case OMAP_DSS_GFX:
  439. return 0x0020;
  440. case OMAP_DSS_VIDEO1:
  441. case OMAP_DSS_VIDEO2:
  442. return 0x0010;
  443. case OMAP_DSS_VIDEO3:
  444. return 0x0070;
  445. default:
  446. BUG();
  447. return 0;
  448. }
  449. }
  450. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane plane)
  451. {
  452. switch (plane) {
  453. case OMAP_DSS_GFX:
  454. BUG();
  455. return 0;
  456. case OMAP_DSS_VIDEO1:
  457. return 0x0568;
  458. case OMAP_DSS_VIDEO2:
  459. return 0x04DC;
  460. case OMAP_DSS_VIDEO3:
  461. return 0x032C;
  462. default:
  463. BUG();
  464. return 0;
  465. }
  466. }
  467. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
  468. {
  469. switch (plane) {
  470. case OMAP_DSS_GFX:
  471. return 0x0024;
  472. case OMAP_DSS_VIDEO1:
  473. case OMAP_DSS_VIDEO2:
  474. return 0x0014;
  475. case OMAP_DSS_VIDEO3:
  476. return 0x008C;
  477. default:
  478. BUG();
  479. return 0;
  480. }
  481. }
  482. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
  483. {
  484. switch (plane) {
  485. case OMAP_DSS_GFX:
  486. return 0x0028;
  487. case OMAP_DSS_VIDEO1:
  488. case OMAP_DSS_VIDEO2:
  489. return 0x0018;
  490. case OMAP_DSS_VIDEO3:
  491. return 0x0088;
  492. default:
  493. BUG();
  494. return 0;
  495. }
  496. }
  497. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
  498. {
  499. switch (plane) {
  500. case OMAP_DSS_GFX:
  501. return 0x002C;
  502. case OMAP_DSS_VIDEO1:
  503. case OMAP_DSS_VIDEO2:
  504. return 0x001C;
  505. case OMAP_DSS_VIDEO3:
  506. return 0x00A4;
  507. default:
  508. BUG();
  509. return 0;
  510. }
  511. }
  512. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
  513. {
  514. switch (plane) {
  515. case OMAP_DSS_GFX:
  516. return 0x0030;
  517. case OMAP_DSS_VIDEO1:
  518. case OMAP_DSS_VIDEO2:
  519. return 0x0020;
  520. case OMAP_DSS_VIDEO3:
  521. return 0x0098;
  522. default:
  523. BUG();
  524. return 0;
  525. }
  526. }
  527. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
  528. {
  529. switch (plane) {
  530. case OMAP_DSS_GFX:
  531. return 0x0034;
  532. case OMAP_DSS_VIDEO1:
  533. case OMAP_DSS_VIDEO2:
  534. case OMAP_DSS_VIDEO3:
  535. BUG();
  536. return 0;
  537. default:
  538. BUG();
  539. return 0;
  540. }
  541. }
  542. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
  543. {
  544. switch (plane) {
  545. case OMAP_DSS_GFX:
  546. return 0x0038;
  547. case OMAP_DSS_VIDEO1:
  548. case OMAP_DSS_VIDEO2:
  549. case OMAP_DSS_VIDEO3:
  550. BUG();
  551. return 0;
  552. default:
  553. BUG();
  554. return 0;
  555. }
  556. }
  557. static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
  558. {
  559. switch (plane) {
  560. case OMAP_DSS_GFX:
  561. BUG();
  562. return 0;
  563. case OMAP_DSS_VIDEO1:
  564. case OMAP_DSS_VIDEO2:
  565. return 0x0024;
  566. case OMAP_DSS_VIDEO3:
  567. return 0x0090;
  568. default:
  569. BUG();
  570. return 0;
  571. }
  572. }
  573. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane plane)
  574. {
  575. switch (plane) {
  576. case OMAP_DSS_GFX:
  577. BUG();
  578. return 0;
  579. case OMAP_DSS_VIDEO1:
  580. return 0x0580;
  581. case OMAP_DSS_VIDEO2:
  582. return 0x055C;
  583. case OMAP_DSS_VIDEO3:
  584. return 0x0424;
  585. default:
  586. BUG();
  587. return 0;
  588. }
  589. }
  590. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
  591. {
  592. switch (plane) {
  593. case OMAP_DSS_GFX:
  594. BUG();
  595. return 0;
  596. case OMAP_DSS_VIDEO1:
  597. case OMAP_DSS_VIDEO2:
  598. return 0x0028;
  599. case OMAP_DSS_VIDEO3:
  600. return 0x0094;
  601. default:
  602. BUG();
  603. return 0;
  604. }
  605. }
  606. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
  607. {
  608. switch (plane) {
  609. case OMAP_DSS_GFX:
  610. BUG();
  611. return 0;
  612. case OMAP_DSS_VIDEO1:
  613. case OMAP_DSS_VIDEO2:
  614. return 0x002C;
  615. case OMAP_DSS_VIDEO3:
  616. return 0x0000;
  617. default:
  618. BUG();
  619. return 0;
  620. }
  621. }
  622. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane plane)
  623. {
  624. switch (plane) {
  625. case OMAP_DSS_GFX:
  626. BUG();
  627. return 0;
  628. case OMAP_DSS_VIDEO1:
  629. return 0x0584;
  630. case OMAP_DSS_VIDEO2:
  631. return 0x0560;
  632. case OMAP_DSS_VIDEO3:
  633. return 0x0428;
  634. default:
  635. BUG();
  636. return 0;
  637. }
  638. }
  639. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
  640. {
  641. switch (plane) {
  642. case OMAP_DSS_GFX:
  643. BUG();
  644. return 0;
  645. case OMAP_DSS_VIDEO1:
  646. case OMAP_DSS_VIDEO2:
  647. return 0x0030;
  648. case OMAP_DSS_VIDEO3:
  649. return 0x0004;
  650. default:
  651. BUG();
  652. return 0;
  653. }
  654. }
  655. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane plane)
  656. {
  657. switch (plane) {
  658. case OMAP_DSS_GFX:
  659. BUG();
  660. return 0;
  661. case OMAP_DSS_VIDEO1:
  662. return 0x0588;
  663. case OMAP_DSS_VIDEO2:
  664. return 0x0564;
  665. case OMAP_DSS_VIDEO3:
  666. return 0x042C;
  667. default:
  668. BUG();
  669. return 0;
  670. }
  671. }
  672. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  673. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
  674. {
  675. switch (plane) {
  676. case OMAP_DSS_GFX:
  677. BUG();
  678. return 0;
  679. case OMAP_DSS_VIDEO1:
  680. case OMAP_DSS_VIDEO2:
  681. return 0x0034 + i * 0x8;
  682. case OMAP_DSS_VIDEO3:
  683. return 0x0010 + i * 0x8;
  684. default:
  685. BUG();
  686. return 0;
  687. }
  688. }
  689. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  690. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane plane, u16 i)
  691. {
  692. switch (plane) {
  693. case OMAP_DSS_GFX:
  694. BUG();
  695. return 0;
  696. case OMAP_DSS_VIDEO1:
  697. return 0x058C + i * 0x8;
  698. case OMAP_DSS_VIDEO2:
  699. return 0x0568 + i * 0x8;
  700. case OMAP_DSS_VIDEO3:
  701. return 0x0430 + i * 0x8;
  702. default:
  703. BUG();
  704. return 0;
  705. }
  706. }
  707. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  708. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
  709. {
  710. switch (plane) {
  711. case OMAP_DSS_GFX:
  712. BUG();
  713. return 0;
  714. case OMAP_DSS_VIDEO1:
  715. case OMAP_DSS_VIDEO2:
  716. return 0x0038 + i * 0x8;
  717. case OMAP_DSS_VIDEO3:
  718. return 0x0014 + i * 0x8;
  719. default:
  720. BUG();
  721. return 0;
  722. }
  723. }
  724. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  725. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane plane, u16 i)
  726. {
  727. switch (plane) {
  728. case OMAP_DSS_GFX:
  729. BUG();
  730. return 0;
  731. case OMAP_DSS_VIDEO1:
  732. return 0x0590 + i * 8;
  733. case OMAP_DSS_VIDEO2:
  734. return 0x056C + i * 0x8;
  735. case OMAP_DSS_VIDEO3:
  736. return 0x0434 + i * 0x8;
  737. default:
  738. BUG();
  739. return 0;
  740. }
  741. }
  742. /* coef index i = {0, 1, 2, 3, 4,} */
  743. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
  744. {
  745. switch (plane) {
  746. case OMAP_DSS_GFX:
  747. BUG();
  748. return 0;
  749. case OMAP_DSS_VIDEO1:
  750. case OMAP_DSS_VIDEO2:
  751. case OMAP_DSS_VIDEO3:
  752. return 0x0074 + i * 0x4;
  753. default:
  754. BUG();
  755. return 0;
  756. }
  757. }
  758. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  759. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
  760. {
  761. switch (plane) {
  762. case OMAP_DSS_GFX:
  763. BUG();
  764. return 0;
  765. case OMAP_DSS_VIDEO1:
  766. return 0x0124 + i * 0x4;
  767. case OMAP_DSS_VIDEO2:
  768. return 0x00B4 + i * 0x4;
  769. case OMAP_DSS_VIDEO3:
  770. return 0x0050 + i * 0x4;
  771. default:
  772. BUG();
  773. return 0;
  774. }
  775. }
  776. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  777. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane plane, u16 i)
  778. {
  779. switch (plane) {
  780. case OMAP_DSS_GFX:
  781. BUG();
  782. return 0;
  783. case OMAP_DSS_VIDEO1:
  784. return 0x05CC + i * 0x4;
  785. case OMAP_DSS_VIDEO2:
  786. return 0x05A8 + i * 0x4;
  787. case OMAP_DSS_VIDEO3:
  788. return 0x0470 + i * 0x4;
  789. default:
  790. BUG();
  791. return 0;
  792. }
  793. }
  794. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
  795. {
  796. switch (plane) {
  797. case OMAP_DSS_GFX:
  798. return 0x01AC;
  799. case OMAP_DSS_VIDEO1:
  800. return 0x0174;
  801. case OMAP_DSS_VIDEO2:
  802. return 0x00E8;
  803. case OMAP_DSS_VIDEO3:
  804. return 0x00A0;
  805. default:
  806. BUG();
  807. return 0;
  808. }
  809. }
  810. #endif