apply.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640
  1. /*
  2. * Copyright (C) 2011 Texas Instruments
  3. * Author: Tomi Valkeinen <tomi.valkeinen@ti.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #define DSS_SUBSYS_NAME "APPLY"
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/jiffies.h>
  22. #include <video/omapdss.h>
  23. #include "dss.h"
  24. #include "dss_features.h"
  25. /*
  26. * We have 4 levels of cache for the dispc settings. First two are in SW and
  27. * the latter two in HW.
  28. *
  29. * set_info()
  30. * v
  31. * +--------------------+
  32. * | user_info |
  33. * +--------------------+
  34. * v
  35. * apply()
  36. * v
  37. * +--------------------+
  38. * | info |
  39. * +--------------------+
  40. * v
  41. * write_regs()
  42. * v
  43. * +--------------------+
  44. * | shadow registers |
  45. * +--------------------+
  46. * v
  47. * VFP or lcd/digit_enable
  48. * v
  49. * +--------------------+
  50. * | registers |
  51. * +--------------------+
  52. */
  53. struct ovl_priv_data {
  54. bool user_info_dirty;
  55. struct omap_overlay_info user_info;
  56. bool info_dirty;
  57. struct omap_overlay_info info;
  58. bool shadow_info_dirty;
  59. bool extra_info_dirty;
  60. bool shadow_extra_info_dirty;
  61. bool enabled;
  62. enum omap_channel channel;
  63. u32 fifo_low, fifo_high;
  64. /*
  65. * True if overlay is to be enabled. Used to check and calculate configs
  66. * for the overlay before it is enabled in the HW.
  67. */
  68. bool enabling;
  69. };
  70. struct mgr_priv_data {
  71. bool user_info_dirty;
  72. struct omap_overlay_manager_info user_info;
  73. bool info_dirty;
  74. struct omap_overlay_manager_info info;
  75. bool shadow_info_dirty;
  76. /* If true, GO bit is up and shadow registers cannot be written.
  77. * Never true for manual update displays */
  78. bool busy;
  79. /* If true, dispc output is enabled */
  80. bool updating;
  81. /* If true, a display is enabled using this manager */
  82. bool enabled;
  83. bool extra_info_dirty;
  84. bool shadow_extra_info_dirty;
  85. struct omap_video_timings timings;
  86. struct dss_lcd_mgr_config lcd_config;
  87. };
  88. static struct {
  89. struct ovl_priv_data ovl_priv_data_array[MAX_DSS_OVERLAYS];
  90. struct mgr_priv_data mgr_priv_data_array[MAX_DSS_MANAGERS];
  91. bool fifo_merge_dirty;
  92. bool fifo_merge;
  93. bool irq_enabled;
  94. } dss_data;
  95. /* protects dss_data */
  96. static spinlock_t data_lock;
  97. /* lock for blocking functions */
  98. static DEFINE_MUTEX(apply_lock);
  99. static DECLARE_COMPLETION(extra_updated_completion);
  100. static void dss_register_vsync_isr(void);
  101. static struct ovl_priv_data *get_ovl_priv(struct omap_overlay *ovl)
  102. {
  103. return &dss_data.ovl_priv_data_array[ovl->id];
  104. }
  105. static struct mgr_priv_data *get_mgr_priv(struct omap_overlay_manager *mgr)
  106. {
  107. return &dss_data.mgr_priv_data_array[mgr->id];
  108. }
  109. void dss_apply_init(void)
  110. {
  111. const int num_ovls = dss_feat_get_num_ovls();
  112. struct mgr_priv_data *mp;
  113. int i;
  114. spin_lock_init(&data_lock);
  115. for (i = 0; i < num_ovls; ++i) {
  116. struct ovl_priv_data *op;
  117. op = &dss_data.ovl_priv_data_array[i];
  118. op->info.global_alpha = 255;
  119. switch (i) {
  120. case 0:
  121. op->info.zorder = 0;
  122. break;
  123. case 1:
  124. op->info.zorder =
  125. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 3 : 0;
  126. break;
  127. case 2:
  128. op->info.zorder =
  129. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 2 : 0;
  130. break;
  131. case 3:
  132. op->info.zorder =
  133. dss_has_feature(FEAT_ALPHA_FREE_ZORDER) ? 1 : 0;
  134. break;
  135. }
  136. op->user_info = op->info;
  137. }
  138. /*
  139. * Initialize some of the lcd_config fields for TV manager, this lets
  140. * us prevent checking if the manager is LCD or TV at some places
  141. */
  142. mp = &dss_data.mgr_priv_data_array[OMAP_DSS_CHANNEL_DIGIT];
  143. mp->lcd_config.video_port_width = 24;
  144. mp->lcd_config.clock_info.lck_div = 1;
  145. mp->lcd_config.clock_info.pck_div = 1;
  146. }
  147. /*
  148. * A LCD manager's stallmode decides whether it is in manual or auto update. TV
  149. * manager is always auto update, stallmode field for TV manager is false by
  150. * default
  151. */
  152. static bool ovl_manual_update(struct omap_overlay *ovl)
  153. {
  154. struct mgr_priv_data *mp = get_mgr_priv(ovl->manager);
  155. return mp->lcd_config.stallmode;
  156. }
  157. static bool mgr_manual_update(struct omap_overlay_manager *mgr)
  158. {
  159. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  160. return mp->lcd_config.stallmode;
  161. }
  162. static int dss_check_settings_low(struct omap_overlay_manager *mgr,
  163. bool applying)
  164. {
  165. struct omap_overlay_info *oi;
  166. struct omap_overlay_manager_info *mi;
  167. struct omap_overlay *ovl;
  168. struct omap_overlay_info *ois[MAX_DSS_OVERLAYS];
  169. struct ovl_priv_data *op;
  170. struct mgr_priv_data *mp;
  171. mp = get_mgr_priv(mgr);
  172. if (!mp->enabled)
  173. return 0;
  174. if (applying && mp->user_info_dirty)
  175. mi = &mp->user_info;
  176. else
  177. mi = &mp->info;
  178. /* collect the infos to be tested into the array */
  179. list_for_each_entry(ovl, &mgr->overlays, list) {
  180. op = get_ovl_priv(ovl);
  181. if (!op->enabled && !op->enabling)
  182. oi = NULL;
  183. else if (applying && op->user_info_dirty)
  184. oi = &op->user_info;
  185. else
  186. oi = &op->info;
  187. ois[ovl->id] = oi;
  188. }
  189. return dss_mgr_check(mgr, mi, &mp->timings, &mp->lcd_config, ois);
  190. }
  191. /*
  192. * check manager and overlay settings using overlay_info from data->info
  193. */
  194. static int dss_check_settings(struct omap_overlay_manager *mgr)
  195. {
  196. return dss_check_settings_low(mgr, false);
  197. }
  198. /*
  199. * check manager and overlay settings using overlay_info from ovl->info if
  200. * dirty and from data->info otherwise
  201. */
  202. static int dss_check_settings_apply(struct omap_overlay_manager *mgr)
  203. {
  204. return dss_check_settings_low(mgr, true);
  205. }
  206. static bool need_isr(void)
  207. {
  208. const int num_mgrs = dss_feat_get_num_mgrs();
  209. int i;
  210. for (i = 0; i < num_mgrs; ++i) {
  211. struct omap_overlay_manager *mgr;
  212. struct mgr_priv_data *mp;
  213. struct omap_overlay *ovl;
  214. mgr = omap_dss_get_overlay_manager(i);
  215. mp = get_mgr_priv(mgr);
  216. if (!mp->enabled)
  217. continue;
  218. if (mgr_manual_update(mgr)) {
  219. /* to catch FRAMEDONE */
  220. if (mp->updating)
  221. return true;
  222. } else {
  223. /* to catch GO bit going down */
  224. if (mp->busy)
  225. return true;
  226. /* to write new values to registers */
  227. if (mp->info_dirty)
  228. return true;
  229. /* to set GO bit */
  230. if (mp->shadow_info_dirty)
  231. return true;
  232. /*
  233. * NOTE: we don't check extra_info flags for disabled
  234. * managers, once the manager is enabled, the extra_info
  235. * related manager changes will be taken in by HW.
  236. */
  237. /* to write new values to registers */
  238. if (mp->extra_info_dirty)
  239. return true;
  240. /* to set GO bit */
  241. if (mp->shadow_extra_info_dirty)
  242. return true;
  243. list_for_each_entry(ovl, &mgr->overlays, list) {
  244. struct ovl_priv_data *op;
  245. op = get_ovl_priv(ovl);
  246. /*
  247. * NOTE: we check extra_info flags even for
  248. * disabled overlays, as extra_infos need to be
  249. * always written.
  250. */
  251. /* to write new values to registers */
  252. if (op->extra_info_dirty)
  253. return true;
  254. /* to set GO bit */
  255. if (op->shadow_extra_info_dirty)
  256. return true;
  257. if (!op->enabled)
  258. continue;
  259. /* to write new values to registers */
  260. if (op->info_dirty)
  261. return true;
  262. /* to set GO bit */
  263. if (op->shadow_info_dirty)
  264. return true;
  265. }
  266. }
  267. }
  268. return false;
  269. }
  270. static bool need_go(struct omap_overlay_manager *mgr)
  271. {
  272. struct omap_overlay *ovl;
  273. struct mgr_priv_data *mp;
  274. struct ovl_priv_data *op;
  275. mp = get_mgr_priv(mgr);
  276. if (mp->shadow_info_dirty || mp->shadow_extra_info_dirty)
  277. return true;
  278. list_for_each_entry(ovl, &mgr->overlays, list) {
  279. op = get_ovl_priv(ovl);
  280. if (op->shadow_info_dirty || op->shadow_extra_info_dirty)
  281. return true;
  282. }
  283. return false;
  284. }
  285. /* returns true if an extra_info field is currently being updated */
  286. static bool extra_info_update_ongoing(void)
  287. {
  288. const int num_mgrs = dss_feat_get_num_mgrs();
  289. int i;
  290. for (i = 0; i < num_mgrs; ++i) {
  291. struct omap_overlay_manager *mgr;
  292. struct omap_overlay *ovl;
  293. struct mgr_priv_data *mp;
  294. mgr = omap_dss_get_overlay_manager(i);
  295. mp = get_mgr_priv(mgr);
  296. if (!mp->enabled)
  297. continue;
  298. if (!mp->updating)
  299. continue;
  300. if (mp->extra_info_dirty || mp->shadow_extra_info_dirty)
  301. return true;
  302. list_for_each_entry(ovl, &mgr->overlays, list) {
  303. struct ovl_priv_data *op = get_ovl_priv(ovl);
  304. if (op->extra_info_dirty || op->shadow_extra_info_dirty)
  305. return true;
  306. }
  307. }
  308. return false;
  309. }
  310. /* wait until no extra_info updates are pending */
  311. static void wait_pending_extra_info_updates(void)
  312. {
  313. bool updating;
  314. unsigned long flags;
  315. unsigned long t;
  316. int r;
  317. spin_lock_irqsave(&data_lock, flags);
  318. updating = extra_info_update_ongoing();
  319. if (!updating) {
  320. spin_unlock_irqrestore(&data_lock, flags);
  321. return;
  322. }
  323. init_completion(&extra_updated_completion);
  324. spin_unlock_irqrestore(&data_lock, flags);
  325. t = msecs_to_jiffies(500);
  326. r = wait_for_completion_timeout(&extra_updated_completion, t);
  327. if (r == 0)
  328. DSSWARN("timeout in wait_pending_extra_info_updates\n");
  329. else if (r < 0)
  330. DSSERR("wait_pending_extra_info_updates failed: %d\n", r);
  331. }
  332. int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr)
  333. {
  334. unsigned long timeout = msecs_to_jiffies(500);
  335. struct mgr_priv_data *mp;
  336. u32 irq;
  337. int r;
  338. int i;
  339. struct omap_dss_device *dssdev = mgr->device;
  340. if (!dssdev || dssdev->state != OMAP_DSS_DISPLAY_ACTIVE)
  341. return 0;
  342. if (mgr_manual_update(mgr))
  343. return 0;
  344. r = dispc_runtime_get();
  345. if (r)
  346. return r;
  347. irq = dispc_mgr_get_vsync_irq(mgr->id);
  348. mp = get_mgr_priv(mgr);
  349. i = 0;
  350. while (1) {
  351. unsigned long flags;
  352. bool shadow_dirty, dirty;
  353. spin_lock_irqsave(&data_lock, flags);
  354. dirty = mp->info_dirty;
  355. shadow_dirty = mp->shadow_info_dirty;
  356. spin_unlock_irqrestore(&data_lock, flags);
  357. if (!dirty && !shadow_dirty) {
  358. r = 0;
  359. break;
  360. }
  361. /* 4 iterations is the worst case:
  362. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  363. * 2 - first VSYNC, dirty = true
  364. * 3 - dirty = false, shadow_dirty = true
  365. * 4 - shadow_dirty = false */
  366. if (i++ == 3) {
  367. DSSERR("mgr(%d)->wait_for_go() not finishing\n",
  368. mgr->id);
  369. r = 0;
  370. break;
  371. }
  372. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  373. if (r == -ERESTARTSYS)
  374. break;
  375. if (r) {
  376. DSSERR("mgr(%d)->wait_for_go() timeout\n", mgr->id);
  377. break;
  378. }
  379. }
  380. dispc_runtime_put();
  381. return r;
  382. }
  383. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl)
  384. {
  385. unsigned long timeout = msecs_to_jiffies(500);
  386. struct ovl_priv_data *op;
  387. struct omap_dss_device *dssdev;
  388. u32 irq;
  389. int r;
  390. int i;
  391. if (!ovl->manager)
  392. return 0;
  393. dssdev = ovl->manager->device;
  394. if (!dssdev || dssdev->state != OMAP_DSS_DISPLAY_ACTIVE)
  395. return 0;
  396. if (ovl_manual_update(ovl))
  397. return 0;
  398. r = dispc_runtime_get();
  399. if (r)
  400. return r;
  401. irq = dispc_mgr_get_vsync_irq(ovl->manager->id);
  402. op = get_ovl_priv(ovl);
  403. i = 0;
  404. while (1) {
  405. unsigned long flags;
  406. bool shadow_dirty, dirty;
  407. spin_lock_irqsave(&data_lock, flags);
  408. dirty = op->info_dirty;
  409. shadow_dirty = op->shadow_info_dirty;
  410. spin_unlock_irqrestore(&data_lock, flags);
  411. if (!dirty && !shadow_dirty) {
  412. r = 0;
  413. break;
  414. }
  415. /* 4 iterations is the worst case:
  416. * 1 - initial iteration, dirty = true (between VFP and VSYNC)
  417. * 2 - first VSYNC, dirty = true
  418. * 3 - dirty = false, shadow_dirty = true
  419. * 4 - shadow_dirty = false */
  420. if (i++ == 3) {
  421. DSSERR("ovl(%d)->wait_for_go() not finishing\n",
  422. ovl->id);
  423. r = 0;
  424. break;
  425. }
  426. r = omap_dispc_wait_for_irq_interruptible_timeout(irq, timeout);
  427. if (r == -ERESTARTSYS)
  428. break;
  429. if (r) {
  430. DSSERR("ovl(%d)->wait_for_go() timeout\n", ovl->id);
  431. break;
  432. }
  433. }
  434. dispc_runtime_put();
  435. return r;
  436. }
  437. static void dss_ovl_write_regs(struct omap_overlay *ovl)
  438. {
  439. struct ovl_priv_data *op = get_ovl_priv(ovl);
  440. struct omap_overlay_info *oi;
  441. bool replication;
  442. struct mgr_priv_data *mp;
  443. int r;
  444. DSSDBGF("%d", ovl->id);
  445. if (!op->enabled || !op->info_dirty)
  446. return;
  447. oi = &op->info;
  448. mp = get_mgr_priv(ovl->manager);
  449. replication = dss_ovl_use_replication(mp->lcd_config, oi->color_mode);
  450. r = dispc_ovl_setup(ovl->id, oi, replication, &mp->timings);
  451. if (r) {
  452. /*
  453. * We can't do much here, as this function can be called from
  454. * vsync interrupt.
  455. */
  456. DSSERR("dispc_ovl_setup failed for ovl %d\n", ovl->id);
  457. /* This will leave fifo configurations in a nonoptimal state */
  458. op->enabled = false;
  459. dispc_ovl_enable(ovl->id, false);
  460. return;
  461. }
  462. op->info_dirty = false;
  463. if (mp->updating)
  464. op->shadow_info_dirty = true;
  465. }
  466. static void dss_ovl_write_regs_extra(struct omap_overlay *ovl)
  467. {
  468. struct ovl_priv_data *op = get_ovl_priv(ovl);
  469. struct mgr_priv_data *mp;
  470. DSSDBGF("%d", ovl->id);
  471. if (!op->extra_info_dirty)
  472. return;
  473. /* note: write also when op->enabled == false, so that the ovl gets
  474. * disabled */
  475. dispc_ovl_enable(ovl->id, op->enabled);
  476. dispc_ovl_set_channel_out(ovl->id, op->channel);
  477. dispc_ovl_set_fifo_threshold(ovl->id, op->fifo_low, op->fifo_high);
  478. mp = get_mgr_priv(ovl->manager);
  479. op->extra_info_dirty = false;
  480. if (mp->updating)
  481. op->shadow_extra_info_dirty = true;
  482. }
  483. static void dss_mgr_write_regs(struct omap_overlay_manager *mgr)
  484. {
  485. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  486. struct omap_overlay *ovl;
  487. DSSDBGF("%d", mgr->id);
  488. if (!mp->enabled)
  489. return;
  490. WARN_ON(mp->busy);
  491. /* Commit overlay settings */
  492. list_for_each_entry(ovl, &mgr->overlays, list) {
  493. dss_ovl_write_regs(ovl);
  494. dss_ovl_write_regs_extra(ovl);
  495. }
  496. if (mp->info_dirty) {
  497. dispc_mgr_setup(mgr->id, &mp->info);
  498. mp->info_dirty = false;
  499. if (mp->updating)
  500. mp->shadow_info_dirty = true;
  501. }
  502. }
  503. static void dss_mgr_write_regs_extra(struct omap_overlay_manager *mgr)
  504. {
  505. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  506. DSSDBGF("%d", mgr->id);
  507. if (!mp->extra_info_dirty)
  508. return;
  509. dispc_mgr_set_timings(mgr->id, &mp->timings);
  510. /* lcd_config parameters */
  511. if (dss_mgr_is_lcd(mgr->id)) {
  512. dispc_mgr_set_io_pad_mode(mp->lcd_config.io_pad_mode);
  513. dispc_mgr_enable_stallmode(mgr->id, mp->lcd_config.stallmode);
  514. dispc_mgr_enable_fifohandcheck(mgr->id,
  515. mp->lcd_config.fifohandcheck);
  516. dispc_mgr_set_clock_div(mgr->id, &mp->lcd_config.clock_info);
  517. dispc_mgr_set_tft_data_lines(mgr->id,
  518. mp->lcd_config.video_port_width);
  519. dispc_lcd_enable_signal_polarity(mp->lcd_config.lcden_sig_polarity);
  520. dispc_mgr_set_lcd_type_tft(mgr->id);
  521. }
  522. mp->extra_info_dirty = false;
  523. if (mp->updating)
  524. mp->shadow_extra_info_dirty = true;
  525. }
  526. static void dss_write_regs_common(void)
  527. {
  528. const int num_mgrs = omap_dss_get_num_overlay_managers();
  529. int i;
  530. if (!dss_data.fifo_merge_dirty)
  531. return;
  532. for (i = 0; i < num_mgrs; ++i) {
  533. struct omap_overlay_manager *mgr;
  534. struct mgr_priv_data *mp;
  535. mgr = omap_dss_get_overlay_manager(i);
  536. mp = get_mgr_priv(mgr);
  537. if (mp->enabled) {
  538. if (dss_data.fifo_merge_dirty) {
  539. dispc_enable_fifomerge(dss_data.fifo_merge);
  540. dss_data.fifo_merge_dirty = false;
  541. }
  542. if (mp->updating)
  543. mp->shadow_info_dirty = true;
  544. }
  545. }
  546. }
  547. static void dss_write_regs(void)
  548. {
  549. const int num_mgrs = omap_dss_get_num_overlay_managers();
  550. int i;
  551. dss_write_regs_common();
  552. for (i = 0; i < num_mgrs; ++i) {
  553. struct omap_overlay_manager *mgr;
  554. struct mgr_priv_data *mp;
  555. int r;
  556. mgr = omap_dss_get_overlay_manager(i);
  557. mp = get_mgr_priv(mgr);
  558. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  559. continue;
  560. r = dss_check_settings(mgr);
  561. if (r) {
  562. DSSERR("cannot write registers for manager %s: "
  563. "illegal configuration\n", mgr->name);
  564. continue;
  565. }
  566. dss_mgr_write_regs(mgr);
  567. dss_mgr_write_regs_extra(mgr);
  568. }
  569. }
  570. static void dss_set_go_bits(void)
  571. {
  572. const int num_mgrs = omap_dss_get_num_overlay_managers();
  573. int i;
  574. for (i = 0; i < num_mgrs; ++i) {
  575. struct omap_overlay_manager *mgr;
  576. struct mgr_priv_data *mp;
  577. mgr = omap_dss_get_overlay_manager(i);
  578. mp = get_mgr_priv(mgr);
  579. if (!mp->enabled || mgr_manual_update(mgr) || mp->busy)
  580. continue;
  581. if (!need_go(mgr))
  582. continue;
  583. mp->busy = true;
  584. if (!dss_data.irq_enabled && need_isr())
  585. dss_register_vsync_isr();
  586. dispc_mgr_go(mgr->id);
  587. }
  588. }
  589. static void mgr_clear_shadow_dirty(struct omap_overlay_manager *mgr)
  590. {
  591. struct omap_overlay *ovl;
  592. struct mgr_priv_data *mp;
  593. struct ovl_priv_data *op;
  594. mp = get_mgr_priv(mgr);
  595. mp->shadow_info_dirty = false;
  596. mp->shadow_extra_info_dirty = false;
  597. list_for_each_entry(ovl, &mgr->overlays, list) {
  598. op = get_ovl_priv(ovl);
  599. op->shadow_info_dirty = false;
  600. op->shadow_extra_info_dirty = false;
  601. }
  602. }
  603. void dss_mgr_start_update(struct omap_overlay_manager *mgr)
  604. {
  605. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  606. unsigned long flags;
  607. int r;
  608. spin_lock_irqsave(&data_lock, flags);
  609. WARN_ON(mp->updating);
  610. r = dss_check_settings(mgr);
  611. if (r) {
  612. DSSERR("cannot start manual update: illegal configuration\n");
  613. spin_unlock_irqrestore(&data_lock, flags);
  614. return;
  615. }
  616. dss_mgr_write_regs(mgr);
  617. dss_mgr_write_regs_extra(mgr);
  618. dss_write_regs_common();
  619. mp->updating = true;
  620. if (!dss_data.irq_enabled && need_isr())
  621. dss_register_vsync_isr();
  622. dispc_mgr_enable(mgr->id, true);
  623. mgr_clear_shadow_dirty(mgr);
  624. spin_unlock_irqrestore(&data_lock, flags);
  625. }
  626. static void dss_apply_irq_handler(void *data, u32 mask);
  627. static void dss_register_vsync_isr(void)
  628. {
  629. const int num_mgrs = dss_feat_get_num_mgrs();
  630. u32 mask;
  631. int r, i;
  632. mask = 0;
  633. for (i = 0; i < num_mgrs; ++i)
  634. mask |= dispc_mgr_get_vsync_irq(i);
  635. for (i = 0; i < num_mgrs; ++i)
  636. mask |= dispc_mgr_get_framedone_irq(i);
  637. r = omap_dispc_register_isr(dss_apply_irq_handler, NULL, mask);
  638. WARN_ON(r);
  639. dss_data.irq_enabled = true;
  640. }
  641. static void dss_unregister_vsync_isr(void)
  642. {
  643. const int num_mgrs = dss_feat_get_num_mgrs();
  644. u32 mask;
  645. int r, i;
  646. mask = 0;
  647. for (i = 0; i < num_mgrs; ++i)
  648. mask |= dispc_mgr_get_vsync_irq(i);
  649. for (i = 0; i < num_mgrs; ++i)
  650. mask |= dispc_mgr_get_framedone_irq(i);
  651. r = omap_dispc_unregister_isr(dss_apply_irq_handler, NULL, mask);
  652. WARN_ON(r);
  653. dss_data.irq_enabled = false;
  654. }
  655. static void dss_apply_irq_handler(void *data, u32 mask)
  656. {
  657. const int num_mgrs = dss_feat_get_num_mgrs();
  658. int i;
  659. bool extra_updating;
  660. spin_lock(&data_lock);
  661. /* clear busy, updating flags, shadow_dirty flags */
  662. for (i = 0; i < num_mgrs; i++) {
  663. struct omap_overlay_manager *mgr;
  664. struct mgr_priv_data *mp;
  665. bool was_updating;
  666. mgr = omap_dss_get_overlay_manager(i);
  667. mp = get_mgr_priv(mgr);
  668. if (!mp->enabled)
  669. continue;
  670. was_updating = mp->updating;
  671. mp->updating = dispc_mgr_is_enabled(i);
  672. if (!mgr_manual_update(mgr)) {
  673. bool was_busy = mp->busy;
  674. mp->busy = dispc_mgr_go_busy(i);
  675. if (was_busy && !mp->busy)
  676. mgr_clear_shadow_dirty(mgr);
  677. }
  678. }
  679. dss_write_regs();
  680. dss_set_go_bits();
  681. extra_updating = extra_info_update_ongoing();
  682. if (!extra_updating)
  683. complete_all(&extra_updated_completion);
  684. if (!need_isr())
  685. dss_unregister_vsync_isr();
  686. spin_unlock(&data_lock);
  687. }
  688. static void omap_dss_mgr_apply_ovl(struct omap_overlay *ovl)
  689. {
  690. struct ovl_priv_data *op;
  691. op = get_ovl_priv(ovl);
  692. if (!op->user_info_dirty)
  693. return;
  694. op->user_info_dirty = false;
  695. op->info_dirty = true;
  696. op->info = op->user_info;
  697. }
  698. static void omap_dss_mgr_apply_mgr(struct omap_overlay_manager *mgr)
  699. {
  700. struct mgr_priv_data *mp;
  701. mp = get_mgr_priv(mgr);
  702. if (!mp->user_info_dirty)
  703. return;
  704. mp->user_info_dirty = false;
  705. mp->info_dirty = true;
  706. mp->info = mp->user_info;
  707. }
  708. int omap_dss_mgr_apply(struct omap_overlay_manager *mgr)
  709. {
  710. unsigned long flags;
  711. struct omap_overlay *ovl;
  712. int r;
  713. DSSDBG("omap_dss_mgr_apply(%s)\n", mgr->name);
  714. spin_lock_irqsave(&data_lock, flags);
  715. r = dss_check_settings_apply(mgr);
  716. if (r) {
  717. spin_unlock_irqrestore(&data_lock, flags);
  718. DSSERR("failed to apply settings: illegal configuration.\n");
  719. return r;
  720. }
  721. /* Configure overlays */
  722. list_for_each_entry(ovl, &mgr->overlays, list)
  723. omap_dss_mgr_apply_ovl(ovl);
  724. /* Configure manager */
  725. omap_dss_mgr_apply_mgr(mgr);
  726. dss_write_regs();
  727. dss_set_go_bits();
  728. spin_unlock_irqrestore(&data_lock, flags);
  729. return 0;
  730. }
  731. static void dss_apply_ovl_enable(struct omap_overlay *ovl, bool enable)
  732. {
  733. struct ovl_priv_data *op;
  734. op = get_ovl_priv(ovl);
  735. if (op->enabled == enable)
  736. return;
  737. op->enabled = enable;
  738. op->extra_info_dirty = true;
  739. }
  740. static void dss_apply_ovl_fifo_thresholds(struct omap_overlay *ovl,
  741. u32 fifo_low, u32 fifo_high)
  742. {
  743. struct ovl_priv_data *op = get_ovl_priv(ovl);
  744. if (op->fifo_low == fifo_low && op->fifo_high == fifo_high)
  745. return;
  746. op->fifo_low = fifo_low;
  747. op->fifo_high = fifo_high;
  748. op->extra_info_dirty = true;
  749. }
  750. static void dss_apply_fifo_merge(bool use_fifo_merge)
  751. {
  752. if (dss_data.fifo_merge == use_fifo_merge)
  753. return;
  754. dss_data.fifo_merge = use_fifo_merge;
  755. dss_data.fifo_merge_dirty = true;
  756. }
  757. static void dss_ovl_setup_fifo(struct omap_overlay *ovl,
  758. bool use_fifo_merge)
  759. {
  760. struct ovl_priv_data *op = get_ovl_priv(ovl);
  761. u32 fifo_low, fifo_high;
  762. if (!op->enabled && !op->enabling)
  763. return;
  764. dispc_ovl_compute_fifo_thresholds(ovl->id, &fifo_low, &fifo_high,
  765. use_fifo_merge, ovl_manual_update(ovl));
  766. dss_apply_ovl_fifo_thresholds(ovl, fifo_low, fifo_high);
  767. }
  768. static void dss_mgr_setup_fifos(struct omap_overlay_manager *mgr,
  769. bool use_fifo_merge)
  770. {
  771. struct omap_overlay *ovl;
  772. struct mgr_priv_data *mp;
  773. mp = get_mgr_priv(mgr);
  774. if (!mp->enabled)
  775. return;
  776. list_for_each_entry(ovl, &mgr->overlays, list)
  777. dss_ovl_setup_fifo(ovl, use_fifo_merge);
  778. }
  779. static void dss_setup_fifos(bool use_fifo_merge)
  780. {
  781. const int num_mgrs = omap_dss_get_num_overlay_managers();
  782. struct omap_overlay_manager *mgr;
  783. int i;
  784. for (i = 0; i < num_mgrs; ++i) {
  785. mgr = omap_dss_get_overlay_manager(i);
  786. dss_mgr_setup_fifos(mgr, use_fifo_merge);
  787. }
  788. }
  789. static int get_num_used_managers(void)
  790. {
  791. const int num_mgrs = omap_dss_get_num_overlay_managers();
  792. struct omap_overlay_manager *mgr;
  793. struct mgr_priv_data *mp;
  794. int i;
  795. int enabled_mgrs;
  796. enabled_mgrs = 0;
  797. for (i = 0; i < num_mgrs; ++i) {
  798. mgr = omap_dss_get_overlay_manager(i);
  799. mp = get_mgr_priv(mgr);
  800. if (!mp->enabled)
  801. continue;
  802. enabled_mgrs++;
  803. }
  804. return enabled_mgrs;
  805. }
  806. static int get_num_used_overlays(void)
  807. {
  808. const int num_ovls = omap_dss_get_num_overlays();
  809. struct omap_overlay *ovl;
  810. struct ovl_priv_data *op;
  811. struct mgr_priv_data *mp;
  812. int i;
  813. int enabled_ovls;
  814. enabled_ovls = 0;
  815. for (i = 0; i < num_ovls; ++i) {
  816. ovl = omap_dss_get_overlay(i);
  817. op = get_ovl_priv(ovl);
  818. if (!op->enabled && !op->enabling)
  819. continue;
  820. mp = get_mgr_priv(ovl->manager);
  821. if (!mp->enabled)
  822. continue;
  823. enabled_ovls++;
  824. }
  825. return enabled_ovls;
  826. }
  827. static bool get_use_fifo_merge(void)
  828. {
  829. int enabled_mgrs = get_num_used_managers();
  830. int enabled_ovls = get_num_used_overlays();
  831. if (!dss_has_feature(FEAT_FIFO_MERGE))
  832. return false;
  833. /*
  834. * In theory the only requirement for fifomerge is enabled_ovls <= 1.
  835. * However, if we have two managers enabled and set/unset the fifomerge,
  836. * we need to set the GO bits in particular sequence for the managers,
  837. * and wait in between.
  838. *
  839. * This is rather difficult as new apply calls can happen at any time,
  840. * so we simplify the problem by requiring also that enabled_mgrs <= 1.
  841. * In practice this shouldn't matter, because when only one overlay is
  842. * enabled, most likely only one output is enabled.
  843. */
  844. return enabled_mgrs <= 1 && enabled_ovls <= 1;
  845. }
  846. int dss_mgr_enable(struct omap_overlay_manager *mgr)
  847. {
  848. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  849. unsigned long flags;
  850. int r;
  851. bool fifo_merge;
  852. mutex_lock(&apply_lock);
  853. if (mp->enabled)
  854. goto out;
  855. spin_lock_irqsave(&data_lock, flags);
  856. mp->enabled = true;
  857. r = dss_check_settings(mgr);
  858. if (r) {
  859. DSSERR("failed to enable manager %d: check_settings failed\n",
  860. mgr->id);
  861. goto err;
  862. }
  863. /* step 1: setup fifos/fifomerge before enabling the manager */
  864. fifo_merge = get_use_fifo_merge();
  865. dss_setup_fifos(fifo_merge);
  866. dss_apply_fifo_merge(fifo_merge);
  867. dss_write_regs();
  868. dss_set_go_bits();
  869. spin_unlock_irqrestore(&data_lock, flags);
  870. /* wait until fifo config is in */
  871. wait_pending_extra_info_updates();
  872. /* step 2: enable the manager */
  873. spin_lock_irqsave(&data_lock, flags);
  874. if (!mgr_manual_update(mgr))
  875. mp->updating = true;
  876. spin_unlock_irqrestore(&data_lock, flags);
  877. if (!mgr_manual_update(mgr))
  878. dispc_mgr_enable(mgr->id, true);
  879. out:
  880. mutex_unlock(&apply_lock);
  881. return 0;
  882. err:
  883. mp->enabled = false;
  884. spin_unlock_irqrestore(&data_lock, flags);
  885. mutex_unlock(&apply_lock);
  886. return r;
  887. }
  888. void dss_mgr_disable(struct omap_overlay_manager *mgr)
  889. {
  890. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  891. unsigned long flags;
  892. bool fifo_merge;
  893. mutex_lock(&apply_lock);
  894. if (!mp->enabled)
  895. goto out;
  896. if (!mgr_manual_update(mgr))
  897. dispc_mgr_enable(mgr->id, false);
  898. spin_lock_irqsave(&data_lock, flags);
  899. mp->updating = false;
  900. mp->enabled = false;
  901. fifo_merge = get_use_fifo_merge();
  902. dss_setup_fifos(fifo_merge);
  903. dss_apply_fifo_merge(fifo_merge);
  904. dss_write_regs();
  905. dss_set_go_bits();
  906. spin_unlock_irqrestore(&data_lock, flags);
  907. wait_pending_extra_info_updates();
  908. out:
  909. mutex_unlock(&apply_lock);
  910. }
  911. int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  912. struct omap_overlay_manager_info *info)
  913. {
  914. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  915. unsigned long flags;
  916. int r;
  917. r = dss_mgr_simple_check(mgr, info);
  918. if (r)
  919. return r;
  920. spin_lock_irqsave(&data_lock, flags);
  921. mp->user_info = *info;
  922. mp->user_info_dirty = true;
  923. spin_unlock_irqrestore(&data_lock, flags);
  924. return 0;
  925. }
  926. void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  927. struct omap_overlay_manager_info *info)
  928. {
  929. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  930. unsigned long flags;
  931. spin_lock_irqsave(&data_lock, flags);
  932. *info = mp->user_info;
  933. spin_unlock_irqrestore(&data_lock, flags);
  934. }
  935. int dss_mgr_set_device(struct omap_overlay_manager *mgr,
  936. struct omap_dss_device *dssdev)
  937. {
  938. int r;
  939. mutex_lock(&apply_lock);
  940. if (dssdev->manager) {
  941. DSSERR("display '%s' already has a manager '%s'\n",
  942. dssdev->name, dssdev->manager->name);
  943. r = -EINVAL;
  944. goto err;
  945. }
  946. if ((mgr->supported_displays & dssdev->type) == 0) {
  947. DSSERR("display '%s' does not support manager '%s'\n",
  948. dssdev->name, mgr->name);
  949. r = -EINVAL;
  950. goto err;
  951. }
  952. dssdev->manager = mgr;
  953. mgr->device = dssdev;
  954. mutex_unlock(&apply_lock);
  955. return 0;
  956. err:
  957. mutex_unlock(&apply_lock);
  958. return r;
  959. }
  960. int dss_mgr_unset_device(struct omap_overlay_manager *mgr)
  961. {
  962. int r;
  963. mutex_lock(&apply_lock);
  964. if (!mgr->device) {
  965. DSSERR("failed to unset display, display not set.\n");
  966. r = -EINVAL;
  967. goto err;
  968. }
  969. /*
  970. * Don't allow currently enabled displays to have the overlay manager
  971. * pulled out from underneath them
  972. */
  973. if (mgr->device->state != OMAP_DSS_DISPLAY_DISABLED) {
  974. r = -EINVAL;
  975. goto err;
  976. }
  977. mgr->device->manager = NULL;
  978. mgr->device = NULL;
  979. mutex_unlock(&apply_lock);
  980. return 0;
  981. err:
  982. mutex_unlock(&apply_lock);
  983. return r;
  984. }
  985. static void dss_apply_mgr_timings(struct omap_overlay_manager *mgr,
  986. struct omap_video_timings *timings)
  987. {
  988. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  989. mp->timings = *timings;
  990. mp->extra_info_dirty = true;
  991. }
  992. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  993. struct omap_video_timings *timings)
  994. {
  995. unsigned long flags;
  996. mutex_lock(&apply_lock);
  997. spin_lock_irqsave(&data_lock, flags);
  998. dss_apply_mgr_timings(mgr, timings);
  999. dss_write_regs();
  1000. dss_set_go_bits();
  1001. spin_unlock_irqrestore(&data_lock, flags);
  1002. wait_pending_extra_info_updates();
  1003. mutex_unlock(&apply_lock);
  1004. }
  1005. static void dss_apply_mgr_lcd_config(struct omap_overlay_manager *mgr,
  1006. const struct dss_lcd_mgr_config *config)
  1007. {
  1008. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  1009. mp->lcd_config = *config;
  1010. mp->extra_info_dirty = true;
  1011. }
  1012. void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
  1013. const struct dss_lcd_mgr_config *config)
  1014. {
  1015. unsigned long flags;
  1016. struct mgr_priv_data *mp = get_mgr_priv(mgr);
  1017. mutex_lock(&apply_lock);
  1018. if (mp->enabled) {
  1019. DSSERR("cannot apply lcd config for %s: manager needs to be disabled\n",
  1020. mgr->name);
  1021. goto out;
  1022. }
  1023. spin_lock_irqsave(&data_lock, flags);
  1024. dss_apply_mgr_lcd_config(mgr, config);
  1025. dss_write_regs();
  1026. dss_set_go_bits();
  1027. spin_unlock_irqrestore(&data_lock, flags);
  1028. wait_pending_extra_info_updates();
  1029. out:
  1030. mutex_unlock(&apply_lock);
  1031. }
  1032. int dss_ovl_set_info(struct omap_overlay *ovl,
  1033. struct omap_overlay_info *info)
  1034. {
  1035. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1036. unsigned long flags;
  1037. int r;
  1038. r = dss_ovl_simple_check(ovl, info);
  1039. if (r)
  1040. return r;
  1041. spin_lock_irqsave(&data_lock, flags);
  1042. op->user_info = *info;
  1043. op->user_info_dirty = true;
  1044. spin_unlock_irqrestore(&data_lock, flags);
  1045. return 0;
  1046. }
  1047. void dss_ovl_get_info(struct omap_overlay *ovl,
  1048. struct omap_overlay_info *info)
  1049. {
  1050. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1051. unsigned long flags;
  1052. spin_lock_irqsave(&data_lock, flags);
  1053. *info = op->user_info;
  1054. spin_unlock_irqrestore(&data_lock, flags);
  1055. }
  1056. int dss_ovl_set_manager(struct omap_overlay *ovl,
  1057. struct omap_overlay_manager *mgr)
  1058. {
  1059. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1060. unsigned long flags;
  1061. int r;
  1062. if (!mgr)
  1063. return -EINVAL;
  1064. mutex_lock(&apply_lock);
  1065. if (ovl->manager) {
  1066. DSSERR("overlay '%s' already has a manager '%s'\n",
  1067. ovl->name, ovl->manager->name);
  1068. r = -EINVAL;
  1069. goto err;
  1070. }
  1071. spin_lock_irqsave(&data_lock, flags);
  1072. if (op->enabled) {
  1073. spin_unlock_irqrestore(&data_lock, flags);
  1074. DSSERR("overlay has to be disabled to change the manager\n");
  1075. r = -EINVAL;
  1076. goto err;
  1077. }
  1078. op->channel = mgr->id;
  1079. op->extra_info_dirty = true;
  1080. ovl->manager = mgr;
  1081. list_add_tail(&ovl->list, &mgr->overlays);
  1082. spin_unlock_irqrestore(&data_lock, flags);
  1083. /* XXX: When there is an overlay on a DSI manual update display, and
  1084. * the overlay is first disabled, then moved to tv, and enabled, we
  1085. * seem to get SYNC_LOST_DIGIT error.
  1086. *
  1087. * Waiting doesn't seem to help, but updating the manual update display
  1088. * after disabling the overlay seems to fix this. This hints that the
  1089. * overlay is perhaps somehow tied to the LCD output until the output
  1090. * is updated.
  1091. *
  1092. * Userspace workaround for this is to update the LCD after disabling
  1093. * the overlay, but before moving the overlay to TV.
  1094. */
  1095. mutex_unlock(&apply_lock);
  1096. return 0;
  1097. err:
  1098. mutex_unlock(&apply_lock);
  1099. return r;
  1100. }
  1101. int dss_ovl_unset_manager(struct omap_overlay *ovl)
  1102. {
  1103. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1104. unsigned long flags;
  1105. int r;
  1106. mutex_lock(&apply_lock);
  1107. if (!ovl->manager) {
  1108. DSSERR("failed to detach overlay: manager not set\n");
  1109. r = -EINVAL;
  1110. goto err;
  1111. }
  1112. spin_lock_irqsave(&data_lock, flags);
  1113. if (op->enabled) {
  1114. spin_unlock_irqrestore(&data_lock, flags);
  1115. DSSERR("overlay has to be disabled to unset the manager\n");
  1116. r = -EINVAL;
  1117. goto err;
  1118. }
  1119. op->channel = -1;
  1120. ovl->manager = NULL;
  1121. list_del(&ovl->list);
  1122. spin_unlock_irqrestore(&data_lock, flags);
  1123. mutex_unlock(&apply_lock);
  1124. return 0;
  1125. err:
  1126. mutex_unlock(&apply_lock);
  1127. return r;
  1128. }
  1129. bool dss_ovl_is_enabled(struct omap_overlay *ovl)
  1130. {
  1131. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1132. unsigned long flags;
  1133. bool e;
  1134. spin_lock_irqsave(&data_lock, flags);
  1135. e = op->enabled;
  1136. spin_unlock_irqrestore(&data_lock, flags);
  1137. return e;
  1138. }
  1139. int dss_ovl_enable(struct omap_overlay *ovl)
  1140. {
  1141. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1142. unsigned long flags;
  1143. bool fifo_merge;
  1144. int r;
  1145. mutex_lock(&apply_lock);
  1146. if (op->enabled) {
  1147. r = 0;
  1148. goto err1;
  1149. }
  1150. if (ovl->manager == NULL || ovl->manager->device == NULL) {
  1151. r = -EINVAL;
  1152. goto err1;
  1153. }
  1154. spin_lock_irqsave(&data_lock, flags);
  1155. op->enabling = true;
  1156. r = dss_check_settings(ovl->manager);
  1157. if (r) {
  1158. DSSERR("failed to enable overlay %d: check_settings failed\n",
  1159. ovl->id);
  1160. goto err2;
  1161. }
  1162. /* step 1: configure fifos/fifomerge for currently enabled ovls */
  1163. fifo_merge = get_use_fifo_merge();
  1164. dss_setup_fifos(fifo_merge);
  1165. dss_apply_fifo_merge(fifo_merge);
  1166. dss_write_regs();
  1167. dss_set_go_bits();
  1168. spin_unlock_irqrestore(&data_lock, flags);
  1169. /* wait for fifo configs to go in */
  1170. wait_pending_extra_info_updates();
  1171. /* step 2: enable the overlay */
  1172. spin_lock_irqsave(&data_lock, flags);
  1173. op->enabling = false;
  1174. dss_apply_ovl_enable(ovl, true);
  1175. dss_write_regs();
  1176. dss_set_go_bits();
  1177. spin_unlock_irqrestore(&data_lock, flags);
  1178. /* wait for overlay to be enabled */
  1179. wait_pending_extra_info_updates();
  1180. mutex_unlock(&apply_lock);
  1181. return 0;
  1182. err2:
  1183. op->enabling = false;
  1184. spin_unlock_irqrestore(&data_lock, flags);
  1185. err1:
  1186. mutex_unlock(&apply_lock);
  1187. return r;
  1188. }
  1189. int dss_ovl_disable(struct omap_overlay *ovl)
  1190. {
  1191. struct ovl_priv_data *op = get_ovl_priv(ovl);
  1192. unsigned long flags;
  1193. bool fifo_merge;
  1194. int r;
  1195. mutex_lock(&apply_lock);
  1196. if (!op->enabled) {
  1197. r = 0;
  1198. goto err;
  1199. }
  1200. if (ovl->manager == NULL || ovl->manager->device == NULL) {
  1201. r = -EINVAL;
  1202. goto err;
  1203. }
  1204. /* step 1: disable the overlay */
  1205. spin_lock_irqsave(&data_lock, flags);
  1206. dss_apply_ovl_enable(ovl, false);
  1207. dss_write_regs();
  1208. dss_set_go_bits();
  1209. spin_unlock_irqrestore(&data_lock, flags);
  1210. /* wait for the overlay to be disabled */
  1211. wait_pending_extra_info_updates();
  1212. /* step 2: configure fifos/fifomerge */
  1213. spin_lock_irqsave(&data_lock, flags);
  1214. fifo_merge = get_use_fifo_merge();
  1215. dss_setup_fifos(fifo_merge);
  1216. dss_apply_fifo_merge(fifo_merge);
  1217. dss_write_regs();
  1218. dss_set_go_bits();
  1219. spin_unlock_irqrestore(&data_lock, flags);
  1220. /* wait for fifo config to go in */
  1221. wait_pending_extra_info_updates();
  1222. mutex_unlock(&apply_lock);
  1223. return 0;
  1224. err:
  1225. mutex_unlock(&apply_lock);
  1226. return r;
  1227. }