musb_dsps.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712
  1. /*
  2. * Texas Instruments DSPS platforms "glue layer"
  3. *
  4. * Copyright (C) 2012, by Texas Instruments
  5. *
  6. * Based on the am35x "glue layer" code.
  7. *
  8. * This file is part of the Inventra Controller Driver for Linux.
  9. *
  10. * The Inventra Controller Driver for Linux is free software; you
  11. * can redistribute it and/or modify it under the terms of the GNU
  12. * General Public License version 2 as published by the Free Software
  13. * Foundation.
  14. *
  15. * The Inventra Controller Driver for Linux is distributed in
  16. * the hope that it will be useful, but WITHOUT ANY WARRANTY;
  17. * without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  19. * License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with The Inventra Controller Driver for Linux ; if not,
  23. * write to the Free Software Foundation, Inc., 59 Temple Place,
  24. * Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. * musb_dsps.c will be a common file for all the TI DSPS platforms
  27. * such as dm64x, dm36x, dm35x, da8x, am35x and ti81x.
  28. * For now only ti81x is using this and in future davinci.c, am35x.c
  29. * da8xx.c would be merged to this file after testing.
  30. */
  31. #include <linux/init.h>
  32. #include <linux/io.h>
  33. #include <linux/err.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/pm_runtime.h>
  37. #include <linux/module.h>
  38. #include <linux/of.h>
  39. #include <linux/of_device.h>
  40. #include <linux/of_address.h>
  41. #include <plat/usb.h>
  42. #include "musb_core.h"
  43. /**
  44. * avoid using musb_readx()/musb_writex() as glue layer should not be
  45. * dependent on musb core layer symbols.
  46. */
  47. static inline u8 dsps_readb(const void __iomem *addr, unsigned offset)
  48. { return __raw_readb(addr + offset); }
  49. static inline u32 dsps_readl(const void __iomem *addr, unsigned offset)
  50. { return __raw_readl(addr + offset); }
  51. static inline void dsps_writeb(void __iomem *addr, unsigned offset, u8 data)
  52. { __raw_writeb(data, addr + offset); }
  53. static inline void dsps_writel(void __iomem *addr, unsigned offset, u32 data)
  54. { __raw_writel(data, addr + offset); }
  55. /**
  56. * DSPS musb wrapper register offset.
  57. * FIXME: This should be expanded to have all the wrapper registers from TI DSPS
  58. * musb ips.
  59. */
  60. struct dsps_musb_wrapper {
  61. u16 revision;
  62. u16 control;
  63. u16 status;
  64. u16 eoi;
  65. u16 epintr_set;
  66. u16 epintr_clear;
  67. u16 epintr_status;
  68. u16 coreintr_set;
  69. u16 coreintr_clear;
  70. u16 coreintr_status;
  71. u16 phy_utmi;
  72. u16 mode;
  73. /* bit positions for control */
  74. unsigned reset:5;
  75. /* bit positions for interrupt */
  76. unsigned usb_shift:5;
  77. u32 usb_mask;
  78. u32 usb_bitmap;
  79. unsigned drvvbus:5;
  80. unsigned txep_shift:5;
  81. u32 txep_mask;
  82. u32 txep_bitmap;
  83. unsigned rxep_shift:5;
  84. u32 rxep_mask;
  85. u32 rxep_bitmap;
  86. /* bit positions for phy_utmi */
  87. unsigned otg_disable:5;
  88. /* bit positions for mode */
  89. unsigned iddig:5;
  90. /* miscellaneous stuff */
  91. u32 musb_core_offset;
  92. u8 poll_seconds;
  93. };
  94. /**
  95. * DSPS glue structure.
  96. */
  97. struct dsps_glue {
  98. struct device *dev;
  99. struct platform_device *musb; /* child musb pdev */
  100. const struct dsps_musb_wrapper *wrp; /* wrapper register offsets */
  101. struct timer_list timer; /* otg_workaround timer */
  102. };
  103. /**
  104. * dsps_musb_enable - enable interrupts
  105. */
  106. static void dsps_musb_enable(struct musb *musb)
  107. {
  108. struct device *dev = musb->controller;
  109. struct platform_device *pdev = to_platform_device(dev->parent);
  110. struct dsps_glue *glue = platform_get_drvdata(pdev);
  111. const struct dsps_musb_wrapper *wrp = glue->wrp;
  112. void __iomem *reg_base = musb->ctrl_base;
  113. u32 epmask, coremask;
  114. /* Workaround: setup IRQs through both register sets. */
  115. epmask = ((musb->epmask & wrp->txep_mask) << wrp->txep_shift) |
  116. ((musb->epmask & wrp->rxep_mask) << wrp->rxep_shift);
  117. coremask = (wrp->usb_bitmap & ~MUSB_INTR_SOF);
  118. dsps_writel(reg_base, wrp->epintr_set, epmask);
  119. dsps_writel(reg_base, wrp->coreintr_set, coremask);
  120. /* Force the DRVVBUS IRQ so we can start polling for ID change. */
  121. if (is_otg_enabled(musb))
  122. dsps_writel(reg_base, wrp->coreintr_set,
  123. (1 << wrp->drvvbus) << wrp->usb_shift);
  124. }
  125. /**
  126. * dsps_musb_disable - disable HDRC and flush interrupts
  127. */
  128. static void dsps_musb_disable(struct musb *musb)
  129. {
  130. struct device *dev = musb->controller;
  131. struct platform_device *pdev = to_platform_device(dev->parent);
  132. struct dsps_glue *glue = platform_get_drvdata(pdev);
  133. const struct dsps_musb_wrapper *wrp = glue->wrp;
  134. void __iomem *reg_base = musb->ctrl_base;
  135. dsps_writel(reg_base, wrp->coreintr_clear, wrp->usb_bitmap);
  136. dsps_writel(reg_base, wrp->epintr_clear,
  137. wrp->txep_bitmap | wrp->rxep_bitmap);
  138. dsps_writeb(musb->mregs, MUSB_DEVCTL, 0);
  139. dsps_writel(reg_base, wrp->eoi, 0);
  140. }
  141. static void otg_timer(unsigned long _musb)
  142. {
  143. struct musb *musb = (void *)_musb;
  144. void __iomem *mregs = musb->mregs;
  145. struct device *dev = musb->controller;
  146. struct platform_device *pdev = to_platform_device(dev->parent);
  147. struct dsps_glue *glue = platform_get_drvdata(pdev);
  148. const struct dsps_musb_wrapper *wrp = glue->wrp;
  149. u8 devctl;
  150. unsigned long flags;
  151. /*
  152. * We poll because DSPS IP's won't expose several OTG-critical
  153. * status change events (from the transceiver) otherwise.
  154. */
  155. devctl = dsps_readb(mregs, MUSB_DEVCTL);
  156. dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
  157. otg_state_string(musb->xceiv->state));
  158. spin_lock_irqsave(&musb->lock, flags);
  159. switch (musb->xceiv->state) {
  160. case OTG_STATE_A_WAIT_BCON:
  161. devctl &= ~MUSB_DEVCTL_SESSION;
  162. dsps_writeb(musb->mregs, MUSB_DEVCTL, devctl);
  163. devctl = dsps_readb(musb->mregs, MUSB_DEVCTL);
  164. if (devctl & MUSB_DEVCTL_BDEVICE) {
  165. musb->xceiv->state = OTG_STATE_B_IDLE;
  166. MUSB_DEV_MODE(musb);
  167. } else {
  168. musb->xceiv->state = OTG_STATE_A_IDLE;
  169. MUSB_HST_MODE(musb);
  170. }
  171. break;
  172. case OTG_STATE_A_WAIT_VFALL:
  173. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  174. dsps_writel(musb->ctrl_base, wrp->coreintr_set,
  175. MUSB_INTR_VBUSERROR << wrp->usb_shift);
  176. break;
  177. case OTG_STATE_B_IDLE:
  178. if (!is_peripheral_enabled(musb))
  179. break;
  180. devctl = dsps_readb(mregs, MUSB_DEVCTL);
  181. if (devctl & MUSB_DEVCTL_BDEVICE)
  182. mod_timer(&glue->timer,
  183. jiffies + wrp->poll_seconds * HZ);
  184. else
  185. musb->xceiv->state = OTG_STATE_A_IDLE;
  186. break;
  187. default:
  188. break;
  189. }
  190. spin_unlock_irqrestore(&musb->lock, flags);
  191. }
  192. static void dsps_musb_try_idle(struct musb *musb, unsigned long timeout)
  193. {
  194. struct device *dev = musb->controller;
  195. struct platform_device *pdev = to_platform_device(dev->parent);
  196. struct dsps_glue *glue = platform_get_drvdata(pdev);
  197. static unsigned long last_timer;
  198. if (!is_otg_enabled(musb))
  199. return;
  200. if (timeout == 0)
  201. timeout = jiffies + msecs_to_jiffies(3);
  202. /* Never idle if active, or when VBUS timeout is not set as host */
  203. if (musb->is_active || (musb->a_wait_bcon == 0 &&
  204. musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
  205. dev_dbg(musb->controller, "%s active, deleting timer\n",
  206. otg_state_string(musb->xceiv->state));
  207. del_timer(&glue->timer);
  208. last_timer = jiffies;
  209. return;
  210. }
  211. if (time_after(last_timer, timeout) && timer_pending(&glue->timer)) {
  212. dev_dbg(musb->controller,
  213. "Longer idle timer already pending, ignoring...\n");
  214. return;
  215. }
  216. last_timer = timeout;
  217. dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
  218. otg_state_string(musb->xceiv->state),
  219. jiffies_to_msecs(timeout - jiffies));
  220. mod_timer(&glue->timer, timeout);
  221. }
  222. static irqreturn_t dsps_interrupt(int irq, void *hci)
  223. {
  224. struct musb *musb = hci;
  225. void __iomem *reg_base = musb->ctrl_base;
  226. struct device *dev = musb->controller;
  227. struct platform_device *pdev = to_platform_device(dev->parent);
  228. struct dsps_glue *glue = platform_get_drvdata(pdev);
  229. const struct dsps_musb_wrapper *wrp = glue->wrp;
  230. unsigned long flags;
  231. irqreturn_t ret = IRQ_NONE;
  232. u32 epintr, usbintr;
  233. spin_lock_irqsave(&musb->lock, flags);
  234. /* Get endpoint interrupts */
  235. epintr = dsps_readl(reg_base, wrp->epintr_status);
  236. musb->int_rx = (epintr & wrp->rxep_bitmap) >> wrp->rxep_shift;
  237. musb->int_tx = (epintr & wrp->txep_bitmap) >> wrp->txep_shift;
  238. if (epintr)
  239. dsps_writel(reg_base, wrp->epintr_status, epintr);
  240. /* Get usb core interrupts */
  241. usbintr = dsps_readl(reg_base, wrp->coreintr_status);
  242. if (!usbintr && !epintr)
  243. goto eoi;
  244. musb->int_usb = (usbintr & wrp->usb_bitmap) >> wrp->usb_shift;
  245. if (usbintr)
  246. dsps_writel(reg_base, wrp->coreintr_status, usbintr);
  247. dev_dbg(musb->controller, "usbintr (%x) epintr(%x)\n",
  248. usbintr, epintr);
  249. /*
  250. * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
  251. * DSPS IP's missing ID change IRQ. We need an ID change IRQ to
  252. * switch appropriately between halves of the OTG state machine.
  253. * Managing DEVCTL.SESSION per Mentor docs requires that we know its
  254. * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
  255. * Also, DRVVBUS pulses for SRP (but not at 5V) ...
  256. */
  257. if ((usbintr & MUSB_INTR_BABBLE) && is_host_enabled(musb))
  258. pr_info("CAUTION: musb: Babble Interrupt Occured\n");
  259. if (usbintr & ((1 << wrp->drvvbus) << wrp->usb_shift)) {
  260. int drvvbus = dsps_readl(reg_base, wrp->status);
  261. void __iomem *mregs = musb->mregs;
  262. u8 devctl = dsps_readb(mregs, MUSB_DEVCTL);
  263. int err;
  264. err = is_host_enabled(musb) && (musb->int_usb &
  265. MUSB_INTR_VBUSERROR);
  266. if (err) {
  267. /*
  268. * The Mentor core doesn't debounce VBUS as needed
  269. * to cope with device connect current spikes. This
  270. * means it's not uncommon for bus-powered devices
  271. * to get VBUS errors during enumeration.
  272. *
  273. * This is a workaround, but newer RTL from Mentor
  274. * seems to allow a better one: "re"-starting sessions
  275. * without waiting for VBUS to stop registering in
  276. * devctl.
  277. */
  278. musb->int_usb &= ~MUSB_INTR_VBUSERROR;
  279. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  280. mod_timer(&glue->timer,
  281. jiffies + wrp->poll_seconds * HZ);
  282. WARNING("VBUS error workaround (delay coming)\n");
  283. } else if (is_host_enabled(musb) && drvvbus) {
  284. musb->is_active = 1;
  285. MUSB_HST_MODE(musb);
  286. musb->xceiv->otg->default_a = 1;
  287. musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
  288. del_timer(&glue->timer);
  289. } else {
  290. musb->is_active = 0;
  291. MUSB_DEV_MODE(musb);
  292. musb->xceiv->otg->default_a = 0;
  293. musb->xceiv->state = OTG_STATE_B_IDLE;
  294. }
  295. /* NOTE: this must complete power-on within 100 ms. */
  296. dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
  297. drvvbus ? "on" : "off",
  298. otg_state_string(musb->xceiv->state),
  299. err ? " ERROR" : "",
  300. devctl);
  301. ret = IRQ_HANDLED;
  302. }
  303. if (musb->int_tx || musb->int_rx || musb->int_usb)
  304. ret |= musb_interrupt(musb);
  305. eoi:
  306. /* EOI needs to be written for the IRQ to be re-asserted. */
  307. if (ret == IRQ_HANDLED || epintr || usbintr)
  308. dsps_writel(reg_base, wrp->eoi, 1);
  309. /* Poll for ID change */
  310. if (is_otg_enabled(musb) && musb->xceiv->state == OTG_STATE_B_IDLE)
  311. mod_timer(&glue->timer, jiffies + wrp->poll_seconds * HZ);
  312. spin_unlock_irqrestore(&musb->lock, flags);
  313. return ret;
  314. }
  315. static int dsps_musb_init(struct musb *musb)
  316. {
  317. struct device *dev = musb->controller;
  318. struct musb_hdrc_platform_data *plat = dev->platform_data;
  319. struct platform_device *pdev = to_platform_device(dev->parent);
  320. struct dsps_glue *glue = platform_get_drvdata(pdev);
  321. const struct dsps_musb_wrapper *wrp = glue->wrp;
  322. struct omap_musb_board_data *data = plat->board_data;
  323. void __iomem *reg_base = musb->ctrl_base;
  324. u32 rev, val;
  325. int status;
  326. /* mentor core register starts at offset of 0x400 from musb base */
  327. musb->mregs += wrp->musb_core_offset;
  328. /* NOP driver needs change if supporting dual instance */
  329. usb_nop_xceiv_register();
  330. musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
  331. if (IS_ERR_OR_NULL(musb->xceiv))
  332. return -ENODEV;
  333. /* Returns zero if e.g. not clocked */
  334. rev = dsps_readl(reg_base, wrp->revision);
  335. if (!rev) {
  336. status = -ENODEV;
  337. goto err0;
  338. }
  339. if (is_host_enabled(musb))
  340. setup_timer(&glue->timer, otg_timer, (unsigned long) musb);
  341. /* Reset the musb */
  342. dsps_writel(reg_base, wrp->control, (1 << wrp->reset));
  343. /* Start the on-chip PHY and its PLL. */
  344. if (data->set_phy_power)
  345. data->set_phy_power(1);
  346. musb->isr = dsps_interrupt;
  347. /* reset the otgdisable bit, needed for host mode to work */
  348. val = dsps_readl(reg_base, wrp->phy_utmi);
  349. val &= ~(1 << wrp->otg_disable);
  350. dsps_writel(musb->ctrl_base, wrp->phy_utmi, val);
  351. /* clear level interrupt */
  352. dsps_writel(reg_base, wrp->eoi, 0);
  353. return 0;
  354. err0:
  355. usb_put_phy(musb->xceiv);
  356. usb_nop_xceiv_unregister();
  357. return status;
  358. }
  359. static int dsps_musb_exit(struct musb *musb)
  360. {
  361. struct device *dev = musb->controller;
  362. struct musb_hdrc_platform_data *plat = dev->platform_data;
  363. struct omap_musb_board_data *data = plat->board_data;
  364. struct platform_device *pdev = to_platform_device(dev->parent);
  365. struct dsps_glue *glue = platform_get_drvdata(pdev);
  366. if (is_host_enabled(musb))
  367. del_timer_sync(&glue->timer);
  368. /* Shutdown the on-chip PHY and its PLL. */
  369. if (data->set_phy_power)
  370. data->set_phy_power(0);
  371. /* NOP driver needs change if supporting dual instance */
  372. usb_put_phy(musb->xceiv);
  373. usb_nop_xceiv_unregister();
  374. return 0;
  375. }
  376. static struct musb_platform_ops dsps_ops = {
  377. .init = dsps_musb_init,
  378. .exit = dsps_musb_exit,
  379. .enable = dsps_musb_enable,
  380. .disable = dsps_musb_disable,
  381. .try_idle = dsps_musb_try_idle,
  382. };
  383. static u64 musb_dmamask = DMA_BIT_MASK(32);
  384. static int __devinit dsps_create_musb_pdev(struct dsps_glue *glue, u8 id)
  385. {
  386. struct device *dev = glue->dev;
  387. struct platform_device *pdev = to_platform_device(dev);
  388. struct musb_hdrc_platform_data *pdata = dev->platform_data;
  389. struct platform_device *musb;
  390. struct resource *res;
  391. struct resource resources[2];
  392. char res_name[10];
  393. int ret;
  394. /* get memory resource */
  395. sprintf(res_name, "musb%d", id);
  396. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, res_name);
  397. if (!res) {
  398. dev_err(dev, "%s get mem resource failed\n", res_name);
  399. ret = -ENODEV;
  400. goto err0;
  401. }
  402. res->parent = NULL;
  403. resources[0] = *res;
  404. /* get irq resource */
  405. sprintf(res_name, "musb%d-irq", id);
  406. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, res_name);
  407. if (!res) {
  408. dev_err(dev, "%s get irq resource failed\n", res_name);
  409. ret = -ENODEV;
  410. goto err0;
  411. }
  412. strcpy((u8 *)res->name, "mc");
  413. res->parent = NULL;
  414. resources[1] = *res;
  415. /* allocate the child platform device */
  416. musb = platform_device_alloc("musb-hdrc", -1);
  417. if (!musb) {
  418. dev_err(dev, "failed to allocate musb device\n");
  419. ret = -ENOMEM;
  420. goto err0;
  421. }
  422. musb->dev.parent = dev;
  423. musb->dev.dma_mask = &musb_dmamask;
  424. musb->dev.coherent_dma_mask = musb_dmamask;
  425. glue->musb = musb;
  426. pdata->platform_ops = &dsps_ops;
  427. ret = platform_device_add_resources(musb, resources, 2);
  428. if (ret) {
  429. dev_err(dev, "failed to add resources\n");
  430. goto err1;
  431. }
  432. ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
  433. if (ret) {
  434. dev_err(dev, "failed to add platform_data\n");
  435. goto err1;
  436. }
  437. ret = platform_device_add(musb);
  438. if (ret) {
  439. dev_err(dev, "failed to register musb device\n");
  440. goto err1;
  441. }
  442. return 0;
  443. err1:
  444. platform_device_put(musb);
  445. err0:
  446. return ret;
  447. }
  448. static void __devexit dsps_delete_musb_pdev(struct dsps_glue *glue)
  449. {
  450. platform_device_del(glue->musb);
  451. platform_device_put(glue->musb);
  452. }
  453. static int __devinit dsps_probe(struct platform_device *pdev)
  454. {
  455. const struct platform_device_id *id = platform_get_device_id(pdev);
  456. const struct dsps_musb_wrapper *wrp =
  457. (struct dsps_musb_wrapper *)id->driver_data;
  458. struct dsps_glue *glue;
  459. struct resource *iomem;
  460. int ret;
  461. /* allocate glue */
  462. glue = kzalloc(sizeof(*glue), GFP_KERNEL);
  463. if (!glue) {
  464. dev_err(&pdev->dev, "unable to allocate glue memory\n");
  465. ret = -ENOMEM;
  466. goto err0;
  467. }
  468. /* get memory resource */
  469. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  470. if (!iomem) {
  471. dev_err(&pdev->dev, "failed to get usbss mem resourse\n");
  472. ret = -ENODEV;
  473. goto err1;
  474. }
  475. glue->dev = &pdev->dev;
  476. glue->wrp = kmemdup(wrp, sizeof(*wrp), GFP_KERNEL);
  477. if (!glue->wrp) {
  478. dev_err(&pdev->dev, "failed to duplicate wrapper struct memory\n");
  479. ret = -ENOMEM;
  480. goto err1;
  481. }
  482. platform_set_drvdata(pdev, glue);
  483. /* create the child platform device for first instances of musb */
  484. ret = dsps_create_musb_pdev(glue, 0);
  485. if (ret != 0) {
  486. dev_err(&pdev->dev, "failed to create child pdev\n");
  487. goto err2;
  488. }
  489. /* enable the usbss clocks */
  490. pm_runtime_enable(&pdev->dev);
  491. ret = pm_runtime_get_sync(&pdev->dev);
  492. if (ret < 0) {
  493. dev_err(&pdev->dev, "pm_runtime_get_sync FAILED");
  494. goto err3;
  495. }
  496. return 0;
  497. err3:
  498. pm_runtime_disable(&pdev->dev);
  499. err2:
  500. kfree(glue->wrp);
  501. err1:
  502. kfree(glue);
  503. err0:
  504. return ret;
  505. }
  506. static int __devexit dsps_remove(struct platform_device *pdev)
  507. {
  508. struct dsps_glue *glue = platform_get_drvdata(pdev);
  509. /* delete the child platform device */
  510. dsps_delete_musb_pdev(glue);
  511. /* disable usbss clocks */
  512. pm_runtime_put(&pdev->dev);
  513. pm_runtime_disable(&pdev->dev);
  514. kfree(glue->wrp);
  515. kfree(glue);
  516. return 0;
  517. }
  518. #ifdef CONFIG_PM_SLEEP
  519. static int dsps_suspend(struct device *dev)
  520. {
  521. struct musb_hdrc_platform_data *plat = dev->platform_data;
  522. struct omap_musb_board_data *data = plat->board_data;
  523. /* Shutdown the on-chip PHY and its PLL. */
  524. if (data->set_phy_power)
  525. data->set_phy_power(0);
  526. return 0;
  527. }
  528. static int dsps_resume(struct device *dev)
  529. {
  530. struct musb_hdrc_platform_data *plat = dev->platform_data;
  531. struct omap_musb_board_data *data = plat->board_data;
  532. /* Start the on-chip PHY and its PLL. */
  533. if (data->set_phy_power)
  534. data->set_phy_power(1);
  535. return 0;
  536. }
  537. #endif
  538. static SIMPLE_DEV_PM_OPS(dsps_pm_ops, dsps_suspend, dsps_resume);
  539. static const struct dsps_musb_wrapper ti81xx_driver_data __devinitconst = {
  540. .revision = 0x00,
  541. .control = 0x14,
  542. .status = 0x18,
  543. .eoi = 0x24,
  544. .epintr_set = 0x38,
  545. .epintr_clear = 0x40,
  546. .epintr_status = 0x30,
  547. .coreintr_set = 0x3c,
  548. .coreintr_clear = 0x44,
  549. .coreintr_status = 0x34,
  550. .phy_utmi = 0xe0,
  551. .mode = 0xe8,
  552. .reset = 0,
  553. .otg_disable = 21,
  554. .iddig = 8,
  555. .usb_shift = 0,
  556. .usb_mask = 0x1ff,
  557. .usb_bitmap = (0x1ff << 0),
  558. .drvvbus = 8,
  559. .txep_shift = 0,
  560. .txep_mask = 0xffff,
  561. .txep_bitmap = (0xffff << 0),
  562. .rxep_shift = 16,
  563. .rxep_mask = 0xfffe,
  564. .rxep_bitmap = (0xfffe << 16),
  565. .musb_core_offset = 0x400,
  566. .poll_seconds = 2,
  567. };
  568. static const struct platform_device_id musb_dsps_id_table[] __devinitconst = {
  569. {
  570. .name = "musb-ti81xx",
  571. .driver_data = (kernel_ulong_t) &ti81xx_driver_data,
  572. },
  573. { }, /* Terminating Entry */
  574. };
  575. MODULE_DEVICE_TABLE(platform, musb_dsps_id_table);
  576. static const struct of_device_id musb_dsps_of_match[] __devinitconst = {
  577. { .compatible = "musb-ti81xx", },
  578. { .compatible = "ti,ti81xx-musb", },
  579. { .compatible = "ti,am335x-musb", },
  580. { },
  581. };
  582. MODULE_DEVICE_TABLE(of, musb_dsps_of_match);
  583. static struct platform_driver dsps_usbss_driver = {
  584. .probe = dsps_probe,
  585. .remove = __devexit_p(dsps_remove),
  586. .driver = {
  587. .name = "musb-dsps",
  588. .pm = &dsps_pm_ops,
  589. .of_match_table = musb_dsps_of_match,
  590. },
  591. .id_table = musb_dsps_id_table,
  592. };
  593. MODULE_DESCRIPTION("TI DSPS MUSB Glue Layer");
  594. MODULE_AUTHOR("Ravi B <ravibabu@ti.com>");
  595. MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
  596. MODULE_LICENSE("GPL v2");
  597. static int __init dsps_init(void)
  598. {
  599. return platform_driver_register(&dsps_usbss_driver);
  600. }
  601. subsys_initcall(dsps_init);
  602. static void __exit dsps_exit(void)
  603. {
  604. platform_driver_unregister(&dsps_usbss_driver);
  605. }
  606. module_exit(dsps_exit);