ep0.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include <linux/usb/composite.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep);
  54. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  55. struct dwc3_ep *dep, struct dwc3_request *req);
  56. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  57. {
  58. switch (state) {
  59. case EP0_UNCONNECTED:
  60. return "Unconnected";
  61. case EP0_SETUP_PHASE:
  62. return "Setup Phase";
  63. case EP0_DATA_PHASE:
  64. return "Data Phase";
  65. case EP0_STATUS_PHASE:
  66. return "Status Phase";
  67. default:
  68. return "UNKNOWN";
  69. }
  70. }
  71. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  72. u32 len, u32 type)
  73. {
  74. struct dwc3_gadget_ep_cmd_params params;
  75. struct dwc3_trb *trb;
  76. struct dwc3_ep *dep;
  77. int ret;
  78. dep = dwc->eps[epnum];
  79. if (dep->flags & DWC3_EP_BUSY) {
  80. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  81. return 0;
  82. }
  83. trb = dwc->ep0_trb;
  84. trb->bpl = lower_32_bits(buf_dma);
  85. trb->bph = upper_32_bits(buf_dma);
  86. trb->size = len;
  87. trb->ctrl = type;
  88. trb->ctrl |= (DWC3_TRB_CTRL_HWO
  89. | DWC3_TRB_CTRL_LST
  90. | DWC3_TRB_CTRL_IOC
  91. | DWC3_TRB_CTRL_ISP_IMI);
  92. memset(&params, 0, sizeof(params));
  93. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  94. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  95. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  96. DWC3_DEPCMD_STARTTRANSFER, &params);
  97. if (ret < 0) {
  98. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  99. return ret;
  100. }
  101. dep->flags |= DWC3_EP_BUSY;
  102. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  103. dep->number);
  104. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  105. return 0;
  106. }
  107. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  108. struct dwc3_request *req)
  109. {
  110. struct dwc3 *dwc = dep->dwc;
  111. int ret = 0;
  112. req->request.actual = 0;
  113. req->request.status = -EINPROGRESS;
  114. req->epnum = dep->number;
  115. list_add_tail(&req->list, &dep->request_list);
  116. /*
  117. * Gadget driver might not be quick enough to queue a request
  118. * before we get a Transfer Not Ready event on this endpoint.
  119. *
  120. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  121. * flag is set, it's telling us that as soon as Gadget queues the
  122. * required request, we should kick the transfer here because the
  123. * IRQ we were waiting for is long gone.
  124. */
  125. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  126. unsigned direction;
  127. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  128. if (dwc->ep0state != EP0_DATA_PHASE) {
  129. dev_WARN(dwc->dev, "Unexpected pending request\n");
  130. return 0;
  131. }
  132. __dwc3_ep0_do_control_data(dwc, dwc->eps[direction], req);
  133. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  134. DWC3_EP0_DIR_IN);
  135. } else if (dwc->delayed_status) {
  136. dwc->delayed_status = false;
  137. if (dwc->ep0state == EP0_STATUS_PHASE)
  138. __dwc3_ep0_do_control_status(dwc, dwc->eps[1]);
  139. else
  140. dev_dbg(dwc->dev, "too early for delayed status\n");
  141. }
  142. return ret;
  143. }
  144. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  145. gfp_t gfp_flags)
  146. {
  147. struct dwc3_request *req = to_dwc3_request(request);
  148. struct dwc3_ep *dep = to_dwc3_ep(ep);
  149. struct dwc3 *dwc = dep->dwc;
  150. unsigned long flags;
  151. int ret;
  152. spin_lock_irqsave(&dwc->lock, flags);
  153. if (!dep->endpoint.desc) {
  154. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  155. request, dep->name);
  156. ret = -ESHUTDOWN;
  157. goto out;
  158. }
  159. /* we share one TRB for ep0/1 */
  160. if (!list_empty(&dep->request_list)) {
  161. ret = -EBUSY;
  162. goto out;
  163. }
  164. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  165. request, dep->name, request->length,
  166. dwc3_ep0_state_string(dwc->ep0state));
  167. ret = __dwc3_gadget_ep0_queue(dep, req);
  168. out:
  169. spin_unlock_irqrestore(&dwc->lock, flags);
  170. return ret;
  171. }
  172. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  173. {
  174. struct dwc3_ep *dep = dwc->eps[0];
  175. /* stall is always issued on EP0 */
  176. __dwc3_gadget_ep_set_halt(dep, 1);
  177. dep->flags = DWC3_EP_ENABLED;
  178. dwc->delayed_status = false;
  179. if (!list_empty(&dep->request_list)) {
  180. struct dwc3_request *req;
  181. req = next_request(&dep->request_list);
  182. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  183. }
  184. dwc->ep0state = EP0_SETUP_PHASE;
  185. dwc3_ep0_out_start(dwc);
  186. }
  187. int dwc3_gadget_ep0_set_halt(struct usb_ep *ep, int value)
  188. {
  189. struct dwc3_ep *dep = to_dwc3_ep(ep);
  190. struct dwc3 *dwc = dep->dwc;
  191. dwc3_ep0_stall_and_restart(dwc);
  192. return 0;
  193. }
  194. void dwc3_ep0_out_start(struct dwc3 *dwc)
  195. {
  196. int ret;
  197. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  198. DWC3_TRBCTL_CONTROL_SETUP);
  199. WARN_ON(ret < 0);
  200. }
  201. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  202. {
  203. struct dwc3_ep *dep;
  204. u32 windex = le16_to_cpu(wIndex_le);
  205. u32 epnum;
  206. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  207. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  208. epnum |= 1;
  209. dep = dwc->eps[epnum];
  210. if (dep->flags & DWC3_EP_ENABLED)
  211. return dep;
  212. return NULL;
  213. }
  214. static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
  215. {
  216. }
  217. /*
  218. * ch 9.4.5
  219. */
  220. static int dwc3_ep0_handle_status(struct dwc3 *dwc,
  221. struct usb_ctrlrequest *ctrl)
  222. {
  223. struct dwc3_ep *dep;
  224. u32 recip;
  225. u32 reg;
  226. u16 usb_status = 0;
  227. __le16 *response_pkt;
  228. recip = ctrl->bRequestType & USB_RECIP_MASK;
  229. switch (recip) {
  230. case USB_RECIP_DEVICE:
  231. /*
  232. * LTM will be set once we know how to set this in HW.
  233. */
  234. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  235. if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
  236. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  237. if (reg & DWC3_DCTL_INITU1ENA)
  238. usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
  239. if (reg & DWC3_DCTL_INITU2ENA)
  240. usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
  241. }
  242. break;
  243. case USB_RECIP_INTERFACE:
  244. /*
  245. * Function Remote Wake Capable D0
  246. * Function Remote Wakeup D1
  247. */
  248. break;
  249. case USB_RECIP_ENDPOINT:
  250. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  251. if (!dep)
  252. return -EINVAL;
  253. if (dep->flags & DWC3_EP_STALL)
  254. usb_status = 1 << USB_ENDPOINT_HALT;
  255. break;
  256. default:
  257. return -EINVAL;
  258. };
  259. response_pkt = (__le16 *) dwc->setup_buf;
  260. *response_pkt = cpu_to_le16(usb_status);
  261. dep = dwc->eps[0];
  262. dwc->ep0_usb_req.dep = dep;
  263. dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
  264. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  265. dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
  266. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  267. }
  268. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  269. struct usb_ctrlrequest *ctrl, int set)
  270. {
  271. struct dwc3_ep *dep;
  272. u32 recip;
  273. u32 wValue;
  274. u32 wIndex;
  275. u32 reg;
  276. int ret;
  277. wValue = le16_to_cpu(ctrl->wValue);
  278. wIndex = le16_to_cpu(ctrl->wIndex);
  279. recip = ctrl->bRequestType & USB_RECIP_MASK;
  280. switch (recip) {
  281. case USB_RECIP_DEVICE:
  282. switch (wValue) {
  283. case USB_DEVICE_REMOTE_WAKEUP:
  284. break;
  285. /*
  286. * 9.4.1 says only only for SS, in AddressState only for
  287. * default control pipe
  288. */
  289. case USB_DEVICE_U1_ENABLE:
  290. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  291. return -EINVAL;
  292. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  293. return -EINVAL;
  294. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  295. if (set)
  296. reg |= DWC3_DCTL_INITU1ENA;
  297. else
  298. reg &= ~DWC3_DCTL_INITU1ENA;
  299. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  300. break;
  301. case USB_DEVICE_U2_ENABLE:
  302. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  303. return -EINVAL;
  304. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  305. return -EINVAL;
  306. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  307. if (set)
  308. reg |= DWC3_DCTL_INITU2ENA;
  309. else
  310. reg &= ~DWC3_DCTL_INITU2ENA;
  311. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  312. break;
  313. case USB_DEVICE_LTM_ENABLE:
  314. return -EINVAL;
  315. break;
  316. case USB_DEVICE_TEST_MODE:
  317. if ((wIndex & 0xff) != 0)
  318. return -EINVAL;
  319. if (!set)
  320. return -EINVAL;
  321. dwc->test_mode_nr = wIndex >> 8;
  322. dwc->test_mode = true;
  323. break;
  324. default:
  325. return -EINVAL;
  326. }
  327. break;
  328. case USB_RECIP_INTERFACE:
  329. switch (wValue) {
  330. case USB_INTRF_FUNC_SUSPEND:
  331. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  332. /* XXX enable Low power suspend */
  333. ;
  334. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  335. /* XXX enable remote wakeup */
  336. ;
  337. break;
  338. default:
  339. return -EINVAL;
  340. }
  341. break;
  342. case USB_RECIP_ENDPOINT:
  343. switch (wValue) {
  344. case USB_ENDPOINT_HALT:
  345. dep = dwc3_wIndex_to_dep(dwc, wIndex);
  346. if (!dep)
  347. return -EINVAL;
  348. ret = __dwc3_gadget_ep_set_halt(dep, set);
  349. if (ret)
  350. return -EINVAL;
  351. break;
  352. default:
  353. return -EINVAL;
  354. }
  355. break;
  356. default:
  357. return -EINVAL;
  358. };
  359. return 0;
  360. }
  361. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  362. {
  363. u32 addr;
  364. u32 reg;
  365. addr = le16_to_cpu(ctrl->wValue);
  366. if (addr > 127) {
  367. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  368. return -EINVAL;
  369. }
  370. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  371. dev_dbg(dwc->dev, "trying to set address when configured\n");
  372. return -EINVAL;
  373. }
  374. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  375. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  376. reg |= DWC3_DCFG_DEVADDR(addr);
  377. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  378. if (addr)
  379. dwc->dev_state = DWC3_ADDRESS_STATE;
  380. else
  381. dwc->dev_state = DWC3_DEFAULT_STATE;
  382. return 0;
  383. }
  384. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  385. {
  386. int ret;
  387. spin_unlock(&dwc->lock);
  388. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  389. spin_lock(&dwc->lock);
  390. return ret;
  391. }
  392. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  393. {
  394. u32 cfg;
  395. int ret;
  396. u32 reg;
  397. dwc->start_config_issued = false;
  398. cfg = le16_to_cpu(ctrl->wValue);
  399. switch (dwc->dev_state) {
  400. case DWC3_DEFAULT_STATE:
  401. return -EINVAL;
  402. break;
  403. case DWC3_ADDRESS_STATE:
  404. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  405. /* if the cfg matches and the cfg is non zero */
  406. if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
  407. dwc->dev_state = DWC3_CONFIGURED_STATE;
  408. /*
  409. * Enable transition to U1/U2 state when
  410. * nothing is pending from application.
  411. */
  412. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  413. reg |= (DWC3_DCTL_ACCEPTU1ENA | DWC3_DCTL_ACCEPTU2ENA);
  414. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  415. dwc->resize_fifos = true;
  416. dev_dbg(dwc->dev, "resize fifos flag SET\n");
  417. }
  418. break;
  419. case DWC3_CONFIGURED_STATE:
  420. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  421. if (!cfg)
  422. dwc->dev_state = DWC3_ADDRESS_STATE;
  423. break;
  424. default:
  425. ret = -EINVAL;
  426. }
  427. return ret;
  428. }
  429. static void dwc3_ep0_set_sel_cmpl(struct usb_ep *ep, struct usb_request *req)
  430. {
  431. struct dwc3_ep *dep = to_dwc3_ep(ep);
  432. struct dwc3 *dwc = dep->dwc;
  433. u32 param = 0;
  434. u32 reg;
  435. struct timing {
  436. u8 u1sel;
  437. u8 u1pel;
  438. u16 u2sel;
  439. u16 u2pel;
  440. } __packed timing;
  441. int ret;
  442. memcpy(&timing, req->buf, sizeof(timing));
  443. dwc->u1sel = timing.u1sel;
  444. dwc->u1pel = timing.u1pel;
  445. dwc->u2sel = le16_to_cpu(timing.u2sel);
  446. dwc->u2pel = le16_to_cpu(timing.u2pel);
  447. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  448. if (reg & DWC3_DCTL_INITU2ENA)
  449. param = dwc->u2pel;
  450. if (reg & DWC3_DCTL_INITU1ENA)
  451. param = dwc->u1pel;
  452. /*
  453. * According to Synopsys Databook, if parameter is
  454. * greater than 125, a value of zero should be
  455. * programmed in the register.
  456. */
  457. if (param > 125)
  458. param = 0;
  459. /* now that we have the time, issue DGCMD Set Sel */
  460. ret = dwc3_send_gadget_generic_command(dwc,
  461. DWC3_DGCMD_SET_PERIODIC_PAR, param);
  462. WARN_ON(ret < 0);
  463. }
  464. static int dwc3_ep0_set_sel(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  465. {
  466. struct dwc3_ep *dep;
  467. u16 wLength;
  468. u16 wValue;
  469. if (dwc->dev_state == DWC3_DEFAULT_STATE)
  470. return -EINVAL;
  471. wValue = le16_to_cpu(ctrl->wValue);
  472. wLength = le16_to_cpu(ctrl->wLength);
  473. if (wLength != 6) {
  474. dev_err(dwc->dev, "Set SEL should be 6 bytes, got %d\n",
  475. wLength);
  476. return -EINVAL;
  477. }
  478. /*
  479. * To handle Set SEL we need to receive 6 bytes from Host. So let's
  480. * queue a usb_request for 6 bytes.
  481. *
  482. * Remember, though, this controller can't handle non-wMaxPacketSize
  483. * aligned transfers on the OUT direction, so we queue a request for
  484. * wMaxPacketSize instead.
  485. */
  486. dep = dwc->eps[0];
  487. dwc->ep0_usb_req.dep = dep;
  488. dwc->ep0_usb_req.request.length = dep->endpoint.maxpacket;
  489. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  490. dwc->ep0_usb_req.request.complete = dwc3_ep0_set_sel_cmpl;
  491. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  492. }
  493. static int dwc3_ep0_set_isoch_delay(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  494. {
  495. u16 wLength;
  496. u16 wValue;
  497. u16 wIndex;
  498. wValue = le16_to_cpu(ctrl->wValue);
  499. wLength = le16_to_cpu(ctrl->wLength);
  500. wIndex = le16_to_cpu(ctrl->wIndex);
  501. if (wIndex || wLength)
  502. return -EINVAL;
  503. /*
  504. * REVISIT It's unclear from Databook what to do with this
  505. * value. For now, just cache it.
  506. */
  507. dwc->isoch_delay = wValue;
  508. return 0;
  509. }
  510. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  511. {
  512. int ret;
  513. switch (ctrl->bRequest) {
  514. case USB_REQ_GET_STATUS:
  515. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  516. ret = dwc3_ep0_handle_status(dwc, ctrl);
  517. break;
  518. case USB_REQ_CLEAR_FEATURE:
  519. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  520. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  521. break;
  522. case USB_REQ_SET_FEATURE:
  523. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  524. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  525. break;
  526. case USB_REQ_SET_ADDRESS:
  527. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  528. ret = dwc3_ep0_set_address(dwc, ctrl);
  529. break;
  530. case USB_REQ_SET_CONFIGURATION:
  531. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  532. ret = dwc3_ep0_set_config(dwc, ctrl);
  533. break;
  534. case USB_REQ_SET_SEL:
  535. dev_vdbg(dwc->dev, "USB_REQ_SET_SEL\n");
  536. ret = dwc3_ep0_set_sel(dwc, ctrl);
  537. break;
  538. case USB_REQ_SET_ISOCH_DELAY:
  539. dev_vdbg(dwc->dev, "USB_REQ_SET_ISOCH_DELAY\n");
  540. ret = dwc3_ep0_set_isoch_delay(dwc, ctrl);
  541. break;
  542. default:
  543. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  544. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  545. break;
  546. };
  547. return ret;
  548. }
  549. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  550. const struct dwc3_event_depevt *event)
  551. {
  552. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  553. int ret = -EINVAL;
  554. u32 len;
  555. if (!dwc->gadget_driver)
  556. goto out;
  557. len = le16_to_cpu(ctrl->wLength);
  558. if (!len) {
  559. dwc->three_stage_setup = false;
  560. dwc->ep0_expect_in = false;
  561. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  562. } else {
  563. dwc->three_stage_setup = true;
  564. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  565. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  566. }
  567. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  568. ret = dwc3_ep0_std_request(dwc, ctrl);
  569. else
  570. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  571. if (ret == USB_GADGET_DELAYED_STATUS)
  572. dwc->delayed_status = true;
  573. out:
  574. if (ret < 0)
  575. dwc3_ep0_stall_and_restart(dwc);
  576. }
  577. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  578. const struct dwc3_event_depevt *event)
  579. {
  580. struct dwc3_request *r = NULL;
  581. struct usb_request *ur;
  582. struct dwc3_trb *trb;
  583. struct dwc3_ep *ep0;
  584. u32 transferred;
  585. u32 length;
  586. u8 epnum;
  587. epnum = event->endpoint_number;
  588. ep0 = dwc->eps[0];
  589. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  590. r = next_request(&ep0->request_list);
  591. ur = &r->request;
  592. trb = dwc->ep0_trb;
  593. length = trb->size & DWC3_TRB_SIZE_MASK;
  594. if (dwc->ep0_bounced) {
  595. unsigned transfer_size = ur->length;
  596. unsigned maxp = ep0->endpoint.maxpacket;
  597. transfer_size += (maxp - (transfer_size % maxp));
  598. transferred = min_t(u32, ur->length,
  599. transfer_size - length);
  600. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  601. dwc->ep0_bounced = false;
  602. } else {
  603. transferred = ur->length - length;
  604. }
  605. ur->actual += transferred;
  606. if ((epnum & 1) && ur->actual < ur->length) {
  607. /* for some reason we did not get everything out */
  608. dwc3_ep0_stall_and_restart(dwc);
  609. } else {
  610. /*
  611. * handle the case where we have to send a zero packet. This
  612. * seems to be case when req.length > maxpacket. Could it be?
  613. */
  614. if (r)
  615. dwc3_gadget_giveback(ep0, r, 0);
  616. }
  617. }
  618. static void dwc3_ep0_complete_status(struct dwc3 *dwc,
  619. const struct dwc3_event_depevt *event)
  620. {
  621. struct dwc3_request *r;
  622. struct dwc3_ep *dep;
  623. dep = dwc->eps[0];
  624. if (!list_empty(&dep->request_list)) {
  625. r = next_request(&dep->request_list);
  626. dwc3_gadget_giveback(dep, r, 0);
  627. }
  628. if (dwc->test_mode) {
  629. int ret;
  630. ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
  631. if (ret < 0) {
  632. dev_dbg(dwc->dev, "Invalid Test #%d\n",
  633. dwc->test_mode_nr);
  634. dwc3_ep0_stall_and_restart(dwc);
  635. return;
  636. }
  637. }
  638. dwc->ep0state = EP0_SETUP_PHASE;
  639. dwc3_ep0_out_start(dwc);
  640. }
  641. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  642. const struct dwc3_event_depevt *event)
  643. {
  644. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  645. dep->flags &= ~DWC3_EP_BUSY;
  646. dep->resource_index = 0;
  647. dwc->setup_packet_pending = false;
  648. switch (dwc->ep0state) {
  649. case EP0_SETUP_PHASE:
  650. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  651. dwc3_ep0_inspect_setup(dwc, event);
  652. break;
  653. case EP0_DATA_PHASE:
  654. dev_vdbg(dwc->dev, "Data Phase\n");
  655. dwc3_ep0_complete_data(dwc, event);
  656. break;
  657. case EP0_STATUS_PHASE:
  658. dev_vdbg(dwc->dev, "Status Phase\n");
  659. dwc3_ep0_complete_status(dwc, event);
  660. break;
  661. default:
  662. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  663. }
  664. }
  665. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  666. const struct dwc3_event_depevt *event)
  667. {
  668. dwc3_ep0_out_start(dwc);
  669. }
  670. static void __dwc3_ep0_do_control_data(struct dwc3 *dwc,
  671. struct dwc3_ep *dep, struct dwc3_request *req)
  672. {
  673. int ret;
  674. req->direction = !!dep->number;
  675. if (req->request.length == 0) {
  676. ret = dwc3_ep0_start_trans(dwc, dep->number,
  677. dwc->ctrl_req_addr, 0,
  678. DWC3_TRBCTL_CONTROL_DATA);
  679. } else if (!IS_ALIGNED(req->request.length, dep->endpoint.maxpacket)
  680. && (dep->number == 0)) {
  681. u32 transfer_size;
  682. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  683. dep->number);
  684. if (ret) {
  685. dev_dbg(dwc->dev, "failed to map request\n");
  686. return;
  687. }
  688. WARN_ON(req->request.length > DWC3_EP0_BOUNCE_SIZE);
  689. transfer_size = roundup(req->request.length,
  690. (u32) dep->endpoint.maxpacket);
  691. dwc->ep0_bounced = true;
  692. /*
  693. * REVISIT in case request length is bigger than
  694. * DWC3_EP0_BOUNCE_SIZE we will need two chained
  695. * TRBs to handle the transfer.
  696. */
  697. ret = dwc3_ep0_start_trans(dwc, dep->number,
  698. dwc->ep0_bounce_addr, transfer_size,
  699. DWC3_TRBCTL_CONTROL_DATA);
  700. } else {
  701. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  702. dep->number);
  703. if (ret) {
  704. dev_dbg(dwc->dev, "failed to map request\n");
  705. return;
  706. }
  707. ret = dwc3_ep0_start_trans(dwc, dep->number, req->request.dma,
  708. req->request.length, DWC3_TRBCTL_CONTROL_DATA);
  709. }
  710. WARN_ON(ret < 0);
  711. }
  712. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  713. const struct dwc3_event_depevt *event)
  714. {
  715. struct dwc3_ep *dep;
  716. struct dwc3_request *req;
  717. dep = dwc->eps[0];
  718. if (list_empty(&dep->request_list)) {
  719. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  720. dep->flags |= DWC3_EP_PENDING_REQUEST;
  721. if (event->endpoint_number)
  722. dep->flags |= DWC3_EP0_DIR_IN;
  723. return;
  724. }
  725. req = next_request(&dep->request_list);
  726. dep = dwc->eps[event->endpoint_number];
  727. __dwc3_ep0_do_control_data(dwc, dep, req);
  728. }
  729. static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
  730. {
  731. struct dwc3 *dwc = dep->dwc;
  732. u32 type;
  733. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  734. : DWC3_TRBCTL_CONTROL_STATUS2;
  735. return dwc3_ep0_start_trans(dwc, dep->number,
  736. dwc->ctrl_req_addr, 0, type);
  737. }
  738. static void __dwc3_ep0_do_control_status(struct dwc3 *dwc, struct dwc3_ep *dep)
  739. {
  740. if (dwc->resize_fifos) {
  741. dev_dbg(dwc->dev, "starting to resize fifos\n");
  742. dwc3_gadget_resize_tx_fifos(dwc);
  743. dwc->resize_fifos = 0;
  744. }
  745. WARN_ON(dwc3_ep0_start_control_status(dep));
  746. }
  747. static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
  748. const struct dwc3_event_depevt *event)
  749. {
  750. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  751. __dwc3_ep0_do_control_status(dwc, dep);
  752. }
  753. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  754. const struct dwc3_event_depevt *event)
  755. {
  756. dwc->setup_packet_pending = true;
  757. /*
  758. * This part is very tricky: If we have just handled
  759. * XferNotReady(Setup) and we're now expecting a
  760. * XferComplete but, instead, we receive another
  761. * XferNotReady(Setup), we should STALL and restart
  762. * the state machine.
  763. *
  764. * In all other cases, we just continue waiting
  765. * for the XferComplete event.
  766. *
  767. * We are a little bit unsafe here because we're
  768. * not trying to ensure that last event was, indeed,
  769. * XferNotReady(Setup).
  770. *
  771. * Still, we don't expect any condition where that
  772. * should happen and, even if it does, it would be
  773. * another error condition.
  774. */
  775. if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
  776. switch (event->status) {
  777. case DEPEVT_STATUS_CONTROL_SETUP:
  778. dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
  779. dwc3_ep0_stall_and_restart(dwc);
  780. break;
  781. case DEPEVT_STATUS_CONTROL_DATA:
  782. /* FALLTHROUGH */
  783. case DEPEVT_STATUS_CONTROL_STATUS:
  784. /* FALLTHROUGH */
  785. default:
  786. dev_vdbg(dwc->dev, "waiting for XferComplete\n");
  787. }
  788. return;
  789. }
  790. switch (event->status) {
  791. case DEPEVT_STATUS_CONTROL_SETUP:
  792. dev_vdbg(dwc->dev, "Control Setup\n");
  793. dwc->ep0state = EP0_SETUP_PHASE;
  794. dwc3_ep0_do_control_setup(dwc, event);
  795. break;
  796. case DEPEVT_STATUS_CONTROL_DATA:
  797. dev_vdbg(dwc->dev, "Control Data\n");
  798. dwc->ep0state = EP0_DATA_PHASE;
  799. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  800. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  801. dwc->ep0_next_event,
  802. DWC3_EP0_NRDY_DATA);
  803. dwc3_ep0_stall_and_restart(dwc);
  804. return;
  805. }
  806. /*
  807. * One of the possible error cases is when Host _does_
  808. * request for Data Phase, but it does so on the wrong
  809. * direction.
  810. *
  811. * Here, we already know ep0_next_event is DATA (see above),
  812. * so we only need to check for direction.
  813. */
  814. if (dwc->ep0_expect_in != event->endpoint_number) {
  815. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  816. dwc3_ep0_stall_and_restart(dwc);
  817. return;
  818. }
  819. dwc3_ep0_do_control_data(dwc, event);
  820. break;
  821. case DEPEVT_STATUS_CONTROL_STATUS:
  822. dev_vdbg(dwc->dev, "Control Status\n");
  823. dwc->ep0state = EP0_STATUS_PHASE;
  824. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  825. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  826. dwc->ep0_next_event,
  827. DWC3_EP0_NRDY_STATUS);
  828. dwc3_ep0_stall_and_restart(dwc);
  829. return;
  830. }
  831. if (dwc->delayed_status) {
  832. WARN_ON_ONCE(event->endpoint_number != 1);
  833. dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
  834. return;
  835. }
  836. dwc3_ep0_do_control_status(dwc, event);
  837. }
  838. }
  839. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  840. const struct dwc3_event_depevt *event)
  841. {
  842. u8 epnum = event->endpoint_number;
  843. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  844. dwc3_ep_event_string(event->endpoint_event),
  845. epnum >> 1, (epnum & 1) ? "in" : "out",
  846. dwc3_ep0_state_string(dwc->ep0state));
  847. switch (event->endpoint_event) {
  848. case DWC3_DEPEVT_XFERCOMPLETE:
  849. dwc3_ep0_xfer_complete(dwc, event);
  850. break;
  851. case DWC3_DEPEVT_XFERNOTREADY:
  852. dwc3_ep0_xfernotready(dwc, event);
  853. break;
  854. case DWC3_DEPEVT_XFERINPROGRESS:
  855. case DWC3_DEPEVT_RXTXFIFOEVT:
  856. case DWC3_DEPEVT_STREAMEVT:
  857. case DWC3_DEPEVT_EPCMDCMPLT:
  858. break;
  859. }
  860. }