omap-serial.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/io.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <plat/dma.h>
  41. #include <plat/dmtimer.h>
  42. #include <plat/omap-serial.h>
  43. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  44. #define OMAP_UART_REV_42 0x0402
  45. #define OMAP_UART_REV_46 0x0406
  46. #define OMAP_UART_REV_52 0x0502
  47. #define OMAP_UART_REV_63 0x0603
  48. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  49. /* SCR register bitmasks */
  50. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  51. /* FCR register bitmasks */
  52. #define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
  53. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  54. /* MVR register bitmasks */
  55. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  56. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  57. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  58. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  59. #define OMAP_UART_MVR_MAJ_MASK 0x700
  60. #define OMAP_UART_MVR_MAJ_SHIFT 8
  61. #define OMAP_UART_MVR_MIN_MASK 0x3f
  62. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  63. /* Forward declaration of functions */
  64. static void uart_tx_dma_callback(int lch, u16 ch_status, void *data);
  65. static void serial_omap_rxdma_poll(unsigned long uart_no);
  66. static int serial_omap_start_rxdma(struct uart_omap_port *up);
  67. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  68. static struct workqueue_struct *serial_omap_uart_wq;
  69. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  70. {
  71. offset <<= up->port.regshift;
  72. return readw(up->port.membase + offset);
  73. }
  74. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  75. {
  76. offset <<= up->port.regshift;
  77. writew(value, up->port.membase + offset);
  78. }
  79. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  80. {
  81. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  82. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  83. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  84. serial_out(up, UART_FCR, 0);
  85. }
  86. /*
  87. * serial_omap_get_divisor - calculate divisor value
  88. * @port: uart port info
  89. * @baud: baudrate for which divisor needs to be calculated.
  90. *
  91. * We have written our own function to get the divisor so as to support
  92. * 13x mode. 3Mbps Baudrate as an different divisor.
  93. * Reference OMAP TRM Chapter 17:
  94. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  95. * referring to oversampling - divisor value
  96. * baudrate 460,800 to 3,686,400 all have divisor 13
  97. * except 3,000,000 which has divisor value 16
  98. */
  99. static unsigned int
  100. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  101. {
  102. unsigned int divisor;
  103. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  104. divisor = 13;
  105. else
  106. divisor = 16;
  107. return port->uartclk/(baud * divisor);
  108. }
  109. static void serial_omap_stop_rxdma(struct uart_omap_port *up)
  110. {
  111. if (up->uart_dma.rx_dma_used) {
  112. del_timer(&up->uart_dma.rx_timer);
  113. omap_stop_dma(up->uart_dma.rx_dma_channel);
  114. omap_free_dma(up->uart_dma.rx_dma_channel);
  115. up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
  116. up->uart_dma.rx_dma_used = false;
  117. pm_runtime_mark_last_busy(&up->pdev->dev);
  118. pm_runtime_put_autosuspend(&up->pdev->dev);
  119. }
  120. }
  121. static void serial_omap_enable_ms(struct uart_port *port)
  122. {
  123. struct uart_omap_port *up = (struct uart_omap_port *)port;
  124. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  125. pm_runtime_get_sync(&up->pdev->dev);
  126. up->ier |= UART_IER_MSI;
  127. serial_out(up, UART_IER, up->ier);
  128. pm_runtime_put(&up->pdev->dev);
  129. }
  130. static void serial_omap_stop_tx(struct uart_port *port)
  131. {
  132. struct uart_omap_port *up = (struct uart_omap_port *)port;
  133. struct omap_uart_port_info *pdata = up->pdev->dev.platform_data;
  134. if (up->use_dma &&
  135. up->uart_dma.tx_dma_channel != OMAP_UART_DMA_CH_FREE) {
  136. /*
  137. * Check if dma is still active. If yes do nothing,
  138. * return. Else stop dma
  139. */
  140. if (omap_get_dma_active_status(up->uart_dma.tx_dma_channel))
  141. return;
  142. omap_stop_dma(up->uart_dma.tx_dma_channel);
  143. omap_free_dma(up->uart_dma.tx_dma_channel);
  144. up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
  145. pm_runtime_mark_last_busy(&up->pdev->dev);
  146. pm_runtime_put_autosuspend(&up->pdev->dev);
  147. }
  148. pm_runtime_get_sync(&up->pdev->dev);
  149. if (up->ier & UART_IER_THRI) {
  150. up->ier &= ~UART_IER_THRI;
  151. serial_out(up, UART_IER, up->ier);
  152. }
  153. if (!up->use_dma && pdata && pdata->set_forceidle)
  154. pdata->set_forceidle(up->pdev);
  155. pm_runtime_mark_last_busy(&up->pdev->dev);
  156. pm_runtime_put_autosuspend(&up->pdev->dev);
  157. }
  158. static void serial_omap_stop_rx(struct uart_port *port)
  159. {
  160. struct uart_omap_port *up = (struct uart_omap_port *)port;
  161. pm_runtime_get_sync(&up->pdev->dev);
  162. if (up->use_dma)
  163. serial_omap_stop_rxdma(up);
  164. up->ier &= ~UART_IER_RLSI;
  165. up->port.read_status_mask &= ~UART_LSR_DR;
  166. serial_out(up, UART_IER, up->ier);
  167. pm_runtime_mark_last_busy(&up->pdev->dev);
  168. pm_runtime_put_autosuspend(&up->pdev->dev);
  169. }
  170. static inline void receive_chars(struct uart_omap_port *up,
  171. unsigned int *status)
  172. {
  173. struct tty_struct *tty = up->port.state->port.tty;
  174. unsigned int flag, lsr = *status;
  175. unsigned char ch = 0;
  176. int max_count = 256;
  177. do {
  178. if (likely(lsr & UART_LSR_DR))
  179. ch = serial_in(up, UART_RX);
  180. flag = TTY_NORMAL;
  181. up->port.icount.rx++;
  182. if (unlikely(lsr & UART_LSR_BRK_ERROR_BITS)) {
  183. /*
  184. * For statistics only
  185. */
  186. if (lsr & UART_LSR_BI) {
  187. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  188. up->port.icount.brk++;
  189. /*
  190. * We do the SysRQ and SAK checking
  191. * here because otherwise the break
  192. * may get masked by ignore_status_mask
  193. * or read_status_mask.
  194. */
  195. if (uart_handle_break(&up->port))
  196. goto ignore_char;
  197. } else if (lsr & UART_LSR_PE) {
  198. up->port.icount.parity++;
  199. } else if (lsr & UART_LSR_FE) {
  200. up->port.icount.frame++;
  201. }
  202. if (lsr & UART_LSR_OE)
  203. up->port.icount.overrun++;
  204. /*
  205. * Mask off conditions which should be ignored.
  206. */
  207. lsr &= up->port.read_status_mask;
  208. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  209. if (up->port.line == up->port.cons->index) {
  210. /* Recover the break flag from console xmit */
  211. lsr |= up->lsr_break_flag;
  212. }
  213. #endif
  214. if (lsr & UART_LSR_BI)
  215. flag = TTY_BREAK;
  216. else if (lsr & UART_LSR_PE)
  217. flag = TTY_PARITY;
  218. else if (lsr & UART_LSR_FE)
  219. flag = TTY_FRAME;
  220. }
  221. if (uart_handle_sysrq_char(&up->port, ch))
  222. goto ignore_char;
  223. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  224. ignore_char:
  225. lsr = serial_in(up, UART_LSR);
  226. } while ((lsr & (UART_LSR_DR | UART_LSR_BI)) && (max_count-- > 0));
  227. spin_unlock(&up->port.lock);
  228. tty_flip_buffer_push(tty);
  229. spin_lock(&up->port.lock);
  230. }
  231. static void transmit_chars(struct uart_omap_port *up)
  232. {
  233. struct circ_buf *xmit = &up->port.state->xmit;
  234. int count;
  235. if (up->port.x_char) {
  236. serial_out(up, UART_TX, up->port.x_char);
  237. up->port.icount.tx++;
  238. up->port.x_char = 0;
  239. return;
  240. }
  241. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  242. serial_omap_stop_tx(&up->port);
  243. return;
  244. }
  245. count = up->port.fifosize / 4;
  246. do {
  247. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  248. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  249. up->port.icount.tx++;
  250. if (uart_circ_empty(xmit))
  251. break;
  252. } while (--count > 0);
  253. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  254. uart_write_wakeup(&up->port);
  255. if (uart_circ_empty(xmit))
  256. serial_omap_stop_tx(&up->port);
  257. }
  258. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  259. {
  260. if (!(up->ier & UART_IER_THRI)) {
  261. up->ier |= UART_IER_THRI;
  262. serial_out(up, UART_IER, up->ier);
  263. }
  264. }
  265. static void serial_omap_start_tx(struct uart_port *port)
  266. {
  267. struct uart_omap_port *up = (struct uart_omap_port *)port;
  268. struct omap_uart_port_info *pdata = up->pdev->dev.platform_data;
  269. struct circ_buf *xmit;
  270. unsigned int start;
  271. int ret = 0;
  272. if (!up->use_dma) {
  273. pm_runtime_get_sync(&up->pdev->dev);
  274. serial_omap_enable_ier_thri(up);
  275. if (pdata && pdata->set_noidle)
  276. pdata->set_noidle(up->pdev);
  277. pm_runtime_mark_last_busy(&up->pdev->dev);
  278. pm_runtime_put_autosuspend(&up->pdev->dev);
  279. return;
  280. }
  281. if (up->uart_dma.tx_dma_used)
  282. return;
  283. xmit = &up->port.state->xmit;
  284. if (up->uart_dma.tx_dma_channel == OMAP_UART_DMA_CH_FREE) {
  285. pm_runtime_get_sync(&up->pdev->dev);
  286. ret = omap_request_dma(up->uart_dma.uart_dma_tx,
  287. "UART Tx DMA",
  288. (void *)uart_tx_dma_callback, up,
  289. &(up->uart_dma.tx_dma_channel));
  290. if (ret < 0) {
  291. serial_omap_enable_ier_thri(up);
  292. return;
  293. }
  294. }
  295. spin_lock(&(up->uart_dma.tx_lock));
  296. up->uart_dma.tx_dma_used = true;
  297. spin_unlock(&(up->uart_dma.tx_lock));
  298. start = up->uart_dma.tx_buf_dma_phys +
  299. (xmit->tail & (UART_XMIT_SIZE - 1));
  300. up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
  301. /*
  302. * It is a circular buffer. See if the buffer has wounded back.
  303. * If yes it will have to be transferred in two separate dma
  304. * transfers
  305. */
  306. if (start + up->uart_dma.tx_buf_size >=
  307. up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
  308. up->uart_dma.tx_buf_size =
  309. (up->uart_dma.tx_buf_dma_phys +
  310. UART_XMIT_SIZE) - start;
  311. omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
  312. OMAP_DMA_AMODE_CONSTANT,
  313. up->uart_dma.uart_base, 0, 0);
  314. omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
  315. OMAP_DMA_AMODE_POST_INC, start, 0, 0);
  316. omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
  317. OMAP_DMA_DATA_TYPE_S8,
  318. up->uart_dma.tx_buf_size, 1,
  319. OMAP_DMA_SYNC_ELEMENT,
  320. up->uart_dma.uart_dma_tx, 0);
  321. /* FIXME: Cache maintenance needed here? */
  322. omap_start_dma(up->uart_dma.tx_dma_channel);
  323. }
  324. static unsigned int check_modem_status(struct uart_omap_port *up)
  325. {
  326. unsigned int status;
  327. status = serial_in(up, UART_MSR);
  328. status |= up->msr_saved_flags;
  329. up->msr_saved_flags = 0;
  330. if ((status & UART_MSR_ANY_DELTA) == 0)
  331. return status;
  332. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  333. up->port.state != NULL) {
  334. if (status & UART_MSR_TERI)
  335. up->port.icount.rng++;
  336. if (status & UART_MSR_DDSR)
  337. up->port.icount.dsr++;
  338. if (status & UART_MSR_DDCD)
  339. uart_handle_dcd_change
  340. (&up->port, status & UART_MSR_DCD);
  341. if (status & UART_MSR_DCTS)
  342. uart_handle_cts_change
  343. (&up->port, status & UART_MSR_CTS);
  344. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  345. }
  346. return status;
  347. }
  348. /**
  349. * serial_omap_irq() - This handles the interrupt from one port
  350. * @irq: uart port irq number
  351. * @dev_id: uart port info
  352. */
  353. static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
  354. {
  355. struct uart_omap_port *up = dev_id;
  356. unsigned int iir, lsr;
  357. unsigned long flags;
  358. pm_runtime_get_sync(&up->pdev->dev);
  359. iir = serial_in(up, UART_IIR);
  360. if (iir & UART_IIR_NO_INT) {
  361. pm_runtime_mark_last_busy(&up->pdev->dev);
  362. pm_runtime_put_autosuspend(&up->pdev->dev);
  363. return IRQ_NONE;
  364. }
  365. spin_lock_irqsave(&up->port.lock, flags);
  366. lsr = serial_in(up, UART_LSR);
  367. if (iir & UART_IIR_RLSI) {
  368. if (!up->use_dma) {
  369. if (lsr & UART_LSR_DR)
  370. receive_chars(up, &lsr);
  371. } else {
  372. up->ier &= ~(UART_IER_RDI | UART_IER_RLSI);
  373. serial_out(up, UART_IER, up->ier);
  374. if ((serial_omap_start_rxdma(up) != 0) &&
  375. (lsr & UART_LSR_DR))
  376. receive_chars(up, &lsr);
  377. }
  378. }
  379. check_modem_status(up);
  380. if ((lsr & UART_LSR_THRE) && (iir & UART_IIR_THRI))
  381. transmit_chars(up);
  382. spin_unlock_irqrestore(&up->port.lock, flags);
  383. pm_runtime_mark_last_busy(&up->pdev->dev);
  384. pm_runtime_put_autosuspend(&up->pdev->dev);
  385. up->port_activity = jiffies;
  386. return IRQ_HANDLED;
  387. }
  388. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  389. {
  390. struct uart_omap_port *up = (struct uart_omap_port *)port;
  391. unsigned long flags = 0;
  392. unsigned int ret = 0;
  393. pm_runtime_get_sync(&up->pdev->dev);
  394. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  395. spin_lock_irqsave(&up->port.lock, flags);
  396. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  397. spin_unlock_irqrestore(&up->port.lock, flags);
  398. pm_runtime_put(&up->pdev->dev);
  399. return ret;
  400. }
  401. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  402. {
  403. struct uart_omap_port *up = (struct uart_omap_port *)port;
  404. unsigned int status;
  405. unsigned int ret = 0;
  406. pm_runtime_get_sync(&up->pdev->dev);
  407. status = check_modem_status(up);
  408. pm_runtime_put(&up->pdev->dev);
  409. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  410. if (status & UART_MSR_DCD)
  411. ret |= TIOCM_CAR;
  412. if (status & UART_MSR_RI)
  413. ret |= TIOCM_RNG;
  414. if (status & UART_MSR_DSR)
  415. ret |= TIOCM_DSR;
  416. if (status & UART_MSR_CTS)
  417. ret |= TIOCM_CTS;
  418. return ret;
  419. }
  420. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  421. {
  422. struct uart_omap_port *up = (struct uart_omap_port *)port;
  423. unsigned char mcr = 0;
  424. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  425. if (mctrl & TIOCM_RTS)
  426. mcr |= UART_MCR_RTS;
  427. if (mctrl & TIOCM_DTR)
  428. mcr |= UART_MCR_DTR;
  429. if (mctrl & TIOCM_OUT1)
  430. mcr |= UART_MCR_OUT1;
  431. if (mctrl & TIOCM_OUT2)
  432. mcr |= UART_MCR_OUT2;
  433. if (mctrl & TIOCM_LOOP)
  434. mcr |= UART_MCR_LOOP;
  435. pm_runtime_get_sync(&up->pdev->dev);
  436. up->mcr = serial_in(up, UART_MCR);
  437. up->mcr |= mcr;
  438. serial_out(up, UART_MCR, up->mcr);
  439. pm_runtime_put(&up->pdev->dev);
  440. }
  441. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  442. {
  443. struct uart_omap_port *up = (struct uart_omap_port *)port;
  444. unsigned long flags = 0;
  445. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  446. pm_runtime_get_sync(&up->pdev->dev);
  447. spin_lock_irqsave(&up->port.lock, flags);
  448. if (break_state == -1)
  449. up->lcr |= UART_LCR_SBC;
  450. else
  451. up->lcr &= ~UART_LCR_SBC;
  452. serial_out(up, UART_LCR, up->lcr);
  453. spin_unlock_irqrestore(&up->port.lock, flags);
  454. pm_runtime_put(&up->pdev->dev);
  455. }
  456. static int serial_omap_startup(struct uart_port *port)
  457. {
  458. struct uart_omap_port *up = (struct uart_omap_port *)port;
  459. unsigned long flags = 0;
  460. int retval;
  461. /*
  462. * Allocate the IRQ
  463. */
  464. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  465. up->name, up);
  466. if (retval)
  467. return retval;
  468. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  469. pm_runtime_get_sync(&up->pdev->dev);
  470. /*
  471. * Clear the FIFO buffers and disable them.
  472. * (they will be reenabled in set_termios())
  473. */
  474. serial_omap_clear_fifos(up);
  475. /* For Hardware flow control */
  476. serial_out(up, UART_MCR, UART_MCR_RTS);
  477. /*
  478. * Clear the interrupt registers.
  479. */
  480. (void) serial_in(up, UART_LSR);
  481. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  482. (void) serial_in(up, UART_RX);
  483. (void) serial_in(up, UART_IIR);
  484. (void) serial_in(up, UART_MSR);
  485. /*
  486. * Now, initialize the UART
  487. */
  488. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  489. spin_lock_irqsave(&up->port.lock, flags);
  490. /*
  491. * Most PC uarts need OUT2 raised to enable interrupts.
  492. */
  493. up->port.mctrl |= TIOCM_OUT2;
  494. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  495. spin_unlock_irqrestore(&up->port.lock, flags);
  496. up->msr_saved_flags = 0;
  497. if (up->use_dma) {
  498. free_page((unsigned long)up->port.state->xmit.buf);
  499. up->port.state->xmit.buf = dma_alloc_coherent(NULL,
  500. UART_XMIT_SIZE,
  501. (dma_addr_t *)&(up->uart_dma.tx_buf_dma_phys),
  502. 0);
  503. init_timer(&(up->uart_dma.rx_timer));
  504. up->uart_dma.rx_timer.function = serial_omap_rxdma_poll;
  505. up->uart_dma.rx_timer.data = up->port.line;
  506. /* Currently the buffer size is 4KB. Can increase it */
  507. up->uart_dma.rx_buf = dma_alloc_coherent(NULL,
  508. up->uart_dma.rx_buf_size,
  509. (dma_addr_t *)&(up->uart_dma.rx_buf_dma_phys), 0);
  510. }
  511. /*
  512. * Finally, enable interrupts. Note: Modem status interrupts
  513. * are set via set_termios(), which will be occurring imminently
  514. * anyway, so we don't enable them here.
  515. */
  516. up->ier = UART_IER_RLSI | UART_IER_RDI;
  517. serial_out(up, UART_IER, up->ier);
  518. /* Enable module level wake up */
  519. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  520. pm_runtime_mark_last_busy(&up->pdev->dev);
  521. pm_runtime_put_autosuspend(&up->pdev->dev);
  522. up->port_activity = jiffies;
  523. return 0;
  524. }
  525. static void serial_omap_shutdown(struct uart_port *port)
  526. {
  527. struct uart_omap_port *up = (struct uart_omap_port *)port;
  528. unsigned long flags = 0;
  529. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  530. pm_runtime_get_sync(&up->pdev->dev);
  531. /*
  532. * Disable interrupts from this port
  533. */
  534. up->ier = 0;
  535. serial_out(up, UART_IER, 0);
  536. spin_lock_irqsave(&up->port.lock, flags);
  537. up->port.mctrl &= ~TIOCM_OUT2;
  538. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  539. spin_unlock_irqrestore(&up->port.lock, flags);
  540. /*
  541. * Disable break condition and FIFOs
  542. */
  543. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  544. serial_omap_clear_fifos(up);
  545. /*
  546. * Read data port to reset things, and then free the irq
  547. */
  548. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  549. (void) serial_in(up, UART_RX);
  550. if (up->use_dma) {
  551. dma_free_coherent(up->port.dev,
  552. UART_XMIT_SIZE, up->port.state->xmit.buf,
  553. up->uart_dma.tx_buf_dma_phys);
  554. up->port.state->xmit.buf = NULL;
  555. serial_omap_stop_rx(port);
  556. dma_free_coherent(up->port.dev,
  557. up->uart_dma.rx_buf_size, up->uart_dma.rx_buf,
  558. up->uart_dma.rx_buf_dma_phys);
  559. up->uart_dma.rx_buf = NULL;
  560. }
  561. pm_runtime_put(&up->pdev->dev);
  562. free_irq(up->port.irq, up);
  563. }
  564. static inline void
  565. serial_omap_configure_xonxoff
  566. (struct uart_omap_port *up, struct ktermios *termios)
  567. {
  568. up->lcr = serial_in(up, UART_LCR);
  569. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  570. up->efr = serial_in(up, UART_EFR);
  571. serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
  572. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  573. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  574. /* clear SW control mode bits */
  575. up->efr &= OMAP_UART_SW_CLR;
  576. /*
  577. * IXON Flag:
  578. * Enable XON/XOFF flow control on output.
  579. * Transmit XON1, XOFF1
  580. */
  581. if (termios->c_iflag & IXON)
  582. up->efr |= OMAP_UART_SW_TX;
  583. /*
  584. * IXOFF Flag:
  585. * Enable XON/XOFF flow control on input.
  586. * Receiver compares XON1, XOFF1.
  587. */
  588. if (termios->c_iflag & IXOFF)
  589. up->efr |= OMAP_UART_SW_RX;
  590. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  591. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  592. up->mcr = serial_in(up, UART_MCR);
  593. /*
  594. * IXANY Flag:
  595. * Enable any character to restart output.
  596. * Operation resumes after receiving any
  597. * character after recognition of the XOFF character
  598. */
  599. if (termios->c_iflag & IXANY)
  600. up->mcr |= UART_MCR_XONANY;
  601. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  602. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  603. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  604. /* Enable special char function UARTi.EFR_REG[5] and
  605. * load the new software flow control mode IXON or IXOFF
  606. * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
  607. */
  608. serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
  609. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  610. serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
  611. serial_out(up, UART_LCR, up->lcr);
  612. }
  613. static void serial_omap_uart_qos_work(struct work_struct *work)
  614. {
  615. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  616. qos_work);
  617. pm_qos_update_request(&up->pm_qos_request, up->latency);
  618. }
  619. static void
  620. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  621. struct ktermios *old)
  622. {
  623. struct uart_omap_port *up = (struct uart_omap_port *)port;
  624. unsigned char cval = 0;
  625. unsigned char efr = 0;
  626. unsigned long flags = 0;
  627. unsigned int baud, quot;
  628. switch (termios->c_cflag & CSIZE) {
  629. case CS5:
  630. cval = UART_LCR_WLEN5;
  631. break;
  632. case CS6:
  633. cval = UART_LCR_WLEN6;
  634. break;
  635. case CS7:
  636. cval = UART_LCR_WLEN7;
  637. break;
  638. default:
  639. case CS8:
  640. cval = UART_LCR_WLEN8;
  641. break;
  642. }
  643. if (termios->c_cflag & CSTOPB)
  644. cval |= UART_LCR_STOP;
  645. if (termios->c_cflag & PARENB)
  646. cval |= UART_LCR_PARITY;
  647. if (!(termios->c_cflag & PARODD))
  648. cval |= UART_LCR_EPAR;
  649. /*
  650. * Ask the core to calculate the divisor for us.
  651. */
  652. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  653. quot = serial_omap_get_divisor(port, baud);
  654. /* calculate wakeup latency constraint */
  655. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  656. up->latency = up->calc_latency;
  657. schedule_work(&up->qos_work);
  658. up->dll = quot & 0xff;
  659. up->dlh = quot >> 8;
  660. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  661. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  662. UART_FCR_ENABLE_FIFO;
  663. if (up->use_dma)
  664. up->fcr |= UART_FCR_DMA_SELECT;
  665. /*
  666. * Ok, we're now changing the port state. Do it with
  667. * interrupts disabled.
  668. */
  669. pm_runtime_get_sync(&up->pdev->dev);
  670. spin_lock_irqsave(&up->port.lock, flags);
  671. /*
  672. * Update the per-port timeout.
  673. */
  674. uart_update_timeout(port, termios->c_cflag, baud);
  675. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  676. if (termios->c_iflag & INPCK)
  677. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  678. if (termios->c_iflag & (BRKINT | PARMRK))
  679. up->port.read_status_mask |= UART_LSR_BI;
  680. /*
  681. * Characters to ignore
  682. */
  683. up->port.ignore_status_mask = 0;
  684. if (termios->c_iflag & IGNPAR)
  685. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  686. if (termios->c_iflag & IGNBRK) {
  687. up->port.ignore_status_mask |= UART_LSR_BI;
  688. /*
  689. * If we're ignoring parity and break indicators,
  690. * ignore overruns too (for real raw support).
  691. */
  692. if (termios->c_iflag & IGNPAR)
  693. up->port.ignore_status_mask |= UART_LSR_OE;
  694. }
  695. /*
  696. * ignore all characters if CREAD is not set
  697. */
  698. if ((termios->c_cflag & CREAD) == 0)
  699. up->port.ignore_status_mask |= UART_LSR_DR;
  700. /*
  701. * Modem status interrupts
  702. */
  703. up->ier &= ~UART_IER_MSI;
  704. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  705. up->ier |= UART_IER_MSI;
  706. serial_out(up, UART_IER, up->ier);
  707. serial_out(up, UART_LCR, cval); /* reset DLAB */
  708. up->lcr = cval;
  709. up->scr = OMAP_UART_SCR_TX_EMPTY;
  710. /* FIFOs and DMA Settings */
  711. /* FCR can be changed only when the
  712. * baud clock is not running
  713. * DLL_REG and DLH_REG set to 0.
  714. */
  715. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  716. serial_out(up, UART_DLL, 0);
  717. serial_out(up, UART_DLM, 0);
  718. serial_out(up, UART_LCR, 0);
  719. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  720. up->efr = serial_in(up, UART_EFR);
  721. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  722. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  723. up->mcr = serial_in(up, UART_MCR);
  724. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  725. /* FIFO ENABLE, DMA MODE */
  726. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  727. if (up->use_dma) {
  728. serial_out(up, UART_TI752_TLR, 0);
  729. up->scr |= UART_FCR_TRIGGER_4;
  730. } else {
  731. /* Set receive FIFO threshold to 1 byte */
  732. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  733. up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
  734. }
  735. serial_out(up, UART_FCR, up->fcr);
  736. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  737. serial_out(up, UART_OMAP_SCR, up->scr);
  738. serial_out(up, UART_EFR, up->efr);
  739. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  740. serial_out(up, UART_MCR, up->mcr);
  741. /* Protocol, Baud Rate, and Interrupt Settings */
  742. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  743. serial_omap_mdr1_errataset(up, up->mdr1);
  744. else
  745. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  746. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  747. up->efr = serial_in(up, UART_EFR);
  748. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  749. serial_out(up, UART_LCR, 0);
  750. serial_out(up, UART_IER, 0);
  751. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  752. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  753. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  754. serial_out(up, UART_LCR, 0);
  755. serial_out(up, UART_IER, up->ier);
  756. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  757. serial_out(up, UART_EFR, up->efr);
  758. serial_out(up, UART_LCR, cval);
  759. if (baud > 230400 && baud != 3000000)
  760. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  761. else
  762. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  763. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  764. serial_omap_mdr1_errataset(up, up->mdr1);
  765. else
  766. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  767. /* Hardware Flow Control Configuration */
  768. if (termios->c_cflag & CRTSCTS) {
  769. efr |= (UART_EFR_CTS | UART_EFR_RTS);
  770. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  771. up->mcr = serial_in(up, UART_MCR);
  772. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  773. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  774. up->efr = serial_in(up, UART_EFR);
  775. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  776. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  777. serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
  778. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  779. serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
  780. serial_out(up, UART_LCR, cval);
  781. }
  782. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  783. /* Software Flow Control Configuration */
  784. serial_omap_configure_xonxoff(up, termios);
  785. spin_unlock_irqrestore(&up->port.lock, flags);
  786. pm_runtime_put(&up->pdev->dev);
  787. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  788. }
  789. static void
  790. serial_omap_pm(struct uart_port *port, unsigned int state,
  791. unsigned int oldstate)
  792. {
  793. struct uart_omap_port *up = (struct uart_omap_port *)port;
  794. unsigned char efr;
  795. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  796. pm_runtime_get_sync(&up->pdev->dev);
  797. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  798. efr = serial_in(up, UART_EFR);
  799. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  800. serial_out(up, UART_LCR, 0);
  801. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  802. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  803. serial_out(up, UART_EFR, efr);
  804. serial_out(up, UART_LCR, 0);
  805. if (!device_may_wakeup(&up->pdev->dev)) {
  806. if (!state)
  807. pm_runtime_forbid(&up->pdev->dev);
  808. else
  809. pm_runtime_allow(&up->pdev->dev);
  810. }
  811. pm_runtime_put(&up->pdev->dev);
  812. }
  813. static void serial_omap_release_port(struct uart_port *port)
  814. {
  815. dev_dbg(port->dev, "serial_omap_release_port+\n");
  816. }
  817. static int serial_omap_request_port(struct uart_port *port)
  818. {
  819. dev_dbg(port->dev, "serial_omap_request_port+\n");
  820. return 0;
  821. }
  822. static void serial_omap_config_port(struct uart_port *port, int flags)
  823. {
  824. struct uart_omap_port *up = (struct uart_omap_port *)port;
  825. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  826. up->port.line);
  827. up->port.type = PORT_OMAP;
  828. }
  829. static int
  830. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  831. {
  832. /* we don't want the core code to modify any port params */
  833. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  834. return -EINVAL;
  835. }
  836. static const char *
  837. serial_omap_type(struct uart_port *port)
  838. {
  839. struct uart_omap_port *up = (struct uart_omap_port *)port;
  840. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  841. return up->name;
  842. }
  843. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  844. static inline void wait_for_xmitr(struct uart_omap_port *up)
  845. {
  846. unsigned int status, tmout = 10000;
  847. /* Wait up to 10ms for the character(s) to be sent. */
  848. do {
  849. status = serial_in(up, UART_LSR);
  850. if (status & UART_LSR_BI)
  851. up->lsr_break_flag = UART_LSR_BI;
  852. if (--tmout == 0)
  853. break;
  854. udelay(1);
  855. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  856. /* Wait up to 1s for flow control if necessary */
  857. if (up->port.flags & UPF_CONS_FLOW) {
  858. tmout = 1000000;
  859. for (tmout = 1000000; tmout; tmout--) {
  860. unsigned int msr = serial_in(up, UART_MSR);
  861. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  862. if (msr & UART_MSR_CTS)
  863. break;
  864. udelay(1);
  865. }
  866. }
  867. }
  868. #ifdef CONFIG_CONSOLE_POLL
  869. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  870. {
  871. struct uart_omap_port *up = (struct uart_omap_port *)port;
  872. pm_runtime_get_sync(&up->pdev->dev);
  873. wait_for_xmitr(up);
  874. serial_out(up, UART_TX, ch);
  875. pm_runtime_put(&up->pdev->dev);
  876. }
  877. static int serial_omap_poll_get_char(struct uart_port *port)
  878. {
  879. struct uart_omap_port *up = (struct uart_omap_port *)port;
  880. unsigned int status;
  881. pm_runtime_get_sync(&up->pdev->dev);
  882. status = serial_in(up, UART_LSR);
  883. if (!(status & UART_LSR_DR))
  884. return NO_POLL_CHAR;
  885. status = serial_in(up, UART_RX);
  886. pm_runtime_put(&up->pdev->dev);
  887. return status;
  888. }
  889. #endif /* CONFIG_CONSOLE_POLL */
  890. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  891. static struct uart_omap_port *serial_omap_console_ports[4];
  892. static struct uart_driver serial_omap_reg;
  893. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  894. {
  895. struct uart_omap_port *up = (struct uart_omap_port *)port;
  896. wait_for_xmitr(up);
  897. serial_out(up, UART_TX, ch);
  898. }
  899. static void
  900. serial_omap_console_write(struct console *co, const char *s,
  901. unsigned int count)
  902. {
  903. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  904. unsigned long flags;
  905. unsigned int ier;
  906. int locked = 1;
  907. pm_runtime_get_sync(&up->pdev->dev);
  908. local_irq_save(flags);
  909. if (up->port.sysrq)
  910. locked = 0;
  911. else if (oops_in_progress)
  912. locked = spin_trylock(&up->port.lock);
  913. else
  914. spin_lock(&up->port.lock);
  915. /*
  916. * First save the IER then disable the interrupts
  917. */
  918. ier = serial_in(up, UART_IER);
  919. serial_out(up, UART_IER, 0);
  920. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  921. /*
  922. * Finally, wait for transmitter to become empty
  923. * and restore the IER
  924. */
  925. wait_for_xmitr(up);
  926. serial_out(up, UART_IER, ier);
  927. /*
  928. * The receive handling will happen properly because the
  929. * receive ready bit will still be set; it is not cleared
  930. * on read. However, modem control will not, we must
  931. * call it if we have saved something in the saved flags
  932. * while processing with interrupts off.
  933. */
  934. if (up->msr_saved_flags)
  935. check_modem_status(up);
  936. pm_runtime_mark_last_busy(&up->pdev->dev);
  937. pm_runtime_put_autosuspend(&up->pdev->dev);
  938. if (locked)
  939. spin_unlock(&up->port.lock);
  940. local_irq_restore(flags);
  941. }
  942. static int __init
  943. serial_omap_console_setup(struct console *co, char *options)
  944. {
  945. struct uart_omap_port *up;
  946. int baud = 115200;
  947. int bits = 8;
  948. int parity = 'n';
  949. int flow = 'n';
  950. if (serial_omap_console_ports[co->index] == NULL)
  951. return -ENODEV;
  952. up = serial_omap_console_ports[co->index];
  953. if (options)
  954. uart_parse_options(options, &baud, &parity, &bits, &flow);
  955. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  956. }
  957. static struct console serial_omap_console = {
  958. .name = OMAP_SERIAL_NAME,
  959. .write = serial_omap_console_write,
  960. .device = uart_console_device,
  961. .setup = serial_omap_console_setup,
  962. .flags = CON_PRINTBUFFER,
  963. .index = -1,
  964. .data = &serial_omap_reg,
  965. };
  966. static void serial_omap_add_console_port(struct uart_omap_port *up)
  967. {
  968. serial_omap_console_ports[up->port.line] = up;
  969. }
  970. #define OMAP_CONSOLE (&serial_omap_console)
  971. #else
  972. #define OMAP_CONSOLE NULL
  973. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  974. {}
  975. #endif
  976. static struct uart_ops serial_omap_pops = {
  977. .tx_empty = serial_omap_tx_empty,
  978. .set_mctrl = serial_omap_set_mctrl,
  979. .get_mctrl = serial_omap_get_mctrl,
  980. .stop_tx = serial_omap_stop_tx,
  981. .start_tx = serial_omap_start_tx,
  982. .stop_rx = serial_omap_stop_rx,
  983. .enable_ms = serial_omap_enable_ms,
  984. .break_ctl = serial_omap_break_ctl,
  985. .startup = serial_omap_startup,
  986. .shutdown = serial_omap_shutdown,
  987. .set_termios = serial_omap_set_termios,
  988. .pm = serial_omap_pm,
  989. .type = serial_omap_type,
  990. .release_port = serial_omap_release_port,
  991. .request_port = serial_omap_request_port,
  992. .config_port = serial_omap_config_port,
  993. .verify_port = serial_omap_verify_port,
  994. #ifdef CONFIG_CONSOLE_POLL
  995. .poll_put_char = serial_omap_poll_put_char,
  996. .poll_get_char = serial_omap_poll_get_char,
  997. #endif
  998. };
  999. static struct uart_driver serial_omap_reg = {
  1000. .owner = THIS_MODULE,
  1001. .driver_name = "OMAP-SERIAL",
  1002. .dev_name = OMAP_SERIAL_NAME,
  1003. .nr = OMAP_MAX_HSUART_PORTS,
  1004. .cons = OMAP_CONSOLE,
  1005. };
  1006. #ifdef CONFIG_PM_SLEEP
  1007. static int serial_omap_suspend(struct device *dev)
  1008. {
  1009. struct uart_omap_port *up = dev_get_drvdata(dev);
  1010. if (up) {
  1011. uart_suspend_port(&serial_omap_reg, &up->port);
  1012. flush_work_sync(&up->qos_work);
  1013. }
  1014. return 0;
  1015. }
  1016. static int serial_omap_resume(struct device *dev)
  1017. {
  1018. struct uart_omap_port *up = dev_get_drvdata(dev);
  1019. if (up)
  1020. uart_resume_port(&serial_omap_reg, &up->port);
  1021. return 0;
  1022. }
  1023. #endif
  1024. static void serial_omap_rxdma_poll(unsigned long uart_no)
  1025. {
  1026. struct uart_omap_port *up = ui[uart_no];
  1027. unsigned int curr_dma_pos, curr_transmitted_size;
  1028. int ret = 0;
  1029. curr_dma_pos = omap_get_dma_dst_pos(up->uart_dma.rx_dma_channel);
  1030. if ((curr_dma_pos == up->uart_dma.prev_rx_dma_pos) ||
  1031. (curr_dma_pos == 0)) {
  1032. if (jiffies_to_msecs(jiffies - up->port_activity) <
  1033. up->uart_dma.rx_timeout) {
  1034. mod_timer(&up->uart_dma.rx_timer, jiffies +
  1035. usecs_to_jiffies(up->uart_dma.rx_poll_rate));
  1036. } else {
  1037. serial_omap_stop_rxdma(up);
  1038. up->ier |= (UART_IER_RDI | UART_IER_RLSI);
  1039. serial_out(up, UART_IER, up->ier);
  1040. }
  1041. return;
  1042. }
  1043. curr_transmitted_size = curr_dma_pos -
  1044. up->uart_dma.prev_rx_dma_pos;
  1045. up->port.icount.rx += curr_transmitted_size;
  1046. tty_insert_flip_string(up->port.state->port.tty,
  1047. up->uart_dma.rx_buf +
  1048. (up->uart_dma.prev_rx_dma_pos -
  1049. up->uart_dma.rx_buf_dma_phys),
  1050. curr_transmitted_size);
  1051. tty_flip_buffer_push(up->port.state->port.tty);
  1052. up->uart_dma.prev_rx_dma_pos = curr_dma_pos;
  1053. if (up->uart_dma.rx_buf_size +
  1054. up->uart_dma.rx_buf_dma_phys == curr_dma_pos) {
  1055. ret = serial_omap_start_rxdma(up);
  1056. if (ret < 0) {
  1057. serial_omap_stop_rxdma(up);
  1058. up->ier |= (UART_IER_RDI | UART_IER_RLSI);
  1059. serial_out(up, UART_IER, up->ier);
  1060. }
  1061. } else {
  1062. mod_timer(&up->uart_dma.rx_timer, jiffies +
  1063. usecs_to_jiffies(up->uart_dma.rx_poll_rate));
  1064. }
  1065. up->port_activity = jiffies;
  1066. }
  1067. static void uart_rx_dma_callback(int lch, u16 ch_status, void *data)
  1068. {
  1069. return;
  1070. }
  1071. static int serial_omap_start_rxdma(struct uart_omap_port *up)
  1072. {
  1073. int ret = 0;
  1074. if (up->uart_dma.rx_dma_channel == -1) {
  1075. pm_runtime_get_sync(&up->pdev->dev);
  1076. ret = omap_request_dma(up->uart_dma.uart_dma_rx,
  1077. "UART Rx DMA",
  1078. (void *)uart_rx_dma_callback, up,
  1079. &(up->uart_dma.rx_dma_channel));
  1080. if (ret < 0)
  1081. return ret;
  1082. omap_set_dma_src_params(up->uart_dma.rx_dma_channel, 0,
  1083. OMAP_DMA_AMODE_CONSTANT,
  1084. up->uart_dma.uart_base, 0, 0);
  1085. omap_set_dma_dest_params(up->uart_dma.rx_dma_channel, 0,
  1086. OMAP_DMA_AMODE_POST_INC,
  1087. up->uart_dma.rx_buf_dma_phys, 0, 0);
  1088. omap_set_dma_transfer_params(up->uart_dma.rx_dma_channel,
  1089. OMAP_DMA_DATA_TYPE_S8,
  1090. up->uart_dma.rx_buf_size, 1,
  1091. OMAP_DMA_SYNC_ELEMENT,
  1092. up->uart_dma.uart_dma_rx, 0);
  1093. }
  1094. up->uart_dma.prev_rx_dma_pos = up->uart_dma.rx_buf_dma_phys;
  1095. /* FIXME: Cache maintenance needed here? */
  1096. omap_start_dma(up->uart_dma.rx_dma_channel);
  1097. mod_timer(&up->uart_dma.rx_timer, jiffies +
  1098. usecs_to_jiffies(up->uart_dma.rx_poll_rate));
  1099. up->uart_dma.rx_dma_used = true;
  1100. return ret;
  1101. }
  1102. static void serial_omap_continue_tx(struct uart_omap_port *up)
  1103. {
  1104. struct circ_buf *xmit = &up->port.state->xmit;
  1105. unsigned int start = up->uart_dma.tx_buf_dma_phys
  1106. + (xmit->tail & (UART_XMIT_SIZE - 1));
  1107. if (uart_circ_empty(xmit))
  1108. return;
  1109. up->uart_dma.tx_buf_size = uart_circ_chars_pending(xmit);
  1110. /*
  1111. * It is a circular buffer. See if the buffer has wounded back.
  1112. * If yes it will have to be transferred in two separate dma
  1113. * transfers
  1114. */
  1115. if (start + up->uart_dma.tx_buf_size >=
  1116. up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE)
  1117. up->uart_dma.tx_buf_size =
  1118. (up->uart_dma.tx_buf_dma_phys + UART_XMIT_SIZE) - start;
  1119. omap_set_dma_dest_params(up->uart_dma.tx_dma_channel, 0,
  1120. OMAP_DMA_AMODE_CONSTANT,
  1121. up->uart_dma.uart_base, 0, 0);
  1122. omap_set_dma_src_params(up->uart_dma.tx_dma_channel, 0,
  1123. OMAP_DMA_AMODE_POST_INC, start, 0, 0);
  1124. omap_set_dma_transfer_params(up->uart_dma.tx_dma_channel,
  1125. OMAP_DMA_DATA_TYPE_S8,
  1126. up->uart_dma.tx_buf_size, 1,
  1127. OMAP_DMA_SYNC_ELEMENT,
  1128. up->uart_dma.uart_dma_tx, 0);
  1129. /* FIXME: Cache maintenance needed here? */
  1130. omap_start_dma(up->uart_dma.tx_dma_channel);
  1131. }
  1132. static void uart_tx_dma_callback(int lch, u16 ch_status, void *data)
  1133. {
  1134. struct uart_omap_port *up = (struct uart_omap_port *)data;
  1135. struct circ_buf *xmit = &up->port.state->xmit;
  1136. xmit->tail = (xmit->tail + up->uart_dma.tx_buf_size) & \
  1137. (UART_XMIT_SIZE - 1);
  1138. up->port.icount.tx += up->uart_dma.tx_buf_size;
  1139. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  1140. uart_write_wakeup(&up->port);
  1141. if (uart_circ_empty(xmit)) {
  1142. spin_lock(&(up->uart_dma.tx_lock));
  1143. serial_omap_stop_tx(&up->port);
  1144. up->uart_dma.tx_dma_used = false;
  1145. spin_unlock(&(up->uart_dma.tx_lock));
  1146. } else {
  1147. omap_stop_dma(up->uart_dma.tx_dma_channel);
  1148. serial_omap_continue_tx(up);
  1149. }
  1150. up->port_activity = jiffies;
  1151. return;
  1152. }
  1153. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1154. {
  1155. u32 mvr, scheme;
  1156. u16 revision, major, minor;
  1157. mvr = serial_in(up, UART_OMAP_MVER);
  1158. /* Check revision register scheme */
  1159. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1160. switch (scheme) {
  1161. case 0: /* Legacy Scheme: OMAP2/3 */
  1162. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1163. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1164. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1165. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1166. break;
  1167. case 1:
  1168. /* New Scheme: OMAP4+ */
  1169. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1170. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1171. OMAP_UART_MVR_MAJ_SHIFT;
  1172. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1173. break;
  1174. default:
  1175. dev_warn(&up->pdev->dev,
  1176. "Unknown %s revision, defaulting to highest\n",
  1177. up->name);
  1178. /* highest possible revision */
  1179. major = 0xff;
  1180. minor = 0xff;
  1181. }
  1182. /* normalize revision for the driver */
  1183. revision = UART_BUILD_REVISION(major, minor);
  1184. switch (revision) {
  1185. case OMAP_UART_REV_46:
  1186. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1187. UART_ERRATA_i291_DMA_FORCEIDLE);
  1188. break;
  1189. case OMAP_UART_REV_52:
  1190. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1191. UART_ERRATA_i291_DMA_FORCEIDLE);
  1192. break;
  1193. case OMAP_UART_REV_63:
  1194. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1195. break;
  1196. default:
  1197. break;
  1198. }
  1199. }
  1200. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1201. {
  1202. struct omap_uart_port_info *omap_up_info;
  1203. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1204. if (!omap_up_info)
  1205. return NULL; /* out of memory */
  1206. of_property_read_u32(dev->of_node, "clock-frequency",
  1207. &omap_up_info->uartclk);
  1208. return omap_up_info;
  1209. }
  1210. static int serial_omap_probe(struct platform_device *pdev)
  1211. {
  1212. struct uart_omap_port *up;
  1213. struct resource *mem, *irq, *dma_tx, *dma_rx;
  1214. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1215. int ret = -ENOSPC;
  1216. if (pdev->dev.of_node)
  1217. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1218. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1219. if (!mem) {
  1220. dev_err(&pdev->dev, "no mem resource?\n");
  1221. return -ENODEV;
  1222. }
  1223. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1224. if (!irq) {
  1225. dev_err(&pdev->dev, "no irq resource?\n");
  1226. return -ENODEV;
  1227. }
  1228. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1229. pdev->dev.driver->name)) {
  1230. dev_err(&pdev->dev, "memory region already claimed\n");
  1231. return -EBUSY;
  1232. }
  1233. dma_rx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
  1234. if (!dma_rx)
  1235. return -ENXIO;
  1236. dma_tx = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
  1237. if (!dma_tx)
  1238. return -ENXIO;
  1239. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1240. if (!up)
  1241. return -ENOMEM;
  1242. up->pdev = pdev;
  1243. up->port.dev = &pdev->dev;
  1244. up->port.type = PORT_OMAP;
  1245. up->port.iotype = UPIO_MEM;
  1246. up->port.irq = irq->start;
  1247. up->port.regshift = 2;
  1248. up->port.fifosize = 64;
  1249. up->port.ops = &serial_omap_pops;
  1250. if (pdev->dev.of_node)
  1251. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1252. else
  1253. up->port.line = pdev->id;
  1254. if (up->port.line < 0) {
  1255. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1256. up->port.line);
  1257. ret = -ENODEV;
  1258. goto err_port_line;
  1259. }
  1260. sprintf(up->name, "OMAP UART%d", up->port.line);
  1261. up->port.mapbase = mem->start;
  1262. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1263. resource_size(mem));
  1264. if (!up->port.membase) {
  1265. dev_err(&pdev->dev, "can't ioremap UART\n");
  1266. ret = -ENOMEM;
  1267. goto err_ioremap;
  1268. }
  1269. up->port.flags = omap_up_info->flags;
  1270. up->port.uartclk = omap_up_info->uartclk;
  1271. if (!up->port.uartclk) {
  1272. up->port.uartclk = DEFAULT_CLK_SPEED;
  1273. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1274. "%d\n", DEFAULT_CLK_SPEED);
  1275. }
  1276. up->uart_dma.uart_base = mem->start;
  1277. if (omap_up_info->dma_enabled) {
  1278. up->uart_dma.uart_dma_tx = dma_tx->start;
  1279. up->uart_dma.uart_dma_rx = dma_rx->start;
  1280. up->use_dma = 1;
  1281. up->uart_dma.rx_buf_size = omap_up_info->dma_rx_buf_size;
  1282. up->uart_dma.rx_timeout = omap_up_info->dma_rx_timeout;
  1283. up->uart_dma.rx_poll_rate = omap_up_info->dma_rx_poll_rate;
  1284. spin_lock_init(&(up->uart_dma.tx_lock));
  1285. spin_lock_init(&(up->uart_dma.rx_lock));
  1286. up->uart_dma.tx_dma_channel = OMAP_UART_DMA_CH_FREE;
  1287. up->uart_dma.rx_dma_channel = OMAP_UART_DMA_CH_FREE;
  1288. }
  1289. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1290. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1291. pm_qos_add_request(&up->pm_qos_request,
  1292. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1293. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1294. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1295. pm_runtime_use_autosuspend(&pdev->dev);
  1296. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1297. omap_up_info->autosuspend_timeout);
  1298. pm_runtime_irq_safe(&pdev->dev);
  1299. pm_runtime_enable(&pdev->dev);
  1300. pm_runtime_get_sync(&pdev->dev);
  1301. omap_serial_fill_features_erratas(up);
  1302. ui[up->port.line] = up;
  1303. serial_omap_add_console_port(up);
  1304. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1305. if (ret != 0)
  1306. goto err_add_port;
  1307. pm_runtime_put(&pdev->dev);
  1308. platform_set_drvdata(pdev, up);
  1309. return 0;
  1310. err_add_port:
  1311. pm_runtime_put(&pdev->dev);
  1312. pm_runtime_disable(&pdev->dev);
  1313. err_ioremap:
  1314. err_port_line:
  1315. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1316. pdev->id, __func__, ret);
  1317. return ret;
  1318. }
  1319. static int serial_omap_remove(struct platform_device *dev)
  1320. {
  1321. struct uart_omap_port *up = platform_get_drvdata(dev);
  1322. if (up) {
  1323. pm_runtime_disable(&up->pdev->dev);
  1324. uart_remove_one_port(&serial_omap_reg, &up->port);
  1325. pm_qos_remove_request(&up->pm_qos_request);
  1326. }
  1327. platform_set_drvdata(dev, NULL);
  1328. return 0;
  1329. }
  1330. /*
  1331. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1332. * The access to uart register after MDR1 Access
  1333. * causes UART to corrupt data.
  1334. *
  1335. * Need a delay =
  1336. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1337. * give 10 times as much
  1338. */
  1339. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1340. {
  1341. u8 timeout = 255;
  1342. serial_out(up, UART_OMAP_MDR1, mdr1);
  1343. udelay(2);
  1344. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1345. UART_FCR_CLEAR_RCVR);
  1346. /*
  1347. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1348. * TX_FIFO_E bit is 1.
  1349. */
  1350. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1351. (UART_LSR_THRE | UART_LSR_DR))) {
  1352. timeout--;
  1353. if (!timeout) {
  1354. /* Should *never* happen. we warn and carry on */
  1355. dev_crit(&up->pdev->dev, "Errata i202: timedout %x\n",
  1356. serial_in(up, UART_LSR));
  1357. break;
  1358. }
  1359. udelay(1);
  1360. }
  1361. }
  1362. #ifdef CONFIG_PM_RUNTIME
  1363. static void serial_omap_restore_context(struct uart_omap_port *up)
  1364. {
  1365. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1366. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1367. else
  1368. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1369. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1370. serial_out(up, UART_EFR, UART_EFR_ECB);
  1371. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1372. serial_out(up, UART_IER, 0x0);
  1373. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1374. serial_out(up, UART_DLL, up->dll);
  1375. serial_out(up, UART_DLM, up->dlh);
  1376. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1377. serial_out(up, UART_IER, up->ier);
  1378. serial_out(up, UART_FCR, up->fcr);
  1379. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1380. serial_out(up, UART_MCR, up->mcr);
  1381. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1382. serial_out(up, UART_OMAP_SCR, up->scr);
  1383. serial_out(up, UART_EFR, up->efr);
  1384. serial_out(up, UART_LCR, up->lcr);
  1385. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1386. serial_omap_mdr1_errataset(up, up->mdr1);
  1387. else
  1388. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1389. }
  1390. static int serial_omap_runtime_suspend(struct device *dev)
  1391. {
  1392. struct uart_omap_port *up = dev_get_drvdata(dev);
  1393. struct omap_uart_port_info *pdata = dev->platform_data;
  1394. if (!up)
  1395. return -EINVAL;
  1396. if (!pdata || !pdata->enable_wakeup)
  1397. return 0;
  1398. if (pdata->get_context_loss_count)
  1399. up->context_loss_cnt = pdata->get_context_loss_count(dev);
  1400. if (device_may_wakeup(dev)) {
  1401. if (!up->wakeups_enabled) {
  1402. pdata->enable_wakeup(up->pdev, true);
  1403. up->wakeups_enabled = true;
  1404. }
  1405. } else {
  1406. if (up->wakeups_enabled) {
  1407. pdata->enable_wakeup(up->pdev, false);
  1408. up->wakeups_enabled = false;
  1409. }
  1410. }
  1411. /* Errata i291 */
  1412. if (up->use_dma && pdata->set_forceidle &&
  1413. (up->errata & UART_ERRATA_i291_DMA_FORCEIDLE))
  1414. pdata->set_forceidle(up->pdev);
  1415. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1416. schedule_work(&up->qos_work);
  1417. return 0;
  1418. }
  1419. static int serial_omap_runtime_resume(struct device *dev)
  1420. {
  1421. struct uart_omap_port *up = dev_get_drvdata(dev);
  1422. struct omap_uart_port_info *pdata = dev->platform_data;
  1423. if (up && pdata) {
  1424. if (pdata->get_context_loss_count) {
  1425. u32 loss_cnt = pdata->get_context_loss_count(dev);
  1426. if (up->context_loss_cnt != loss_cnt)
  1427. serial_omap_restore_context(up);
  1428. }
  1429. /* Errata i291 */
  1430. if (up->use_dma && pdata->set_noidle &&
  1431. (up->errata & UART_ERRATA_i291_DMA_FORCEIDLE))
  1432. pdata->set_noidle(up->pdev);
  1433. up->latency = up->calc_latency;
  1434. schedule_work(&up->qos_work);
  1435. }
  1436. return 0;
  1437. }
  1438. #endif
  1439. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1440. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1441. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1442. serial_omap_runtime_resume, NULL)
  1443. };
  1444. #if defined(CONFIG_OF)
  1445. static const struct of_device_id omap_serial_of_match[] = {
  1446. { .compatible = "ti,omap2-uart" },
  1447. { .compatible = "ti,omap3-uart" },
  1448. { .compatible = "ti,omap4-uart" },
  1449. {},
  1450. };
  1451. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1452. #endif
  1453. static struct platform_driver serial_omap_driver = {
  1454. .probe = serial_omap_probe,
  1455. .remove = serial_omap_remove,
  1456. .driver = {
  1457. .name = DRIVER_NAME,
  1458. .pm = &serial_omap_dev_pm_ops,
  1459. .of_match_table = of_match_ptr(omap_serial_of_match),
  1460. },
  1461. };
  1462. static int __init serial_omap_init(void)
  1463. {
  1464. int ret;
  1465. ret = uart_register_driver(&serial_omap_reg);
  1466. if (ret != 0)
  1467. return ret;
  1468. ret = platform_driver_register(&serial_omap_driver);
  1469. if (ret != 0)
  1470. uart_unregister_driver(&serial_omap_reg);
  1471. return ret;
  1472. }
  1473. static void __exit serial_omap_exit(void)
  1474. {
  1475. platform_driver_unregister(&serial_omap_driver);
  1476. uart_unregister_driver(&serial_omap_reg);
  1477. }
  1478. module_init(serial_omap_init);
  1479. module_exit(serial_omap_exit);
  1480. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1481. MODULE_LICENSE("GPL");
  1482. MODULE_AUTHOR("Texas Instruments Inc");