lantiq.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License version 2 as published
  6. * by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  16. *
  17. * Copyright (C) 2004 Infineon IFAP DC COM CPE
  18. * Copyright (C) 2007 Felix Fietkau <nbd@openwrt.org>
  19. * Copyright (C) 2007 John Crispin <blogic@openwrt.org>
  20. * Copyright (C) 2010 Thomas Langer, <thomas.langer@lantiq.com>
  21. */
  22. #include <linux/slab.h>
  23. #include <linux/module.h>
  24. #include <linux/ioport.h>
  25. #include <linux/init.h>
  26. #include <linux/console.h>
  27. #include <linux/sysrq.h>
  28. #include <linux/device.h>
  29. #include <linux/tty.h>
  30. #include <linux/tty_flip.h>
  31. #include <linux/serial_core.h>
  32. #include <linux/serial.h>
  33. #include <linux/of_platform.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/io.h>
  37. #include <linux/clk.h>
  38. #include <linux/gpio.h>
  39. #include <lantiq_soc.h>
  40. #define PORT_LTQ_ASC 111
  41. #define MAXPORTS 2
  42. #define UART_DUMMY_UER_RX 1
  43. #define DRVNAME "lantiq,asc"
  44. #ifdef __BIG_ENDIAN
  45. #define LTQ_ASC_TBUF (0x0020 + 3)
  46. #define LTQ_ASC_RBUF (0x0024 + 3)
  47. #else
  48. #define LTQ_ASC_TBUF 0x0020
  49. #define LTQ_ASC_RBUF 0x0024
  50. #endif
  51. #define LTQ_ASC_FSTAT 0x0048
  52. #define LTQ_ASC_WHBSTATE 0x0018
  53. #define LTQ_ASC_STATE 0x0014
  54. #define LTQ_ASC_IRNCR 0x00F8
  55. #define LTQ_ASC_CLC 0x0000
  56. #define LTQ_ASC_ID 0x0008
  57. #define LTQ_ASC_PISEL 0x0004
  58. #define LTQ_ASC_TXFCON 0x0044
  59. #define LTQ_ASC_RXFCON 0x0040
  60. #define LTQ_ASC_CON 0x0010
  61. #define LTQ_ASC_BG 0x0050
  62. #define LTQ_ASC_IRNREN 0x00F4
  63. #define ASC_IRNREN_TX 0x1
  64. #define ASC_IRNREN_RX 0x2
  65. #define ASC_IRNREN_ERR 0x4
  66. #define ASC_IRNREN_TX_BUF 0x8
  67. #define ASC_IRNCR_TIR 0x1
  68. #define ASC_IRNCR_RIR 0x2
  69. #define ASC_IRNCR_EIR 0x4
  70. #define ASCOPT_CSIZE 0x3
  71. #define TXFIFO_FL 1
  72. #define RXFIFO_FL 1
  73. #define ASCCLC_DISS 0x2
  74. #define ASCCLC_RMCMASK 0x0000FF00
  75. #define ASCCLC_RMCOFFSET 8
  76. #define ASCCON_M_8ASYNC 0x0
  77. #define ASCCON_M_7ASYNC 0x2
  78. #define ASCCON_ODD 0x00000020
  79. #define ASCCON_STP 0x00000080
  80. #define ASCCON_BRS 0x00000100
  81. #define ASCCON_FDE 0x00000200
  82. #define ASCCON_R 0x00008000
  83. #define ASCCON_FEN 0x00020000
  84. #define ASCCON_ROEN 0x00080000
  85. #define ASCCON_TOEN 0x00100000
  86. #define ASCSTATE_PE 0x00010000
  87. #define ASCSTATE_FE 0x00020000
  88. #define ASCSTATE_ROE 0x00080000
  89. #define ASCSTATE_ANY (ASCSTATE_ROE|ASCSTATE_PE|ASCSTATE_FE)
  90. #define ASCWHBSTATE_CLRREN 0x00000001
  91. #define ASCWHBSTATE_SETREN 0x00000002
  92. #define ASCWHBSTATE_CLRPE 0x00000004
  93. #define ASCWHBSTATE_CLRFE 0x00000008
  94. #define ASCWHBSTATE_CLRROE 0x00000020
  95. #define ASCTXFCON_TXFEN 0x0001
  96. #define ASCTXFCON_TXFFLU 0x0002
  97. #define ASCTXFCON_TXFITLMASK 0x3F00
  98. #define ASCTXFCON_TXFITLOFF 8
  99. #define ASCRXFCON_RXFEN 0x0001
  100. #define ASCRXFCON_RXFFLU 0x0002
  101. #define ASCRXFCON_RXFITLMASK 0x3F00
  102. #define ASCRXFCON_RXFITLOFF 8
  103. #define ASCFSTAT_RXFFLMASK 0x003F
  104. #define ASCFSTAT_TXFFLMASK 0x3F00
  105. #define ASCFSTAT_TXFREEMASK 0x3F000000
  106. #define ASCFSTAT_TXFREEOFF 24
  107. static void lqasc_tx_chars(struct uart_port *port);
  108. static struct ltq_uart_port *lqasc_port[MAXPORTS];
  109. static struct uart_driver lqasc_reg;
  110. static DEFINE_SPINLOCK(ltq_asc_lock);
  111. struct ltq_uart_port {
  112. struct uart_port port;
  113. /* clock used to derive divider */
  114. struct clk *fpiclk;
  115. /* clock gating of the ASC core */
  116. struct clk *clk;
  117. unsigned int tx_irq;
  118. unsigned int rx_irq;
  119. unsigned int err_irq;
  120. };
  121. static inline struct
  122. ltq_uart_port *to_ltq_uart_port(struct uart_port *port)
  123. {
  124. return container_of(port, struct ltq_uart_port, port);
  125. }
  126. static void
  127. lqasc_stop_tx(struct uart_port *port)
  128. {
  129. return;
  130. }
  131. static void
  132. lqasc_start_tx(struct uart_port *port)
  133. {
  134. unsigned long flags;
  135. spin_lock_irqsave(&ltq_asc_lock, flags);
  136. lqasc_tx_chars(port);
  137. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  138. return;
  139. }
  140. static void
  141. lqasc_stop_rx(struct uart_port *port)
  142. {
  143. ltq_w32(ASCWHBSTATE_CLRREN, port->membase + LTQ_ASC_WHBSTATE);
  144. }
  145. static void
  146. lqasc_enable_ms(struct uart_port *port)
  147. {
  148. }
  149. static int
  150. lqasc_rx_chars(struct uart_port *port)
  151. {
  152. struct tty_struct *tty = tty_port_tty_get(&port->state->port);
  153. unsigned int ch = 0, rsr = 0, fifocnt;
  154. if (!tty) {
  155. dev_dbg(port->dev, "%s:tty is busy now", __func__);
  156. return -EBUSY;
  157. }
  158. fifocnt =
  159. ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_RXFFLMASK;
  160. while (fifocnt--) {
  161. u8 flag = TTY_NORMAL;
  162. ch = ltq_r8(port->membase + LTQ_ASC_RBUF);
  163. rsr = (ltq_r32(port->membase + LTQ_ASC_STATE)
  164. & ASCSTATE_ANY) | UART_DUMMY_UER_RX;
  165. tty_flip_buffer_push(tty);
  166. port->icount.rx++;
  167. /*
  168. * Note that the error handling code is
  169. * out of the main execution path
  170. */
  171. if (rsr & ASCSTATE_ANY) {
  172. if (rsr & ASCSTATE_PE) {
  173. port->icount.parity++;
  174. ltq_w32_mask(0, ASCWHBSTATE_CLRPE,
  175. port->membase + LTQ_ASC_WHBSTATE);
  176. } else if (rsr & ASCSTATE_FE) {
  177. port->icount.frame++;
  178. ltq_w32_mask(0, ASCWHBSTATE_CLRFE,
  179. port->membase + LTQ_ASC_WHBSTATE);
  180. }
  181. if (rsr & ASCSTATE_ROE) {
  182. port->icount.overrun++;
  183. ltq_w32_mask(0, ASCWHBSTATE_CLRROE,
  184. port->membase + LTQ_ASC_WHBSTATE);
  185. }
  186. rsr &= port->read_status_mask;
  187. if (rsr & ASCSTATE_PE)
  188. flag = TTY_PARITY;
  189. else if (rsr & ASCSTATE_FE)
  190. flag = TTY_FRAME;
  191. }
  192. if ((rsr & port->ignore_status_mask) == 0)
  193. tty_insert_flip_char(tty, ch, flag);
  194. if (rsr & ASCSTATE_ROE)
  195. /*
  196. * Overrun is special, since it's reported
  197. * immediately, and doesn't affect the current
  198. * character
  199. */
  200. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  201. }
  202. if (ch != 0)
  203. tty_flip_buffer_push(tty);
  204. tty_kref_put(tty);
  205. return 0;
  206. }
  207. static void
  208. lqasc_tx_chars(struct uart_port *port)
  209. {
  210. struct circ_buf *xmit = &port->state->xmit;
  211. if (uart_tx_stopped(port)) {
  212. lqasc_stop_tx(port);
  213. return;
  214. }
  215. while (((ltq_r32(port->membase + LTQ_ASC_FSTAT) &
  216. ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF) != 0) {
  217. if (port->x_char) {
  218. ltq_w8(port->x_char, port->membase + LTQ_ASC_TBUF);
  219. port->icount.tx++;
  220. port->x_char = 0;
  221. continue;
  222. }
  223. if (uart_circ_empty(xmit))
  224. break;
  225. ltq_w8(port->state->xmit.buf[port->state->xmit.tail],
  226. port->membase + LTQ_ASC_TBUF);
  227. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  228. port->icount.tx++;
  229. }
  230. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  231. uart_write_wakeup(port);
  232. }
  233. static irqreturn_t
  234. lqasc_tx_int(int irq, void *_port)
  235. {
  236. unsigned long flags;
  237. struct uart_port *port = (struct uart_port *)_port;
  238. spin_lock_irqsave(&ltq_asc_lock, flags);
  239. ltq_w32(ASC_IRNCR_TIR, port->membase + LTQ_ASC_IRNCR);
  240. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  241. lqasc_start_tx(port);
  242. return IRQ_HANDLED;
  243. }
  244. static irqreturn_t
  245. lqasc_err_int(int irq, void *_port)
  246. {
  247. unsigned long flags;
  248. struct uart_port *port = (struct uart_port *)_port;
  249. spin_lock_irqsave(&ltq_asc_lock, flags);
  250. /* clear any pending interrupts */
  251. ltq_w32_mask(0, ASCWHBSTATE_CLRPE | ASCWHBSTATE_CLRFE |
  252. ASCWHBSTATE_CLRROE, port->membase + LTQ_ASC_WHBSTATE);
  253. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  254. return IRQ_HANDLED;
  255. }
  256. static irqreturn_t
  257. lqasc_rx_int(int irq, void *_port)
  258. {
  259. unsigned long flags;
  260. struct uart_port *port = (struct uart_port *)_port;
  261. spin_lock_irqsave(&ltq_asc_lock, flags);
  262. ltq_w32(ASC_IRNCR_RIR, port->membase + LTQ_ASC_IRNCR);
  263. lqasc_rx_chars(port);
  264. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  265. return IRQ_HANDLED;
  266. }
  267. static unsigned int
  268. lqasc_tx_empty(struct uart_port *port)
  269. {
  270. int status;
  271. status = ltq_r32(port->membase + LTQ_ASC_FSTAT) & ASCFSTAT_TXFFLMASK;
  272. return status ? 0 : TIOCSER_TEMT;
  273. }
  274. static unsigned int
  275. lqasc_get_mctrl(struct uart_port *port)
  276. {
  277. return TIOCM_CTS | TIOCM_CAR | TIOCM_DSR;
  278. }
  279. static void
  280. lqasc_set_mctrl(struct uart_port *port, u_int mctrl)
  281. {
  282. }
  283. static void
  284. lqasc_break_ctl(struct uart_port *port, int break_state)
  285. {
  286. }
  287. static int
  288. lqasc_startup(struct uart_port *port)
  289. {
  290. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  291. int retval;
  292. if (ltq_port->clk)
  293. clk_enable(ltq_port->clk);
  294. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  295. ltq_w32_mask(ASCCLC_DISS | ASCCLC_RMCMASK, (1 << ASCCLC_RMCOFFSET),
  296. port->membase + LTQ_ASC_CLC);
  297. ltq_w32(0, port->membase + LTQ_ASC_PISEL);
  298. ltq_w32(
  299. ((TXFIFO_FL << ASCTXFCON_TXFITLOFF) & ASCTXFCON_TXFITLMASK) |
  300. ASCTXFCON_TXFEN | ASCTXFCON_TXFFLU,
  301. port->membase + LTQ_ASC_TXFCON);
  302. ltq_w32(
  303. ((RXFIFO_FL << ASCRXFCON_RXFITLOFF) & ASCRXFCON_RXFITLMASK)
  304. | ASCRXFCON_RXFEN | ASCRXFCON_RXFFLU,
  305. port->membase + LTQ_ASC_RXFCON);
  306. /* make sure other settings are written to hardware before
  307. * setting enable bits
  308. */
  309. wmb();
  310. ltq_w32_mask(0, ASCCON_M_8ASYNC | ASCCON_FEN | ASCCON_TOEN |
  311. ASCCON_ROEN, port->membase + LTQ_ASC_CON);
  312. retval = request_irq(ltq_port->tx_irq, lqasc_tx_int,
  313. 0, "asc_tx", port);
  314. if (retval) {
  315. pr_err("failed to request lqasc_tx_int\n");
  316. return retval;
  317. }
  318. retval = request_irq(ltq_port->rx_irq, lqasc_rx_int,
  319. 0, "asc_rx", port);
  320. if (retval) {
  321. pr_err("failed to request lqasc_rx_int\n");
  322. goto err1;
  323. }
  324. retval = request_irq(ltq_port->err_irq, lqasc_err_int,
  325. 0, "asc_err", port);
  326. if (retval) {
  327. pr_err("failed to request lqasc_err_int\n");
  328. goto err2;
  329. }
  330. ltq_w32(ASC_IRNREN_RX | ASC_IRNREN_ERR | ASC_IRNREN_TX,
  331. port->membase + LTQ_ASC_IRNREN);
  332. return 0;
  333. err2:
  334. free_irq(ltq_port->rx_irq, port);
  335. err1:
  336. free_irq(ltq_port->tx_irq, port);
  337. return retval;
  338. }
  339. static void
  340. lqasc_shutdown(struct uart_port *port)
  341. {
  342. struct ltq_uart_port *ltq_port = to_ltq_uart_port(port);
  343. free_irq(ltq_port->tx_irq, port);
  344. free_irq(ltq_port->rx_irq, port);
  345. free_irq(ltq_port->err_irq, port);
  346. ltq_w32(0, port->membase + LTQ_ASC_CON);
  347. ltq_w32_mask(ASCRXFCON_RXFEN, ASCRXFCON_RXFFLU,
  348. port->membase + LTQ_ASC_RXFCON);
  349. ltq_w32_mask(ASCTXFCON_TXFEN, ASCTXFCON_TXFFLU,
  350. port->membase + LTQ_ASC_TXFCON);
  351. if (ltq_port->clk)
  352. clk_disable(ltq_port->clk);
  353. }
  354. static void
  355. lqasc_set_termios(struct uart_port *port,
  356. struct ktermios *new, struct ktermios *old)
  357. {
  358. unsigned int cflag;
  359. unsigned int iflag;
  360. unsigned int divisor;
  361. unsigned int baud;
  362. unsigned int con = 0;
  363. unsigned long flags;
  364. cflag = new->c_cflag;
  365. iflag = new->c_iflag;
  366. switch (cflag & CSIZE) {
  367. case CS7:
  368. con = ASCCON_M_7ASYNC;
  369. break;
  370. case CS5:
  371. case CS6:
  372. default:
  373. new->c_cflag &= ~ CSIZE;
  374. new->c_cflag |= CS8;
  375. con = ASCCON_M_8ASYNC;
  376. break;
  377. }
  378. cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  379. if (cflag & CSTOPB)
  380. con |= ASCCON_STP;
  381. if (cflag & PARENB) {
  382. if (!(cflag & PARODD))
  383. con &= ~ASCCON_ODD;
  384. else
  385. con |= ASCCON_ODD;
  386. }
  387. port->read_status_mask = ASCSTATE_ROE;
  388. if (iflag & INPCK)
  389. port->read_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  390. port->ignore_status_mask = 0;
  391. if (iflag & IGNPAR)
  392. port->ignore_status_mask |= ASCSTATE_FE | ASCSTATE_PE;
  393. if (iflag & IGNBRK) {
  394. /*
  395. * If we're ignoring parity and break indicators,
  396. * ignore overruns too (for real raw support).
  397. */
  398. if (iflag & IGNPAR)
  399. port->ignore_status_mask |= ASCSTATE_ROE;
  400. }
  401. if ((cflag & CREAD) == 0)
  402. port->ignore_status_mask |= UART_DUMMY_UER_RX;
  403. /* set error signals - framing, parity and overrun, enable receiver */
  404. con |= ASCCON_FEN | ASCCON_TOEN | ASCCON_ROEN;
  405. spin_lock_irqsave(&ltq_asc_lock, flags);
  406. /* set up CON */
  407. ltq_w32_mask(0, con, port->membase + LTQ_ASC_CON);
  408. /* Set baud rate - take a divider of 2 into account */
  409. baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
  410. divisor = uart_get_divisor(port, baud);
  411. divisor = divisor / 2 - 1;
  412. /* disable the baudrate generator */
  413. ltq_w32_mask(ASCCON_R, 0, port->membase + LTQ_ASC_CON);
  414. /* make sure the fractional divider is off */
  415. ltq_w32_mask(ASCCON_FDE, 0, port->membase + LTQ_ASC_CON);
  416. /* set up to use divisor of 2 */
  417. ltq_w32_mask(ASCCON_BRS, 0, port->membase + LTQ_ASC_CON);
  418. /* now we can write the new baudrate into the register */
  419. ltq_w32(divisor, port->membase + LTQ_ASC_BG);
  420. /* turn the baudrate generator back on */
  421. ltq_w32_mask(0, ASCCON_R, port->membase + LTQ_ASC_CON);
  422. /* enable rx */
  423. ltq_w32(ASCWHBSTATE_SETREN, port->membase + LTQ_ASC_WHBSTATE);
  424. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  425. /* Don't rewrite B0 */
  426. if (tty_termios_baud_rate(new))
  427. tty_termios_encode_baud_rate(new, baud, baud);
  428. uart_update_timeout(port, cflag, baud);
  429. }
  430. static const char*
  431. lqasc_type(struct uart_port *port)
  432. {
  433. if (port->type == PORT_LTQ_ASC)
  434. return DRVNAME;
  435. else
  436. return NULL;
  437. }
  438. static void
  439. lqasc_release_port(struct uart_port *port)
  440. {
  441. if (port->flags & UPF_IOREMAP) {
  442. iounmap(port->membase);
  443. port->membase = NULL;
  444. }
  445. }
  446. static int
  447. lqasc_request_port(struct uart_port *port)
  448. {
  449. struct platform_device *pdev = to_platform_device(port->dev);
  450. struct resource *res;
  451. int size;
  452. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  453. if (!res) {
  454. dev_err(&pdev->dev, "cannot obtain I/O memory region");
  455. return -ENODEV;
  456. }
  457. size = resource_size(res);
  458. res = devm_request_mem_region(&pdev->dev, res->start,
  459. size, dev_name(&pdev->dev));
  460. if (!res) {
  461. dev_err(&pdev->dev, "cannot request I/O memory region");
  462. return -EBUSY;
  463. }
  464. if (port->flags & UPF_IOREMAP) {
  465. port->membase = devm_ioremap_nocache(&pdev->dev,
  466. port->mapbase, size);
  467. if (port->membase == NULL)
  468. return -ENOMEM;
  469. }
  470. return 0;
  471. }
  472. static void
  473. lqasc_config_port(struct uart_port *port, int flags)
  474. {
  475. if (flags & UART_CONFIG_TYPE) {
  476. port->type = PORT_LTQ_ASC;
  477. lqasc_request_port(port);
  478. }
  479. }
  480. static int
  481. lqasc_verify_port(struct uart_port *port,
  482. struct serial_struct *ser)
  483. {
  484. int ret = 0;
  485. if (ser->type != PORT_UNKNOWN && ser->type != PORT_LTQ_ASC)
  486. ret = -EINVAL;
  487. if (ser->irq < 0 || ser->irq >= NR_IRQS)
  488. ret = -EINVAL;
  489. if (ser->baud_base < 9600)
  490. ret = -EINVAL;
  491. return ret;
  492. }
  493. static struct uart_ops lqasc_pops = {
  494. .tx_empty = lqasc_tx_empty,
  495. .set_mctrl = lqasc_set_mctrl,
  496. .get_mctrl = lqasc_get_mctrl,
  497. .stop_tx = lqasc_stop_tx,
  498. .start_tx = lqasc_start_tx,
  499. .stop_rx = lqasc_stop_rx,
  500. .enable_ms = lqasc_enable_ms,
  501. .break_ctl = lqasc_break_ctl,
  502. .startup = lqasc_startup,
  503. .shutdown = lqasc_shutdown,
  504. .set_termios = lqasc_set_termios,
  505. .type = lqasc_type,
  506. .release_port = lqasc_release_port,
  507. .request_port = lqasc_request_port,
  508. .config_port = lqasc_config_port,
  509. .verify_port = lqasc_verify_port,
  510. };
  511. static void
  512. lqasc_console_putchar(struct uart_port *port, int ch)
  513. {
  514. int fifofree;
  515. if (!port->membase)
  516. return;
  517. do {
  518. fifofree = (ltq_r32(port->membase + LTQ_ASC_FSTAT)
  519. & ASCFSTAT_TXFREEMASK) >> ASCFSTAT_TXFREEOFF;
  520. } while (fifofree == 0);
  521. ltq_w8(ch, port->membase + LTQ_ASC_TBUF);
  522. }
  523. static void
  524. lqasc_console_write(struct console *co, const char *s, u_int count)
  525. {
  526. struct ltq_uart_port *ltq_port;
  527. struct uart_port *port;
  528. unsigned long flags;
  529. if (co->index >= MAXPORTS)
  530. return;
  531. ltq_port = lqasc_port[co->index];
  532. if (!ltq_port)
  533. return;
  534. port = &ltq_port->port;
  535. spin_lock_irqsave(&ltq_asc_lock, flags);
  536. uart_console_write(port, s, count, lqasc_console_putchar);
  537. spin_unlock_irqrestore(&ltq_asc_lock, flags);
  538. }
  539. static int __init
  540. lqasc_console_setup(struct console *co, char *options)
  541. {
  542. struct ltq_uart_port *ltq_port;
  543. struct uart_port *port;
  544. int baud = 115200;
  545. int bits = 8;
  546. int parity = 'n';
  547. int flow = 'n';
  548. if (co->index >= MAXPORTS)
  549. return -ENODEV;
  550. ltq_port = lqasc_port[co->index];
  551. if (!ltq_port)
  552. return -ENODEV;
  553. port = &ltq_port->port;
  554. port->uartclk = clk_get_rate(ltq_port->fpiclk);
  555. if (options)
  556. uart_parse_options(options, &baud, &parity, &bits, &flow);
  557. return uart_set_options(port, co, baud, parity, bits, flow);
  558. }
  559. static struct console lqasc_console = {
  560. .name = "ttyLTQ",
  561. .write = lqasc_console_write,
  562. .device = uart_console_device,
  563. .setup = lqasc_console_setup,
  564. .flags = CON_PRINTBUFFER,
  565. .index = -1,
  566. .data = &lqasc_reg,
  567. };
  568. static int __init
  569. lqasc_console_init(void)
  570. {
  571. register_console(&lqasc_console);
  572. return 0;
  573. }
  574. console_initcall(lqasc_console_init);
  575. static struct uart_driver lqasc_reg = {
  576. .owner = THIS_MODULE,
  577. .driver_name = DRVNAME,
  578. .dev_name = "ttyLTQ",
  579. .major = 0,
  580. .minor = 0,
  581. .nr = MAXPORTS,
  582. .cons = &lqasc_console,
  583. };
  584. static int __init
  585. lqasc_probe(struct platform_device *pdev)
  586. {
  587. struct device_node *node = pdev->dev.of_node;
  588. struct ltq_uart_port *ltq_port;
  589. struct uart_port *port;
  590. struct resource *mmres, irqres[3];
  591. int line = 0;
  592. int ret;
  593. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  594. ret = of_irq_to_resource_table(node, irqres, 3);
  595. if (!mmres || (ret != 3)) {
  596. dev_err(&pdev->dev,
  597. "failed to get memory/irq for serial port\n");
  598. return -ENODEV;
  599. }
  600. /* check if this is the console port */
  601. if (mmres->start != CPHYSADDR(LTQ_EARLY_ASC))
  602. line = 1;
  603. if (lqasc_port[line]) {
  604. dev_err(&pdev->dev, "port %d already allocated\n", line);
  605. return -EBUSY;
  606. }
  607. ltq_port = devm_kzalloc(&pdev->dev, sizeof(struct ltq_uart_port),
  608. GFP_KERNEL);
  609. if (!ltq_port)
  610. return -ENOMEM;
  611. port = &ltq_port->port;
  612. port->iotype = SERIAL_IO_MEM;
  613. port->flags = ASYNC_BOOT_AUTOCONF | UPF_IOREMAP;
  614. port->ops = &lqasc_pops;
  615. port->fifosize = 16;
  616. port->type = PORT_LTQ_ASC,
  617. port->line = line;
  618. port->dev = &pdev->dev;
  619. /* unused, just to be backward-compatible */
  620. port->irq = irqres[0].start;
  621. port->mapbase = mmres->start;
  622. ltq_port->fpiclk = clk_get_fpi();
  623. if (IS_ERR(ltq_port->fpiclk)) {
  624. pr_err("failed to get fpi clk\n");
  625. return -ENOENT;
  626. }
  627. /* not all asc ports have clock gates, lets ignore the return code */
  628. ltq_port->clk = clk_get(&pdev->dev, NULL);
  629. ltq_port->tx_irq = irqres[0].start;
  630. ltq_port->rx_irq = irqres[1].start;
  631. ltq_port->err_irq = irqres[2].start;
  632. lqasc_port[line] = ltq_port;
  633. platform_set_drvdata(pdev, ltq_port);
  634. ret = uart_add_one_port(&lqasc_reg, port);
  635. return ret;
  636. }
  637. static const struct of_device_id ltq_asc_match[] = {
  638. { .compatible = DRVNAME },
  639. {},
  640. };
  641. MODULE_DEVICE_TABLE(of, ltq_asc_match);
  642. static struct platform_driver lqasc_driver = {
  643. .driver = {
  644. .name = DRVNAME,
  645. .owner = THIS_MODULE,
  646. .of_match_table = ltq_asc_match,
  647. },
  648. };
  649. int __init
  650. init_lqasc(void)
  651. {
  652. int ret;
  653. ret = uart_register_driver(&lqasc_reg);
  654. if (ret != 0)
  655. return ret;
  656. ret = platform_driver_probe(&lqasc_driver, lqasc_probe);
  657. if (ret != 0)
  658. uart_unregister_driver(&lqasc_reg);
  659. return ret;
  660. }
  661. module_init(init_lqasc);
  662. MODULE_DESCRIPTION("Lantiq serial port driver");
  663. MODULE_LICENSE("GPL");