core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009 - 2012 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #define pr_fmt(fmt) "intc: " fmt
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/stat.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/sh_intc.h>
  27. #include <linux/irqdomain.h>
  28. #include <linux/device.h>
  29. #include <linux/syscore_ops.h>
  30. #include <linux/list.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/radix-tree.h>
  33. #include <linux/export.h>
  34. #include <linux/sort.h>
  35. #include "internals.h"
  36. LIST_HEAD(intc_list);
  37. DEFINE_RAW_SPINLOCK(intc_big_lock);
  38. static unsigned int nr_intc_controllers;
  39. /*
  40. * Default priority level
  41. * - this needs to be at least 2 for 5-bit priorities on 7780
  42. */
  43. static unsigned int default_prio_level = 2; /* 2 - 16 */
  44. static unsigned int intc_prio_level[INTC_NR_IRQS]; /* for now */
  45. unsigned int intc_get_dfl_prio_level(void)
  46. {
  47. return default_prio_level;
  48. }
  49. unsigned int intc_get_prio_level(unsigned int irq)
  50. {
  51. return intc_prio_level[irq];
  52. }
  53. void intc_set_prio_level(unsigned int irq, unsigned int level)
  54. {
  55. unsigned long flags;
  56. raw_spin_lock_irqsave(&intc_big_lock, flags);
  57. intc_prio_level[irq] = level;
  58. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  59. }
  60. static void intc_redirect_irq(unsigned int irq, struct irq_desc *desc)
  61. {
  62. generic_handle_irq((unsigned int)irq_get_handler_data(irq));
  63. }
  64. static void __init intc_register_irq(struct intc_desc *desc,
  65. struct intc_desc_int *d,
  66. intc_enum enum_id,
  67. unsigned int irq)
  68. {
  69. struct intc_handle_int *hp;
  70. struct irq_data *irq_data;
  71. unsigned int data[2], primary;
  72. unsigned long flags;
  73. /*
  74. * Register the IRQ position with the global IRQ map, then insert
  75. * it in to the radix tree.
  76. */
  77. irq_reserve_irq(irq);
  78. raw_spin_lock_irqsave(&intc_big_lock, flags);
  79. radix_tree_insert(&d->tree, enum_id, intc_irq_xlate_get(irq));
  80. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  81. /*
  82. * Prefer single interrupt source bitmap over other combinations:
  83. *
  84. * 1. bitmap, single interrupt source
  85. * 2. priority, single interrupt source
  86. * 3. bitmap, multiple interrupt sources (groups)
  87. * 4. priority, multiple interrupt sources (groups)
  88. */
  89. data[0] = intc_get_mask_handle(desc, d, enum_id, 0);
  90. data[1] = intc_get_prio_handle(desc, d, enum_id, 0);
  91. primary = 0;
  92. if (!data[0] && data[1])
  93. primary = 1;
  94. if (!data[0] && !data[1])
  95. pr_warning("missing unique irq mask for irq %d (vect 0x%04x)\n",
  96. irq, irq2evt(irq));
  97. data[0] = data[0] ? data[0] : intc_get_mask_handle(desc, d, enum_id, 1);
  98. data[1] = data[1] ? data[1] : intc_get_prio_handle(desc, d, enum_id, 1);
  99. if (!data[primary])
  100. primary ^= 1;
  101. BUG_ON(!data[primary]); /* must have primary masking method */
  102. irq_data = irq_get_irq_data(irq);
  103. disable_irq_nosync(irq);
  104. irq_set_chip_and_handler_name(irq, &d->chip, handle_level_irq,
  105. "level");
  106. irq_set_chip_data(irq, (void *)data[primary]);
  107. /*
  108. * set priority level
  109. */
  110. intc_set_prio_level(irq, intc_get_dfl_prio_level());
  111. /* enable secondary masking method if present */
  112. if (data[!primary])
  113. _intc_enable(irq_data, data[!primary]);
  114. /* add irq to d->prio list if priority is available */
  115. if (data[1]) {
  116. hp = d->prio + d->nr_prio;
  117. hp->irq = irq;
  118. hp->handle = data[1];
  119. if (primary) {
  120. /*
  121. * only secondary priority should access registers, so
  122. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  123. */
  124. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  125. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  126. }
  127. d->nr_prio++;
  128. }
  129. /* add irq to d->sense list if sense is available */
  130. data[0] = intc_get_sense_handle(desc, d, enum_id);
  131. if (data[0]) {
  132. (d->sense + d->nr_sense)->irq = irq;
  133. (d->sense + d->nr_sense)->handle = data[0];
  134. d->nr_sense++;
  135. }
  136. /* irq should be disabled by default */
  137. d->chip.irq_mask(irq_data);
  138. intc_set_ack_handle(irq, desc, d, enum_id);
  139. intc_set_dist_handle(irq, desc, d, enum_id);
  140. activate_irq(irq);
  141. }
  142. static unsigned int __init save_reg(struct intc_desc_int *d,
  143. unsigned int cnt,
  144. unsigned long value,
  145. unsigned int smp)
  146. {
  147. if (value) {
  148. value = intc_phys_to_virt(d, value);
  149. d->reg[cnt] = value;
  150. #ifdef CONFIG_SMP
  151. d->smp[cnt] = smp;
  152. #endif
  153. return 1;
  154. }
  155. return 0;
  156. }
  157. int __init register_intc_controller(struct intc_desc *desc)
  158. {
  159. unsigned int i, k, smp;
  160. struct intc_hw_desc *hw = &desc->hw;
  161. struct intc_desc_int *d;
  162. struct resource *res;
  163. pr_info("Registered controller '%s' with %u IRQs\n",
  164. desc->name, hw->nr_vectors);
  165. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  166. if (!d)
  167. goto err0;
  168. INIT_LIST_HEAD(&d->list);
  169. list_add_tail(&d->list, &intc_list);
  170. raw_spin_lock_init(&d->lock);
  171. INIT_RADIX_TREE(&d->tree, GFP_ATOMIC);
  172. d->index = nr_intc_controllers;
  173. if (desc->num_resources) {
  174. d->nr_windows = desc->num_resources;
  175. d->window = kzalloc(d->nr_windows * sizeof(*d->window),
  176. GFP_NOWAIT);
  177. if (!d->window)
  178. goto err1;
  179. for (k = 0; k < d->nr_windows; k++) {
  180. res = desc->resource + k;
  181. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  182. d->window[k].phys = res->start;
  183. d->window[k].size = resource_size(res);
  184. d->window[k].virt = ioremap_nocache(res->start,
  185. resource_size(res));
  186. if (!d->window[k].virt)
  187. goto err2;
  188. }
  189. }
  190. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  191. #ifdef CONFIG_INTC_BALANCING
  192. if (d->nr_reg)
  193. d->nr_reg += hw->nr_mask_regs;
  194. #endif
  195. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  196. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  197. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  198. d->nr_reg += hw->subgroups ? hw->nr_subgroups : 0;
  199. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  200. if (!d->reg)
  201. goto err2;
  202. #ifdef CONFIG_SMP
  203. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  204. if (!d->smp)
  205. goto err3;
  206. #endif
  207. k = 0;
  208. if (hw->mask_regs) {
  209. for (i = 0; i < hw->nr_mask_regs; i++) {
  210. smp = IS_SMP(hw->mask_regs[i]);
  211. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  212. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  213. #ifdef CONFIG_INTC_BALANCING
  214. k += save_reg(d, k, hw->mask_regs[i].dist_reg, 0);
  215. #endif
  216. }
  217. }
  218. if (hw->prio_regs) {
  219. d->prio = kzalloc(hw->nr_vectors * sizeof(*d->prio),
  220. GFP_NOWAIT);
  221. if (!d->prio)
  222. goto err4;
  223. for (i = 0; i < hw->nr_prio_regs; i++) {
  224. smp = IS_SMP(hw->prio_regs[i]);
  225. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  226. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  227. }
  228. sort(d->prio, hw->nr_prio_regs, sizeof(*d->prio),
  229. intc_handle_int_cmp, NULL);
  230. }
  231. if (hw->sense_regs) {
  232. d->sense = kzalloc(hw->nr_vectors * sizeof(*d->sense),
  233. GFP_NOWAIT);
  234. if (!d->sense)
  235. goto err5;
  236. for (i = 0; i < hw->nr_sense_regs; i++)
  237. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  238. sort(d->sense, hw->nr_sense_regs, sizeof(*d->sense),
  239. intc_handle_int_cmp, NULL);
  240. }
  241. if (hw->subgroups)
  242. for (i = 0; i < hw->nr_subgroups; i++)
  243. if (hw->subgroups[i].reg)
  244. k+= save_reg(d, k, hw->subgroups[i].reg, 0);
  245. memcpy(&d->chip, &intc_irq_chip, sizeof(struct irq_chip));
  246. d->chip.name = desc->name;
  247. if (hw->ack_regs)
  248. for (i = 0; i < hw->nr_ack_regs; i++)
  249. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  250. else
  251. d->chip.irq_mask_ack = d->chip.irq_disable;
  252. /* disable bits matching force_disable before registering irqs */
  253. if (desc->force_disable)
  254. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  255. /* disable bits matching force_enable before registering irqs */
  256. if (desc->force_enable)
  257. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  258. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  259. intc_irq_domain_init(d, hw);
  260. /* register the vectors one by one */
  261. for (i = 0; i < hw->nr_vectors; i++) {
  262. struct intc_vect *vect = hw->vectors + i;
  263. unsigned int irq = evt2irq(vect->vect);
  264. int res;
  265. if (!vect->enum_id)
  266. continue;
  267. res = irq_create_identity_mapping(d->domain, irq);
  268. if (unlikely(res)) {
  269. pr_err("can't get irq_desc for %d\n", irq);
  270. continue;
  271. }
  272. intc_irq_xlate_set(irq, vect->enum_id, d);
  273. intc_register_irq(desc, d, vect->enum_id, irq);
  274. for (k = i + 1; k < hw->nr_vectors; k++) {
  275. struct intc_vect *vect2 = hw->vectors + k;
  276. unsigned int irq2 = evt2irq(vect2->vect);
  277. if (vect->enum_id != vect2->enum_id)
  278. continue;
  279. /*
  280. * In the case of multi-evt handling and sparse
  281. * IRQ support, each vector still needs to have
  282. * its own backing irq_desc.
  283. */
  284. res = irq_create_identity_mapping(d->domain, irq2);
  285. if (unlikely(res)) {
  286. pr_err("can't get irq_desc for %d\n", irq2);
  287. continue;
  288. }
  289. vect2->enum_id = 0;
  290. /* redirect this interrupts to the first one */
  291. irq_set_chip(irq2, &dummy_irq_chip);
  292. irq_set_chained_handler(irq2, intc_redirect_irq);
  293. irq_set_handler_data(irq2, (void *)irq);
  294. }
  295. }
  296. intc_subgroup_init(desc, d);
  297. /* enable bits matching force_enable after registering irqs */
  298. if (desc->force_enable)
  299. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  300. d->skip_suspend = desc->skip_syscore_suspend;
  301. nr_intc_controllers++;
  302. return 0;
  303. err5:
  304. kfree(d->prio);
  305. err4:
  306. #ifdef CONFIG_SMP
  307. kfree(d->smp);
  308. err3:
  309. #endif
  310. kfree(d->reg);
  311. err2:
  312. for (k = 0; k < d->nr_windows; k++)
  313. if (d->window[k].virt)
  314. iounmap(d->window[k].virt);
  315. kfree(d->window);
  316. err1:
  317. kfree(d);
  318. err0:
  319. pr_err("unable to allocate INTC memory\n");
  320. return -ENOMEM;
  321. }
  322. static int intc_suspend(void)
  323. {
  324. struct intc_desc_int *d;
  325. list_for_each_entry(d, &intc_list, list) {
  326. int irq;
  327. if (d->skip_suspend)
  328. continue;
  329. /* enable wakeup irqs belonging to this intc controller */
  330. for_each_active_irq(irq) {
  331. struct irq_data *data;
  332. struct irq_chip *chip;
  333. data = irq_get_irq_data(irq);
  334. chip = irq_data_get_irq_chip(data);
  335. if (chip != &d->chip)
  336. continue;
  337. if (irqd_is_wakeup_set(data))
  338. chip->irq_enable(data);
  339. }
  340. }
  341. return 0;
  342. }
  343. static void intc_resume(void)
  344. {
  345. struct intc_desc_int *d;
  346. list_for_each_entry(d, &intc_list, list) {
  347. int irq;
  348. if (d->skip_suspend)
  349. continue;
  350. for_each_active_irq(irq) {
  351. struct irq_data *data;
  352. struct irq_chip *chip;
  353. data = irq_get_irq_data(irq);
  354. chip = irq_data_get_irq_chip(data);
  355. /*
  356. * This will catch the redirect and VIRQ cases
  357. * due to the dummy_irq_chip being inserted.
  358. */
  359. if (chip != &d->chip)
  360. continue;
  361. if (irqd_irq_disabled(data))
  362. chip->irq_disable(data);
  363. else
  364. chip->irq_enable(data);
  365. }
  366. }
  367. }
  368. struct syscore_ops intc_syscore_ops = {
  369. .suspend = intc_suspend,
  370. .resume = intc_resume,
  371. };
  372. struct bus_type intc_subsys = {
  373. .name = "intc",
  374. .dev_name = "intc",
  375. };
  376. static ssize_t
  377. show_intc_name(struct device *dev, struct device_attribute *attr, char *buf)
  378. {
  379. struct intc_desc_int *d;
  380. d = container_of(dev, struct intc_desc_int, dev);
  381. return sprintf(buf, "%s\n", d->chip.name);
  382. }
  383. static DEVICE_ATTR(name, S_IRUGO, show_intc_name, NULL);
  384. static int __init register_intc_devs(void)
  385. {
  386. struct intc_desc_int *d;
  387. int error;
  388. register_syscore_ops(&intc_syscore_ops);
  389. error = subsys_system_register(&intc_subsys, NULL);
  390. if (!error) {
  391. list_for_each_entry(d, &intc_list, list) {
  392. d->dev.id = d->index;
  393. d->dev.bus = &intc_subsys;
  394. error = device_register(&d->dev);
  395. if (error == 0)
  396. error = device_create_file(&d->dev,
  397. &dev_attr_name);
  398. if (error)
  399. break;
  400. }
  401. }
  402. if (error)
  403. pr_err("device registration error\n");
  404. return error;
  405. }
  406. device_initcall(register_intc_devs);