pm8001_hwi.c 151 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715
  1. /*
  2. * PMC-Sierra SPC 8001 SAS/SATA based host adapters driver
  3. *
  4. * Copyright (c) 2008-2009 USI Co., Ltd.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  14. * substantially similar to the "NO WARRANTY" disclaimer below
  15. * ("Disclaimer") and any redistribution must be conditioned upon
  16. * including a substantially similar Disclaimer requirement for further
  17. * binary redistribution.
  18. * 3. Neither the names of the above-listed copyright holders nor the names
  19. * of any contributors may be used to endorse or promote products derived
  20. * from this software without specific prior written permission.
  21. *
  22. * Alternatively, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2 as published by the Free
  24. * Software Foundation.
  25. *
  26. * NO WARRANTY
  27. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  28. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  29. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
  30. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  31. * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  32. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  33. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  34. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  35. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  36. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  37. * POSSIBILITY OF SUCH DAMAGES.
  38. *
  39. */
  40. #include <linux/slab.h>
  41. #include "pm8001_sas.h"
  42. #include "pm8001_hwi.h"
  43. #include "pm8001_chips.h"
  44. #include "pm8001_ctl.h"
  45. /**
  46. * read_main_config_table - read the configure table and save it.
  47. * @pm8001_ha: our hba card information
  48. */
  49. static void __devinit read_main_config_table(struct pm8001_hba_info *pm8001_ha)
  50. {
  51. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  52. pm8001_ha->main_cfg_tbl.signature = pm8001_mr32(address, 0x00);
  53. pm8001_ha->main_cfg_tbl.interface_rev = pm8001_mr32(address, 0x04);
  54. pm8001_ha->main_cfg_tbl.firmware_rev = pm8001_mr32(address, 0x08);
  55. pm8001_ha->main_cfg_tbl.max_out_io = pm8001_mr32(address, 0x0C);
  56. pm8001_ha->main_cfg_tbl.max_sgl = pm8001_mr32(address, 0x10);
  57. pm8001_ha->main_cfg_tbl.ctrl_cap_flag = pm8001_mr32(address, 0x14);
  58. pm8001_ha->main_cfg_tbl.gst_offset = pm8001_mr32(address, 0x18);
  59. pm8001_ha->main_cfg_tbl.inbound_queue_offset =
  60. pm8001_mr32(address, MAIN_IBQ_OFFSET);
  61. pm8001_ha->main_cfg_tbl.outbound_queue_offset =
  62. pm8001_mr32(address, MAIN_OBQ_OFFSET);
  63. pm8001_ha->main_cfg_tbl.hda_mode_flag =
  64. pm8001_mr32(address, MAIN_HDA_FLAGS_OFFSET);
  65. /* read analog Setting offset from the configuration table */
  66. pm8001_ha->main_cfg_tbl.anolog_setup_table_offset =
  67. pm8001_mr32(address, MAIN_ANALOG_SETUP_OFFSET);
  68. /* read Error Dump Offset and Length */
  69. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset0 =
  70. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_OFFSET);
  71. pm8001_ha->main_cfg_tbl.fatal_err_dump_length0 =
  72. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP0_LENGTH);
  73. pm8001_ha->main_cfg_tbl.fatal_err_dump_offset1 =
  74. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_OFFSET);
  75. pm8001_ha->main_cfg_tbl.fatal_err_dump_length1 =
  76. pm8001_mr32(address, MAIN_FATAL_ERROR_RDUMP1_LENGTH);
  77. }
  78. /**
  79. * read_general_status_table - read the general status table and save it.
  80. * @pm8001_ha: our hba card information
  81. */
  82. static void __devinit
  83. read_general_status_table(struct pm8001_hba_info *pm8001_ha)
  84. {
  85. void __iomem *address = pm8001_ha->general_stat_tbl_addr;
  86. pm8001_ha->gs_tbl.gst_len_mpistate = pm8001_mr32(address, 0x00);
  87. pm8001_ha->gs_tbl.iq_freeze_state0 = pm8001_mr32(address, 0x04);
  88. pm8001_ha->gs_tbl.iq_freeze_state1 = pm8001_mr32(address, 0x08);
  89. pm8001_ha->gs_tbl.msgu_tcnt = pm8001_mr32(address, 0x0C);
  90. pm8001_ha->gs_tbl.iop_tcnt = pm8001_mr32(address, 0x10);
  91. pm8001_ha->gs_tbl.reserved = pm8001_mr32(address, 0x14);
  92. pm8001_ha->gs_tbl.phy_state[0] = pm8001_mr32(address, 0x18);
  93. pm8001_ha->gs_tbl.phy_state[1] = pm8001_mr32(address, 0x1C);
  94. pm8001_ha->gs_tbl.phy_state[2] = pm8001_mr32(address, 0x20);
  95. pm8001_ha->gs_tbl.phy_state[3] = pm8001_mr32(address, 0x24);
  96. pm8001_ha->gs_tbl.phy_state[4] = pm8001_mr32(address, 0x28);
  97. pm8001_ha->gs_tbl.phy_state[5] = pm8001_mr32(address, 0x2C);
  98. pm8001_ha->gs_tbl.phy_state[6] = pm8001_mr32(address, 0x30);
  99. pm8001_ha->gs_tbl.phy_state[7] = pm8001_mr32(address, 0x34);
  100. pm8001_ha->gs_tbl.reserved1 = pm8001_mr32(address, 0x38);
  101. pm8001_ha->gs_tbl.reserved2 = pm8001_mr32(address, 0x3C);
  102. pm8001_ha->gs_tbl.reserved3 = pm8001_mr32(address, 0x40);
  103. pm8001_ha->gs_tbl.recover_err_info[0] = pm8001_mr32(address, 0x44);
  104. pm8001_ha->gs_tbl.recover_err_info[1] = pm8001_mr32(address, 0x48);
  105. pm8001_ha->gs_tbl.recover_err_info[2] = pm8001_mr32(address, 0x4C);
  106. pm8001_ha->gs_tbl.recover_err_info[3] = pm8001_mr32(address, 0x50);
  107. pm8001_ha->gs_tbl.recover_err_info[4] = pm8001_mr32(address, 0x54);
  108. pm8001_ha->gs_tbl.recover_err_info[5] = pm8001_mr32(address, 0x58);
  109. pm8001_ha->gs_tbl.recover_err_info[6] = pm8001_mr32(address, 0x5C);
  110. pm8001_ha->gs_tbl.recover_err_info[7] = pm8001_mr32(address, 0x60);
  111. }
  112. /**
  113. * read_inbnd_queue_table - read the inbound queue table and save it.
  114. * @pm8001_ha: our hba card information
  115. */
  116. static void __devinit
  117. read_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  118. {
  119. int inbQ_num = 1;
  120. int i;
  121. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  122. for (i = 0; i < inbQ_num; i++) {
  123. u32 offset = i * 0x20;
  124. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  125. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  126. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  127. pm8001_mr32(address, (offset + 0x18));
  128. }
  129. }
  130. /**
  131. * read_outbnd_queue_table - read the outbound queue table and save it.
  132. * @pm8001_ha: our hba card information
  133. */
  134. static void __devinit
  135. read_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha)
  136. {
  137. int outbQ_num = 1;
  138. int i;
  139. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  140. for (i = 0; i < outbQ_num; i++) {
  141. u32 offset = i * 0x24;
  142. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  143. get_pci_bar_index(pm8001_mr32(address, (offset + 0x14)));
  144. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  145. pm8001_mr32(address, (offset + 0x18));
  146. }
  147. }
  148. /**
  149. * init_default_table_values - init the default table.
  150. * @pm8001_ha: our hba card information
  151. */
  152. static void __devinit
  153. init_default_table_values(struct pm8001_hba_info *pm8001_ha)
  154. {
  155. int qn = 1;
  156. int i;
  157. u32 offsetib, offsetob;
  158. void __iomem *addressib = pm8001_ha->inbnd_q_tbl_addr;
  159. void __iomem *addressob = pm8001_ha->outbnd_q_tbl_addr;
  160. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd = 0;
  161. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3 = 0;
  162. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7 = 0;
  163. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3 = 0;
  164. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7 = 0;
  165. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3 = 0;
  166. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7 = 0;
  167. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3 = 0;
  168. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7 = 0;
  169. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3 = 0;
  170. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7 = 0;
  171. pm8001_ha->main_cfg_tbl.upper_event_log_addr =
  172. pm8001_ha->memoryMap.region[AAP1].phys_addr_hi;
  173. pm8001_ha->main_cfg_tbl.lower_event_log_addr =
  174. pm8001_ha->memoryMap.region[AAP1].phys_addr_lo;
  175. pm8001_ha->main_cfg_tbl.event_log_size = PM8001_EVENT_LOG_SIZE;
  176. pm8001_ha->main_cfg_tbl.event_log_option = 0x01;
  177. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr =
  178. pm8001_ha->memoryMap.region[IOP].phys_addr_hi;
  179. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr =
  180. pm8001_ha->memoryMap.region[IOP].phys_addr_lo;
  181. pm8001_ha->main_cfg_tbl.iop_event_log_size = PM8001_EVENT_LOG_SIZE;
  182. pm8001_ha->main_cfg_tbl.iop_event_log_option = 0x01;
  183. pm8001_ha->main_cfg_tbl.fatal_err_interrupt = 0x01;
  184. for (i = 0; i < qn; i++) {
  185. pm8001_ha->inbnd_q_tbl[i].element_pri_size_cnt =
  186. PM8001_MPI_QUEUE | (64 << 16) | (0x00<<30);
  187. pm8001_ha->inbnd_q_tbl[i].upper_base_addr =
  188. pm8001_ha->memoryMap.region[IB].phys_addr_hi;
  189. pm8001_ha->inbnd_q_tbl[i].lower_base_addr =
  190. pm8001_ha->memoryMap.region[IB].phys_addr_lo;
  191. pm8001_ha->inbnd_q_tbl[i].base_virt =
  192. (u8 *)pm8001_ha->memoryMap.region[IB].virt_ptr;
  193. pm8001_ha->inbnd_q_tbl[i].total_length =
  194. pm8001_ha->memoryMap.region[IB].total_len;
  195. pm8001_ha->inbnd_q_tbl[i].ci_upper_base_addr =
  196. pm8001_ha->memoryMap.region[CI].phys_addr_hi;
  197. pm8001_ha->inbnd_q_tbl[i].ci_lower_base_addr =
  198. pm8001_ha->memoryMap.region[CI].phys_addr_lo;
  199. pm8001_ha->inbnd_q_tbl[i].ci_virt =
  200. pm8001_ha->memoryMap.region[CI].virt_ptr;
  201. offsetib = i * 0x20;
  202. pm8001_ha->inbnd_q_tbl[i].pi_pci_bar =
  203. get_pci_bar_index(pm8001_mr32(addressib,
  204. (offsetib + 0x14)));
  205. pm8001_ha->inbnd_q_tbl[i].pi_offset =
  206. pm8001_mr32(addressib, (offsetib + 0x18));
  207. pm8001_ha->inbnd_q_tbl[i].producer_idx = 0;
  208. pm8001_ha->inbnd_q_tbl[i].consumer_index = 0;
  209. }
  210. for (i = 0; i < qn; i++) {
  211. pm8001_ha->outbnd_q_tbl[i].element_size_cnt =
  212. PM8001_MPI_QUEUE | (64 << 16) | (0x01<<30);
  213. pm8001_ha->outbnd_q_tbl[i].upper_base_addr =
  214. pm8001_ha->memoryMap.region[OB].phys_addr_hi;
  215. pm8001_ha->outbnd_q_tbl[i].lower_base_addr =
  216. pm8001_ha->memoryMap.region[OB].phys_addr_lo;
  217. pm8001_ha->outbnd_q_tbl[i].base_virt =
  218. (u8 *)pm8001_ha->memoryMap.region[OB].virt_ptr;
  219. pm8001_ha->outbnd_q_tbl[i].total_length =
  220. pm8001_ha->memoryMap.region[OB].total_len;
  221. pm8001_ha->outbnd_q_tbl[i].pi_upper_base_addr =
  222. pm8001_ha->memoryMap.region[PI].phys_addr_hi;
  223. pm8001_ha->outbnd_q_tbl[i].pi_lower_base_addr =
  224. pm8001_ha->memoryMap.region[PI].phys_addr_lo;
  225. pm8001_ha->outbnd_q_tbl[i].interrup_vec_cnt_delay =
  226. 0 | (10 << 16) | (0 << 24);
  227. pm8001_ha->outbnd_q_tbl[i].pi_virt =
  228. pm8001_ha->memoryMap.region[PI].virt_ptr;
  229. offsetob = i * 0x24;
  230. pm8001_ha->outbnd_q_tbl[i].ci_pci_bar =
  231. get_pci_bar_index(pm8001_mr32(addressob,
  232. offsetob + 0x14));
  233. pm8001_ha->outbnd_q_tbl[i].ci_offset =
  234. pm8001_mr32(addressob, (offsetob + 0x18));
  235. pm8001_ha->outbnd_q_tbl[i].consumer_idx = 0;
  236. pm8001_ha->outbnd_q_tbl[i].producer_index = 0;
  237. }
  238. }
  239. /**
  240. * update_main_config_table - update the main default table to the HBA.
  241. * @pm8001_ha: our hba card information
  242. */
  243. static void __devinit
  244. update_main_config_table(struct pm8001_hba_info *pm8001_ha)
  245. {
  246. void __iomem *address = pm8001_ha->main_cfg_tbl_addr;
  247. pm8001_mw32(address, 0x24,
  248. pm8001_ha->main_cfg_tbl.inbound_q_nppd_hppd);
  249. pm8001_mw32(address, 0x28,
  250. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid0_3);
  251. pm8001_mw32(address, 0x2C,
  252. pm8001_ha->main_cfg_tbl.outbound_hw_event_pid4_7);
  253. pm8001_mw32(address, 0x30,
  254. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid0_3);
  255. pm8001_mw32(address, 0x34,
  256. pm8001_ha->main_cfg_tbl.outbound_ncq_event_pid4_7);
  257. pm8001_mw32(address, 0x38,
  258. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid0_3);
  259. pm8001_mw32(address, 0x3C,
  260. pm8001_ha->main_cfg_tbl.outbound_tgt_ITNexus_event_pid4_7);
  261. pm8001_mw32(address, 0x40,
  262. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid0_3);
  263. pm8001_mw32(address, 0x44,
  264. pm8001_ha->main_cfg_tbl.outbound_tgt_ssp_event_pid4_7);
  265. pm8001_mw32(address, 0x48,
  266. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid0_3);
  267. pm8001_mw32(address, 0x4C,
  268. pm8001_ha->main_cfg_tbl.outbound_tgt_smp_event_pid4_7);
  269. pm8001_mw32(address, 0x50,
  270. pm8001_ha->main_cfg_tbl.upper_event_log_addr);
  271. pm8001_mw32(address, 0x54,
  272. pm8001_ha->main_cfg_tbl.lower_event_log_addr);
  273. pm8001_mw32(address, 0x58, pm8001_ha->main_cfg_tbl.event_log_size);
  274. pm8001_mw32(address, 0x5C, pm8001_ha->main_cfg_tbl.event_log_option);
  275. pm8001_mw32(address, 0x60,
  276. pm8001_ha->main_cfg_tbl.upper_iop_event_log_addr);
  277. pm8001_mw32(address, 0x64,
  278. pm8001_ha->main_cfg_tbl.lower_iop_event_log_addr);
  279. pm8001_mw32(address, 0x68, pm8001_ha->main_cfg_tbl.iop_event_log_size);
  280. pm8001_mw32(address, 0x6C,
  281. pm8001_ha->main_cfg_tbl.iop_event_log_option);
  282. pm8001_mw32(address, 0x70,
  283. pm8001_ha->main_cfg_tbl.fatal_err_interrupt);
  284. }
  285. /**
  286. * update_inbnd_queue_table - update the inbound queue table to the HBA.
  287. * @pm8001_ha: our hba card information
  288. */
  289. static void __devinit
  290. update_inbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
  291. {
  292. void __iomem *address = pm8001_ha->inbnd_q_tbl_addr;
  293. u16 offset = number * 0x20;
  294. pm8001_mw32(address, offset + 0x00,
  295. pm8001_ha->inbnd_q_tbl[number].element_pri_size_cnt);
  296. pm8001_mw32(address, offset + 0x04,
  297. pm8001_ha->inbnd_q_tbl[number].upper_base_addr);
  298. pm8001_mw32(address, offset + 0x08,
  299. pm8001_ha->inbnd_q_tbl[number].lower_base_addr);
  300. pm8001_mw32(address, offset + 0x0C,
  301. pm8001_ha->inbnd_q_tbl[number].ci_upper_base_addr);
  302. pm8001_mw32(address, offset + 0x10,
  303. pm8001_ha->inbnd_q_tbl[number].ci_lower_base_addr);
  304. }
  305. /**
  306. * update_outbnd_queue_table - update the outbound queue table to the HBA.
  307. * @pm8001_ha: our hba card information
  308. */
  309. static void __devinit
  310. update_outbnd_queue_table(struct pm8001_hba_info *pm8001_ha, int number)
  311. {
  312. void __iomem *address = pm8001_ha->outbnd_q_tbl_addr;
  313. u16 offset = number * 0x24;
  314. pm8001_mw32(address, offset + 0x00,
  315. pm8001_ha->outbnd_q_tbl[number].element_size_cnt);
  316. pm8001_mw32(address, offset + 0x04,
  317. pm8001_ha->outbnd_q_tbl[number].upper_base_addr);
  318. pm8001_mw32(address, offset + 0x08,
  319. pm8001_ha->outbnd_q_tbl[number].lower_base_addr);
  320. pm8001_mw32(address, offset + 0x0C,
  321. pm8001_ha->outbnd_q_tbl[number].pi_upper_base_addr);
  322. pm8001_mw32(address, offset + 0x10,
  323. pm8001_ha->outbnd_q_tbl[number].pi_lower_base_addr);
  324. pm8001_mw32(address, offset + 0x1C,
  325. pm8001_ha->outbnd_q_tbl[number].interrup_vec_cnt_delay);
  326. }
  327. /**
  328. * pm8001_bar4_shift - function is called to shift BAR base address
  329. * @pm8001_ha : our hba card infomation
  330. * @shiftValue : shifting value in memory bar.
  331. */
  332. int pm8001_bar4_shift(struct pm8001_hba_info *pm8001_ha, u32 shiftValue)
  333. {
  334. u32 regVal;
  335. unsigned long start;
  336. /* program the inbound AXI translation Lower Address */
  337. pm8001_cw32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW, shiftValue);
  338. /* confirm the setting is written */
  339. start = jiffies + HZ; /* 1 sec */
  340. do {
  341. regVal = pm8001_cr32(pm8001_ha, 1, SPC_IBW_AXI_TRANSLATION_LOW);
  342. } while ((regVal != shiftValue) && time_before(jiffies, start));
  343. if (regVal != shiftValue) {
  344. PM8001_INIT_DBG(pm8001_ha,
  345. pm8001_printk("TIMEOUT:SPC_IBW_AXI_TRANSLATION_LOW"
  346. " = 0x%x\n", regVal));
  347. return -1;
  348. }
  349. return 0;
  350. }
  351. /**
  352. * mpi_set_phys_g3_with_ssc
  353. * @pm8001_ha: our hba card information
  354. * @SSCbit: set SSCbit to 0 to disable all phys ssc; 1 to enable all phys ssc.
  355. */
  356. static void __devinit
  357. mpi_set_phys_g3_with_ssc(struct pm8001_hba_info *pm8001_ha, u32 SSCbit)
  358. {
  359. u32 value, offset, i;
  360. unsigned long flags;
  361. #define SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR 0x00030000
  362. #define SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR 0x00040000
  363. #define SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET 0x1074
  364. #define SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET 0x1074
  365. #define PHY_G3_WITHOUT_SSC_BIT_SHIFT 12
  366. #define PHY_G3_WITH_SSC_BIT_SHIFT 13
  367. #define SNW3_PHY_CAPABILITIES_PARITY 31
  368. /*
  369. * Using shifted destination address 0x3_0000:0x1074 + 0x4000*N (N=0:3)
  370. * Using shifted destination address 0x4_0000:0x1074 + 0x4000*(N-4) (N=4:7)
  371. */
  372. spin_lock_irqsave(&pm8001_ha->lock, flags);
  373. if (-1 == pm8001_bar4_shift(pm8001_ha,
  374. SAS2_SETTINGS_LOCAL_PHY_0_3_SHIFT_ADDR)) {
  375. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  376. return;
  377. }
  378. for (i = 0; i < 4; i++) {
  379. offset = SAS2_SETTINGS_LOCAL_PHY_0_3_OFFSET + 0x4000 * i;
  380. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  381. }
  382. /* shift membase 3 for SAS2_SETTINGS_LOCAL_PHY 4 - 7 */
  383. if (-1 == pm8001_bar4_shift(pm8001_ha,
  384. SAS2_SETTINGS_LOCAL_PHY_4_7_SHIFT_ADDR)) {
  385. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  386. return;
  387. }
  388. for (i = 4; i < 8; i++) {
  389. offset = SAS2_SETTINGS_LOCAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  390. pm8001_cw32(pm8001_ha, 2, offset, 0x80001501);
  391. }
  392. /*************************************************************
  393. Change the SSC upspreading value to 0x0 so that upspreading is disabled.
  394. Device MABC SMOD0 Controls
  395. Address: (via MEMBASE-III):
  396. Using shifted destination address 0x0_0000: with Offset 0xD8
  397. 31:28 R/W Reserved Do not change
  398. 27:24 R/W SAS_SMOD_SPRDUP 0000
  399. 23:20 R/W SAS_SMOD_SPRDDN 0000
  400. 19:0 R/W Reserved Do not change
  401. Upon power-up this register will read as 0x8990c016,
  402. and I would like you to change the SAS_SMOD_SPRDUP bits to 0b0000
  403. so that the written value will be 0x8090c016.
  404. This will ensure only down-spreading SSC is enabled on the SPC.
  405. *************************************************************/
  406. value = pm8001_cr32(pm8001_ha, 2, 0xd8);
  407. pm8001_cw32(pm8001_ha, 2, 0xd8, 0x8000C016);
  408. /*set the shifted destination address to 0x0 to avoid error operation */
  409. pm8001_bar4_shift(pm8001_ha, 0x0);
  410. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  411. return;
  412. }
  413. /**
  414. * mpi_set_open_retry_interval_reg
  415. * @pm8001_ha: our hba card information
  416. * @interval - interval time for each OPEN_REJECT (RETRY). The units are in 1us.
  417. */
  418. static void __devinit
  419. mpi_set_open_retry_interval_reg(struct pm8001_hba_info *pm8001_ha,
  420. u32 interval)
  421. {
  422. u32 offset;
  423. u32 value;
  424. u32 i;
  425. unsigned long flags;
  426. #define OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR 0x00030000
  427. #define OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR 0x00040000
  428. #define OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET 0x30B4
  429. #define OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET 0x30B4
  430. #define OPEN_RETRY_INTERVAL_REG_MASK 0x0000FFFF
  431. value = interval & OPEN_RETRY_INTERVAL_REG_MASK;
  432. spin_lock_irqsave(&pm8001_ha->lock, flags);
  433. /* shift bar and set the OPEN_REJECT(RETRY) interval time of PHY 0 -3.*/
  434. if (-1 == pm8001_bar4_shift(pm8001_ha,
  435. OPEN_RETRY_INTERVAL_PHY_0_3_SHIFT_ADDR)) {
  436. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  437. return;
  438. }
  439. for (i = 0; i < 4; i++) {
  440. offset = OPEN_RETRY_INTERVAL_PHY_0_3_OFFSET + 0x4000 * i;
  441. pm8001_cw32(pm8001_ha, 2, offset, value);
  442. }
  443. if (-1 == pm8001_bar4_shift(pm8001_ha,
  444. OPEN_RETRY_INTERVAL_PHY_4_7_SHIFT_ADDR)) {
  445. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  446. return;
  447. }
  448. for (i = 4; i < 8; i++) {
  449. offset = OPEN_RETRY_INTERVAL_PHY_4_7_OFFSET + 0x4000 * (i-4);
  450. pm8001_cw32(pm8001_ha, 2, offset, value);
  451. }
  452. /*set the shifted destination address to 0x0 to avoid error operation */
  453. pm8001_bar4_shift(pm8001_ha, 0x0);
  454. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  455. return;
  456. }
  457. /**
  458. * mpi_init_check - check firmware initialization status.
  459. * @pm8001_ha: our hba card information
  460. */
  461. static int mpi_init_check(struct pm8001_hba_info *pm8001_ha)
  462. {
  463. u32 max_wait_count;
  464. u32 value;
  465. u32 gst_len_mpistate;
  466. /* Write bit0=1 to Inbound DoorBell Register to tell the SPC FW the
  467. table is updated */
  468. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_UPDATE);
  469. /* wait until Inbound DoorBell Clear Register toggled */
  470. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  471. do {
  472. udelay(1);
  473. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  474. value &= SPC_MSGU_CFG_TABLE_UPDATE;
  475. } while ((value != 0) && (--max_wait_count));
  476. if (!max_wait_count)
  477. return -1;
  478. /* check the MPI-State for initialization */
  479. gst_len_mpistate =
  480. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  481. GST_GSTLEN_MPIS_OFFSET);
  482. if (GST_MPI_STATE_INIT != (gst_len_mpistate & GST_MPI_STATE_MASK))
  483. return -1;
  484. /* check MPI Initialization error */
  485. gst_len_mpistate = gst_len_mpistate >> 16;
  486. if (0x0000 != gst_len_mpistate)
  487. return -1;
  488. return 0;
  489. }
  490. /**
  491. * check_fw_ready - The LLDD check if the FW is ready, if not, return error.
  492. * @pm8001_ha: our hba card information
  493. */
  494. static int check_fw_ready(struct pm8001_hba_info *pm8001_ha)
  495. {
  496. u32 value, value1;
  497. u32 max_wait_count;
  498. /* check error state */
  499. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  500. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  501. /* check AAP error */
  502. if (SCRATCH_PAD1_ERR == (value & SCRATCH_PAD_STATE_MASK)) {
  503. /* error state */
  504. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  505. return -1;
  506. }
  507. /* check IOP error */
  508. if (SCRATCH_PAD2_ERR == (value1 & SCRATCH_PAD_STATE_MASK)) {
  509. /* error state */
  510. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3);
  511. return -1;
  512. }
  513. /* bit 4-31 of scratch pad1 should be zeros if it is not
  514. in error state*/
  515. if (value & SCRATCH_PAD1_STATE_MASK) {
  516. /* error case */
  517. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0);
  518. return -1;
  519. }
  520. /* bit 2, 4-31 of scratch pad2 should be zeros if it is not
  521. in error state */
  522. if (value1 & SCRATCH_PAD2_STATE_MASK) {
  523. /* error case */
  524. return -1;
  525. }
  526. max_wait_count = 1 * 1000 * 1000;/* 1 sec timeout */
  527. /* wait until scratch pad 1 and 2 registers in ready state */
  528. do {
  529. udelay(1);
  530. value = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  531. & SCRATCH_PAD1_RDY;
  532. value1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  533. & SCRATCH_PAD2_RDY;
  534. if ((--max_wait_count) == 0)
  535. return -1;
  536. } while ((value != SCRATCH_PAD1_RDY) || (value1 != SCRATCH_PAD2_RDY));
  537. return 0;
  538. }
  539. static void init_pci_device_addresses(struct pm8001_hba_info *pm8001_ha)
  540. {
  541. void __iomem *base_addr;
  542. u32 value;
  543. u32 offset;
  544. u32 pcibar;
  545. u32 pcilogic;
  546. value = pm8001_cr32(pm8001_ha, 0, 0x44);
  547. offset = value & 0x03FFFFFF;
  548. PM8001_INIT_DBG(pm8001_ha,
  549. pm8001_printk("Scratchpad 0 Offset: %x\n", offset));
  550. pcilogic = (value & 0xFC000000) >> 26;
  551. pcibar = get_pci_bar_index(pcilogic);
  552. PM8001_INIT_DBG(pm8001_ha,
  553. pm8001_printk("Scratchpad 0 PCI BAR: %d\n", pcibar));
  554. pm8001_ha->main_cfg_tbl_addr = base_addr =
  555. pm8001_ha->io_mem[pcibar].memvirtaddr + offset;
  556. pm8001_ha->general_stat_tbl_addr =
  557. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x18);
  558. pm8001_ha->inbnd_q_tbl_addr =
  559. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x1C);
  560. pm8001_ha->outbnd_q_tbl_addr =
  561. base_addr + pm8001_cr32(pm8001_ha, pcibar, offset + 0x20);
  562. }
  563. /**
  564. * pm8001_chip_init - the main init function that initialize whole PM8001 chip.
  565. * @pm8001_ha: our hba card information
  566. */
  567. static int __devinit pm8001_chip_init(struct pm8001_hba_info *pm8001_ha)
  568. {
  569. /* check the firmware status */
  570. if (-1 == check_fw_ready(pm8001_ha)) {
  571. PM8001_FAIL_DBG(pm8001_ha,
  572. pm8001_printk("Firmware is not ready!\n"));
  573. return -EBUSY;
  574. }
  575. /* Initialize pci space address eg: mpi offset */
  576. init_pci_device_addresses(pm8001_ha);
  577. init_default_table_values(pm8001_ha);
  578. read_main_config_table(pm8001_ha);
  579. read_general_status_table(pm8001_ha);
  580. read_inbnd_queue_table(pm8001_ha);
  581. read_outbnd_queue_table(pm8001_ha);
  582. /* update main config table ,inbound table and outbound table */
  583. update_main_config_table(pm8001_ha);
  584. update_inbnd_queue_table(pm8001_ha, 0);
  585. update_outbnd_queue_table(pm8001_ha, 0);
  586. mpi_set_phys_g3_with_ssc(pm8001_ha, 0);
  587. /* 7->130ms, 34->500ms, 119->1.5s */
  588. mpi_set_open_retry_interval_reg(pm8001_ha, 119);
  589. /* notify firmware update finished and check initialization status */
  590. if (0 == mpi_init_check(pm8001_ha)) {
  591. PM8001_INIT_DBG(pm8001_ha,
  592. pm8001_printk("MPI initialize successful!\n"));
  593. } else
  594. return -EBUSY;
  595. /*This register is a 16-bit timer with a resolution of 1us. This is the
  596. timer used for interrupt delay/coalescing in the PCIe Application Layer.
  597. Zero is not a valid value. A value of 1 in the register will cause the
  598. interrupts to be normal. A value greater than 1 will cause coalescing
  599. delays.*/
  600. pm8001_cw32(pm8001_ha, 1, 0x0033c0, 0x1);
  601. pm8001_cw32(pm8001_ha, 1, 0x0033c4, 0x0);
  602. return 0;
  603. }
  604. static int mpi_uninit_check(struct pm8001_hba_info *pm8001_ha)
  605. {
  606. u32 max_wait_count;
  607. u32 value;
  608. u32 gst_len_mpistate;
  609. init_pci_device_addresses(pm8001_ha);
  610. /* Write bit1=1 to Inbound DoorBell Register to tell the SPC FW the
  611. table is stop */
  612. pm8001_cw32(pm8001_ha, 0, MSGU_IBDB_SET, SPC_MSGU_CFG_TABLE_RESET);
  613. /* wait until Inbound DoorBell Clear Register toggled */
  614. max_wait_count = 1 * 1000 * 1000;/* 1 sec */
  615. do {
  616. udelay(1);
  617. value = pm8001_cr32(pm8001_ha, 0, MSGU_IBDB_SET);
  618. value &= SPC_MSGU_CFG_TABLE_RESET;
  619. } while ((value != 0) && (--max_wait_count));
  620. if (!max_wait_count) {
  621. PM8001_FAIL_DBG(pm8001_ha,
  622. pm8001_printk("TIMEOUT:IBDB value/=0x%x\n", value));
  623. return -1;
  624. }
  625. /* check the MPI-State for termination in progress */
  626. /* wait until Inbound DoorBell Clear Register toggled */
  627. max_wait_count = 1 * 1000 * 1000; /* 1 sec */
  628. do {
  629. udelay(1);
  630. gst_len_mpistate =
  631. pm8001_mr32(pm8001_ha->general_stat_tbl_addr,
  632. GST_GSTLEN_MPIS_OFFSET);
  633. if (GST_MPI_STATE_UNINIT ==
  634. (gst_len_mpistate & GST_MPI_STATE_MASK))
  635. break;
  636. } while (--max_wait_count);
  637. if (!max_wait_count) {
  638. PM8001_FAIL_DBG(pm8001_ha,
  639. pm8001_printk(" TIME OUT MPI State = 0x%x\n",
  640. gst_len_mpistate & GST_MPI_STATE_MASK));
  641. return -1;
  642. }
  643. return 0;
  644. }
  645. /**
  646. * soft_reset_ready_check - Function to check FW is ready for soft reset.
  647. * @pm8001_ha: our hba card information
  648. */
  649. static u32 soft_reset_ready_check(struct pm8001_hba_info *pm8001_ha)
  650. {
  651. u32 regVal, regVal1, regVal2;
  652. if (mpi_uninit_check(pm8001_ha) != 0) {
  653. PM8001_FAIL_DBG(pm8001_ha,
  654. pm8001_printk("MPI state is not ready\n"));
  655. return -1;
  656. }
  657. /* read the scratch pad 2 register bit 2 */
  658. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2)
  659. & SCRATCH_PAD2_FWRDY_RST;
  660. if (regVal == SCRATCH_PAD2_FWRDY_RST) {
  661. PM8001_INIT_DBG(pm8001_ha,
  662. pm8001_printk("Firmware is ready for reset .\n"));
  663. } else {
  664. unsigned long flags;
  665. /* Trigger NMI twice via RB6 */
  666. spin_lock_irqsave(&pm8001_ha->lock, flags);
  667. if (-1 == pm8001_bar4_shift(pm8001_ha, RB6_ACCESS_REG)) {
  668. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  669. PM8001_FAIL_DBG(pm8001_ha,
  670. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  671. RB6_ACCESS_REG));
  672. return -1;
  673. }
  674. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET,
  675. RB6_MAGIC_NUMBER_RST);
  676. pm8001_cw32(pm8001_ha, 2, SPC_RB6_OFFSET, RB6_MAGIC_NUMBER_RST);
  677. /* wait for 100 ms */
  678. mdelay(100);
  679. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2) &
  680. SCRATCH_PAD2_FWRDY_RST;
  681. if (regVal != SCRATCH_PAD2_FWRDY_RST) {
  682. regVal1 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  683. regVal2 = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  684. PM8001_FAIL_DBG(pm8001_ha,
  685. pm8001_printk("TIMEOUT:MSGU_SCRATCH_PAD1"
  686. "=0x%x, MSGU_SCRATCH_PAD2=0x%x\n",
  687. regVal1, regVal2));
  688. PM8001_FAIL_DBG(pm8001_ha,
  689. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  690. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_0)));
  691. PM8001_FAIL_DBG(pm8001_ha,
  692. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  693. pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_3)));
  694. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  695. return -1;
  696. }
  697. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  698. }
  699. return 0;
  700. }
  701. /**
  702. * pm8001_chip_soft_rst - soft reset the PM8001 chip, so that the clear all
  703. * the FW register status to the originated status.
  704. * @pm8001_ha: our hba card information
  705. * @signature: signature in host scratch pad0 register.
  706. */
  707. static int
  708. pm8001_chip_soft_rst(struct pm8001_hba_info *pm8001_ha, u32 signature)
  709. {
  710. u32 regVal, toggleVal;
  711. u32 max_wait_count;
  712. u32 regVal1, regVal2, regVal3;
  713. unsigned long flags;
  714. /* step1: Check FW is ready for soft reset */
  715. if (soft_reset_ready_check(pm8001_ha) != 0) {
  716. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("FW is not ready\n"));
  717. return -1;
  718. }
  719. /* step 2: clear NMI status register on AAP1 and IOP, write the same
  720. value to clear */
  721. /* map 0x60000 to BAR4(0x20), BAR2(win) */
  722. spin_lock_irqsave(&pm8001_ha->lock, flags);
  723. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_AAP1_ADDR_BASE)) {
  724. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  725. PM8001_FAIL_DBG(pm8001_ha,
  726. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  727. MBIC_AAP1_ADDR_BASE));
  728. return -1;
  729. }
  730. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP);
  731. PM8001_INIT_DBG(pm8001_ha,
  732. pm8001_printk("MBIC - NMI Enable VPE0 (IOP)= 0x%x\n", regVal));
  733. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_IOP, 0x0);
  734. /* map 0x70000 to BAR4(0x20), BAR2(win) */
  735. if (-1 == pm8001_bar4_shift(pm8001_ha, MBIC_IOP_ADDR_BASE)) {
  736. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  737. PM8001_FAIL_DBG(pm8001_ha,
  738. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  739. MBIC_IOP_ADDR_BASE));
  740. return -1;
  741. }
  742. regVal = pm8001_cr32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1);
  743. PM8001_INIT_DBG(pm8001_ha,
  744. pm8001_printk("MBIC - NMI Enable VPE0 (AAP1)= 0x%x\n", regVal));
  745. pm8001_cw32(pm8001_ha, 2, MBIC_NMI_ENABLE_VPE0_AAP1, 0x0);
  746. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE);
  747. PM8001_INIT_DBG(pm8001_ha,
  748. pm8001_printk("PCIE -Event Interrupt Enable = 0x%x\n", regVal));
  749. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT_ENABLE, 0x0);
  750. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT);
  751. PM8001_INIT_DBG(pm8001_ha,
  752. pm8001_printk("PCIE - Event Interrupt = 0x%x\n", regVal));
  753. pm8001_cw32(pm8001_ha, 1, PCIE_EVENT_INTERRUPT, regVal);
  754. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE);
  755. PM8001_INIT_DBG(pm8001_ha,
  756. pm8001_printk("PCIE -Error Interrupt Enable = 0x%x\n", regVal));
  757. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT_ENABLE, 0x0);
  758. regVal = pm8001_cr32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT);
  759. PM8001_INIT_DBG(pm8001_ha,
  760. pm8001_printk("PCIE - Error Interrupt = 0x%x\n", regVal));
  761. pm8001_cw32(pm8001_ha, 1, PCIE_ERROR_INTERRUPT, regVal);
  762. /* read the scratch pad 1 register bit 2 */
  763. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1)
  764. & SCRATCH_PAD1_RST;
  765. toggleVal = regVal ^ SCRATCH_PAD1_RST;
  766. /* set signature in host scratch pad0 register to tell SPC that the
  767. host performs the soft reset */
  768. pm8001_cw32(pm8001_ha, 0, MSGU_HOST_SCRATCH_PAD_0, signature);
  769. /* read required registers for confirmming */
  770. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  771. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  772. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  773. PM8001_FAIL_DBG(pm8001_ha,
  774. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  775. GSM_ADDR_BASE));
  776. return -1;
  777. }
  778. PM8001_INIT_DBG(pm8001_ha,
  779. pm8001_printk("GSM 0x0(0x00007b88)-GSM Configuration and"
  780. " Reset = 0x%x\n",
  781. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  782. /* step 3: host read GSM Configuration and Reset register */
  783. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  784. /* Put those bits to low */
  785. /* GSM XCBI offset = 0x70 0000
  786. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  787. 0x00 Bit 12 QSSP_SW_RSTB 1
  788. 0x00 Bit 11 RAAE_SW_RSTB 1
  789. 0x00 Bit 9 RB_1_SW_RSTB 1
  790. 0x00 Bit 8 SM_SW_RSTB 1
  791. */
  792. regVal &= ~(0x00003b00);
  793. /* host write GSM Configuration and Reset register */
  794. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  795. PM8001_INIT_DBG(pm8001_ha,
  796. pm8001_printk("GSM 0x0 (0x00007b88 ==> 0x00004088) - GSM "
  797. "Configuration and Reset is set to = 0x%x\n",
  798. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  799. /* step 4: */
  800. /* disable GSM - Read Address Parity Check */
  801. regVal1 = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  802. PM8001_INIT_DBG(pm8001_ha,
  803. pm8001_printk("GSM 0x700038 - Read Address Parity Check "
  804. "Enable = 0x%x\n", regVal1));
  805. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, 0x0);
  806. PM8001_INIT_DBG(pm8001_ha,
  807. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  808. "is set to = 0x%x\n",
  809. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  810. /* disable GSM - Write Address Parity Check */
  811. regVal2 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  812. PM8001_INIT_DBG(pm8001_ha,
  813. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  814. " Enable = 0x%x\n", regVal2));
  815. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, 0x0);
  816. PM8001_INIT_DBG(pm8001_ha,
  817. pm8001_printk("GSM 0x700040 - Write Address Parity Check "
  818. "Enable is set to = 0x%x\n",
  819. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  820. /* disable GSM - Write Data Parity Check */
  821. regVal3 = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  822. PM8001_INIT_DBG(pm8001_ha,
  823. pm8001_printk("GSM 0x300048 - Write Data Parity Check"
  824. " Enable = 0x%x\n", regVal3));
  825. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, 0x0);
  826. PM8001_INIT_DBG(pm8001_ha,
  827. pm8001_printk("GSM 0x300048 - Write Data Parity Check Enable"
  828. "is set to = 0x%x\n",
  829. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  830. /* step 5: delay 10 usec */
  831. udelay(10);
  832. /* step 5-b: set GPIO-0 output control to tristate anyway */
  833. if (-1 == pm8001_bar4_shift(pm8001_ha, GPIO_ADDR_BASE)) {
  834. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  835. PM8001_INIT_DBG(pm8001_ha,
  836. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  837. GPIO_ADDR_BASE));
  838. return -1;
  839. }
  840. regVal = pm8001_cr32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET);
  841. PM8001_INIT_DBG(pm8001_ha,
  842. pm8001_printk("GPIO Output Control Register:"
  843. " = 0x%x\n", regVal));
  844. /* set GPIO-0 output control to tri-state */
  845. regVal &= 0xFFFFFFFC;
  846. pm8001_cw32(pm8001_ha, 2, GPIO_GPIO_0_0UTPUT_CTL_OFFSET, regVal);
  847. /* Step 6: Reset the IOP and AAP1 */
  848. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  849. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  850. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  851. PM8001_FAIL_DBG(pm8001_ha,
  852. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  853. SPC_TOP_LEVEL_ADDR_BASE));
  854. return -1;
  855. }
  856. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  857. PM8001_INIT_DBG(pm8001_ha,
  858. pm8001_printk("Top Register before resetting IOP/AAP1"
  859. ":= 0x%x\n", regVal));
  860. regVal &= ~(SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  861. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  862. /* step 7: Reset the BDMA/OSSP */
  863. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  864. PM8001_INIT_DBG(pm8001_ha,
  865. pm8001_printk("Top Register before resetting BDMA/OSSP"
  866. ": = 0x%x\n", regVal));
  867. regVal &= ~(SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  868. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  869. /* step 8: delay 10 usec */
  870. udelay(10);
  871. /* step 9: bring the BDMA and OSSP out of reset */
  872. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  873. PM8001_INIT_DBG(pm8001_ha,
  874. pm8001_printk("Top Register before bringing up BDMA/OSSP"
  875. ":= 0x%x\n", regVal));
  876. regVal |= (SPC_REG_RESET_BDMA_CORE | SPC_REG_RESET_OSSP);
  877. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  878. /* step 10: delay 10 usec */
  879. udelay(10);
  880. /* step 11: reads and sets the GSM Configuration and Reset Register */
  881. /* map 0x0700000 to BAR4(0x20), BAR2(win) */
  882. if (-1 == pm8001_bar4_shift(pm8001_ha, GSM_ADDR_BASE)) {
  883. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  884. PM8001_FAIL_DBG(pm8001_ha,
  885. pm8001_printk("SPC Shift Bar4 to 0x%x failed\n",
  886. GSM_ADDR_BASE));
  887. return -1;
  888. }
  889. PM8001_INIT_DBG(pm8001_ha,
  890. pm8001_printk("GSM 0x0 (0x00007b88)-GSM Configuration and "
  891. "Reset = 0x%x\n", pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  892. regVal = pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET);
  893. /* Put those bits to high */
  894. /* GSM XCBI offset = 0x70 0000
  895. 0x00 Bit 13 COM_SLV_SW_RSTB 1
  896. 0x00 Bit 12 QSSP_SW_RSTB 1
  897. 0x00 Bit 11 RAAE_SW_RSTB 1
  898. 0x00 Bit 9 RB_1_SW_RSTB 1
  899. 0x00 Bit 8 SM_SW_RSTB 1
  900. */
  901. regVal |= (GSM_CONFIG_RESET_VALUE);
  902. pm8001_cw32(pm8001_ha, 2, GSM_CONFIG_RESET, regVal);
  903. PM8001_INIT_DBG(pm8001_ha,
  904. pm8001_printk("GSM (0x00004088 ==> 0x00007b88) - GSM"
  905. " Configuration and Reset is set to = 0x%x\n",
  906. pm8001_cr32(pm8001_ha, 2, GSM_CONFIG_RESET)));
  907. /* step 12: Restore GSM - Read Address Parity Check */
  908. regVal = pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK);
  909. /* just for debugging */
  910. PM8001_INIT_DBG(pm8001_ha,
  911. pm8001_printk("GSM 0x700038 - Read Address Parity Check Enable"
  912. " = 0x%x\n", regVal));
  913. pm8001_cw32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK, regVal1);
  914. PM8001_INIT_DBG(pm8001_ha,
  915. pm8001_printk("GSM 0x700038 - Read Address Parity"
  916. " Check Enable is set to = 0x%x\n",
  917. pm8001_cr32(pm8001_ha, 2, GSM_READ_ADDR_PARITY_CHECK)));
  918. /* Restore GSM - Write Address Parity Check */
  919. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK);
  920. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK, regVal2);
  921. PM8001_INIT_DBG(pm8001_ha,
  922. pm8001_printk("GSM 0x700040 - Write Address Parity Check"
  923. " Enable is set to = 0x%x\n",
  924. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_ADDR_PARITY_CHECK)));
  925. /* Restore GSM - Write Data Parity Check */
  926. regVal = pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK);
  927. pm8001_cw32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK, regVal3);
  928. PM8001_INIT_DBG(pm8001_ha,
  929. pm8001_printk("GSM 0x700048 - Write Data Parity Check Enable"
  930. "is set to = 0x%x\n",
  931. pm8001_cr32(pm8001_ha, 2, GSM_WRITE_DATA_PARITY_CHECK)));
  932. /* step 13: bring the IOP and AAP1 out of reset */
  933. /* map 0x00000 to BAR4(0x20), BAR2(win) */
  934. if (-1 == pm8001_bar4_shift(pm8001_ha, SPC_TOP_LEVEL_ADDR_BASE)) {
  935. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  936. PM8001_FAIL_DBG(pm8001_ha,
  937. pm8001_printk("Shift Bar4 to 0x%x failed\n",
  938. SPC_TOP_LEVEL_ADDR_BASE));
  939. return -1;
  940. }
  941. regVal = pm8001_cr32(pm8001_ha, 2, SPC_REG_RESET);
  942. regVal |= (SPC_REG_RESET_PCS_IOP_SS | SPC_REG_RESET_PCS_AAP1_SS);
  943. pm8001_cw32(pm8001_ha, 2, SPC_REG_RESET, regVal);
  944. /* step 14: delay 10 usec - Normal Mode */
  945. udelay(10);
  946. /* check Soft Reset Normal mode or Soft Reset HDA mode */
  947. if (signature == SPC_SOFT_RESET_SIGNATURE) {
  948. /* step 15 (Normal Mode): wait until scratch pad1 register
  949. bit 2 toggled */
  950. max_wait_count = 2 * 1000 * 1000;/* 2 sec */
  951. do {
  952. udelay(1);
  953. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1) &
  954. SCRATCH_PAD1_RST;
  955. } while ((regVal != toggleVal) && (--max_wait_count));
  956. if (!max_wait_count) {
  957. regVal = pm8001_cr32(pm8001_ha, 0,
  958. MSGU_SCRATCH_PAD_1);
  959. PM8001_FAIL_DBG(pm8001_ha,
  960. pm8001_printk("TIMEOUT : ToggleVal 0x%x,"
  961. "MSGU_SCRATCH_PAD1 = 0x%x\n",
  962. toggleVal, regVal));
  963. PM8001_FAIL_DBG(pm8001_ha,
  964. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  965. pm8001_cr32(pm8001_ha, 0,
  966. MSGU_SCRATCH_PAD_0)));
  967. PM8001_FAIL_DBG(pm8001_ha,
  968. pm8001_printk("SCRATCH_PAD2 value = 0x%x\n",
  969. pm8001_cr32(pm8001_ha, 0,
  970. MSGU_SCRATCH_PAD_2)));
  971. PM8001_FAIL_DBG(pm8001_ha,
  972. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  973. pm8001_cr32(pm8001_ha, 0,
  974. MSGU_SCRATCH_PAD_3)));
  975. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  976. return -1;
  977. }
  978. /* step 16 (Normal) - Clear ODMR and ODCR */
  979. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  980. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  981. /* step 17 (Normal Mode): wait for the FW and IOP to get
  982. ready - 1 sec timeout */
  983. /* Wait for the SPC Configuration Table to be ready */
  984. if (check_fw_ready(pm8001_ha) == -1) {
  985. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_1);
  986. /* return error if MPI Configuration Table not ready */
  987. PM8001_INIT_DBG(pm8001_ha,
  988. pm8001_printk("FW not ready SCRATCH_PAD1"
  989. " = 0x%x\n", regVal));
  990. regVal = pm8001_cr32(pm8001_ha, 0, MSGU_SCRATCH_PAD_2);
  991. /* return error if MPI Configuration Table not ready */
  992. PM8001_INIT_DBG(pm8001_ha,
  993. pm8001_printk("FW not ready SCRATCH_PAD2"
  994. " = 0x%x\n", regVal));
  995. PM8001_INIT_DBG(pm8001_ha,
  996. pm8001_printk("SCRATCH_PAD0 value = 0x%x\n",
  997. pm8001_cr32(pm8001_ha, 0,
  998. MSGU_SCRATCH_PAD_0)));
  999. PM8001_INIT_DBG(pm8001_ha,
  1000. pm8001_printk("SCRATCH_PAD3 value = 0x%x\n",
  1001. pm8001_cr32(pm8001_ha, 0,
  1002. MSGU_SCRATCH_PAD_3)));
  1003. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1004. return -1;
  1005. }
  1006. }
  1007. pm8001_bar4_shift(pm8001_ha, 0);
  1008. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1009. PM8001_INIT_DBG(pm8001_ha,
  1010. pm8001_printk("SPC soft reset Complete\n"));
  1011. return 0;
  1012. }
  1013. static void pm8001_hw_chip_rst(struct pm8001_hba_info *pm8001_ha)
  1014. {
  1015. u32 i;
  1016. u32 regVal;
  1017. PM8001_INIT_DBG(pm8001_ha,
  1018. pm8001_printk("chip reset start\n"));
  1019. /* do SPC chip reset. */
  1020. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1021. regVal &= ~(SPC_REG_RESET_DEVICE);
  1022. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1023. /* delay 10 usec */
  1024. udelay(10);
  1025. /* bring chip reset out of reset */
  1026. regVal = pm8001_cr32(pm8001_ha, 1, SPC_REG_RESET);
  1027. regVal |= SPC_REG_RESET_DEVICE;
  1028. pm8001_cw32(pm8001_ha, 1, SPC_REG_RESET, regVal);
  1029. /* delay 10 usec */
  1030. udelay(10);
  1031. /* wait for 20 msec until the firmware gets reloaded */
  1032. i = 20;
  1033. do {
  1034. mdelay(1);
  1035. } while ((--i) != 0);
  1036. PM8001_INIT_DBG(pm8001_ha,
  1037. pm8001_printk("chip reset finished\n"));
  1038. }
  1039. /**
  1040. * pm8001_chip_iounmap - which maped when initialized.
  1041. * @pm8001_ha: our hba card information
  1042. */
  1043. static void pm8001_chip_iounmap(struct pm8001_hba_info *pm8001_ha)
  1044. {
  1045. s8 bar, logical = 0;
  1046. for (bar = 0; bar < 6; bar++) {
  1047. /*
  1048. ** logical BARs for SPC:
  1049. ** bar 0 and 1 - logical BAR0
  1050. ** bar 2 and 3 - logical BAR1
  1051. ** bar4 - logical BAR2
  1052. ** bar5 - logical BAR3
  1053. ** Skip the appropriate assignments:
  1054. */
  1055. if ((bar == 1) || (bar == 3))
  1056. continue;
  1057. if (pm8001_ha->io_mem[logical].memvirtaddr) {
  1058. iounmap(pm8001_ha->io_mem[logical].memvirtaddr);
  1059. logical++;
  1060. }
  1061. }
  1062. }
  1063. /**
  1064. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1065. * @pm8001_ha: our hba card information
  1066. */
  1067. static void
  1068. pm8001_chip_intx_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1069. {
  1070. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_CLEAR_ALL);
  1071. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, ODCR_CLEAR_ALL);
  1072. }
  1073. /**
  1074. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1075. * @pm8001_ha: our hba card information
  1076. */
  1077. static void
  1078. pm8001_chip_intx_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1079. {
  1080. pm8001_cw32(pm8001_ha, 0, MSGU_ODMR, ODMR_MASK_ALL);
  1081. }
  1082. /**
  1083. * pm8001_chip_msix_interrupt_enable - enable PM8001 chip interrupt
  1084. * @pm8001_ha: our hba card information
  1085. */
  1086. static void
  1087. pm8001_chip_msix_interrupt_enable(struct pm8001_hba_info *pm8001_ha,
  1088. u32 int_vec_idx)
  1089. {
  1090. u32 msi_index;
  1091. u32 value;
  1092. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1093. msi_index += MSIX_TABLE_BASE;
  1094. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_ENABLE);
  1095. value = (1 << int_vec_idx);
  1096. pm8001_cw32(pm8001_ha, 0, MSGU_ODCR, value);
  1097. }
  1098. /**
  1099. * pm8001_chip_msix_interrupt_disable - disable PM8001 chip interrupt
  1100. * @pm8001_ha: our hba card information
  1101. */
  1102. static void
  1103. pm8001_chip_msix_interrupt_disable(struct pm8001_hba_info *pm8001_ha,
  1104. u32 int_vec_idx)
  1105. {
  1106. u32 msi_index;
  1107. msi_index = int_vec_idx * MSIX_TABLE_ELEMENT_SIZE;
  1108. msi_index += MSIX_TABLE_BASE;
  1109. pm8001_cw32(pm8001_ha, 0, msi_index, MSIX_INTERRUPT_DISABLE);
  1110. }
  1111. /**
  1112. * pm8001_chip_interrupt_enable - enable PM8001 chip interrupt
  1113. * @pm8001_ha: our hba card information
  1114. */
  1115. static void
  1116. pm8001_chip_interrupt_enable(struct pm8001_hba_info *pm8001_ha)
  1117. {
  1118. #ifdef PM8001_USE_MSIX
  1119. pm8001_chip_msix_interrupt_enable(pm8001_ha, 0);
  1120. return;
  1121. #endif
  1122. pm8001_chip_intx_interrupt_enable(pm8001_ha);
  1123. }
  1124. /**
  1125. * pm8001_chip_intx_interrupt_disable- disable PM8001 chip interrupt
  1126. * @pm8001_ha: our hba card information
  1127. */
  1128. static void
  1129. pm8001_chip_interrupt_disable(struct pm8001_hba_info *pm8001_ha)
  1130. {
  1131. #ifdef PM8001_USE_MSIX
  1132. pm8001_chip_msix_interrupt_disable(pm8001_ha, 0);
  1133. return;
  1134. #endif
  1135. pm8001_chip_intx_interrupt_disable(pm8001_ha);
  1136. }
  1137. /**
  1138. * mpi_msg_free_get- get the free message buffer for transfer inbound queue.
  1139. * @circularQ: the inbound queue we want to transfer to HBA.
  1140. * @messageSize: the message size of this transfer, normally it is 64 bytes
  1141. * @messagePtr: the pointer to message.
  1142. */
  1143. static int mpi_msg_free_get(struct inbound_queue_table *circularQ,
  1144. u16 messageSize, void **messagePtr)
  1145. {
  1146. u32 offset, consumer_index;
  1147. struct mpi_msg_hdr *msgHeader;
  1148. u8 bcCount = 1; /* only support single buffer */
  1149. /* Checks is the requested message size can be allocated in this queue*/
  1150. if (messageSize > 64) {
  1151. *messagePtr = NULL;
  1152. return -1;
  1153. }
  1154. /* Stores the new consumer index */
  1155. consumer_index = pm8001_read_32(circularQ->ci_virt);
  1156. circularQ->consumer_index = cpu_to_le32(consumer_index);
  1157. if (((circularQ->producer_idx + bcCount) % PM8001_MPI_QUEUE) ==
  1158. le32_to_cpu(circularQ->consumer_index)) {
  1159. *messagePtr = NULL;
  1160. return -1;
  1161. }
  1162. /* get memory IOMB buffer address */
  1163. offset = circularQ->producer_idx * 64;
  1164. /* increment to next bcCount element */
  1165. circularQ->producer_idx = (circularQ->producer_idx + bcCount)
  1166. % PM8001_MPI_QUEUE;
  1167. /* Adds that distance to the base of the region virtual address plus
  1168. the message header size*/
  1169. msgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt + offset);
  1170. *messagePtr = ((void *)msgHeader) + sizeof(struct mpi_msg_hdr);
  1171. return 0;
  1172. }
  1173. /**
  1174. * mpi_build_cmd- build the message queue for transfer, update the PI to FW
  1175. * to tell the fw to get this message from IOMB.
  1176. * @pm8001_ha: our hba card information
  1177. * @circularQ: the inbound queue we want to transfer to HBA.
  1178. * @opCode: the operation code represents commands which LLDD and fw recognized.
  1179. * @payload: the command payload of each operation command.
  1180. */
  1181. static int mpi_build_cmd(struct pm8001_hba_info *pm8001_ha,
  1182. struct inbound_queue_table *circularQ,
  1183. u32 opCode, void *payload)
  1184. {
  1185. u32 Header = 0, hpriority = 0, bc = 1, category = 0x02;
  1186. u32 responseQueue = 0;
  1187. void *pMessage;
  1188. if (mpi_msg_free_get(circularQ, 64, &pMessage) < 0) {
  1189. PM8001_IO_DBG(pm8001_ha,
  1190. pm8001_printk("No free mpi buffer\n"));
  1191. return -1;
  1192. }
  1193. BUG_ON(!payload);
  1194. /*Copy to the payload*/
  1195. memcpy(pMessage, payload, (64 - sizeof(struct mpi_msg_hdr)));
  1196. /*Build the header*/
  1197. Header = ((1 << 31) | (hpriority << 30) | ((bc & 0x1f) << 24)
  1198. | ((responseQueue & 0x3F) << 16)
  1199. | ((category & 0xF) << 12) | (opCode & 0xFFF));
  1200. pm8001_write_32((pMessage - 4), 0, cpu_to_le32(Header));
  1201. /*Update the PI to the firmware*/
  1202. pm8001_cw32(pm8001_ha, circularQ->pi_pci_bar,
  1203. circularQ->pi_offset, circularQ->producer_idx);
  1204. PM8001_IO_DBG(pm8001_ha,
  1205. pm8001_printk("after PI= %d CI= %d\n", circularQ->producer_idx,
  1206. circularQ->consumer_index));
  1207. return 0;
  1208. }
  1209. static u32 mpi_msg_free_set(struct pm8001_hba_info *pm8001_ha, void *pMsg,
  1210. struct outbound_queue_table *circularQ, u8 bc)
  1211. {
  1212. u32 producer_index;
  1213. struct mpi_msg_hdr *msgHeader;
  1214. struct mpi_msg_hdr *pOutBoundMsgHeader;
  1215. msgHeader = (struct mpi_msg_hdr *)(pMsg - sizeof(struct mpi_msg_hdr));
  1216. pOutBoundMsgHeader = (struct mpi_msg_hdr *)(circularQ->base_virt +
  1217. circularQ->consumer_idx * 64);
  1218. if (pOutBoundMsgHeader != msgHeader) {
  1219. PM8001_FAIL_DBG(pm8001_ha,
  1220. pm8001_printk("consumer_idx = %d msgHeader = %p\n",
  1221. circularQ->consumer_idx, msgHeader));
  1222. /* Update the producer index from SPC */
  1223. producer_index = pm8001_read_32(circularQ->pi_virt);
  1224. circularQ->producer_index = cpu_to_le32(producer_index);
  1225. PM8001_FAIL_DBG(pm8001_ha,
  1226. pm8001_printk("consumer_idx = %d producer_index = %d"
  1227. "msgHeader = %p\n", circularQ->consumer_idx,
  1228. circularQ->producer_index, msgHeader));
  1229. return 0;
  1230. }
  1231. /* free the circular queue buffer elements associated with the message*/
  1232. circularQ->consumer_idx = (circularQ->consumer_idx + bc)
  1233. % PM8001_MPI_QUEUE;
  1234. /* update the CI of outbound queue */
  1235. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar, circularQ->ci_offset,
  1236. circularQ->consumer_idx);
  1237. /* Update the producer index from SPC*/
  1238. producer_index = pm8001_read_32(circularQ->pi_virt);
  1239. circularQ->producer_index = cpu_to_le32(producer_index);
  1240. PM8001_IO_DBG(pm8001_ha,
  1241. pm8001_printk(" CI=%d PI=%d\n", circularQ->consumer_idx,
  1242. circularQ->producer_index));
  1243. return 0;
  1244. }
  1245. /**
  1246. * mpi_msg_consume- get the MPI message from outbound queue message table.
  1247. * @pm8001_ha: our hba card information
  1248. * @circularQ: the outbound queue table.
  1249. * @messagePtr1: the message contents of this outbound message.
  1250. * @pBC: the message size.
  1251. */
  1252. static u32 mpi_msg_consume(struct pm8001_hba_info *pm8001_ha,
  1253. struct outbound_queue_table *circularQ,
  1254. void **messagePtr1, u8 *pBC)
  1255. {
  1256. struct mpi_msg_hdr *msgHeader;
  1257. __le32 msgHeader_tmp;
  1258. u32 header_tmp;
  1259. do {
  1260. /* If there are not-yet-delivered messages ... */
  1261. if (le32_to_cpu(circularQ->producer_index)
  1262. != circularQ->consumer_idx) {
  1263. /*Get the pointer to the circular queue buffer element*/
  1264. msgHeader = (struct mpi_msg_hdr *)
  1265. (circularQ->base_virt +
  1266. circularQ->consumer_idx * 64);
  1267. /* read header */
  1268. header_tmp = pm8001_read_32(msgHeader);
  1269. msgHeader_tmp = cpu_to_le32(header_tmp);
  1270. if (0 != (le32_to_cpu(msgHeader_tmp) & 0x80000000)) {
  1271. if (OPC_OUB_SKIP_ENTRY !=
  1272. (le32_to_cpu(msgHeader_tmp) & 0xfff)) {
  1273. *messagePtr1 =
  1274. ((u8 *)msgHeader) +
  1275. sizeof(struct mpi_msg_hdr);
  1276. *pBC = (u8)((le32_to_cpu(msgHeader_tmp)
  1277. >> 24) & 0x1f);
  1278. PM8001_IO_DBG(pm8001_ha,
  1279. pm8001_printk(": CI=%d PI=%d "
  1280. "msgHeader=%x\n",
  1281. circularQ->consumer_idx,
  1282. circularQ->producer_index,
  1283. msgHeader_tmp));
  1284. return MPI_IO_STATUS_SUCCESS;
  1285. } else {
  1286. circularQ->consumer_idx =
  1287. (circularQ->consumer_idx +
  1288. ((le32_to_cpu(msgHeader_tmp)
  1289. >> 24) & 0x1f))
  1290. % PM8001_MPI_QUEUE;
  1291. msgHeader_tmp = 0;
  1292. pm8001_write_32(msgHeader, 0, 0);
  1293. /* update the CI of outbound queue */
  1294. pm8001_cw32(pm8001_ha,
  1295. circularQ->ci_pci_bar,
  1296. circularQ->ci_offset,
  1297. circularQ->consumer_idx);
  1298. }
  1299. } else {
  1300. circularQ->consumer_idx =
  1301. (circularQ->consumer_idx +
  1302. ((le32_to_cpu(msgHeader_tmp) >> 24) &
  1303. 0x1f)) % PM8001_MPI_QUEUE;
  1304. msgHeader_tmp = 0;
  1305. pm8001_write_32(msgHeader, 0, 0);
  1306. /* update the CI of outbound queue */
  1307. pm8001_cw32(pm8001_ha, circularQ->ci_pci_bar,
  1308. circularQ->ci_offset,
  1309. circularQ->consumer_idx);
  1310. return MPI_IO_STATUS_FAIL;
  1311. }
  1312. } else {
  1313. u32 producer_index;
  1314. void *pi_virt = circularQ->pi_virt;
  1315. /* Update the producer index from SPC */
  1316. producer_index = pm8001_read_32(pi_virt);
  1317. circularQ->producer_index = cpu_to_le32(producer_index);
  1318. }
  1319. } while (le32_to_cpu(circularQ->producer_index) !=
  1320. circularQ->consumer_idx);
  1321. /* while we don't have any more not-yet-delivered message */
  1322. /* report empty */
  1323. return MPI_IO_STATUS_BUSY;
  1324. }
  1325. static void pm8001_work_fn(struct work_struct *work)
  1326. {
  1327. struct pm8001_work *pw = container_of(work, struct pm8001_work, work);
  1328. struct pm8001_device *pm8001_dev;
  1329. struct domain_device *dev;
  1330. /*
  1331. * So far, all users of this stash an associated structure here.
  1332. * If we get here, and this pointer is null, then the action
  1333. * was cancelled. This nullification happens when the device
  1334. * goes away.
  1335. */
  1336. pm8001_dev = pw->data; /* Most stash device structure */
  1337. if ((pm8001_dev == NULL)
  1338. || ((pw->handler != IO_XFER_ERROR_BREAK)
  1339. && (pm8001_dev->dev_type == NO_DEVICE))) {
  1340. kfree(pw);
  1341. return;
  1342. }
  1343. switch (pw->handler) {
  1344. case IO_XFER_ERROR_BREAK:
  1345. { /* This one stashes the sas_task instead */
  1346. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1347. u32 tag;
  1348. struct pm8001_ccb_info *ccb;
  1349. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1350. unsigned long flags, flags1;
  1351. struct task_status_struct *ts;
  1352. int i;
  1353. if (pm8001_query_task(t) == TMF_RESP_FUNC_SUCC)
  1354. break; /* Task still on lu */
  1355. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1356. spin_lock_irqsave(&t->task_state_lock, flags1);
  1357. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1358. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1359. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1360. break; /* Task got completed by another */
  1361. }
  1362. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1363. /* Search for a possible ccb that matches the task */
  1364. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1365. ccb = &pm8001_ha->ccb_info[i];
  1366. tag = ccb->ccb_tag;
  1367. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1368. break;
  1369. }
  1370. if (!ccb) {
  1371. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1372. break; /* Task got freed by another */
  1373. }
  1374. ts = &t->task_status;
  1375. ts->resp = SAS_TASK_COMPLETE;
  1376. /* Force the midlayer to retry */
  1377. ts->stat = SAS_QUEUE_FULL;
  1378. pm8001_dev = ccb->device;
  1379. if (pm8001_dev)
  1380. pm8001_dev->running_req--;
  1381. spin_lock_irqsave(&t->task_state_lock, flags1);
  1382. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1383. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1384. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1385. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1386. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1387. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p"
  1388. " done with event 0x%x resp 0x%x stat 0x%x but"
  1389. " aborted by upper layer!\n",
  1390. t, pw->handler, ts->resp, ts->stat));
  1391. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1392. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1393. } else {
  1394. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1395. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1396. mb();/* in order to force CPU ordering */
  1397. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1398. t->task_done(t);
  1399. }
  1400. } break;
  1401. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1402. { /* This one stashes the sas_task instead */
  1403. struct sas_task *t = (struct sas_task *)pm8001_dev;
  1404. u32 tag;
  1405. struct pm8001_ccb_info *ccb;
  1406. struct pm8001_hba_info *pm8001_ha = pw->pm8001_ha;
  1407. unsigned long flags, flags1;
  1408. int i, ret = 0;
  1409. PM8001_IO_DBG(pm8001_ha,
  1410. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1411. ret = pm8001_query_task(t);
  1412. PM8001_IO_DBG(pm8001_ha,
  1413. switch (ret) {
  1414. case TMF_RESP_FUNC_SUCC:
  1415. pm8001_printk("...Task on lu\n");
  1416. break;
  1417. case TMF_RESP_FUNC_COMPLETE:
  1418. pm8001_printk("...Task NOT on lu\n");
  1419. break;
  1420. default:
  1421. pm8001_printk("...query task failed!!!\n");
  1422. break;
  1423. });
  1424. spin_lock_irqsave(&pm8001_ha->lock, flags);
  1425. spin_lock_irqsave(&t->task_state_lock, flags1);
  1426. if (unlikely((t->task_state_flags & SAS_TASK_STATE_DONE))) {
  1427. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1428. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1429. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1430. (void)pm8001_abort_task(t);
  1431. break; /* Task got completed by another */
  1432. }
  1433. spin_unlock_irqrestore(&t->task_state_lock, flags1);
  1434. /* Search for a possible ccb that matches the task */
  1435. for (i = 0; ccb = NULL, i < PM8001_MAX_CCB; i++) {
  1436. ccb = &pm8001_ha->ccb_info[i];
  1437. tag = ccb->ccb_tag;
  1438. if ((tag != 0xFFFFFFFF) && (ccb->task == t))
  1439. break;
  1440. }
  1441. if (!ccb) {
  1442. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1443. if (ret == TMF_RESP_FUNC_SUCC) /* task on lu */
  1444. (void)pm8001_abort_task(t);
  1445. break; /* Task got freed by another */
  1446. }
  1447. pm8001_dev = ccb->device;
  1448. dev = pm8001_dev->sas_device;
  1449. switch (ret) {
  1450. case TMF_RESP_FUNC_SUCC: /* task on lu */
  1451. ccb->open_retry = 1; /* Snub completion */
  1452. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1453. ret = pm8001_abort_task(t);
  1454. ccb->open_retry = 0;
  1455. switch (ret) {
  1456. case TMF_RESP_FUNC_SUCC:
  1457. case TMF_RESP_FUNC_COMPLETE:
  1458. break;
  1459. default: /* device misbehavior */
  1460. ret = TMF_RESP_FUNC_FAILED;
  1461. PM8001_IO_DBG(pm8001_ha,
  1462. pm8001_printk("...Reset phy\n"));
  1463. pm8001_I_T_nexus_reset(dev);
  1464. break;
  1465. }
  1466. break;
  1467. case TMF_RESP_FUNC_COMPLETE: /* task not on lu */
  1468. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1469. /* Do we need to abort the task locally? */
  1470. break;
  1471. default: /* device misbehavior */
  1472. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  1473. ret = TMF_RESP_FUNC_FAILED;
  1474. PM8001_IO_DBG(pm8001_ha,
  1475. pm8001_printk("...Reset phy\n"));
  1476. pm8001_I_T_nexus_reset(dev);
  1477. }
  1478. if (ret == TMF_RESP_FUNC_FAILED)
  1479. t = NULL;
  1480. pm8001_open_reject_retry(pm8001_ha, t, pm8001_dev);
  1481. PM8001_IO_DBG(pm8001_ha, pm8001_printk("...Complete\n"));
  1482. } break;
  1483. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1484. dev = pm8001_dev->sas_device;
  1485. pm8001_I_T_nexus_reset(dev);
  1486. break;
  1487. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  1488. dev = pm8001_dev->sas_device;
  1489. pm8001_I_T_nexus_reset(dev);
  1490. break;
  1491. case IO_DS_IN_ERROR:
  1492. dev = pm8001_dev->sas_device;
  1493. pm8001_I_T_nexus_reset(dev);
  1494. break;
  1495. case IO_DS_NON_OPERATIONAL:
  1496. dev = pm8001_dev->sas_device;
  1497. pm8001_I_T_nexus_reset(dev);
  1498. break;
  1499. }
  1500. kfree(pw);
  1501. }
  1502. static int pm8001_handle_event(struct pm8001_hba_info *pm8001_ha, void *data,
  1503. int handler)
  1504. {
  1505. struct pm8001_work *pw;
  1506. int ret = 0;
  1507. pw = kmalloc(sizeof(struct pm8001_work), GFP_ATOMIC);
  1508. if (pw) {
  1509. pw->pm8001_ha = pm8001_ha;
  1510. pw->data = data;
  1511. pw->handler = handler;
  1512. INIT_WORK(&pw->work, pm8001_work_fn);
  1513. queue_work(pm8001_wq, &pw->work);
  1514. } else
  1515. ret = -ENOMEM;
  1516. return ret;
  1517. }
  1518. /**
  1519. * mpi_ssp_completion- process the event that FW response to the SSP request.
  1520. * @pm8001_ha: our hba card information
  1521. * @piomb: the message contents of this outbound message.
  1522. *
  1523. * When FW has completed a ssp request for example a IO request, after it has
  1524. * filled the SG data with the data, it will trigger this event represent
  1525. * that he has finished the job,please check the coresponding buffer.
  1526. * So we will tell the caller who maybe waiting the result to tell upper layer
  1527. * that the task has been finished.
  1528. */
  1529. static void
  1530. mpi_ssp_completion(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1531. {
  1532. struct sas_task *t;
  1533. struct pm8001_ccb_info *ccb;
  1534. unsigned long flags;
  1535. u32 status;
  1536. u32 param;
  1537. u32 tag;
  1538. struct ssp_completion_resp *psspPayload;
  1539. struct task_status_struct *ts;
  1540. struct ssp_response_iu *iu;
  1541. struct pm8001_device *pm8001_dev;
  1542. psspPayload = (struct ssp_completion_resp *)(piomb + 4);
  1543. status = le32_to_cpu(psspPayload->status);
  1544. tag = le32_to_cpu(psspPayload->tag);
  1545. ccb = &pm8001_ha->ccb_info[tag];
  1546. if ((status == IO_ABORTED) && ccb->open_retry) {
  1547. /* Being completed by another */
  1548. ccb->open_retry = 0;
  1549. return;
  1550. }
  1551. pm8001_dev = ccb->device;
  1552. param = le32_to_cpu(psspPayload->param);
  1553. t = ccb->task;
  1554. if (status && status != IO_UNDERFLOW)
  1555. PM8001_FAIL_DBG(pm8001_ha,
  1556. pm8001_printk("sas IO status 0x%x\n", status));
  1557. if (unlikely(!t || !t->lldd_task || !t->dev))
  1558. return;
  1559. ts = &t->task_status;
  1560. switch (status) {
  1561. case IO_SUCCESS:
  1562. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS"
  1563. ",param = %d\n", param));
  1564. if (param == 0) {
  1565. ts->resp = SAS_TASK_COMPLETE;
  1566. ts->stat = SAM_STAT_GOOD;
  1567. } else {
  1568. ts->resp = SAS_TASK_COMPLETE;
  1569. ts->stat = SAS_PROTO_RESPONSE;
  1570. ts->residual = param;
  1571. iu = &psspPayload->ssp_resp_iu;
  1572. sas_ssp_task_response(pm8001_ha->dev, t, iu);
  1573. }
  1574. if (pm8001_dev)
  1575. pm8001_dev->running_req--;
  1576. break;
  1577. case IO_ABORTED:
  1578. PM8001_IO_DBG(pm8001_ha,
  1579. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  1580. ts->resp = SAS_TASK_COMPLETE;
  1581. ts->stat = SAS_ABORTED_TASK;
  1582. break;
  1583. case IO_UNDERFLOW:
  1584. /* SSP Completion with error */
  1585. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW"
  1586. ",param = %d\n", param));
  1587. ts->resp = SAS_TASK_COMPLETE;
  1588. ts->stat = SAS_DATA_UNDERRUN;
  1589. ts->residual = param;
  1590. if (pm8001_dev)
  1591. pm8001_dev->running_req--;
  1592. break;
  1593. case IO_NO_DEVICE:
  1594. PM8001_IO_DBG(pm8001_ha,
  1595. pm8001_printk("IO_NO_DEVICE\n"));
  1596. ts->resp = SAS_TASK_UNDELIVERED;
  1597. ts->stat = SAS_PHY_DOWN;
  1598. break;
  1599. case IO_XFER_ERROR_BREAK:
  1600. PM8001_IO_DBG(pm8001_ha,
  1601. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1602. ts->resp = SAS_TASK_COMPLETE;
  1603. ts->stat = SAS_OPEN_REJECT;
  1604. /* Force the midlayer to retry */
  1605. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1606. break;
  1607. case IO_XFER_ERROR_PHY_NOT_READY:
  1608. PM8001_IO_DBG(pm8001_ha,
  1609. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1610. ts->resp = SAS_TASK_COMPLETE;
  1611. ts->stat = SAS_OPEN_REJECT;
  1612. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1613. break;
  1614. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1615. PM8001_IO_DBG(pm8001_ha,
  1616. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  1617. ts->resp = SAS_TASK_COMPLETE;
  1618. ts->stat = SAS_OPEN_REJECT;
  1619. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1620. break;
  1621. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1622. PM8001_IO_DBG(pm8001_ha,
  1623. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1624. ts->resp = SAS_TASK_COMPLETE;
  1625. ts->stat = SAS_OPEN_REJECT;
  1626. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1627. break;
  1628. case IO_OPEN_CNX_ERROR_BREAK:
  1629. PM8001_IO_DBG(pm8001_ha,
  1630. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1631. ts->resp = SAS_TASK_COMPLETE;
  1632. ts->stat = SAS_OPEN_REJECT;
  1633. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1634. break;
  1635. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1636. PM8001_IO_DBG(pm8001_ha,
  1637. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1638. ts->resp = SAS_TASK_COMPLETE;
  1639. ts->stat = SAS_OPEN_REJECT;
  1640. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1641. if (!t->uldd_task)
  1642. pm8001_handle_event(pm8001_ha,
  1643. pm8001_dev,
  1644. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1645. break;
  1646. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1647. PM8001_IO_DBG(pm8001_ha,
  1648. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1649. ts->resp = SAS_TASK_COMPLETE;
  1650. ts->stat = SAS_OPEN_REJECT;
  1651. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1652. break;
  1653. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1654. PM8001_IO_DBG(pm8001_ha,
  1655. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1656. "NOT_SUPPORTED\n"));
  1657. ts->resp = SAS_TASK_COMPLETE;
  1658. ts->stat = SAS_OPEN_REJECT;
  1659. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1660. break;
  1661. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1662. PM8001_IO_DBG(pm8001_ha,
  1663. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1664. ts->resp = SAS_TASK_UNDELIVERED;
  1665. ts->stat = SAS_OPEN_REJECT;
  1666. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1667. break;
  1668. case IO_XFER_ERROR_NAK_RECEIVED:
  1669. PM8001_IO_DBG(pm8001_ha,
  1670. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1671. ts->resp = SAS_TASK_COMPLETE;
  1672. ts->stat = SAS_OPEN_REJECT;
  1673. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1674. break;
  1675. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1676. PM8001_IO_DBG(pm8001_ha,
  1677. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1678. ts->resp = SAS_TASK_COMPLETE;
  1679. ts->stat = SAS_NAK_R_ERR;
  1680. break;
  1681. case IO_XFER_ERROR_DMA:
  1682. PM8001_IO_DBG(pm8001_ha,
  1683. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  1684. ts->resp = SAS_TASK_COMPLETE;
  1685. ts->stat = SAS_OPEN_REJECT;
  1686. break;
  1687. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1688. PM8001_IO_DBG(pm8001_ha,
  1689. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1690. ts->resp = SAS_TASK_COMPLETE;
  1691. ts->stat = SAS_OPEN_REJECT;
  1692. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1693. break;
  1694. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1695. PM8001_IO_DBG(pm8001_ha,
  1696. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1697. ts->resp = SAS_TASK_COMPLETE;
  1698. ts->stat = SAS_OPEN_REJECT;
  1699. break;
  1700. case IO_PORT_IN_RESET:
  1701. PM8001_IO_DBG(pm8001_ha,
  1702. pm8001_printk("IO_PORT_IN_RESET\n"));
  1703. ts->resp = SAS_TASK_COMPLETE;
  1704. ts->stat = SAS_OPEN_REJECT;
  1705. break;
  1706. case IO_DS_NON_OPERATIONAL:
  1707. PM8001_IO_DBG(pm8001_ha,
  1708. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  1709. ts->resp = SAS_TASK_COMPLETE;
  1710. ts->stat = SAS_OPEN_REJECT;
  1711. if (!t->uldd_task)
  1712. pm8001_handle_event(pm8001_ha,
  1713. pm8001_dev,
  1714. IO_DS_NON_OPERATIONAL);
  1715. break;
  1716. case IO_DS_IN_RECOVERY:
  1717. PM8001_IO_DBG(pm8001_ha,
  1718. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  1719. ts->resp = SAS_TASK_COMPLETE;
  1720. ts->stat = SAS_OPEN_REJECT;
  1721. break;
  1722. case IO_TM_TAG_NOT_FOUND:
  1723. PM8001_IO_DBG(pm8001_ha,
  1724. pm8001_printk("IO_TM_TAG_NOT_FOUND\n"));
  1725. ts->resp = SAS_TASK_COMPLETE;
  1726. ts->stat = SAS_OPEN_REJECT;
  1727. break;
  1728. case IO_SSP_EXT_IU_ZERO_LEN_ERROR:
  1729. PM8001_IO_DBG(pm8001_ha,
  1730. pm8001_printk("IO_SSP_EXT_IU_ZERO_LEN_ERROR\n"));
  1731. ts->resp = SAS_TASK_COMPLETE;
  1732. ts->stat = SAS_OPEN_REJECT;
  1733. break;
  1734. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  1735. PM8001_IO_DBG(pm8001_ha,
  1736. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  1737. ts->resp = SAS_TASK_COMPLETE;
  1738. ts->stat = SAS_OPEN_REJECT;
  1739. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1740. break;
  1741. default:
  1742. PM8001_IO_DBG(pm8001_ha,
  1743. pm8001_printk("Unknown status 0x%x\n", status));
  1744. /* not allowed case. Therefore, return failed status */
  1745. ts->resp = SAS_TASK_COMPLETE;
  1746. ts->stat = SAS_OPEN_REJECT;
  1747. break;
  1748. }
  1749. PM8001_IO_DBG(pm8001_ha,
  1750. pm8001_printk("scsi_status = %x \n ",
  1751. psspPayload->ssp_resp_iu.status));
  1752. spin_lock_irqsave(&t->task_state_lock, flags);
  1753. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1754. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1755. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1756. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1757. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1758. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1759. " io_status 0x%x resp 0x%x "
  1760. "stat 0x%x but aborted by upper layer!\n",
  1761. t, status, ts->resp, ts->stat));
  1762. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1763. } else {
  1764. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1765. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1766. mb();/* in order to force CPU ordering */
  1767. t->task_done(t);
  1768. }
  1769. }
  1770. /*See the comments for mpi_ssp_completion */
  1771. static void mpi_ssp_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  1772. {
  1773. struct sas_task *t;
  1774. unsigned long flags;
  1775. struct task_status_struct *ts;
  1776. struct pm8001_ccb_info *ccb;
  1777. struct pm8001_device *pm8001_dev;
  1778. struct ssp_event_resp *psspPayload =
  1779. (struct ssp_event_resp *)(piomb + 4);
  1780. u32 event = le32_to_cpu(psspPayload->event);
  1781. u32 tag = le32_to_cpu(psspPayload->tag);
  1782. u32 port_id = le32_to_cpu(psspPayload->port_id);
  1783. u32 dev_id = le32_to_cpu(psspPayload->device_id);
  1784. ccb = &pm8001_ha->ccb_info[tag];
  1785. t = ccb->task;
  1786. pm8001_dev = ccb->device;
  1787. if (event)
  1788. PM8001_FAIL_DBG(pm8001_ha,
  1789. pm8001_printk("sas IO status 0x%x\n", event));
  1790. if (unlikely(!t || !t->lldd_task || !t->dev))
  1791. return;
  1792. ts = &t->task_status;
  1793. PM8001_IO_DBG(pm8001_ha,
  1794. pm8001_printk("port_id = %x,device_id = %x\n",
  1795. port_id, dev_id));
  1796. switch (event) {
  1797. case IO_OVERFLOW:
  1798. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n");)
  1799. ts->resp = SAS_TASK_COMPLETE;
  1800. ts->stat = SAS_DATA_OVERRUN;
  1801. ts->residual = 0;
  1802. if (pm8001_dev)
  1803. pm8001_dev->running_req--;
  1804. break;
  1805. case IO_XFER_ERROR_BREAK:
  1806. PM8001_IO_DBG(pm8001_ha,
  1807. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  1808. pm8001_handle_event(pm8001_ha, t, IO_XFER_ERROR_BREAK);
  1809. return;
  1810. case IO_XFER_ERROR_PHY_NOT_READY:
  1811. PM8001_IO_DBG(pm8001_ha,
  1812. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  1813. ts->resp = SAS_TASK_COMPLETE;
  1814. ts->stat = SAS_OPEN_REJECT;
  1815. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1816. break;
  1817. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  1818. PM8001_IO_DBG(pm8001_ha,
  1819. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  1820. "_SUPPORTED\n"));
  1821. ts->resp = SAS_TASK_COMPLETE;
  1822. ts->stat = SAS_OPEN_REJECT;
  1823. ts->open_rej_reason = SAS_OREJ_EPROTO;
  1824. break;
  1825. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  1826. PM8001_IO_DBG(pm8001_ha,
  1827. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  1828. ts->resp = SAS_TASK_COMPLETE;
  1829. ts->stat = SAS_OPEN_REJECT;
  1830. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1831. break;
  1832. case IO_OPEN_CNX_ERROR_BREAK:
  1833. PM8001_IO_DBG(pm8001_ha,
  1834. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  1835. ts->resp = SAS_TASK_COMPLETE;
  1836. ts->stat = SAS_OPEN_REJECT;
  1837. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1838. break;
  1839. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  1840. PM8001_IO_DBG(pm8001_ha,
  1841. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  1842. ts->resp = SAS_TASK_COMPLETE;
  1843. ts->stat = SAS_OPEN_REJECT;
  1844. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  1845. if (!t->uldd_task)
  1846. pm8001_handle_event(pm8001_ha,
  1847. pm8001_dev,
  1848. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  1849. break;
  1850. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  1851. PM8001_IO_DBG(pm8001_ha,
  1852. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  1853. ts->resp = SAS_TASK_COMPLETE;
  1854. ts->stat = SAS_OPEN_REJECT;
  1855. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  1856. break;
  1857. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  1858. PM8001_IO_DBG(pm8001_ha,
  1859. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  1860. "NOT_SUPPORTED\n"));
  1861. ts->resp = SAS_TASK_COMPLETE;
  1862. ts->stat = SAS_OPEN_REJECT;
  1863. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  1864. break;
  1865. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  1866. PM8001_IO_DBG(pm8001_ha,
  1867. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  1868. ts->resp = SAS_TASK_COMPLETE;
  1869. ts->stat = SAS_OPEN_REJECT;
  1870. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  1871. break;
  1872. case IO_XFER_ERROR_NAK_RECEIVED:
  1873. PM8001_IO_DBG(pm8001_ha,
  1874. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  1875. ts->resp = SAS_TASK_COMPLETE;
  1876. ts->stat = SAS_OPEN_REJECT;
  1877. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  1878. break;
  1879. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  1880. PM8001_IO_DBG(pm8001_ha,
  1881. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  1882. ts->resp = SAS_TASK_COMPLETE;
  1883. ts->stat = SAS_NAK_R_ERR;
  1884. break;
  1885. case IO_XFER_OPEN_RETRY_TIMEOUT:
  1886. PM8001_IO_DBG(pm8001_ha,
  1887. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  1888. pm8001_handle_event(pm8001_ha, t, IO_XFER_OPEN_RETRY_TIMEOUT);
  1889. return;
  1890. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  1891. PM8001_IO_DBG(pm8001_ha,
  1892. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  1893. ts->resp = SAS_TASK_COMPLETE;
  1894. ts->stat = SAS_DATA_OVERRUN;
  1895. break;
  1896. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  1897. PM8001_IO_DBG(pm8001_ha,
  1898. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  1899. ts->resp = SAS_TASK_COMPLETE;
  1900. ts->stat = SAS_DATA_OVERRUN;
  1901. break;
  1902. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  1903. PM8001_IO_DBG(pm8001_ha,
  1904. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  1905. ts->resp = SAS_TASK_COMPLETE;
  1906. ts->stat = SAS_DATA_OVERRUN;
  1907. break;
  1908. case IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT:
  1909. PM8001_IO_DBG(pm8001_ha,
  1910. pm8001_printk("IO_XFER_ERROR_CMD_ISSUE_ACK_NAK_TIMEOUT\n"));
  1911. ts->resp = SAS_TASK_COMPLETE;
  1912. ts->stat = SAS_DATA_OVERRUN;
  1913. break;
  1914. case IO_XFER_ERROR_OFFSET_MISMATCH:
  1915. PM8001_IO_DBG(pm8001_ha,
  1916. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  1917. ts->resp = SAS_TASK_COMPLETE;
  1918. ts->stat = SAS_DATA_OVERRUN;
  1919. break;
  1920. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  1921. PM8001_IO_DBG(pm8001_ha,
  1922. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  1923. ts->resp = SAS_TASK_COMPLETE;
  1924. ts->stat = SAS_DATA_OVERRUN;
  1925. break;
  1926. case IO_XFER_CMD_FRAME_ISSUED:
  1927. PM8001_IO_DBG(pm8001_ha,
  1928. pm8001_printk(" IO_XFER_CMD_FRAME_ISSUED\n"));
  1929. return;
  1930. default:
  1931. PM8001_IO_DBG(pm8001_ha,
  1932. pm8001_printk("Unknown status 0x%x\n", event));
  1933. /* not allowed case. Therefore, return failed status */
  1934. ts->resp = SAS_TASK_COMPLETE;
  1935. ts->stat = SAS_DATA_OVERRUN;
  1936. break;
  1937. }
  1938. spin_lock_irqsave(&t->task_state_lock, flags);
  1939. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  1940. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  1941. t->task_state_flags |= SAS_TASK_STATE_DONE;
  1942. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  1943. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1944. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  1945. " event 0x%x resp 0x%x "
  1946. "stat 0x%x but aborted by upper layer!\n",
  1947. t, event, ts->resp, ts->stat));
  1948. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1949. } else {
  1950. spin_unlock_irqrestore(&t->task_state_lock, flags);
  1951. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  1952. mb();/* in order to force CPU ordering */
  1953. t->task_done(t);
  1954. }
  1955. }
  1956. /*See the comments for mpi_ssp_completion */
  1957. static void
  1958. mpi_sata_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  1959. {
  1960. struct sas_task *t;
  1961. struct pm8001_ccb_info *ccb;
  1962. u32 param;
  1963. u32 status;
  1964. u32 tag;
  1965. struct sata_completion_resp *psataPayload;
  1966. struct task_status_struct *ts;
  1967. struct ata_task_resp *resp ;
  1968. u32 *sata_resp;
  1969. struct pm8001_device *pm8001_dev;
  1970. unsigned long flags;
  1971. psataPayload = (struct sata_completion_resp *)(piomb + 4);
  1972. status = le32_to_cpu(psataPayload->status);
  1973. tag = le32_to_cpu(psataPayload->tag);
  1974. ccb = &pm8001_ha->ccb_info[tag];
  1975. param = le32_to_cpu(psataPayload->param);
  1976. t = ccb->task;
  1977. ts = &t->task_status;
  1978. pm8001_dev = ccb->device;
  1979. if (status)
  1980. PM8001_FAIL_DBG(pm8001_ha,
  1981. pm8001_printk("sata IO status 0x%x\n", status));
  1982. if (unlikely(!t || !t->lldd_task || !t->dev))
  1983. return;
  1984. switch (status) {
  1985. case IO_SUCCESS:
  1986. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  1987. if (param == 0) {
  1988. ts->resp = SAS_TASK_COMPLETE;
  1989. ts->stat = SAM_STAT_GOOD;
  1990. } else {
  1991. u8 len;
  1992. ts->resp = SAS_TASK_COMPLETE;
  1993. ts->stat = SAS_PROTO_RESPONSE;
  1994. ts->residual = param;
  1995. PM8001_IO_DBG(pm8001_ha,
  1996. pm8001_printk("SAS_PROTO_RESPONSE len = %d\n",
  1997. param));
  1998. sata_resp = &psataPayload->sata_resp[0];
  1999. resp = (struct ata_task_resp *)ts->buf;
  2000. if (t->ata_task.dma_xfer == 0 &&
  2001. t->data_dir == PCI_DMA_FROMDEVICE) {
  2002. len = sizeof(struct pio_setup_fis);
  2003. PM8001_IO_DBG(pm8001_ha,
  2004. pm8001_printk("PIO read len = %d\n", len));
  2005. } else if (t->ata_task.use_ncq) {
  2006. len = sizeof(struct set_dev_bits_fis);
  2007. PM8001_IO_DBG(pm8001_ha,
  2008. pm8001_printk("FPDMA len = %d\n", len));
  2009. } else {
  2010. len = sizeof(struct dev_to_host_fis);
  2011. PM8001_IO_DBG(pm8001_ha,
  2012. pm8001_printk("other len = %d\n", len));
  2013. }
  2014. if (SAS_STATUS_BUF_SIZE >= sizeof(*resp)) {
  2015. resp->frame_len = len;
  2016. memcpy(&resp->ending_fis[0], sata_resp, len);
  2017. ts->buf_valid_size = sizeof(*resp);
  2018. } else
  2019. PM8001_IO_DBG(pm8001_ha,
  2020. pm8001_printk("response to large\n"));
  2021. }
  2022. if (pm8001_dev)
  2023. pm8001_dev->running_req--;
  2024. break;
  2025. case IO_ABORTED:
  2026. PM8001_IO_DBG(pm8001_ha,
  2027. pm8001_printk("IO_ABORTED IOMB Tag\n"));
  2028. ts->resp = SAS_TASK_COMPLETE;
  2029. ts->stat = SAS_ABORTED_TASK;
  2030. if (pm8001_dev)
  2031. pm8001_dev->running_req--;
  2032. break;
  2033. /* following cases are to do cases */
  2034. case IO_UNDERFLOW:
  2035. /* SATA Completion with error */
  2036. PM8001_IO_DBG(pm8001_ha,
  2037. pm8001_printk("IO_UNDERFLOW param = %d\n", param));
  2038. ts->resp = SAS_TASK_COMPLETE;
  2039. ts->stat = SAS_DATA_UNDERRUN;
  2040. ts->residual = param;
  2041. if (pm8001_dev)
  2042. pm8001_dev->running_req--;
  2043. break;
  2044. case IO_NO_DEVICE:
  2045. PM8001_IO_DBG(pm8001_ha,
  2046. pm8001_printk("IO_NO_DEVICE\n"));
  2047. ts->resp = SAS_TASK_UNDELIVERED;
  2048. ts->stat = SAS_PHY_DOWN;
  2049. break;
  2050. case IO_XFER_ERROR_BREAK:
  2051. PM8001_IO_DBG(pm8001_ha,
  2052. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2053. ts->resp = SAS_TASK_COMPLETE;
  2054. ts->stat = SAS_INTERRUPTED;
  2055. break;
  2056. case IO_XFER_ERROR_PHY_NOT_READY:
  2057. PM8001_IO_DBG(pm8001_ha,
  2058. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2059. ts->resp = SAS_TASK_COMPLETE;
  2060. ts->stat = SAS_OPEN_REJECT;
  2061. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2062. break;
  2063. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2064. PM8001_IO_DBG(pm8001_ha,
  2065. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2066. "_SUPPORTED\n"));
  2067. ts->resp = SAS_TASK_COMPLETE;
  2068. ts->stat = SAS_OPEN_REJECT;
  2069. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2070. break;
  2071. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2072. PM8001_IO_DBG(pm8001_ha,
  2073. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2074. ts->resp = SAS_TASK_COMPLETE;
  2075. ts->stat = SAS_OPEN_REJECT;
  2076. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2077. break;
  2078. case IO_OPEN_CNX_ERROR_BREAK:
  2079. PM8001_IO_DBG(pm8001_ha,
  2080. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2081. ts->resp = SAS_TASK_COMPLETE;
  2082. ts->stat = SAS_OPEN_REJECT;
  2083. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2084. break;
  2085. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2086. PM8001_IO_DBG(pm8001_ha,
  2087. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2088. ts->resp = SAS_TASK_COMPLETE;
  2089. ts->stat = SAS_DEV_NO_RESPONSE;
  2090. if (!t->uldd_task) {
  2091. pm8001_handle_event(pm8001_ha,
  2092. pm8001_dev,
  2093. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2094. ts->resp = SAS_TASK_UNDELIVERED;
  2095. ts->stat = SAS_QUEUE_FULL;
  2096. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2097. mb();/*in order to force CPU ordering*/
  2098. spin_unlock_irq(&pm8001_ha->lock);
  2099. t->task_done(t);
  2100. spin_lock_irq(&pm8001_ha->lock);
  2101. return;
  2102. }
  2103. break;
  2104. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2105. PM8001_IO_DBG(pm8001_ha,
  2106. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2107. ts->resp = SAS_TASK_UNDELIVERED;
  2108. ts->stat = SAS_OPEN_REJECT;
  2109. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2110. if (!t->uldd_task) {
  2111. pm8001_handle_event(pm8001_ha,
  2112. pm8001_dev,
  2113. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2114. ts->resp = SAS_TASK_UNDELIVERED;
  2115. ts->stat = SAS_QUEUE_FULL;
  2116. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2117. mb();/*ditto*/
  2118. spin_unlock_irq(&pm8001_ha->lock);
  2119. t->task_done(t);
  2120. spin_lock_irq(&pm8001_ha->lock);
  2121. return;
  2122. }
  2123. break;
  2124. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2125. PM8001_IO_DBG(pm8001_ha,
  2126. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2127. "NOT_SUPPORTED\n"));
  2128. ts->resp = SAS_TASK_COMPLETE;
  2129. ts->stat = SAS_OPEN_REJECT;
  2130. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2131. break;
  2132. case IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY:
  2133. PM8001_IO_DBG(pm8001_ha,
  2134. pm8001_printk("IO_OPEN_CNX_ERROR_STP_RESOURCES"
  2135. "_BUSY\n"));
  2136. ts->resp = SAS_TASK_COMPLETE;
  2137. ts->stat = SAS_DEV_NO_RESPONSE;
  2138. if (!t->uldd_task) {
  2139. pm8001_handle_event(pm8001_ha,
  2140. pm8001_dev,
  2141. IO_OPEN_CNX_ERROR_STP_RESOURCES_BUSY);
  2142. ts->resp = SAS_TASK_UNDELIVERED;
  2143. ts->stat = SAS_QUEUE_FULL;
  2144. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2145. mb();/* ditto*/
  2146. spin_unlock_irq(&pm8001_ha->lock);
  2147. t->task_done(t);
  2148. spin_lock_irq(&pm8001_ha->lock);
  2149. return;
  2150. }
  2151. break;
  2152. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2153. PM8001_IO_DBG(pm8001_ha,
  2154. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2155. ts->resp = SAS_TASK_COMPLETE;
  2156. ts->stat = SAS_OPEN_REJECT;
  2157. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2158. break;
  2159. case IO_XFER_ERROR_NAK_RECEIVED:
  2160. PM8001_IO_DBG(pm8001_ha,
  2161. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2162. ts->resp = SAS_TASK_COMPLETE;
  2163. ts->stat = SAS_NAK_R_ERR;
  2164. break;
  2165. case IO_XFER_ERROR_ACK_NAK_TIMEOUT:
  2166. PM8001_IO_DBG(pm8001_ha,
  2167. pm8001_printk("IO_XFER_ERROR_ACK_NAK_TIMEOUT\n"));
  2168. ts->resp = SAS_TASK_COMPLETE;
  2169. ts->stat = SAS_NAK_R_ERR;
  2170. break;
  2171. case IO_XFER_ERROR_DMA:
  2172. PM8001_IO_DBG(pm8001_ha,
  2173. pm8001_printk("IO_XFER_ERROR_DMA\n"));
  2174. ts->resp = SAS_TASK_COMPLETE;
  2175. ts->stat = SAS_ABORTED_TASK;
  2176. break;
  2177. case IO_XFER_ERROR_SATA_LINK_TIMEOUT:
  2178. PM8001_IO_DBG(pm8001_ha,
  2179. pm8001_printk("IO_XFER_ERROR_SATA_LINK_TIMEOUT\n"));
  2180. ts->resp = SAS_TASK_UNDELIVERED;
  2181. ts->stat = SAS_DEV_NO_RESPONSE;
  2182. break;
  2183. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2184. PM8001_IO_DBG(pm8001_ha,
  2185. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2186. ts->resp = SAS_TASK_COMPLETE;
  2187. ts->stat = SAS_DATA_UNDERRUN;
  2188. break;
  2189. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2190. PM8001_IO_DBG(pm8001_ha,
  2191. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2192. ts->resp = SAS_TASK_COMPLETE;
  2193. ts->stat = SAS_OPEN_TO;
  2194. break;
  2195. case IO_PORT_IN_RESET:
  2196. PM8001_IO_DBG(pm8001_ha,
  2197. pm8001_printk("IO_PORT_IN_RESET\n"));
  2198. ts->resp = SAS_TASK_COMPLETE;
  2199. ts->stat = SAS_DEV_NO_RESPONSE;
  2200. break;
  2201. case IO_DS_NON_OPERATIONAL:
  2202. PM8001_IO_DBG(pm8001_ha,
  2203. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2204. ts->resp = SAS_TASK_COMPLETE;
  2205. ts->stat = SAS_DEV_NO_RESPONSE;
  2206. if (!t->uldd_task) {
  2207. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2208. IO_DS_NON_OPERATIONAL);
  2209. ts->resp = SAS_TASK_UNDELIVERED;
  2210. ts->stat = SAS_QUEUE_FULL;
  2211. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2212. mb();/*ditto*/
  2213. spin_unlock_irq(&pm8001_ha->lock);
  2214. t->task_done(t);
  2215. spin_lock_irq(&pm8001_ha->lock);
  2216. return;
  2217. }
  2218. break;
  2219. case IO_DS_IN_RECOVERY:
  2220. PM8001_IO_DBG(pm8001_ha,
  2221. pm8001_printk(" IO_DS_IN_RECOVERY\n"));
  2222. ts->resp = SAS_TASK_COMPLETE;
  2223. ts->stat = SAS_DEV_NO_RESPONSE;
  2224. break;
  2225. case IO_DS_IN_ERROR:
  2226. PM8001_IO_DBG(pm8001_ha,
  2227. pm8001_printk("IO_DS_IN_ERROR\n"));
  2228. ts->resp = SAS_TASK_COMPLETE;
  2229. ts->stat = SAS_DEV_NO_RESPONSE;
  2230. if (!t->uldd_task) {
  2231. pm8001_handle_event(pm8001_ha, pm8001_dev,
  2232. IO_DS_IN_ERROR);
  2233. ts->resp = SAS_TASK_UNDELIVERED;
  2234. ts->stat = SAS_QUEUE_FULL;
  2235. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2236. mb();/*ditto*/
  2237. spin_unlock_irq(&pm8001_ha->lock);
  2238. t->task_done(t);
  2239. spin_lock_irq(&pm8001_ha->lock);
  2240. return;
  2241. }
  2242. break;
  2243. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2244. PM8001_IO_DBG(pm8001_ha,
  2245. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2246. ts->resp = SAS_TASK_COMPLETE;
  2247. ts->stat = SAS_OPEN_REJECT;
  2248. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2249. default:
  2250. PM8001_IO_DBG(pm8001_ha,
  2251. pm8001_printk("Unknown status 0x%x\n", status));
  2252. /* not allowed case. Therefore, return failed status */
  2253. ts->resp = SAS_TASK_COMPLETE;
  2254. ts->stat = SAS_DEV_NO_RESPONSE;
  2255. break;
  2256. }
  2257. spin_lock_irqsave(&t->task_state_lock, flags);
  2258. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2259. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2260. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2261. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2262. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2263. PM8001_FAIL_DBG(pm8001_ha,
  2264. pm8001_printk("task 0x%p done with io_status 0x%x"
  2265. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2266. t, status, ts->resp, ts->stat));
  2267. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2268. } else if (t->uldd_task) {
  2269. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2270. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2271. mb();/* ditto */
  2272. spin_unlock_irq(&pm8001_ha->lock);
  2273. t->task_done(t);
  2274. spin_lock_irq(&pm8001_ha->lock);
  2275. } else if (!t->uldd_task) {
  2276. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2277. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2278. mb();/*ditto*/
  2279. spin_unlock_irq(&pm8001_ha->lock);
  2280. t->task_done(t);
  2281. spin_lock_irq(&pm8001_ha->lock);
  2282. }
  2283. }
  2284. /*See the comments for mpi_ssp_completion */
  2285. static void mpi_sata_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  2286. {
  2287. struct sas_task *t;
  2288. struct task_status_struct *ts;
  2289. struct pm8001_ccb_info *ccb;
  2290. struct pm8001_device *pm8001_dev;
  2291. struct sata_event_resp *psataPayload =
  2292. (struct sata_event_resp *)(piomb + 4);
  2293. u32 event = le32_to_cpu(psataPayload->event);
  2294. u32 tag = le32_to_cpu(psataPayload->tag);
  2295. u32 port_id = le32_to_cpu(psataPayload->port_id);
  2296. u32 dev_id = le32_to_cpu(psataPayload->device_id);
  2297. unsigned long flags;
  2298. ccb = &pm8001_ha->ccb_info[tag];
  2299. t = ccb->task;
  2300. pm8001_dev = ccb->device;
  2301. if (event)
  2302. PM8001_FAIL_DBG(pm8001_ha,
  2303. pm8001_printk("sata IO status 0x%x\n", event));
  2304. if (unlikely(!t || !t->lldd_task || !t->dev))
  2305. return;
  2306. ts = &t->task_status;
  2307. PM8001_IO_DBG(pm8001_ha,
  2308. pm8001_printk("port_id = %x,device_id = %x\n",
  2309. port_id, dev_id));
  2310. switch (event) {
  2311. case IO_OVERFLOW:
  2312. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2313. ts->resp = SAS_TASK_COMPLETE;
  2314. ts->stat = SAS_DATA_OVERRUN;
  2315. ts->residual = 0;
  2316. if (pm8001_dev)
  2317. pm8001_dev->running_req--;
  2318. break;
  2319. case IO_XFER_ERROR_BREAK:
  2320. PM8001_IO_DBG(pm8001_ha,
  2321. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2322. ts->resp = SAS_TASK_COMPLETE;
  2323. ts->stat = SAS_INTERRUPTED;
  2324. break;
  2325. case IO_XFER_ERROR_PHY_NOT_READY:
  2326. PM8001_IO_DBG(pm8001_ha,
  2327. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2328. ts->resp = SAS_TASK_COMPLETE;
  2329. ts->stat = SAS_OPEN_REJECT;
  2330. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2331. break;
  2332. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2333. PM8001_IO_DBG(pm8001_ha,
  2334. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT"
  2335. "_SUPPORTED\n"));
  2336. ts->resp = SAS_TASK_COMPLETE;
  2337. ts->stat = SAS_OPEN_REJECT;
  2338. ts->open_rej_reason = SAS_OREJ_EPROTO;
  2339. break;
  2340. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2341. PM8001_IO_DBG(pm8001_ha,
  2342. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2343. ts->resp = SAS_TASK_COMPLETE;
  2344. ts->stat = SAS_OPEN_REJECT;
  2345. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2346. break;
  2347. case IO_OPEN_CNX_ERROR_BREAK:
  2348. PM8001_IO_DBG(pm8001_ha,
  2349. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2350. ts->resp = SAS_TASK_COMPLETE;
  2351. ts->stat = SAS_OPEN_REJECT;
  2352. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2353. break;
  2354. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2355. PM8001_IO_DBG(pm8001_ha,
  2356. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2357. ts->resp = SAS_TASK_UNDELIVERED;
  2358. ts->stat = SAS_DEV_NO_RESPONSE;
  2359. if (!t->uldd_task) {
  2360. pm8001_handle_event(pm8001_ha,
  2361. pm8001_dev,
  2362. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2363. ts->resp = SAS_TASK_COMPLETE;
  2364. ts->stat = SAS_QUEUE_FULL;
  2365. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2366. mb();/*ditto*/
  2367. spin_unlock_irq(&pm8001_ha->lock);
  2368. t->task_done(t);
  2369. spin_lock_irq(&pm8001_ha->lock);
  2370. return;
  2371. }
  2372. break;
  2373. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2374. PM8001_IO_DBG(pm8001_ha,
  2375. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2376. ts->resp = SAS_TASK_UNDELIVERED;
  2377. ts->stat = SAS_OPEN_REJECT;
  2378. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2379. break;
  2380. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2381. PM8001_IO_DBG(pm8001_ha,
  2382. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2383. "NOT_SUPPORTED\n"));
  2384. ts->resp = SAS_TASK_COMPLETE;
  2385. ts->stat = SAS_OPEN_REJECT;
  2386. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2387. break;
  2388. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2389. PM8001_IO_DBG(pm8001_ha,
  2390. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2391. ts->resp = SAS_TASK_COMPLETE;
  2392. ts->stat = SAS_OPEN_REJECT;
  2393. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2394. break;
  2395. case IO_XFER_ERROR_NAK_RECEIVED:
  2396. PM8001_IO_DBG(pm8001_ha,
  2397. pm8001_printk("IO_XFER_ERROR_NAK_RECEIVED\n"));
  2398. ts->resp = SAS_TASK_COMPLETE;
  2399. ts->stat = SAS_NAK_R_ERR;
  2400. break;
  2401. case IO_XFER_ERROR_PEER_ABORTED:
  2402. PM8001_IO_DBG(pm8001_ha,
  2403. pm8001_printk("IO_XFER_ERROR_PEER_ABORTED\n"));
  2404. ts->resp = SAS_TASK_COMPLETE;
  2405. ts->stat = SAS_NAK_R_ERR;
  2406. break;
  2407. case IO_XFER_ERROR_REJECTED_NCQ_MODE:
  2408. PM8001_IO_DBG(pm8001_ha,
  2409. pm8001_printk("IO_XFER_ERROR_REJECTED_NCQ_MODE\n"));
  2410. ts->resp = SAS_TASK_COMPLETE;
  2411. ts->stat = SAS_DATA_UNDERRUN;
  2412. break;
  2413. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2414. PM8001_IO_DBG(pm8001_ha,
  2415. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2416. ts->resp = SAS_TASK_COMPLETE;
  2417. ts->stat = SAS_OPEN_TO;
  2418. break;
  2419. case IO_XFER_ERROR_UNEXPECTED_PHASE:
  2420. PM8001_IO_DBG(pm8001_ha,
  2421. pm8001_printk("IO_XFER_ERROR_UNEXPECTED_PHASE\n"));
  2422. ts->resp = SAS_TASK_COMPLETE;
  2423. ts->stat = SAS_OPEN_TO;
  2424. break;
  2425. case IO_XFER_ERROR_XFER_RDY_OVERRUN:
  2426. PM8001_IO_DBG(pm8001_ha,
  2427. pm8001_printk("IO_XFER_ERROR_XFER_RDY_OVERRUN\n"));
  2428. ts->resp = SAS_TASK_COMPLETE;
  2429. ts->stat = SAS_OPEN_TO;
  2430. break;
  2431. case IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED:
  2432. PM8001_IO_DBG(pm8001_ha,
  2433. pm8001_printk("IO_XFER_ERROR_XFER_RDY_NOT_EXPECTED\n"));
  2434. ts->resp = SAS_TASK_COMPLETE;
  2435. ts->stat = SAS_OPEN_TO;
  2436. break;
  2437. case IO_XFER_ERROR_OFFSET_MISMATCH:
  2438. PM8001_IO_DBG(pm8001_ha,
  2439. pm8001_printk("IO_XFER_ERROR_OFFSET_MISMATCH\n"));
  2440. ts->resp = SAS_TASK_COMPLETE;
  2441. ts->stat = SAS_OPEN_TO;
  2442. break;
  2443. case IO_XFER_ERROR_XFER_ZERO_DATA_LEN:
  2444. PM8001_IO_DBG(pm8001_ha,
  2445. pm8001_printk("IO_XFER_ERROR_XFER_ZERO_DATA_LEN\n"));
  2446. ts->resp = SAS_TASK_COMPLETE;
  2447. ts->stat = SAS_OPEN_TO;
  2448. break;
  2449. case IO_XFER_CMD_FRAME_ISSUED:
  2450. PM8001_IO_DBG(pm8001_ha,
  2451. pm8001_printk("IO_XFER_CMD_FRAME_ISSUED\n"));
  2452. break;
  2453. case IO_XFER_PIO_SETUP_ERROR:
  2454. PM8001_IO_DBG(pm8001_ha,
  2455. pm8001_printk("IO_XFER_PIO_SETUP_ERROR\n"));
  2456. ts->resp = SAS_TASK_COMPLETE;
  2457. ts->stat = SAS_OPEN_TO;
  2458. break;
  2459. default:
  2460. PM8001_IO_DBG(pm8001_ha,
  2461. pm8001_printk("Unknown status 0x%x\n", event));
  2462. /* not allowed case. Therefore, return failed status */
  2463. ts->resp = SAS_TASK_COMPLETE;
  2464. ts->stat = SAS_OPEN_TO;
  2465. break;
  2466. }
  2467. spin_lock_irqsave(&t->task_state_lock, flags);
  2468. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2469. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2470. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2471. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2472. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2473. PM8001_FAIL_DBG(pm8001_ha,
  2474. pm8001_printk("task 0x%p done with io_status 0x%x"
  2475. " resp 0x%x stat 0x%x but aborted by upper layer!\n",
  2476. t, event, ts->resp, ts->stat));
  2477. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2478. } else if (t->uldd_task) {
  2479. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2480. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2481. mb();/* ditto */
  2482. spin_unlock_irq(&pm8001_ha->lock);
  2483. t->task_done(t);
  2484. spin_lock_irq(&pm8001_ha->lock);
  2485. } else if (!t->uldd_task) {
  2486. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2487. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2488. mb();/*ditto*/
  2489. spin_unlock_irq(&pm8001_ha->lock);
  2490. t->task_done(t);
  2491. spin_lock_irq(&pm8001_ha->lock);
  2492. }
  2493. }
  2494. /*See the comments for mpi_ssp_completion */
  2495. static void
  2496. mpi_smp_completion(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2497. {
  2498. u32 param;
  2499. struct sas_task *t;
  2500. struct pm8001_ccb_info *ccb;
  2501. unsigned long flags;
  2502. u32 status;
  2503. u32 tag;
  2504. struct smp_completion_resp *psmpPayload;
  2505. struct task_status_struct *ts;
  2506. struct pm8001_device *pm8001_dev;
  2507. psmpPayload = (struct smp_completion_resp *)(piomb + 4);
  2508. status = le32_to_cpu(psmpPayload->status);
  2509. tag = le32_to_cpu(psmpPayload->tag);
  2510. ccb = &pm8001_ha->ccb_info[tag];
  2511. param = le32_to_cpu(psmpPayload->param);
  2512. t = ccb->task;
  2513. ts = &t->task_status;
  2514. pm8001_dev = ccb->device;
  2515. if (status)
  2516. PM8001_FAIL_DBG(pm8001_ha,
  2517. pm8001_printk("smp IO status 0x%x\n", status));
  2518. if (unlikely(!t || !t->lldd_task || !t->dev))
  2519. return;
  2520. switch (status) {
  2521. case IO_SUCCESS:
  2522. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  2523. ts->resp = SAS_TASK_COMPLETE;
  2524. ts->stat = SAM_STAT_GOOD;
  2525. if (pm8001_dev)
  2526. pm8001_dev->running_req--;
  2527. break;
  2528. case IO_ABORTED:
  2529. PM8001_IO_DBG(pm8001_ha,
  2530. pm8001_printk("IO_ABORTED IOMB\n"));
  2531. ts->resp = SAS_TASK_COMPLETE;
  2532. ts->stat = SAS_ABORTED_TASK;
  2533. if (pm8001_dev)
  2534. pm8001_dev->running_req--;
  2535. break;
  2536. case IO_OVERFLOW:
  2537. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_UNDERFLOW\n"));
  2538. ts->resp = SAS_TASK_COMPLETE;
  2539. ts->stat = SAS_DATA_OVERRUN;
  2540. ts->residual = 0;
  2541. if (pm8001_dev)
  2542. pm8001_dev->running_req--;
  2543. break;
  2544. case IO_NO_DEVICE:
  2545. PM8001_IO_DBG(pm8001_ha, pm8001_printk("IO_NO_DEVICE\n"));
  2546. ts->resp = SAS_TASK_COMPLETE;
  2547. ts->stat = SAS_PHY_DOWN;
  2548. break;
  2549. case IO_ERROR_HW_TIMEOUT:
  2550. PM8001_IO_DBG(pm8001_ha,
  2551. pm8001_printk("IO_ERROR_HW_TIMEOUT\n"));
  2552. ts->resp = SAS_TASK_COMPLETE;
  2553. ts->stat = SAM_STAT_BUSY;
  2554. break;
  2555. case IO_XFER_ERROR_BREAK:
  2556. PM8001_IO_DBG(pm8001_ha,
  2557. pm8001_printk("IO_XFER_ERROR_BREAK\n"));
  2558. ts->resp = SAS_TASK_COMPLETE;
  2559. ts->stat = SAM_STAT_BUSY;
  2560. break;
  2561. case IO_XFER_ERROR_PHY_NOT_READY:
  2562. PM8001_IO_DBG(pm8001_ha,
  2563. pm8001_printk("IO_XFER_ERROR_PHY_NOT_READY\n"));
  2564. ts->resp = SAS_TASK_COMPLETE;
  2565. ts->stat = SAM_STAT_BUSY;
  2566. break;
  2567. case IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED:
  2568. PM8001_IO_DBG(pm8001_ha,
  2569. pm8001_printk("IO_OPEN_CNX_ERROR_PROTOCOL_NOT_SUPPORTED\n"));
  2570. ts->resp = SAS_TASK_COMPLETE;
  2571. ts->stat = SAS_OPEN_REJECT;
  2572. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2573. break;
  2574. case IO_OPEN_CNX_ERROR_ZONE_VIOLATION:
  2575. PM8001_IO_DBG(pm8001_ha,
  2576. pm8001_printk("IO_OPEN_CNX_ERROR_ZONE_VIOLATION\n"));
  2577. ts->resp = SAS_TASK_COMPLETE;
  2578. ts->stat = SAS_OPEN_REJECT;
  2579. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2580. break;
  2581. case IO_OPEN_CNX_ERROR_BREAK:
  2582. PM8001_IO_DBG(pm8001_ha,
  2583. pm8001_printk("IO_OPEN_CNX_ERROR_BREAK\n"));
  2584. ts->resp = SAS_TASK_COMPLETE;
  2585. ts->stat = SAS_OPEN_REJECT;
  2586. ts->open_rej_reason = SAS_OREJ_RSVD_CONT0;
  2587. break;
  2588. case IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS:
  2589. PM8001_IO_DBG(pm8001_ha,
  2590. pm8001_printk("IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS\n"));
  2591. ts->resp = SAS_TASK_COMPLETE;
  2592. ts->stat = SAS_OPEN_REJECT;
  2593. ts->open_rej_reason = SAS_OREJ_UNKNOWN;
  2594. pm8001_handle_event(pm8001_ha,
  2595. pm8001_dev,
  2596. IO_OPEN_CNX_ERROR_IT_NEXUS_LOSS);
  2597. break;
  2598. case IO_OPEN_CNX_ERROR_BAD_DESTINATION:
  2599. PM8001_IO_DBG(pm8001_ha,
  2600. pm8001_printk("IO_OPEN_CNX_ERROR_BAD_DESTINATION\n"));
  2601. ts->resp = SAS_TASK_COMPLETE;
  2602. ts->stat = SAS_OPEN_REJECT;
  2603. ts->open_rej_reason = SAS_OREJ_BAD_DEST;
  2604. break;
  2605. case IO_OPEN_CNX_ERROR_CONNECTION_RATE_NOT_SUPPORTED:
  2606. PM8001_IO_DBG(pm8001_ha,
  2607. pm8001_printk("IO_OPEN_CNX_ERROR_CONNECTION_RATE_"
  2608. "NOT_SUPPORTED\n"));
  2609. ts->resp = SAS_TASK_COMPLETE;
  2610. ts->stat = SAS_OPEN_REJECT;
  2611. ts->open_rej_reason = SAS_OREJ_CONN_RATE;
  2612. break;
  2613. case IO_OPEN_CNX_ERROR_WRONG_DESTINATION:
  2614. PM8001_IO_DBG(pm8001_ha,
  2615. pm8001_printk("IO_OPEN_CNX_ERROR_WRONG_DESTINATION\n"));
  2616. ts->resp = SAS_TASK_COMPLETE;
  2617. ts->stat = SAS_OPEN_REJECT;
  2618. ts->open_rej_reason = SAS_OREJ_WRONG_DEST;
  2619. break;
  2620. case IO_XFER_ERROR_RX_FRAME:
  2621. PM8001_IO_DBG(pm8001_ha,
  2622. pm8001_printk("IO_XFER_ERROR_RX_FRAME\n"));
  2623. ts->resp = SAS_TASK_COMPLETE;
  2624. ts->stat = SAS_DEV_NO_RESPONSE;
  2625. break;
  2626. case IO_XFER_OPEN_RETRY_TIMEOUT:
  2627. PM8001_IO_DBG(pm8001_ha,
  2628. pm8001_printk("IO_XFER_OPEN_RETRY_TIMEOUT\n"));
  2629. ts->resp = SAS_TASK_COMPLETE;
  2630. ts->stat = SAS_OPEN_REJECT;
  2631. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2632. break;
  2633. case IO_ERROR_INTERNAL_SMP_RESOURCE:
  2634. PM8001_IO_DBG(pm8001_ha,
  2635. pm8001_printk("IO_ERROR_INTERNAL_SMP_RESOURCE\n"));
  2636. ts->resp = SAS_TASK_COMPLETE;
  2637. ts->stat = SAS_QUEUE_FULL;
  2638. break;
  2639. case IO_PORT_IN_RESET:
  2640. PM8001_IO_DBG(pm8001_ha,
  2641. pm8001_printk("IO_PORT_IN_RESET\n"));
  2642. ts->resp = SAS_TASK_COMPLETE;
  2643. ts->stat = SAS_OPEN_REJECT;
  2644. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2645. break;
  2646. case IO_DS_NON_OPERATIONAL:
  2647. PM8001_IO_DBG(pm8001_ha,
  2648. pm8001_printk("IO_DS_NON_OPERATIONAL\n"));
  2649. ts->resp = SAS_TASK_COMPLETE;
  2650. ts->stat = SAS_DEV_NO_RESPONSE;
  2651. break;
  2652. case IO_DS_IN_RECOVERY:
  2653. PM8001_IO_DBG(pm8001_ha,
  2654. pm8001_printk("IO_DS_IN_RECOVERY\n"));
  2655. ts->resp = SAS_TASK_COMPLETE;
  2656. ts->stat = SAS_OPEN_REJECT;
  2657. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2658. break;
  2659. case IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY:
  2660. PM8001_IO_DBG(pm8001_ha,
  2661. pm8001_printk("IO_OPEN_CNX_ERROR_HW_RESOURCE_BUSY\n"));
  2662. ts->resp = SAS_TASK_COMPLETE;
  2663. ts->stat = SAS_OPEN_REJECT;
  2664. ts->open_rej_reason = SAS_OREJ_RSVD_RETRY;
  2665. break;
  2666. default:
  2667. PM8001_IO_DBG(pm8001_ha,
  2668. pm8001_printk("Unknown status 0x%x\n", status));
  2669. ts->resp = SAS_TASK_COMPLETE;
  2670. ts->stat = SAS_DEV_NO_RESPONSE;
  2671. /* not allowed case. Therefore, return failed status */
  2672. break;
  2673. }
  2674. spin_lock_irqsave(&t->task_state_lock, flags);
  2675. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  2676. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  2677. t->task_state_flags |= SAS_TASK_STATE_DONE;
  2678. if (unlikely((t->task_state_flags & SAS_TASK_STATE_ABORTED))) {
  2679. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2680. PM8001_FAIL_DBG(pm8001_ha, pm8001_printk("task 0x%p done with"
  2681. " io_status 0x%x resp 0x%x "
  2682. "stat 0x%x but aborted by upper layer!\n",
  2683. t, status, ts->resp, ts->stat));
  2684. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2685. } else {
  2686. spin_unlock_irqrestore(&t->task_state_lock, flags);
  2687. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  2688. mb();/* in order to force CPU ordering */
  2689. t->task_done(t);
  2690. }
  2691. }
  2692. static void
  2693. mpi_set_dev_state_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2694. {
  2695. struct set_dev_state_resp *pPayload =
  2696. (struct set_dev_state_resp *)(piomb + 4);
  2697. u32 tag = le32_to_cpu(pPayload->tag);
  2698. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2699. struct pm8001_device *pm8001_dev = ccb->device;
  2700. u32 status = le32_to_cpu(pPayload->status);
  2701. u32 device_id = le32_to_cpu(pPayload->device_id);
  2702. u8 pds = le32_to_cpu(pPayload->pds_nds) | PDS_BITS;
  2703. u8 nds = le32_to_cpu(pPayload->pds_nds) | NDS_BITS;
  2704. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set device id = 0x%x state "
  2705. "from 0x%x to 0x%x status = 0x%x!\n",
  2706. device_id, pds, nds, status));
  2707. complete(pm8001_dev->setds_completion);
  2708. ccb->task = NULL;
  2709. ccb->ccb_tag = 0xFFFFFFFF;
  2710. pm8001_ccb_free(pm8001_ha, tag);
  2711. }
  2712. static void
  2713. mpi_set_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2714. {
  2715. struct get_nvm_data_resp *pPayload =
  2716. (struct get_nvm_data_resp *)(piomb + 4);
  2717. u32 tag = le32_to_cpu(pPayload->tag);
  2718. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2719. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2720. complete(pm8001_ha->nvmd_completion);
  2721. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Set nvm data complete!\n"));
  2722. if ((dlen_status & NVMD_STAT) != 0) {
  2723. PM8001_FAIL_DBG(pm8001_ha,
  2724. pm8001_printk("Set nvm data error!\n"));
  2725. return;
  2726. }
  2727. ccb->task = NULL;
  2728. ccb->ccb_tag = 0xFFFFFFFF;
  2729. pm8001_ccb_free(pm8001_ha, tag);
  2730. }
  2731. static void
  2732. mpi_get_nvmd_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2733. {
  2734. struct fw_control_ex *fw_control_context;
  2735. struct get_nvm_data_resp *pPayload =
  2736. (struct get_nvm_data_resp *)(piomb + 4);
  2737. u32 tag = le32_to_cpu(pPayload->tag);
  2738. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  2739. u32 dlen_status = le32_to_cpu(pPayload->dlen_status);
  2740. u32 ir_tds_bn_dps_das_nvm =
  2741. le32_to_cpu(pPayload->ir_tda_bn_dps_das_nvm);
  2742. void *virt_addr = pm8001_ha->memoryMap.region[NVMD].virt_ptr;
  2743. fw_control_context = ccb->fw_control_context;
  2744. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("Get nvm data complete!\n"));
  2745. if ((dlen_status & NVMD_STAT) != 0) {
  2746. PM8001_FAIL_DBG(pm8001_ha,
  2747. pm8001_printk("Get nvm data error!\n"));
  2748. complete(pm8001_ha->nvmd_completion);
  2749. return;
  2750. }
  2751. if (ir_tds_bn_dps_das_nvm & IPMode) {
  2752. /* indirect mode - IR bit set */
  2753. PM8001_MSG_DBG(pm8001_ha,
  2754. pm8001_printk("Get NVMD success, IR=1\n"));
  2755. if ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == TWI_DEVICE) {
  2756. if (ir_tds_bn_dps_das_nvm == 0x80a80200) {
  2757. memcpy(pm8001_ha->sas_addr,
  2758. ((u8 *)virt_addr + 4),
  2759. SAS_ADDR_SIZE);
  2760. PM8001_MSG_DBG(pm8001_ha,
  2761. pm8001_printk("Get SAS address"
  2762. " from VPD successfully!\n"));
  2763. }
  2764. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == C_SEEPROM)
  2765. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == VPD_FLASH) ||
  2766. ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == EXPAN_ROM)) {
  2767. ;
  2768. } else if (((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == AAP1_RDUMP)
  2769. || ((ir_tds_bn_dps_das_nvm & NVMD_TYPE) == IOP_RDUMP)) {
  2770. ;
  2771. } else {
  2772. /* Should not be happened*/
  2773. PM8001_MSG_DBG(pm8001_ha,
  2774. pm8001_printk("(IR=1)Wrong Device type 0x%x\n",
  2775. ir_tds_bn_dps_das_nvm));
  2776. }
  2777. } else /* direct mode */{
  2778. PM8001_MSG_DBG(pm8001_ha,
  2779. pm8001_printk("Get NVMD success, IR=0, dataLen=%d\n",
  2780. (dlen_status & NVMD_LEN) >> 24));
  2781. }
  2782. memcpy(fw_control_context->usrAddr,
  2783. pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  2784. fw_control_context->len);
  2785. complete(pm8001_ha->nvmd_completion);
  2786. ccb->task = NULL;
  2787. ccb->ccb_tag = 0xFFFFFFFF;
  2788. pm8001_ccb_free(pm8001_ha, tag);
  2789. }
  2790. static int mpi_local_phy_ctl(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2791. {
  2792. struct local_phy_ctl_resp *pPayload =
  2793. (struct local_phy_ctl_resp *)(piomb + 4);
  2794. u32 status = le32_to_cpu(pPayload->status);
  2795. u32 phy_id = le32_to_cpu(pPayload->phyop_phyid) & ID_BITS;
  2796. u32 phy_op = le32_to_cpu(pPayload->phyop_phyid) & OP_BITS;
  2797. if (status != 0) {
  2798. PM8001_MSG_DBG(pm8001_ha,
  2799. pm8001_printk("%x phy execute %x phy op failed!\n",
  2800. phy_id, phy_op));
  2801. } else
  2802. PM8001_MSG_DBG(pm8001_ha,
  2803. pm8001_printk("%x phy execute %x phy op success!\n",
  2804. phy_id, phy_op));
  2805. return 0;
  2806. }
  2807. /**
  2808. * pm8001_bytes_dmaed - one of the interface function communication with libsas
  2809. * @pm8001_ha: our hba card information
  2810. * @i: which phy that received the event.
  2811. *
  2812. * when HBA driver received the identify done event or initiate FIS received
  2813. * event(for SATA), it will invoke this function to notify the sas layer that
  2814. * the sas toplogy has formed, please discover the the whole sas domain,
  2815. * while receive a broadcast(change) primitive just tell the sas
  2816. * layer to discover the changed domain rather than the whole domain.
  2817. */
  2818. static void pm8001_bytes_dmaed(struct pm8001_hba_info *pm8001_ha, int i)
  2819. {
  2820. struct pm8001_phy *phy = &pm8001_ha->phy[i];
  2821. struct asd_sas_phy *sas_phy = &phy->sas_phy;
  2822. struct sas_ha_struct *sas_ha;
  2823. if (!phy->phy_attached)
  2824. return;
  2825. sas_ha = pm8001_ha->sas;
  2826. if (sas_phy->phy) {
  2827. struct sas_phy *sphy = sas_phy->phy;
  2828. sphy->negotiated_linkrate = sas_phy->linkrate;
  2829. sphy->minimum_linkrate = phy->minimum_linkrate;
  2830. sphy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2831. sphy->maximum_linkrate = phy->maximum_linkrate;
  2832. sphy->maximum_linkrate_hw = phy->maximum_linkrate;
  2833. }
  2834. if (phy->phy_type & PORT_TYPE_SAS) {
  2835. struct sas_identify_frame *id;
  2836. id = (struct sas_identify_frame *)phy->frame_rcvd;
  2837. id->dev_type = phy->identify.device_type;
  2838. id->initiator_bits = SAS_PROTOCOL_ALL;
  2839. id->target_bits = phy->identify.target_port_protocols;
  2840. } else if (phy->phy_type & PORT_TYPE_SATA) {
  2841. /*Nothing*/
  2842. }
  2843. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("phy %d byte dmaded.\n", i));
  2844. sas_phy->frame_rcvd_size = phy->frame_rcvd_size;
  2845. pm8001_ha->sas->notify_port_event(sas_phy, PORTE_BYTES_DMAED);
  2846. }
  2847. /* Get the link rate speed */
  2848. static void get_lrate_mode(struct pm8001_phy *phy, u8 link_rate)
  2849. {
  2850. struct sas_phy *sas_phy = phy->sas_phy.phy;
  2851. switch (link_rate) {
  2852. case PHY_SPEED_60:
  2853. phy->sas_phy.linkrate = SAS_LINK_RATE_6_0_GBPS;
  2854. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2855. break;
  2856. case PHY_SPEED_30:
  2857. phy->sas_phy.linkrate = SAS_LINK_RATE_3_0_GBPS;
  2858. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_3_0_GBPS;
  2859. break;
  2860. case PHY_SPEED_15:
  2861. phy->sas_phy.linkrate = SAS_LINK_RATE_1_5_GBPS;
  2862. phy->sas_phy.phy->negotiated_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2863. break;
  2864. }
  2865. sas_phy->negotiated_linkrate = phy->sas_phy.linkrate;
  2866. sas_phy->maximum_linkrate_hw = SAS_LINK_RATE_6_0_GBPS;
  2867. sas_phy->minimum_linkrate_hw = SAS_LINK_RATE_1_5_GBPS;
  2868. sas_phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
  2869. sas_phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
  2870. }
  2871. /**
  2872. * asd_get_attached_sas_addr -- extract/generate attached SAS address
  2873. * @phy: pointer to asd_phy
  2874. * @sas_addr: pointer to buffer where the SAS address is to be written
  2875. *
  2876. * This function extracts the SAS address from an IDENTIFY frame
  2877. * received. If OOB is SATA, then a SAS address is generated from the
  2878. * HA tables.
  2879. *
  2880. * LOCKING: the frame_rcvd_lock needs to be held since this parses the frame
  2881. * buffer.
  2882. */
  2883. static void pm8001_get_attached_sas_addr(struct pm8001_phy *phy,
  2884. u8 *sas_addr)
  2885. {
  2886. if (phy->sas_phy.frame_rcvd[0] == 0x34
  2887. && phy->sas_phy.oob_mode == SATA_OOB_MODE) {
  2888. struct pm8001_hba_info *pm8001_ha = phy->sas_phy.ha->lldd_ha;
  2889. /* FIS device-to-host */
  2890. u64 addr = be64_to_cpu(*(__be64 *)pm8001_ha->sas_addr);
  2891. addr += phy->sas_phy.id;
  2892. *(__be64 *)sas_addr = cpu_to_be64(addr);
  2893. } else {
  2894. struct sas_identify_frame *idframe =
  2895. (void *) phy->sas_phy.frame_rcvd;
  2896. memcpy(sas_addr, idframe->sas_addr, SAS_ADDR_SIZE);
  2897. }
  2898. }
  2899. /**
  2900. * pm8001_hw_event_ack_req- For PM8001,some events need to acknowage to FW.
  2901. * @pm8001_ha: our hba card information
  2902. * @Qnum: the outbound queue message number.
  2903. * @SEA: source of event to ack
  2904. * @port_id: port id.
  2905. * @phyId: phy id.
  2906. * @param0: parameter 0.
  2907. * @param1: parameter 1.
  2908. */
  2909. static void pm8001_hw_event_ack_req(struct pm8001_hba_info *pm8001_ha,
  2910. u32 Qnum, u32 SEA, u32 port_id, u32 phyId, u32 param0, u32 param1)
  2911. {
  2912. struct hw_event_ack_req payload;
  2913. u32 opc = OPC_INB_SAS_HW_EVENT_ACK;
  2914. struct inbound_queue_table *circularQ;
  2915. memset((u8 *)&payload, 0, sizeof(payload));
  2916. circularQ = &pm8001_ha->inbnd_q_tbl[Qnum];
  2917. payload.tag = cpu_to_le32(1);
  2918. payload.sea_phyid_portid = cpu_to_le32(((SEA & 0xFFFF) << 8) |
  2919. ((phyId & 0x0F) << 4) | (port_id & 0x0F));
  2920. payload.param0 = cpu_to_le32(param0);
  2921. payload.param1 = cpu_to_le32(param1);
  2922. mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  2923. }
  2924. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  2925. u32 phyId, u32 phy_op);
  2926. /**
  2927. * hw_event_sas_phy_up -FW tells me a SAS phy up event.
  2928. * @pm8001_ha: our hba card information
  2929. * @piomb: IO message buffer
  2930. */
  2931. static void
  2932. hw_event_sas_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  2933. {
  2934. struct hw_event_resp *pPayload =
  2935. (struct hw_event_resp *)(piomb + 4);
  2936. u32 lr_evt_status_phyid_portid =
  2937. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  2938. u8 link_rate =
  2939. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  2940. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  2941. u8 phy_id =
  2942. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  2943. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  2944. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  2945. struct pm8001_port *port = &pm8001_ha->port[port_id];
  2946. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  2947. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  2948. unsigned long flags;
  2949. u8 deviceType = pPayload->sas_identify.dev_type;
  2950. port->port_state = portstate;
  2951. PM8001_MSG_DBG(pm8001_ha,
  2952. pm8001_printk("HW_EVENT_SAS_PHY_UP port id = %d, phy id = %d\n",
  2953. port_id, phy_id));
  2954. switch (deviceType) {
  2955. case SAS_PHY_UNUSED:
  2956. PM8001_MSG_DBG(pm8001_ha,
  2957. pm8001_printk("device type no device.\n"));
  2958. break;
  2959. case SAS_END_DEVICE:
  2960. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("end device.\n"));
  2961. pm8001_chip_phy_ctl_req(pm8001_ha, phy_id,
  2962. PHY_NOTIFY_ENABLE_SPINUP);
  2963. port->port_attached = 1;
  2964. get_lrate_mode(phy, link_rate);
  2965. break;
  2966. case SAS_EDGE_EXPANDER_DEVICE:
  2967. PM8001_MSG_DBG(pm8001_ha,
  2968. pm8001_printk("expander device.\n"));
  2969. port->port_attached = 1;
  2970. get_lrate_mode(phy, link_rate);
  2971. break;
  2972. case SAS_FANOUT_EXPANDER_DEVICE:
  2973. PM8001_MSG_DBG(pm8001_ha,
  2974. pm8001_printk("fanout expander device.\n"));
  2975. port->port_attached = 1;
  2976. get_lrate_mode(phy, link_rate);
  2977. break;
  2978. default:
  2979. PM8001_MSG_DBG(pm8001_ha,
  2980. pm8001_printk("unknown device type(%x)\n", deviceType));
  2981. break;
  2982. }
  2983. phy->phy_type |= PORT_TYPE_SAS;
  2984. phy->identify.device_type = deviceType;
  2985. phy->phy_attached = 1;
  2986. if (phy->identify.device_type == SAS_END_DEVICE)
  2987. phy->identify.target_port_protocols = SAS_PROTOCOL_SSP;
  2988. else if (phy->identify.device_type != SAS_PHY_UNUSED)
  2989. phy->identify.target_port_protocols = SAS_PROTOCOL_SMP;
  2990. phy->sas_phy.oob_mode = SAS_OOB_MODE;
  2991. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  2992. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  2993. memcpy(phy->frame_rcvd, &pPayload->sas_identify,
  2994. sizeof(struct sas_identify_frame)-4);
  2995. phy->frame_rcvd_size = sizeof(struct sas_identify_frame) - 4;
  2996. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  2997. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  2998. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  2999. mdelay(200);/*delay a moment to wait disk to spinup*/
  3000. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3001. }
  3002. /**
  3003. * hw_event_sata_phy_up -FW tells me a SATA phy up event.
  3004. * @pm8001_ha: our hba card information
  3005. * @piomb: IO message buffer
  3006. */
  3007. static void
  3008. hw_event_sata_phy_up(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3009. {
  3010. struct hw_event_resp *pPayload =
  3011. (struct hw_event_resp *)(piomb + 4);
  3012. u32 lr_evt_status_phyid_portid =
  3013. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3014. u8 link_rate =
  3015. (u8)((lr_evt_status_phyid_portid & 0xF0000000) >> 28);
  3016. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3017. u8 phy_id =
  3018. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3019. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3020. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3021. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3022. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3023. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3024. unsigned long flags;
  3025. PM8001_MSG_DBG(pm8001_ha,
  3026. pm8001_printk("HW_EVENT_SATA_PHY_UP port id = %d,"
  3027. " phy id = %d\n", port_id, phy_id));
  3028. port->port_state = portstate;
  3029. port->port_attached = 1;
  3030. get_lrate_mode(phy, link_rate);
  3031. phy->phy_type |= PORT_TYPE_SATA;
  3032. phy->phy_attached = 1;
  3033. phy->sas_phy.oob_mode = SATA_OOB_MODE;
  3034. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_DONE);
  3035. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  3036. memcpy(phy->frame_rcvd, ((u8 *)&pPayload->sata_fis - 4),
  3037. sizeof(struct dev_to_host_fis));
  3038. phy->frame_rcvd_size = sizeof(struct dev_to_host_fis);
  3039. phy->identify.target_port_protocols = SAS_PROTOCOL_SATA;
  3040. phy->identify.device_type = SATA_DEV;
  3041. pm8001_get_attached_sas_addr(phy, phy->sas_phy.attached_sas_addr);
  3042. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  3043. pm8001_bytes_dmaed(pm8001_ha, phy_id);
  3044. }
  3045. /**
  3046. * hw_event_phy_down -we should notify the libsas the phy is down.
  3047. * @pm8001_ha: our hba card information
  3048. * @piomb: IO message buffer
  3049. */
  3050. static void
  3051. hw_event_phy_down(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3052. {
  3053. struct hw_event_resp *pPayload =
  3054. (struct hw_event_resp *)(piomb + 4);
  3055. u32 lr_evt_status_phyid_portid =
  3056. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3057. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3058. u8 phy_id =
  3059. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3060. u32 npip_portstate = le32_to_cpu(pPayload->npip_portstate);
  3061. u8 portstate = (u8)(npip_portstate & 0x0000000F);
  3062. struct pm8001_port *port = &pm8001_ha->port[port_id];
  3063. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3064. port->port_state = portstate;
  3065. phy->phy_type = 0;
  3066. phy->identify.device_type = 0;
  3067. phy->phy_attached = 0;
  3068. memset(&phy->dev_sas_addr, 0, SAS_ADDR_SIZE);
  3069. switch (portstate) {
  3070. case PORT_VALID:
  3071. break;
  3072. case PORT_INVALID:
  3073. PM8001_MSG_DBG(pm8001_ha,
  3074. pm8001_printk(" PortInvalid portID %d\n", port_id));
  3075. PM8001_MSG_DBG(pm8001_ha,
  3076. pm8001_printk(" Last phy Down and port invalid\n"));
  3077. port->port_attached = 0;
  3078. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3079. port_id, phy_id, 0, 0);
  3080. break;
  3081. case PORT_IN_RESET:
  3082. PM8001_MSG_DBG(pm8001_ha,
  3083. pm8001_printk(" Port In Reset portID %d\n", port_id));
  3084. break;
  3085. case PORT_NOT_ESTABLISHED:
  3086. PM8001_MSG_DBG(pm8001_ha,
  3087. pm8001_printk(" phy Down and PORT_NOT_ESTABLISHED\n"));
  3088. port->port_attached = 0;
  3089. break;
  3090. case PORT_LOSTCOMM:
  3091. PM8001_MSG_DBG(pm8001_ha,
  3092. pm8001_printk(" phy Down and PORT_LOSTCOMM\n"));
  3093. PM8001_MSG_DBG(pm8001_ha,
  3094. pm8001_printk(" Last phy Down and port invalid\n"));
  3095. port->port_attached = 0;
  3096. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_PHY_DOWN,
  3097. port_id, phy_id, 0, 0);
  3098. break;
  3099. default:
  3100. port->port_attached = 0;
  3101. PM8001_MSG_DBG(pm8001_ha,
  3102. pm8001_printk(" phy Down and(default) = %x\n",
  3103. portstate));
  3104. break;
  3105. }
  3106. }
  3107. /**
  3108. * mpi_reg_resp -process register device ID response.
  3109. * @pm8001_ha: our hba card information
  3110. * @piomb: IO message buffer
  3111. *
  3112. * when sas layer find a device it will notify LLDD, then the driver register
  3113. * the domain device to FW, this event is the return device ID which the FW
  3114. * has assigned, from now,inter-communication with FW is no longer using the
  3115. * SAS address, use device ID which FW assigned.
  3116. */
  3117. static int mpi_reg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3118. {
  3119. u32 status;
  3120. u32 device_id;
  3121. u32 htag;
  3122. struct pm8001_ccb_info *ccb;
  3123. struct pm8001_device *pm8001_dev;
  3124. struct dev_reg_resp *registerRespPayload =
  3125. (struct dev_reg_resp *)(piomb + 4);
  3126. htag = le32_to_cpu(registerRespPayload->tag);
  3127. ccb = &pm8001_ha->ccb_info[htag];
  3128. pm8001_dev = ccb->device;
  3129. status = le32_to_cpu(registerRespPayload->status);
  3130. device_id = le32_to_cpu(registerRespPayload->device_id);
  3131. PM8001_MSG_DBG(pm8001_ha,
  3132. pm8001_printk(" register device is status = %d\n", status));
  3133. switch (status) {
  3134. case DEVREG_SUCCESS:
  3135. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("DEVREG_SUCCESS\n"));
  3136. pm8001_dev->device_id = device_id;
  3137. break;
  3138. case DEVREG_FAILURE_OUT_OF_RESOURCE:
  3139. PM8001_MSG_DBG(pm8001_ha,
  3140. pm8001_printk("DEVREG_FAILURE_OUT_OF_RESOURCE\n"));
  3141. break;
  3142. case DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED:
  3143. PM8001_MSG_DBG(pm8001_ha,
  3144. pm8001_printk("DEVREG_FAILURE_DEVICE_ALREADY_REGISTERED\n"));
  3145. break;
  3146. case DEVREG_FAILURE_INVALID_PHY_ID:
  3147. PM8001_MSG_DBG(pm8001_ha,
  3148. pm8001_printk("DEVREG_FAILURE_INVALID_PHY_ID\n"));
  3149. break;
  3150. case DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED:
  3151. PM8001_MSG_DBG(pm8001_ha,
  3152. pm8001_printk("DEVREG_FAILURE_PHY_ID_ALREADY_REGISTERED\n"));
  3153. break;
  3154. case DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE:
  3155. PM8001_MSG_DBG(pm8001_ha,
  3156. pm8001_printk("DEVREG_FAILURE_PORT_ID_OUT_OF_RANGE\n"));
  3157. break;
  3158. case DEVREG_FAILURE_PORT_NOT_VALID_STATE:
  3159. PM8001_MSG_DBG(pm8001_ha,
  3160. pm8001_printk("DEVREG_FAILURE_PORT_NOT_VALID_STATE\n"));
  3161. break;
  3162. case DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID:
  3163. PM8001_MSG_DBG(pm8001_ha,
  3164. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_VALID\n"));
  3165. break;
  3166. default:
  3167. PM8001_MSG_DBG(pm8001_ha,
  3168. pm8001_printk("DEVREG_FAILURE_DEVICE_TYPE_NOT_UNSORPORTED\n"));
  3169. break;
  3170. }
  3171. complete(pm8001_dev->dcompletion);
  3172. ccb->task = NULL;
  3173. ccb->ccb_tag = 0xFFFFFFFF;
  3174. pm8001_ccb_free(pm8001_ha, htag);
  3175. return 0;
  3176. }
  3177. static int mpi_dereg_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3178. {
  3179. u32 status;
  3180. u32 device_id;
  3181. struct dev_reg_resp *registerRespPayload =
  3182. (struct dev_reg_resp *)(piomb + 4);
  3183. status = le32_to_cpu(registerRespPayload->status);
  3184. device_id = le32_to_cpu(registerRespPayload->device_id);
  3185. if (status != 0)
  3186. PM8001_MSG_DBG(pm8001_ha,
  3187. pm8001_printk(" deregister device failed ,status = %x"
  3188. ", device_id = %x\n", status, device_id));
  3189. return 0;
  3190. }
  3191. static int
  3192. mpi_fw_flash_update_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3193. {
  3194. u32 status;
  3195. struct fw_control_ex fw_control_context;
  3196. struct fw_flash_Update_resp *ppayload =
  3197. (struct fw_flash_Update_resp *)(piomb + 4);
  3198. u32 tag = le32_to_cpu(ppayload->tag);
  3199. struct pm8001_ccb_info *ccb = &pm8001_ha->ccb_info[tag];
  3200. status = le32_to_cpu(ppayload->status);
  3201. memcpy(&fw_control_context,
  3202. ccb->fw_control_context,
  3203. sizeof(fw_control_context));
  3204. switch (status) {
  3205. case FLASH_UPDATE_COMPLETE_PENDING_REBOOT:
  3206. PM8001_MSG_DBG(pm8001_ha,
  3207. pm8001_printk(": FLASH_UPDATE_COMPLETE_PENDING_REBOOT\n"));
  3208. break;
  3209. case FLASH_UPDATE_IN_PROGRESS:
  3210. PM8001_MSG_DBG(pm8001_ha,
  3211. pm8001_printk(": FLASH_UPDATE_IN_PROGRESS\n"));
  3212. break;
  3213. case FLASH_UPDATE_HDR_ERR:
  3214. PM8001_MSG_DBG(pm8001_ha,
  3215. pm8001_printk(": FLASH_UPDATE_HDR_ERR\n"));
  3216. break;
  3217. case FLASH_UPDATE_OFFSET_ERR:
  3218. PM8001_MSG_DBG(pm8001_ha,
  3219. pm8001_printk(": FLASH_UPDATE_OFFSET_ERR\n"));
  3220. break;
  3221. case FLASH_UPDATE_CRC_ERR:
  3222. PM8001_MSG_DBG(pm8001_ha,
  3223. pm8001_printk(": FLASH_UPDATE_CRC_ERR\n"));
  3224. break;
  3225. case FLASH_UPDATE_LENGTH_ERR:
  3226. PM8001_MSG_DBG(pm8001_ha,
  3227. pm8001_printk(": FLASH_UPDATE_LENGTH_ERR\n"));
  3228. break;
  3229. case FLASH_UPDATE_HW_ERR:
  3230. PM8001_MSG_DBG(pm8001_ha,
  3231. pm8001_printk(": FLASH_UPDATE_HW_ERR\n"));
  3232. break;
  3233. case FLASH_UPDATE_DNLD_NOT_SUPPORTED:
  3234. PM8001_MSG_DBG(pm8001_ha,
  3235. pm8001_printk(": FLASH_UPDATE_DNLD_NOT_SUPPORTED\n"));
  3236. break;
  3237. case FLASH_UPDATE_DISABLED:
  3238. PM8001_MSG_DBG(pm8001_ha,
  3239. pm8001_printk(": FLASH_UPDATE_DISABLED\n"));
  3240. break;
  3241. default:
  3242. PM8001_MSG_DBG(pm8001_ha,
  3243. pm8001_printk("No matched status = %d\n", status));
  3244. break;
  3245. }
  3246. ccb->fw_control_context->fw_control->retcode = status;
  3247. pci_free_consistent(pm8001_ha->pdev,
  3248. fw_control_context.len,
  3249. fw_control_context.virtAddr,
  3250. fw_control_context.phys_addr);
  3251. complete(pm8001_ha->nvmd_completion);
  3252. ccb->task = NULL;
  3253. ccb->ccb_tag = 0xFFFFFFFF;
  3254. pm8001_ccb_free(pm8001_ha, tag);
  3255. return 0;
  3256. }
  3257. static int
  3258. mpi_general_event(struct pm8001_hba_info *pm8001_ha , void *piomb)
  3259. {
  3260. u32 status;
  3261. int i;
  3262. struct general_event_resp *pPayload =
  3263. (struct general_event_resp *)(piomb + 4);
  3264. status = le32_to_cpu(pPayload->status);
  3265. PM8001_MSG_DBG(pm8001_ha,
  3266. pm8001_printk(" status = 0x%x\n", status));
  3267. for (i = 0; i < GENERAL_EVENT_PAYLOAD; i++)
  3268. PM8001_MSG_DBG(pm8001_ha,
  3269. pm8001_printk("inb_IOMB_payload[0x%x] 0x%x,\n", i,
  3270. pPayload->inb_IOMB_payload[i]));
  3271. return 0;
  3272. }
  3273. static int
  3274. mpi_task_abort_resp(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3275. {
  3276. struct sas_task *t;
  3277. struct pm8001_ccb_info *ccb;
  3278. unsigned long flags;
  3279. u32 status ;
  3280. u32 tag, scp;
  3281. struct task_status_struct *ts;
  3282. struct task_abort_resp *pPayload =
  3283. (struct task_abort_resp *)(piomb + 4);
  3284. status = le32_to_cpu(pPayload->status);
  3285. tag = le32_to_cpu(pPayload->tag);
  3286. scp = le32_to_cpu(pPayload->scp);
  3287. ccb = &pm8001_ha->ccb_info[tag];
  3288. t = ccb->task;
  3289. PM8001_IO_DBG(pm8001_ha,
  3290. pm8001_printk(" status = 0x%x\n", status));
  3291. if (t == NULL)
  3292. return -1;
  3293. ts = &t->task_status;
  3294. if (status != 0)
  3295. PM8001_FAIL_DBG(pm8001_ha,
  3296. pm8001_printk("task abort failed status 0x%x ,"
  3297. "tag = 0x%x, scp= 0x%x\n", status, tag, scp));
  3298. switch (status) {
  3299. case IO_SUCCESS:
  3300. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_SUCCESS\n"));
  3301. ts->resp = SAS_TASK_COMPLETE;
  3302. ts->stat = SAM_STAT_GOOD;
  3303. break;
  3304. case IO_NOT_VALID:
  3305. PM8001_EH_DBG(pm8001_ha, pm8001_printk("IO_NOT_VALID\n"));
  3306. ts->resp = TMF_RESP_FUNC_FAILED;
  3307. break;
  3308. }
  3309. spin_lock_irqsave(&t->task_state_lock, flags);
  3310. t->task_state_flags &= ~SAS_TASK_STATE_PENDING;
  3311. t->task_state_flags &= ~SAS_TASK_AT_INITIATOR;
  3312. t->task_state_flags |= SAS_TASK_STATE_DONE;
  3313. spin_unlock_irqrestore(&t->task_state_lock, flags);
  3314. pm8001_ccb_task_free(pm8001_ha, t, ccb, tag);
  3315. mb();
  3316. t->task_done(t);
  3317. return 0;
  3318. }
  3319. /**
  3320. * mpi_hw_event -The hw event has come.
  3321. * @pm8001_ha: our hba card information
  3322. * @piomb: IO message buffer
  3323. */
  3324. static int mpi_hw_event(struct pm8001_hba_info *pm8001_ha, void* piomb)
  3325. {
  3326. unsigned long flags;
  3327. struct hw_event_resp *pPayload =
  3328. (struct hw_event_resp *)(piomb + 4);
  3329. u32 lr_evt_status_phyid_portid =
  3330. le32_to_cpu(pPayload->lr_evt_status_phyid_portid);
  3331. u8 port_id = (u8)(lr_evt_status_phyid_portid & 0x0000000F);
  3332. u8 phy_id =
  3333. (u8)((lr_evt_status_phyid_portid & 0x000000F0) >> 4);
  3334. u16 eventType =
  3335. (u16)((lr_evt_status_phyid_portid & 0x00FFFF00) >> 8);
  3336. u8 status =
  3337. (u8)((lr_evt_status_phyid_portid & 0x0F000000) >> 24);
  3338. struct sas_ha_struct *sas_ha = pm8001_ha->sas;
  3339. struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
  3340. struct asd_sas_phy *sas_phy = sas_ha->sas_phy[phy_id];
  3341. PM8001_MSG_DBG(pm8001_ha,
  3342. pm8001_printk("outbound queue HW event & event type : "));
  3343. switch (eventType) {
  3344. case HW_EVENT_PHY_START_STATUS:
  3345. PM8001_MSG_DBG(pm8001_ha,
  3346. pm8001_printk("HW_EVENT_PHY_START_STATUS"
  3347. " status = %x\n", status));
  3348. if (status == 0) {
  3349. phy->phy_state = 1;
  3350. if (pm8001_ha->flags == PM8001F_RUN_TIME)
  3351. complete(phy->enable_completion);
  3352. }
  3353. break;
  3354. case HW_EVENT_SAS_PHY_UP:
  3355. PM8001_MSG_DBG(pm8001_ha,
  3356. pm8001_printk("HW_EVENT_PHY_START_STATUS\n"));
  3357. hw_event_sas_phy_up(pm8001_ha, piomb);
  3358. break;
  3359. case HW_EVENT_SATA_PHY_UP:
  3360. PM8001_MSG_DBG(pm8001_ha,
  3361. pm8001_printk("HW_EVENT_SATA_PHY_UP\n"));
  3362. hw_event_sata_phy_up(pm8001_ha, piomb);
  3363. break;
  3364. case HW_EVENT_PHY_STOP_STATUS:
  3365. PM8001_MSG_DBG(pm8001_ha,
  3366. pm8001_printk("HW_EVENT_PHY_STOP_STATUS "
  3367. "status = %x\n", status));
  3368. if (status == 0)
  3369. phy->phy_state = 0;
  3370. break;
  3371. case HW_EVENT_SATA_SPINUP_HOLD:
  3372. PM8001_MSG_DBG(pm8001_ha,
  3373. pm8001_printk("HW_EVENT_SATA_SPINUP_HOLD\n"));
  3374. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_SPINUP_HOLD);
  3375. break;
  3376. case HW_EVENT_PHY_DOWN:
  3377. PM8001_MSG_DBG(pm8001_ha,
  3378. pm8001_printk("HW_EVENT_PHY_DOWN\n"));
  3379. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_LOSS_OF_SIGNAL);
  3380. phy->phy_attached = 0;
  3381. phy->phy_state = 0;
  3382. hw_event_phy_down(pm8001_ha, piomb);
  3383. break;
  3384. case HW_EVENT_PORT_INVALID:
  3385. PM8001_MSG_DBG(pm8001_ha,
  3386. pm8001_printk("HW_EVENT_PORT_INVALID\n"));
  3387. sas_phy_disconnected(sas_phy);
  3388. phy->phy_attached = 0;
  3389. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3390. break;
  3391. /* the broadcast change primitive received, tell the LIBSAS this event
  3392. to revalidate the sas domain*/
  3393. case HW_EVENT_BROADCAST_CHANGE:
  3394. PM8001_MSG_DBG(pm8001_ha,
  3395. pm8001_printk("HW_EVENT_BROADCAST_CHANGE\n"));
  3396. pm8001_hw_event_ack_req(pm8001_ha, 0, HW_EVENT_BROADCAST_CHANGE,
  3397. port_id, phy_id, 1, 0);
  3398. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3399. sas_phy->sas_prim = HW_EVENT_BROADCAST_CHANGE;
  3400. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3401. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3402. break;
  3403. case HW_EVENT_PHY_ERROR:
  3404. PM8001_MSG_DBG(pm8001_ha,
  3405. pm8001_printk("HW_EVENT_PHY_ERROR\n"));
  3406. sas_phy_disconnected(&phy->sas_phy);
  3407. phy->phy_attached = 0;
  3408. sas_ha->notify_phy_event(&phy->sas_phy, PHYE_OOB_ERROR);
  3409. break;
  3410. case HW_EVENT_BROADCAST_EXP:
  3411. PM8001_MSG_DBG(pm8001_ha,
  3412. pm8001_printk("HW_EVENT_BROADCAST_EXP\n"));
  3413. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3414. sas_phy->sas_prim = HW_EVENT_BROADCAST_EXP;
  3415. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3416. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3417. break;
  3418. case HW_EVENT_LINK_ERR_INVALID_DWORD:
  3419. PM8001_MSG_DBG(pm8001_ha,
  3420. pm8001_printk("HW_EVENT_LINK_ERR_INVALID_DWORD\n"));
  3421. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3422. HW_EVENT_LINK_ERR_INVALID_DWORD, port_id, phy_id, 0, 0);
  3423. sas_phy_disconnected(sas_phy);
  3424. phy->phy_attached = 0;
  3425. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3426. break;
  3427. case HW_EVENT_LINK_ERR_DISPARITY_ERROR:
  3428. PM8001_MSG_DBG(pm8001_ha,
  3429. pm8001_printk("HW_EVENT_LINK_ERR_DISPARITY_ERROR\n"));
  3430. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3431. HW_EVENT_LINK_ERR_DISPARITY_ERROR,
  3432. port_id, phy_id, 0, 0);
  3433. sas_phy_disconnected(sas_phy);
  3434. phy->phy_attached = 0;
  3435. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3436. break;
  3437. case HW_EVENT_LINK_ERR_CODE_VIOLATION:
  3438. PM8001_MSG_DBG(pm8001_ha,
  3439. pm8001_printk("HW_EVENT_LINK_ERR_CODE_VIOLATION\n"));
  3440. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3441. HW_EVENT_LINK_ERR_CODE_VIOLATION,
  3442. port_id, phy_id, 0, 0);
  3443. sas_phy_disconnected(sas_phy);
  3444. phy->phy_attached = 0;
  3445. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3446. break;
  3447. case HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH:
  3448. PM8001_MSG_DBG(pm8001_ha,
  3449. pm8001_printk("HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH\n"));
  3450. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3451. HW_EVENT_LINK_ERR_LOSS_OF_DWORD_SYNCH,
  3452. port_id, phy_id, 0, 0);
  3453. sas_phy_disconnected(sas_phy);
  3454. phy->phy_attached = 0;
  3455. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3456. break;
  3457. case HW_EVENT_MALFUNCTION:
  3458. PM8001_MSG_DBG(pm8001_ha,
  3459. pm8001_printk("HW_EVENT_MALFUNCTION\n"));
  3460. break;
  3461. case HW_EVENT_BROADCAST_SES:
  3462. PM8001_MSG_DBG(pm8001_ha,
  3463. pm8001_printk("HW_EVENT_BROADCAST_SES\n"));
  3464. spin_lock_irqsave(&sas_phy->sas_prim_lock, flags);
  3465. sas_phy->sas_prim = HW_EVENT_BROADCAST_SES;
  3466. spin_unlock_irqrestore(&sas_phy->sas_prim_lock, flags);
  3467. sas_ha->notify_port_event(sas_phy, PORTE_BROADCAST_RCVD);
  3468. break;
  3469. case HW_EVENT_INBOUND_CRC_ERROR:
  3470. PM8001_MSG_DBG(pm8001_ha,
  3471. pm8001_printk("HW_EVENT_INBOUND_CRC_ERROR\n"));
  3472. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3473. HW_EVENT_INBOUND_CRC_ERROR,
  3474. port_id, phy_id, 0, 0);
  3475. break;
  3476. case HW_EVENT_HARD_RESET_RECEIVED:
  3477. PM8001_MSG_DBG(pm8001_ha,
  3478. pm8001_printk("HW_EVENT_HARD_RESET_RECEIVED\n"));
  3479. sas_ha->notify_port_event(sas_phy, PORTE_HARD_RESET);
  3480. break;
  3481. case HW_EVENT_ID_FRAME_TIMEOUT:
  3482. PM8001_MSG_DBG(pm8001_ha,
  3483. pm8001_printk("HW_EVENT_ID_FRAME_TIMEOUT\n"));
  3484. sas_phy_disconnected(sas_phy);
  3485. phy->phy_attached = 0;
  3486. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3487. break;
  3488. case HW_EVENT_LINK_ERR_PHY_RESET_FAILED:
  3489. PM8001_MSG_DBG(pm8001_ha,
  3490. pm8001_printk("HW_EVENT_LINK_ERR_PHY_RESET_FAILED\n"));
  3491. pm8001_hw_event_ack_req(pm8001_ha, 0,
  3492. HW_EVENT_LINK_ERR_PHY_RESET_FAILED,
  3493. port_id, phy_id, 0, 0);
  3494. sas_phy_disconnected(sas_phy);
  3495. phy->phy_attached = 0;
  3496. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3497. break;
  3498. case HW_EVENT_PORT_RESET_TIMER_TMO:
  3499. PM8001_MSG_DBG(pm8001_ha,
  3500. pm8001_printk("HW_EVENT_PORT_RESET_TIMER_TMO\n"));
  3501. sas_phy_disconnected(sas_phy);
  3502. phy->phy_attached = 0;
  3503. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3504. break;
  3505. case HW_EVENT_PORT_RECOVERY_TIMER_TMO:
  3506. PM8001_MSG_DBG(pm8001_ha,
  3507. pm8001_printk("HW_EVENT_PORT_RECOVERY_TIMER_TMO\n"));
  3508. sas_phy_disconnected(sas_phy);
  3509. phy->phy_attached = 0;
  3510. sas_ha->notify_port_event(sas_phy, PORTE_LINK_RESET_ERR);
  3511. break;
  3512. case HW_EVENT_PORT_RECOVER:
  3513. PM8001_MSG_DBG(pm8001_ha,
  3514. pm8001_printk("HW_EVENT_PORT_RECOVER\n"));
  3515. break;
  3516. case HW_EVENT_PORT_RESET_COMPLETE:
  3517. PM8001_MSG_DBG(pm8001_ha,
  3518. pm8001_printk("HW_EVENT_PORT_RESET_COMPLETE\n"));
  3519. break;
  3520. case EVENT_BROADCAST_ASYNCH_EVENT:
  3521. PM8001_MSG_DBG(pm8001_ha,
  3522. pm8001_printk("EVENT_BROADCAST_ASYNCH_EVENT\n"));
  3523. break;
  3524. default:
  3525. PM8001_MSG_DBG(pm8001_ha,
  3526. pm8001_printk("Unknown event type = %x\n", eventType));
  3527. break;
  3528. }
  3529. return 0;
  3530. }
  3531. /**
  3532. * process_one_iomb - process one outbound Queue memory block
  3533. * @pm8001_ha: our hba card information
  3534. * @piomb: IO message buffer
  3535. */
  3536. static void process_one_iomb(struct pm8001_hba_info *pm8001_ha, void *piomb)
  3537. {
  3538. __le32 pHeader = *(__le32 *)piomb;
  3539. u8 opc = (u8)((le32_to_cpu(pHeader)) & 0xFFF);
  3540. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("process_one_iomb:"));
  3541. switch (opc) {
  3542. case OPC_OUB_ECHO:
  3543. PM8001_MSG_DBG(pm8001_ha, pm8001_printk("OPC_OUB_ECHO\n"));
  3544. break;
  3545. case OPC_OUB_HW_EVENT:
  3546. PM8001_MSG_DBG(pm8001_ha,
  3547. pm8001_printk("OPC_OUB_HW_EVENT\n"));
  3548. mpi_hw_event(pm8001_ha, piomb);
  3549. break;
  3550. case OPC_OUB_SSP_COMP:
  3551. PM8001_MSG_DBG(pm8001_ha,
  3552. pm8001_printk("OPC_OUB_SSP_COMP\n"));
  3553. mpi_ssp_completion(pm8001_ha, piomb);
  3554. break;
  3555. case OPC_OUB_SMP_COMP:
  3556. PM8001_MSG_DBG(pm8001_ha,
  3557. pm8001_printk("OPC_OUB_SMP_COMP\n"));
  3558. mpi_smp_completion(pm8001_ha, piomb);
  3559. break;
  3560. case OPC_OUB_LOCAL_PHY_CNTRL:
  3561. PM8001_MSG_DBG(pm8001_ha,
  3562. pm8001_printk("OPC_OUB_LOCAL_PHY_CNTRL\n"));
  3563. mpi_local_phy_ctl(pm8001_ha, piomb);
  3564. break;
  3565. case OPC_OUB_DEV_REGIST:
  3566. PM8001_MSG_DBG(pm8001_ha,
  3567. pm8001_printk("OPC_OUB_DEV_REGIST\n"));
  3568. mpi_reg_resp(pm8001_ha, piomb);
  3569. break;
  3570. case OPC_OUB_DEREG_DEV:
  3571. PM8001_MSG_DBG(pm8001_ha,
  3572. pm8001_printk("unregister the device\n"));
  3573. mpi_dereg_resp(pm8001_ha, piomb);
  3574. break;
  3575. case OPC_OUB_GET_DEV_HANDLE:
  3576. PM8001_MSG_DBG(pm8001_ha,
  3577. pm8001_printk("OPC_OUB_GET_DEV_HANDLE\n"));
  3578. break;
  3579. case OPC_OUB_SATA_COMP:
  3580. PM8001_MSG_DBG(pm8001_ha,
  3581. pm8001_printk("OPC_OUB_SATA_COMP\n"));
  3582. mpi_sata_completion(pm8001_ha, piomb);
  3583. break;
  3584. case OPC_OUB_SATA_EVENT:
  3585. PM8001_MSG_DBG(pm8001_ha,
  3586. pm8001_printk("OPC_OUB_SATA_EVENT\n"));
  3587. mpi_sata_event(pm8001_ha, piomb);
  3588. break;
  3589. case OPC_OUB_SSP_EVENT:
  3590. PM8001_MSG_DBG(pm8001_ha,
  3591. pm8001_printk("OPC_OUB_SSP_EVENT\n"));
  3592. mpi_ssp_event(pm8001_ha, piomb);
  3593. break;
  3594. case OPC_OUB_DEV_HANDLE_ARRIV:
  3595. PM8001_MSG_DBG(pm8001_ha,
  3596. pm8001_printk("OPC_OUB_DEV_HANDLE_ARRIV\n"));
  3597. /*This is for target*/
  3598. break;
  3599. case OPC_OUB_SSP_RECV_EVENT:
  3600. PM8001_MSG_DBG(pm8001_ha,
  3601. pm8001_printk("OPC_OUB_SSP_RECV_EVENT\n"));
  3602. /*This is for target*/
  3603. break;
  3604. case OPC_OUB_DEV_INFO:
  3605. PM8001_MSG_DBG(pm8001_ha,
  3606. pm8001_printk("OPC_OUB_DEV_INFO\n"));
  3607. break;
  3608. case OPC_OUB_FW_FLASH_UPDATE:
  3609. PM8001_MSG_DBG(pm8001_ha,
  3610. pm8001_printk("OPC_OUB_FW_FLASH_UPDATE\n"));
  3611. mpi_fw_flash_update_resp(pm8001_ha, piomb);
  3612. break;
  3613. case OPC_OUB_GPIO_RESPONSE:
  3614. PM8001_MSG_DBG(pm8001_ha,
  3615. pm8001_printk("OPC_OUB_GPIO_RESPONSE\n"));
  3616. break;
  3617. case OPC_OUB_GPIO_EVENT:
  3618. PM8001_MSG_DBG(pm8001_ha,
  3619. pm8001_printk("OPC_OUB_GPIO_EVENT\n"));
  3620. break;
  3621. case OPC_OUB_GENERAL_EVENT:
  3622. PM8001_MSG_DBG(pm8001_ha,
  3623. pm8001_printk("OPC_OUB_GENERAL_EVENT\n"));
  3624. mpi_general_event(pm8001_ha, piomb);
  3625. break;
  3626. case OPC_OUB_SSP_ABORT_RSP:
  3627. PM8001_MSG_DBG(pm8001_ha,
  3628. pm8001_printk("OPC_OUB_SSP_ABORT_RSP\n"));
  3629. mpi_task_abort_resp(pm8001_ha, piomb);
  3630. break;
  3631. case OPC_OUB_SATA_ABORT_RSP:
  3632. PM8001_MSG_DBG(pm8001_ha,
  3633. pm8001_printk("OPC_OUB_SATA_ABORT_RSP\n"));
  3634. mpi_task_abort_resp(pm8001_ha, piomb);
  3635. break;
  3636. case OPC_OUB_SAS_DIAG_MODE_START_END:
  3637. PM8001_MSG_DBG(pm8001_ha,
  3638. pm8001_printk("OPC_OUB_SAS_DIAG_MODE_START_END\n"));
  3639. break;
  3640. case OPC_OUB_SAS_DIAG_EXECUTE:
  3641. PM8001_MSG_DBG(pm8001_ha,
  3642. pm8001_printk("OPC_OUB_SAS_DIAG_EXECUTE\n"));
  3643. break;
  3644. case OPC_OUB_GET_TIME_STAMP:
  3645. PM8001_MSG_DBG(pm8001_ha,
  3646. pm8001_printk("OPC_OUB_GET_TIME_STAMP\n"));
  3647. break;
  3648. case OPC_OUB_SAS_HW_EVENT_ACK:
  3649. PM8001_MSG_DBG(pm8001_ha,
  3650. pm8001_printk("OPC_OUB_SAS_HW_EVENT_ACK\n"));
  3651. break;
  3652. case OPC_OUB_PORT_CONTROL:
  3653. PM8001_MSG_DBG(pm8001_ha,
  3654. pm8001_printk("OPC_OUB_PORT_CONTROL\n"));
  3655. break;
  3656. case OPC_OUB_SMP_ABORT_RSP:
  3657. PM8001_MSG_DBG(pm8001_ha,
  3658. pm8001_printk("OPC_OUB_SMP_ABORT_RSP\n"));
  3659. mpi_task_abort_resp(pm8001_ha, piomb);
  3660. break;
  3661. case OPC_OUB_GET_NVMD_DATA:
  3662. PM8001_MSG_DBG(pm8001_ha,
  3663. pm8001_printk("OPC_OUB_GET_NVMD_DATA\n"));
  3664. mpi_get_nvmd_resp(pm8001_ha, piomb);
  3665. break;
  3666. case OPC_OUB_SET_NVMD_DATA:
  3667. PM8001_MSG_DBG(pm8001_ha,
  3668. pm8001_printk("OPC_OUB_SET_NVMD_DATA\n"));
  3669. mpi_set_nvmd_resp(pm8001_ha, piomb);
  3670. break;
  3671. case OPC_OUB_DEVICE_HANDLE_REMOVAL:
  3672. PM8001_MSG_DBG(pm8001_ha,
  3673. pm8001_printk("OPC_OUB_DEVICE_HANDLE_REMOVAL\n"));
  3674. break;
  3675. case OPC_OUB_SET_DEVICE_STATE:
  3676. PM8001_MSG_DBG(pm8001_ha,
  3677. pm8001_printk("OPC_OUB_SET_DEVICE_STATE\n"));
  3678. mpi_set_dev_state_resp(pm8001_ha, piomb);
  3679. break;
  3680. case OPC_OUB_GET_DEVICE_STATE:
  3681. PM8001_MSG_DBG(pm8001_ha,
  3682. pm8001_printk("OPC_OUB_GET_DEVICE_STATE\n"));
  3683. break;
  3684. case OPC_OUB_SET_DEV_INFO:
  3685. PM8001_MSG_DBG(pm8001_ha,
  3686. pm8001_printk("OPC_OUB_SET_DEV_INFO\n"));
  3687. break;
  3688. case OPC_OUB_SAS_RE_INITIALIZE:
  3689. PM8001_MSG_DBG(pm8001_ha,
  3690. pm8001_printk("OPC_OUB_SAS_RE_INITIALIZE\n"));
  3691. break;
  3692. default:
  3693. PM8001_MSG_DBG(pm8001_ha,
  3694. pm8001_printk("Unknown outbound Queue IOMB OPC = %x\n",
  3695. opc));
  3696. break;
  3697. }
  3698. }
  3699. static int process_oq(struct pm8001_hba_info *pm8001_ha)
  3700. {
  3701. struct outbound_queue_table *circularQ;
  3702. void *pMsg1 = NULL;
  3703. u8 uninitialized_var(bc);
  3704. u32 ret = MPI_IO_STATUS_FAIL;
  3705. unsigned long flags;
  3706. spin_lock_irqsave(&pm8001_ha->lock, flags);
  3707. circularQ = &pm8001_ha->outbnd_q_tbl[0];
  3708. do {
  3709. ret = mpi_msg_consume(pm8001_ha, circularQ, &pMsg1, &bc);
  3710. if (MPI_IO_STATUS_SUCCESS == ret) {
  3711. /* process the outbound message */
  3712. process_one_iomb(pm8001_ha, (void *)(pMsg1 - 4));
  3713. /* free the message from the outbound circular buffer */
  3714. mpi_msg_free_set(pm8001_ha, pMsg1, circularQ, bc);
  3715. }
  3716. if (MPI_IO_STATUS_BUSY == ret) {
  3717. /* Update the producer index from SPC */
  3718. circularQ->producer_index =
  3719. cpu_to_le32(pm8001_read_32(circularQ->pi_virt));
  3720. if (le32_to_cpu(circularQ->producer_index) ==
  3721. circularQ->consumer_idx)
  3722. /* OQ is empty */
  3723. break;
  3724. }
  3725. } while (1);
  3726. spin_unlock_irqrestore(&pm8001_ha->lock, flags);
  3727. return ret;
  3728. }
  3729. /* PCI_DMA_... to our direction translation. */
  3730. static const u8 data_dir_flags[] = {
  3731. [PCI_DMA_BIDIRECTIONAL] = DATA_DIR_BYRECIPIENT,/* UNSPECIFIED */
  3732. [PCI_DMA_TODEVICE] = DATA_DIR_OUT,/* OUTBOUND */
  3733. [PCI_DMA_FROMDEVICE] = DATA_DIR_IN,/* INBOUND */
  3734. [PCI_DMA_NONE] = DATA_DIR_NONE,/* NO TRANSFER */
  3735. };
  3736. static void
  3737. pm8001_chip_make_sg(struct scatterlist *scatter, int nr, void *prd)
  3738. {
  3739. int i;
  3740. struct scatterlist *sg;
  3741. struct pm8001_prd *buf_prd = prd;
  3742. for_each_sg(scatter, sg, nr, i) {
  3743. buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
  3744. buf_prd->im_len.len = cpu_to_le32(sg_dma_len(sg));
  3745. buf_prd->im_len.e = 0;
  3746. buf_prd++;
  3747. }
  3748. }
  3749. static void build_smp_cmd(u32 deviceID, __le32 hTag, struct smp_req *psmp_cmd)
  3750. {
  3751. psmp_cmd->tag = hTag;
  3752. psmp_cmd->device_id = cpu_to_le32(deviceID);
  3753. psmp_cmd->len_ip_ir = cpu_to_le32(1|(1 << 1));
  3754. }
  3755. /**
  3756. * pm8001_chip_smp_req - send a SMP task to FW
  3757. * @pm8001_ha: our hba card information.
  3758. * @ccb: the ccb information this request used.
  3759. */
  3760. static int pm8001_chip_smp_req(struct pm8001_hba_info *pm8001_ha,
  3761. struct pm8001_ccb_info *ccb)
  3762. {
  3763. int elem, rc;
  3764. struct sas_task *task = ccb->task;
  3765. struct domain_device *dev = task->dev;
  3766. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3767. struct scatterlist *sg_req, *sg_resp;
  3768. u32 req_len, resp_len;
  3769. struct smp_req smp_cmd;
  3770. u32 opc;
  3771. struct inbound_queue_table *circularQ;
  3772. memset(&smp_cmd, 0, sizeof(smp_cmd));
  3773. /*
  3774. * DMA-map SMP request, response buffers
  3775. */
  3776. sg_req = &task->smp_task.smp_req;
  3777. elem = dma_map_sg(pm8001_ha->dev, sg_req, 1, PCI_DMA_TODEVICE);
  3778. if (!elem)
  3779. return -ENOMEM;
  3780. req_len = sg_dma_len(sg_req);
  3781. sg_resp = &task->smp_task.smp_resp;
  3782. elem = dma_map_sg(pm8001_ha->dev, sg_resp, 1, PCI_DMA_FROMDEVICE);
  3783. if (!elem) {
  3784. rc = -ENOMEM;
  3785. goto err_out;
  3786. }
  3787. resp_len = sg_dma_len(sg_resp);
  3788. /* must be in dwords */
  3789. if ((req_len & 0x3) || (resp_len & 0x3)) {
  3790. rc = -EINVAL;
  3791. goto err_out_2;
  3792. }
  3793. opc = OPC_INB_SMP_REQUEST;
  3794. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3795. smp_cmd.tag = cpu_to_le32(ccb->ccb_tag);
  3796. smp_cmd.long_smp_req.long_req_addr =
  3797. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_req));
  3798. smp_cmd.long_smp_req.long_req_size =
  3799. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_req)-4);
  3800. smp_cmd.long_smp_req.long_resp_addr =
  3801. cpu_to_le64((u64)sg_dma_address(&task->smp_task.smp_resp));
  3802. smp_cmd.long_smp_req.long_resp_size =
  3803. cpu_to_le32((u32)sg_dma_len(&task->smp_task.smp_resp)-4);
  3804. build_smp_cmd(pm8001_dev->device_id, smp_cmd.tag, &smp_cmd);
  3805. mpi_build_cmd(pm8001_ha, circularQ, opc, (u32 *)&smp_cmd);
  3806. return 0;
  3807. err_out_2:
  3808. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_resp, 1,
  3809. PCI_DMA_FROMDEVICE);
  3810. err_out:
  3811. dma_unmap_sg(pm8001_ha->dev, &ccb->task->smp_task.smp_req, 1,
  3812. PCI_DMA_TODEVICE);
  3813. return rc;
  3814. }
  3815. /**
  3816. * pm8001_chip_ssp_io_req - send a SSP task to FW
  3817. * @pm8001_ha: our hba card information.
  3818. * @ccb: the ccb information this request used.
  3819. */
  3820. static int pm8001_chip_ssp_io_req(struct pm8001_hba_info *pm8001_ha,
  3821. struct pm8001_ccb_info *ccb)
  3822. {
  3823. struct sas_task *task = ccb->task;
  3824. struct domain_device *dev = task->dev;
  3825. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  3826. struct ssp_ini_io_start_req ssp_cmd;
  3827. u32 tag = ccb->ccb_tag;
  3828. int ret;
  3829. u64 phys_addr;
  3830. struct inbound_queue_table *circularQ;
  3831. u32 opc = OPC_INB_SSPINIIOSTART;
  3832. memset(&ssp_cmd, 0, sizeof(ssp_cmd));
  3833. memcpy(ssp_cmd.ssp_iu.lun, task->ssp_task.LUN, 8);
  3834. ssp_cmd.dir_m_tlr =
  3835. cpu_to_le32(data_dir_flags[task->data_dir] << 8 | 0x0);/*0 for
  3836. SAS 1.1 compatible TLR*/
  3837. ssp_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3838. ssp_cmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  3839. ssp_cmd.tag = cpu_to_le32(tag);
  3840. if (task->ssp_task.enable_first_burst)
  3841. ssp_cmd.ssp_iu.efb_prio_attr |= 0x80;
  3842. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_prio << 3);
  3843. ssp_cmd.ssp_iu.efb_prio_attr |= (task->ssp_task.task_attr & 7);
  3844. memcpy(ssp_cmd.ssp_iu.cdb, task->ssp_task.cdb, 16);
  3845. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3846. /* fill in PRD (scatter/gather) table, if any */
  3847. if (task->num_scatter > 1) {
  3848. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3849. phys_addr = ccb->ccb_dma_handle +
  3850. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3851. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(phys_addr));
  3852. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(phys_addr));
  3853. ssp_cmd.esgl = cpu_to_le32(1<<31);
  3854. } else if (task->num_scatter == 1) {
  3855. u64 dma_addr = sg_dma_address(task->scatter);
  3856. ssp_cmd.addr_low = cpu_to_le32(lower_32_bits(dma_addr));
  3857. ssp_cmd.addr_high = cpu_to_le32(upper_32_bits(dma_addr));
  3858. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3859. ssp_cmd.esgl = 0;
  3860. } else if (task->num_scatter == 0) {
  3861. ssp_cmd.addr_low = 0;
  3862. ssp_cmd.addr_high = 0;
  3863. ssp_cmd.len = cpu_to_le32(task->total_xfer_len);
  3864. ssp_cmd.esgl = 0;
  3865. }
  3866. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &ssp_cmd);
  3867. return ret;
  3868. }
  3869. static int pm8001_chip_sata_req(struct pm8001_hba_info *pm8001_ha,
  3870. struct pm8001_ccb_info *ccb)
  3871. {
  3872. struct sas_task *task = ccb->task;
  3873. struct domain_device *dev = task->dev;
  3874. struct pm8001_device *pm8001_ha_dev = dev->lldd_dev;
  3875. u32 tag = ccb->ccb_tag;
  3876. int ret;
  3877. struct sata_start_req sata_cmd;
  3878. u32 hdr_tag, ncg_tag = 0;
  3879. u64 phys_addr;
  3880. u32 ATAP = 0x0;
  3881. u32 dir;
  3882. struct inbound_queue_table *circularQ;
  3883. u32 opc = OPC_INB_SATA_HOST_OPSTART;
  3884. memset(&sata_cmd, 0, sizeof(sata_cmd));
  3885. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3886. if (task->data_dir == PCI_DMA_NONE) {
  3887. ATAP = 0x04; /* no data*/
  3888. PM8001_IO_DBG(pm8001_ha, pm8001_printk("no data\n"));
  3889. } else if (likely(!task->ata_task.device_control_reg_update)) {
  3890. if (task->ata_task.dma_xfer) {
  3891. ATAP = 0x06; /* DMA */
  3892. PM8001_IO_DBG(pm8001_ha, pm8001_printk("DMA\n"));
  3893. } else {
  3894. ATAP = 0x05; /* PIO*/
  3895. PM8001_IO_DBG(pm8001_ha, pm8001_printk("PIO\n"));
  3896. }
  3897. if (task->ata_task.use_ncq &&
  3898. dev->sata_dev.command_set != ATAPI_COMMAND_SET) {
  3899. ATAP = 0x07; /* FPDMA */
  3900. PM8001_IO_DBG(pm8001_ha, pm8001_printk("FPDMA\n"));
  3901. }
  3902. }
  3903. if (task->ata_task.use_ncq && pm8001_get_ncq_tag(task, &hdr_tag))
  3904. ncg_tag = hdr_tag;
  3905. dir = data_dir_flags[task->data_dir] << 8;
  3906. sata_cmd.tag = cpu_to_le32(tag);
  3907. sata_cmd.device_id = cpu_to_le32(pm8001_ha_dev->device_id);
  3908. sata_cmd.data_len = cpu_to_le32(task->total_xfer_len);
  3909. sata_cmd.ncqtag_atap_dir_m =
  3910. cpu_to_le32(((ncg_tag & 0xff)<<16)|((ATAP & 0x3f) << 10) | dir);
  3911. sata_cmd.sata_fis = task->ata_task.fis;
  3912. if (likely(!task->ata_task.device_control_reg_update))
  3913. sata_cmd.sata_fis.flags |= 0x80;/* C=1: update ATA cmd reg */
  3914. sata_cmd.sata_fis.flags &= 0xF0;/* PM_PORT field shall be 0 */
  3915. /* fill in PRD (scatter/gather) table, if any */
  3916. if (task->num_scatter > 1) {
  3917. pm8001_chip_make_sg(task->scatter, ccb->n_elem, ccb->buf_prd);
  3918. phys_addr = ccb->ccb_dma_handle +
  3919. offsetof(struct pm8001_ccb_info, buf_prd[0]);
  3920. sata_cmd.addr_low = lower_32_bits(phys_addr);
  3921. sata_cmd.addr_high = upper_32_bits(phys_addr);
  3922. sata_cmd.esgl = cpu_to_le32(1 << 31);
  3923. } else if (task->num_scatter == 1) {
  3924. u64 dma_addr = sg_dma_address(task->scatter);
  3925. sata_cmd.addr_low = lower_32_bits(dma_addr);
  3926. sata_cmd.addr_high = upper_32_bits(dma_addr);
  3927. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3928. sata_cmd.esgl = 0;
  3929. } else if (task->num_scatter == 0) {
  3930. sata_cmd.addr_low = 0;
  3931. sata_cmd.addr_high = 0;
  3932. sata_cmd.len = cpu_to_le32(task->total_xfer_len);
  3933. sata_cmd.esgl = 0;
  3934. }
  3935. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sata_cmd);
  3936. return ret;
  3937. }
  3938. /**
  3939. * pm8001_chip_phy_start_req - start phy via PHY_START COMMAND
  3940. * @pm8001_ha: our hba card information.
  3941. * @num: the inbound queue number
  3942. * @phy_id: the phy id which we wanted to start up.
  3943. */
  3944. static int
  3945. pm8001_chip_phy_start_req(struct pm8001_hba_info *pm8001_ha, u8 phy_id)
  3946. {
  3947. struct phy_start_req payload;
  3948. struct inbound_queue_table *circularQ;
  3949. int ret;
  3950. u32 tag = 0x01;
  3951. u32 opcode = OPC_INB_PHYSTART;
  3952. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3953. memset(&payload, 0, sizeof(payload));
  3954. payload.tag = cpu_to_le32(tag);
  3955. /*
  3956. ** [0:7] PHY Identifier
  3957. ** [8:11] link rate 1.5G, 3G, 6G
  3958. ** [12:13] link mode 01b SAS mode; 10b SATA mode; 11b both
  3959. ** [14] 0b disable spin up hold; 1b enable spin up hold
  3960. */
  3961. payload.ase_sh_lm_slr_phyid = cpu_to_le32(SPINHOLD_DISABLE |
  3962. LINKMODE_AUTO | LINKRATE_15 |
  3963. LINKRATE_30 | LINKRATE_60 | phy_id);
  3964. payload.sas_identify.dev_type = SAS_END_DEV;
  3965. payload.sas_identify.initiator_bits = SAS_PROTOCOL_ALL;
  3966. memcpy(payload.sas_identify.sas_addr,
  3967. pm8001_ha->sas_addr, SAS_ADDR_SIZE);
  3968. payload.sas_identify.phy_id = phy_id;
  3969. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3970. return ret;
  3971. }
  3972. /**
  3973. * pm8001_chip_phy_stop_req - start phy via PHY_STOP COMMAND
  3974. * @pm8001_ha: our hba card information.
  3975. * @num: the inbound queue number
  3976. * @phy_id: the phy id which we wanted to start up.
  3977. */
  3978. static int pm8001_chip_phy_stop_req(struct pm8001_hba_info *pm8001_ha,
  3979. u8 phy_id)
  3980. {
  3981. struct phy_stop_req payload;
  3982. struct inbound_queue_table *circularQ;
  3983. int ret;
  3984. u32 tag = 0x01;
  3985. u32 opcode = OPC_INB_PHYSTOP;
  3986. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  3987. memset(&payload, 0, sizeof(payload));
  3988. payload.tag = cpu_to_le32(tag);
  3989. payload.phy_id = cpu_to_le32(phy_id);
  3990. ret = mpi_build_cmd(pm8001_ha, circularQ, opcode, &payload);
  3991. return ret;
  3992. }
  3993. /**
  3994. * see comments on mpi_reg_resp.
  3995. */
  3996. static int pm8001_chip_reg_dev_req(struct pm8001_hba_info *pm8001_ha,
  3997. struct pm8001_device *pm8001_dev, u32 flag)
  3998. {
  3999. struct reg_dev_req payload;
  4000. u32 opc;
  4001. u32 stp_sspsmp_sata = 0x4;
  4002. struct inbound_queue_table *circularQ;
  4003. u32 linkrate, phy_id;
  4004. int rc, tag = 0xdeadbeef;
  4005. struct pm8001_ccb_info *ccb;
  4006. u8 retryFlag = 0x1;
  4007. u16 firstBurstSize = 0;
  4008. u16 ITNT = 2000;
  4009. struct domain_device *dev = pm8001_dev->sas_device;
  4010. struct domain_device *parent_dev = dev->parent;
  4011. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4012. memset(&payload, 0, sizeof(payload));
  4013. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4014. if (rc)
  4015. return rc;
  4016. ccb = &pm8001_ha->ccb_info[tag];
  4017. ccb->device = pm8001_dev;
  4018. ccb->ccb_tag = tag;
  4019. payload.tag = cpu_to_le32(tag);
  4020. if (flag == 1)
  4021. stp_sspsmp_sata = 0x02; /*direct attached sata */
  4022. else {
  4023. if (pm8001_dev->dev_type == SATA_DEV)
  4024. stp_sspsmp_sata = 0x00; /* stp*/
  4025. else if (pm8001_dev->dev_type == SAS_END_DEV ||
  4026. pm8001_dev->dev_type == EDGE_DEV ||
  4027. pm8001_dev->dev_type == FANOUT_DEV)
  4028. stp_sspsmp_sata = 0x01; /*ssp or smp*/
  4029. }
  4030. if (parent_dev && DEV_IS_EXPANDER(parent_dev->dev_type))
  4031. phy_id = parent_dev->ex_dev.ex_phy->phy_id;
  4032. else
  4033. phy_id = pm8001_dev->attached_phy;
  4034. opc = OPC_INB_REG_DEV;
  4035. linkrate = (pm8001_dev->sas_device->linkrate < dev->port->linkrate) ?
  4036. pm8001_dev->sas_device->linkrate : dev->port->linkrate;
  4037. payload.phyid_portid =
  4038. cpu_to_le32(((pm8001_dev->sas_device->port->id) & 0x0F) |
  4039. ((phy_id & 0x0F) << 4));
  4040. payload.dtype_dlr_retry = cpu_to_le32((retryFlag & 0x01) |
  4041. ((linkrate & 0x0F) * 0x1000000) |
  4042. ((stp_sspsmp_sata & 0x03) * 0x10000000));
  4043. payload.firstburstsize_ITNexustimeout =
  4044. cpu_to_le32(ITNT | (firstBurstSize * 0x10000));
  4045. memcpy(payload.sas_addr, pm8001_dev->sas_device->sas_addr,
  4046. SAS_ADDR_SIZE);
  4047. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4048. return rc;
  4049. }
  4050. /**
  4051. * see comments on mpi_reg_resp.
  4052. */
  4053. static int pm8001_chip_dereg_dev_req(struct pm8001_hba_info *pm8001_ha,
  4054. u32 device_id)
  4055. {
  4056. struct dereg_dev_req payload;
  4057. u32 opc = OPC_INB_DEREG_DEV_HANDLE;
  4058. int ret;
  4059. struct inbound_queue_table *circularQ;
  4060. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4061. memset(&payload, 0, sizeof(payload));
  4062. payload.tag = cpu_to_le32(1);
  4063. payload.device_id = cpu_to_le32(device_id);
  4064. PM8001_MSG_DBG(pm8001_ha,
  4065. pm8001_printk("unregister device device_id = %d\n", device_id));
  4066. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4067. return ret;
  4068. }
  4069. /**
  4070. * pm8001_chip_phy_ctl_req - support the local phy operation
  4071. * @pm8001_ha: our hba card information.
  4072. * @num: the inbound queue number
  4073. * @phy_id: the phy id which we wanted to operate
  4074. * @phy_op:
  4075. */
  4076. static int pm8001_chip_phy_ctl_req(struct pm8001_hba_info *pm8001_ha,
  4077. u32 phyId, u32 phy_op)
  4078. {
  4079. struct local_phy_ctl_req payload;
  4080. struct inbound_queue_table *circularQ;
  4081. int ret;
  4082. u32 opc = OPC_INB_LOCAL_PHY_CONTROL;
  4083. memset(&payload, 0, sizeof(payload));
  4084. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4085. payload.tag = cpu_to_le32(1);
  4086. payload.phyop_phyid =
  4087. cpu_to_le32(((phy_op & 0xff) << 8) | (phyId & 0x0F));
  4088. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4089. return ret;
  4090. }
  4091. static u32 pm8001_chip_is_our_interupt(struct pm8001_hba_info *pm8001_ha)
  4092. {
  4093. u32 value;
  4094. #ifdef PM8001_USE_MSIX
  4095. return 1;
  4096. #endif
  4097. value = pm8001_cr32(pm8001_ha, 0, MSGU_ODR);
  4098. if (value)
  4099. return 1;
  4100. return 0;
  4101. }
  4102. /**
  4103. * pm8001_chip_isr - PM8001 isr handler.
  4104. * @pm8001_ha: our hba card information.
  4105. * @irq: irq number.
  4106. * @stat: stat.
  4107. */
  4108. static irqreturn_t
  4109. pm8001_chip_isr(struct pm8001_hba_info *pm8001_ha)
  4110. {
  4111. pm8001_chip_interrupt_disable(pm8001_ha);
  4112. process_oq(pm8001_ha);
  4113. pm8001_chip_interrupt_enable(pm8001_ha);
  4114. return IRQ_HANDLED;
  4115. }
  4116. static int send_task_abort(struct pm8001_hba_info *pm8001_ha, u32 opc,
  4117. u32 dev_id, u8 flag, u32 task_tag, u32 cmd_tag)
  4118. {
  4119. struct task_abort_req task_abort;
  4120. struct inbound_queue_table *circularQ;
  4121. int ret;
  4122. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4123. memset(&task_abort, 0, sizeof(task_abort));
  4124. if (ABORT_SINGLE == (flag & ABORT_MASK)) {
  4125. task_abort.abort_all = 0;
  4126. task_abort.device_id = cpu_to_le32(dev_id);
  4127. task_abort.tag_to_abort = cpu_to_le32(task_tag);
  4128. task_abort.tag = cpu_to_le32(cmd_tag);
  4129. } else if (ABORT_ALL == (flag & ABORT_MASK)) {
  4130. task_abort.abort_all = cpu_to_le32(1);
  4131. task_abort.device_id = cpu_to_le32(dev_id);
  4132. task_abort.tag = cpu_to_le32(cmd_tag);
  4133. }
  4134. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &task_abort);
  4135. return ret;
  4136. }
  4137. /**
  4138. * pm8001_chip_abort_task - SAS abort task when error or exception happened.
  4139. * @task: the task we wanted to aborted.
  4140. * @flag: the abort flag.
  4141. */
  4142. static int pm8001_chip_abort_task(struct pm8001_hba_info *pm8001_ha,
  4143. struct pm8001_device *pm8001_dev, u8 flag, u32 task_tag, u32 cmd_tag)
  4144. {
  4145. u32 opc, device_id;
  4146. int rc = TMF_RESP_FUNC_FAILED;
  4147. PM8001_EH_DBG(pm8001_ha, pm8001_printk("cmd_tag = %x, abort task tag"
  4148. " = %x", cmd_tag, task_tag));
  4149. if (pm8001_dev->dev_type == SAS_END_DEV)
  4150. opc = OPC_INB_SSP_ABORT;
  4151. else if (pm8001_dev->dev_type == SATA_DEV)
  4152. opc = OPC_INB_SATA_ABORT;
  4153. else
  4154. opc = OPC_INB_SMP_ABORT;/* SMP */
  4155. device_id = pm8001_dev->device_id;
  4156. rc = send_task_abort(pm8001_ha, opc, device_id, flag,
  4157. task_tag, cmd_tag);
  4158. if (rc != TMF_RESP_FUNC_COMPLETE)
  4159. PM8001_EH_DBG(pm8001_ha, pm8001_printk("rc= %d\n", rc));
  4160. return rc;
  4161. }
  4162. /**
  4163. * pm8001_chip_ssp_tm_req - built the task management command.
  4164. * @pm8001_ha: our hba card information.
  4165. * @ccb: the ccb information.
  4166. * @tmf: task management function.
  4167. */
  4168. static int pm8001_chip_ssp_tm_req(struct pm8001_hba_info *pm8001_ha,
  4169. struct pm8001_ccb_info *ccb, struct pm8001_tmf_task *tmf)
  4170. {
  4171. struct sas_task *task = ccb->task;
  4172. struct domain_device *dev = task->dev;
  4173. struct pm8001_device *pm8001_dev = dev->lldd_dev;
  4174. u32 opc = OPC_INB_SSPINITMSTART;
  4175. struct inbound_queue_table *circularQ;
  4176. struct ssp_ini_tm_start_req sspTMCmd;
  4177. int ret;
  4178. memset(&sspTMCmd, 0, sizeof(sspTMCmd));
  4179. sspTMCmd.device_id = cpu_to_le32(pm8001_dev->device_id);
  4180. sspTMCmd.relate_tag = cpu_to_le32(tmf->tag_of_task_to_be_managed);
  4181. sspTMCmd.tmf = cpu_to_le32(tmf->tmf);
  4182. memcpy(sspTMCmd.lun, task->ssp_task.LUN, 8);
  4183. sspTMCmd.tag = cpu_to_le32(ccb->ccb_tag);
  4184. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4185. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &sspTMCmd);
  4186. return ret;
  4187. }
  4188. static int pm8001_chip_get_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4189. void *payload)
  4190. {
  4191. u32 opc = OPC_INB_GET_NVMD_DATA;
  4192. u32 nvmd_type;
  4193. int rc;
  4194. u32 tag;
  4195. struct pm8001_ccb_info *ccb;
  4196. struct inbound_queue_table *circularQ;
  4197. struct get_nvm_data_req nvmd_req;
  4198. struct fw_control_ex *fw_control_context;
  4199. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4200. nvmd_type = ioctl_payload->minor_function;
  4201. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4202. if (!fw_control_context)
  4203. return -ENOMEM;
  4204. fw_control_context->usrAddr = (u8 *)&ioctl_payload->func_specific[0];
  4205. fw_control_context->len = ioctl_payload->length;
  4206. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4207. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4208. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4209. if (rc) {
  4210. kfree(fw_control_context);
  4211. return rc;
  4212. }
  4213. ccb = &pm8001_ha->ccb_info[tag];
  4214. ccb->ccb_tag = tag;
  4215. ccb->fw_control_context = fw_control_context;
  4216. nvmd_req.tag = cpu_to_le32(tag);
  4217. switch (nvmd_type) {
  4218. case TWI_DEVICE: {
  4219. u32 twi_addr, twi_page_size;
  4220. twi_addr = 0xa8;
  4221. twi_page_size = 2;
  4222. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4223. twi_page_size << 8 | TWI_DEVICE);
  4224. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4225. nvmd_req.resp_addr_hi =
  4226. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4227. nvmd_req.resp_addr_lo =
  4228. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4229. break;
  4230. }
  4231. case C_SEEPROM: {
  4232. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4233. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4234. nvmd_req.resp_addr_hi =
  4235. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4236. nvmd_req.resp_addr_lo =
  4237. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4238. break;
  4239. }
  4240. case VPD_FLASH: {
  4241. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4242. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4243. nvmd_req.resp_addr_hi =
  4244. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4245. nvmd_req.resp_addr_lo =
  4246. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4247. break;
  4248. }
  4249. case EXPAN_ROM: {
  4250. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4251. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4252. nvmd_req.resp_addr_hi =
  4253. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4254. nvmd_req.resp_addr_lo =
  4255. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4256. break;
  4257. }
  4258. default:
  4259. break;
  4260. }
  4261. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4262. return rc;
  4263. }
  4264. static int pm8001_chip_set_nvmd_req(struct pm8001_hba_info *pm8001_ha,
  4265. void *payload)
  4266. {
  4267. u32 opc = OPC_INB_SET_NVMD_DATA;
  4268. u32 nvmd_type;
  4269. int rc;
  4270. u32 tag;
  4271. struct pm8001_ccb_info *ccb;
  4272. struct inbound_queue_table *circularQ;
  4273. struct set_nvm_data_req nvmd_req;
  4274. struct fw_control_ex *fw_control_context;
  4275. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4276. nvmd_type = ioctl_payload->minor_function;
  4277. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4278. if (!fw_control_context)
  4279. return -ENOMEM;
  4280. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4281. memcpy(pm8001_ha->memoryMap.region[NVMD].virt_ptr,
  4282. ioctl_payload->func_specific,
  4283. ioctl_payload->length);
  4284. memset(&nvmd_req, 0, sizeof(nvmd_req));
  4285. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4286. if (rc) {
  4287. kfree(fw_control_context);
  4288. return rc;
  4289. }
  4290. ccb = &pm8001_ha->ccb_info[tag];
  4291. ccb->fw_control_context = fw_control_context;
  4292. ccb->ccb_tag = tag;
  4293. nvmd_req.tag = cpu_to_le32(tag);
  4294. switch (nvmd_type) {
  4295. case TWI_DEVICE: {
  4296. u32 twi_addr, twi_page_size;
  4297. twi_addr = 0xa8;
  4298. twi_page_size = 2;
  4299. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4300. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | twi_addr << 16 |
  4301. twi_page_size << 8 | TWI_DEVICE);
  4302. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4303. nvmd_req.resp_addr_hi =
  4304. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4305. nvmd_req.resp_addr_lo =
  4306. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4307. break;
  4308. }
  4309. case C_SEEPROM:
  4310. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | C_SEEPROM);
  4311. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4312. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4313. nvmd_req.resp_addr_hi =
  4314. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4315. nvmd_req.resp_addr_lo =
  4316. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4317. break;
  4318. case VPD_FLASH:
  4319. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | VPD_FLASH);
  4320. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4321. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4322. nvmd_req.resp_addr_hi =
  4323. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4324. nvmd_req.resp_addr_lo =
  4325. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4326. break;
  4327. case EXPAN_ROM:
  4328. nvmd_req.len_ir_vpdd = cpu_to_le32(IPMode | EXPAN_ROM);
  4329. nvmd_req.resp_len = cpu_to_le32(ioctl_payload->length);
  4330. nvmd_req.reserved[0] = cpu_to_le32(0xFEDCBA98);
  4331. nvmd_req.resp_addr_hi =
  4332. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_hi);
  4333. nvmd_req.resp_addr_lo =
  4334. cpu_to_le32(pm8001_ha->memoryMap.region[NVMD].phys_addr_lo);
  4335. break;
  4336. default:
  4337. break;
  4338. }
  4339. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &nvmd_req);
  4340. return rc;
  4341. }
  4342. /**
  4343. * pm8001_chip_fw_flash_update_build - support the firmware update operation
  4344. * @pm8001_ha: our hba card information.
  4345. * @fw_flash_updata_info: firmware flash update param
  4346. */
  4347. static int
  4348. pm8001_chip_fw_flash_update_build(struct pm8001_hba_info *pm8001_ha,
  4349. void *fw_flash_updata_info, u32 tag)
  4350. {
  4351. struct fw_flash_Update_req payload;
  4352. struct fw_flash_updata_info *info;
  4353. struct inbound_queue_table *circularQ;
  4354. int ret;
  4355. u32 opc = OPC_INB_FW_FLASH_UPDATE;
  4356. memset(&payload, 0, sizeof(struct fw_flash_Update_req));
  4357. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4358. info = fw_flash_updata_info;
  4359. payload.tag = cpu_to_le32(tag);
  4360. payload.cur_image_len = cpu_to_le32(info->cur_image_len);
  4361. payload.cur_image_offset = cpu_to_le32(info->cur_image_offset);
  4362. payload.total_image_len = cpu_to_le32(info->total_image_len);
  4363. payload.len = info->sgl.im_len.len ;
  4364. payload.sgl_addr_lo =
  4365. cpu_to_le32(lower_32_bits(le64_to_cpu(info->sgl.addr)));
  4366. payload.sgl_addr_hi =
  4367. cpu_to_le32(upper_32_bits(le64_to_cpu(info->sgl.addr)));
  4368. ret = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4369. return ret;
  4370. }
  4371. static int
  4372. pm8001_chip_fw_flash_update_req(struct pm8001_hba_info *pm8001_ha,
  4373. void *payload)
  4374. {
  4375. struct fw_flash_updata_info flash_update_info;
  4376. struct fw_control_info *fw_control;
  4377. struct fw_control_ex *fw_control_context;
  4378. int rc;
  4379. u32 tag;
  4380. struct pm8001_ccb_info *ccb;
  4381. void *buffer = NULL;
  4382. dma_addr_t phys_addr;
  4383. u32 phys_addr_hi;
  4384. u32 phys_addr_lo;
  4385. struct pm8001_ioctl_payload *ioctl_payload = payload;
  4386. fw_control_context = kzalloc(sizeof(struct fw_control_ex), GFP_KERNEL);
  4387. if (!fw_control_context)
  4388. return -ENOMEM;
  4389. fw_control = (struct fw_control_info *)&ioctl_payload->func_specific[0];
  4390. if (fw_control->len != 0) {
  4391. if (pm8001_mem_alloc(pm8001_ha->pdev,
  4392. (void **)&buffer,
  4393. &phys_addr,
  4394. &phys_addr_hi,
  4395. &phys_addr_lo,
  4396. fw_control->len, 0) != 0) {
  4397. PM8001_FAIL_DBG(pm8001_ha,
  4398. pm8001_printk("Mem alloc failure\n"));
  4399. kfree(fw_control_context);
  4400. return -ENOMEM;
  4401. }
  4402. }
  4403. memcpy(buffer, fw_control->buffer, fw_control->len);
  4404. flash_update_info.sgl.addr = cpu_to_le64(phys_addr);
  4405. flash_update_info.sgl.im_len.len = cpu_to_le32(fw_control->len);
  4406. flash_update_info.sgl.im_len.e = 0;
  4407. flash_update_info.cur_image_offset = fw_control->offset;
  4408. flash_update_info.cur_image_len = fw_control->len;
  4409. flash_update_info.total_image_len = fw_control->size;
  4410. fw_control_context->fw_control = fw_control;
  4411. fw_control_context->virtAddr = buffer;
  4412. fw_control_context->len = fw_control->len;
  4413. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4414. if (rc) {
  4415. kfree(fw_control_context);
  4416. return rc;
  4417. }
  4418. ccb = &pm8001_ha->ccb_info[tag];
  4419. ccb->fw_control_context = fw_control_context;
  4420. ccb->ccb_tag = tag;
  4421. rc = pm8001_chip_fw_flash_update_build(pm8001_ha, &flash_update_info,
  4422. tag);
  4423. return rc;
  4424. }
  4425. static int
  4426. pm8001_chip_set_dev_state_req(struct pm8001_hba_info *pm8001_ha,
  4427. struct pm8001_device *pm8001_dev, u32 state)
  4428. {
  4429. struct set_dev_state_req payload;
  4430. struct inbound_queue_table *circularQ;
  4431. struct pm8001_ccb_info *ccb;
  4432. int rc;
  4433. u32 tag;
  4434. u32 opc = OPC_INB_SET_DEVICE_STATE;
  4435. memset(&payload, 0, sizeof(payload));
  4436. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4437. if (rc)
  4438. return -1;
  4439. ccb = &pm8001_ha->ccb_info[tag];
  4440. ccb->ccb_tag = tag;
  4441. ccb->device = pm8001_dev;
  4442. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4443. payload.tag = cpu_to_le32(tag);
  4444. payload.device_id = cpu_to_le32(pm8001_dev->device_id);
  4445. payload.nds = cpu_to_le32(state);
  4446. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4447. return rc;
  4448. }
  4449. static int
  4450. pm8001_chip_sas_re_initialization(struct pm8001_hba_info *pm8001_ha)
  4451. {
  4452. struct sas_re_initialization_req payload;
  4453. struct inbound_queue_table *circularQ;
  4454. struct pm8001_ccb_info *ccb;
  4455. int rc;
  4456. u32 tag;
  4457. u32 opc = OPC_INB_SAS_RE_INITIALIZE;
  4458. memset(&payload, 0, sizeof(payload));
  4459. rc = pm8001_tag_alloc(pm8001_ha, &tag);
  4460. if (rc)
  4461. return -1;
  4462. ccb = &pm8001_ha->ccb_info[tag];
  4463. ccb->ccb_tag = tag;
  4464. circularQ = &pm8001_ha->inbnd_q_tbl[0];
  4465. payload.tag = cpu_to_le32(tag);
  4466. payload.SSAHOLT = cpu_to_le32(0xd << 25);
  4467. payload.sata_hol_tmo = cpu_to_le32(80);
  4468. payload.open_reject_cmdretries_data_retries = cpu_to_le32(0xff00ff);
  4469. rc = mpi_build_cmd(pm8001_ha, circularQ, opc, &payload);
  4470. return rc;
  4471. }
  4472. const struct pm8001_dispatch pm8001_8001_dispatch = {
  4473. .name = "pmc8001",
  4474. .chip_init = pm8001_chip_init,
  4475. .chip_soft_rst = pm8001_chip_soft_rst,
  4476. .chip_rst = pm8001_hw_chip_rst,
  4477. .chip_iounmap = pm8001_chip_iounmap,
  4478. .isr = pm8001_chip_isr,
  4479. .is_our_interupt = pm8001_chip_is_our_interupt,
  4480. .isr_process_oq = process_oq,
  4481. .interrupt_enable = pm8001_chip_interrupt_enable,
  4482. .interrupt_disable = pm8001_chip_interrupt_disable,
  4483. .make_prd = pm8001_chip_make_sg,
  4484. .smp_req = pm8001_chip_smp_req,
  4485. .ssp_io_req = pm8001_chip_ssp_io_req,
  4486. .sata_req = pm8001_chip_sata_req,
  4487. .phy_start_req = pm8001_chip_phy_start_req,
  4488. .phy_stop_req = pm8001_chip_phy_stop_req,
  4489. .reg_dev_req = pm8001_chip_reg_dev_req,
  4490. .dereg_dev_req = pm8001_chip_dereg_dev_req,
  4491. .phy_ctl_req = pm8001_chip_phy_ctl_req,
  4492. .task_abort = pm8001_chip_abort_task,
  4493. .ssp_tm_req = pm8001_chip_ssp_tm_req,
  4494. .get_nvmd_req = pm8001_chip_get_nvmd_req,
  4495. .set_nvmd_req = pm8001_chip_set_nvmd_req,
  4496. .fw_flash_update_req = pm8001_chip_fw_flash_update_req,
  4497. .set_dev_state_req = pm8001_chip_set_dev_state_req,
  4498. .sas_re_init_req = pm8001_chip_sas_re_initialization,
  4499. };