pwm-tiehrpwm.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. /*
  2. * EHRPWM PWM driver
  3. *
  4. * Copyright (C) 2012 Texas Instruments, Inc. - http://www.ti.com/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pwm.h>
  23. #include <linux/io.h>
  24. #include <linux/err.h>
  25. #include <linux/clk.h>
  26. #include <linux/pm_runtime.h>
  27. /* EHRPWM registers and bits definitions */
  28. /* Time base module registers */
  29. #define TBCTL 0x00
  30. #define TBPRD 0x0A
  31. #define TBCTL_RUN_MASK (BIT(15) | BIT(14))
  32. #define TBCTL_STOP_NEXT 0
  33. #define TBCTL_STOP_ON_CYCLE BIT(14)
  34. #define TBCTL_FREE_RUN (BIT(15) | BIT(14))
  35. #define TBCTL_PRDLD_MASK BIT(3)
  36. #define TBCTL_PRDLD_SHDW 0
  37. #define TBCTL_PRDLD_IMDT BIT(3)
  38. #define TBCTL_CLKDIV_MASK (BIT(12) | BIT(11) | BIT(10) | BIT(9) | \
  39. BIT(8) | BIT(7))
  40. #define TBCTL_CTRMODE_MASK (BIT(1) | BIT(0))
  41. #define TBCTL_CTRMODE_UP 0
  42. #define TBCTL_CTRMODE_DOWN BIT(0)
  43. #define TBCTL_CTRMODE_UPDOWN BIT(1)
  44. #define TBCTL_CTRMODE_FREEZE (BIT(1) | BIT(0))
  45. #define TBCTL_HSPCLKDIV_SHIFT 7
  46. #define TBCTL_CLKDIV_SHIFT 10
  47. #define CLKDIV_MAX 7
  48. #define HSPCLKDIV_MAX 7
  49. #define PERIOD_MAX 0xFFFF
  50. /* compare module registers */
  51. #define CMPA 0x12
  52. #define CMPB 0x14
  53. /* Action qualifier module registers */
  54. #define AQCTLA 0x16
  55. #define AQCTLB 0x18
  56. #define AQSFRC 0x1A
  57. #define AQCSFRC 0x1C
  58. #define AQCTL_CBU_MASK (BIT(9) | BIT(8))
  59. #define AQCTL_CBU_FRCLOW BIT(8)
  60. #define AQCTL_CBU_FRCHIGH BIT(9)
  61. #define AQCTL_CBU_FRCTOGGLE (BIT(9) | BIT(8))
  62. #define AQCTL_CAU_MASK (BIT(5) | BIT(4))
  63. #define AQCTL_CAU_FRCLOW BIT(4)
  64. #define AQCTL_CAU_FRCHIGH BIT(5)
  65. #define AQCTL_CAU_FRCTOGGLE (BIT(5) | BIT(4))
  66. #define AQCTL_PRD_MASK (BIT(3) | BIT(2))
  67. #define AQCTL_PRD_FRCLOW BIT(2)
  68. #define AQCTL_PRD_FRCHIGH BIT(3)
  69. #define AQCTL_PRD_FRCTOGGLE (BIT(3) | BIT(2))
  70. #define AQCTL_ZRO_MASK (BIT(1) | BIT(0))
  71. #define AQCTL_ZRO_FRCLOW BIT(0)
  72. #define AQCTL_ZRO_FRCHIGH BIT(1)
  73. #define AQCTL_ZRO_FRCTOGGLE (BIT(1) | BIT(0))
  74. #define AQSFRC_RLDCSF_MASK (BIT(7) | BIT(6))
  75. #define AQSFRC_RLDCSF_ZRO 0
  76. #define AQSFRC_RLDCSF_PRD BIT(6)
  77. #define AQSFRC_RLDCSF_ZROPRD BIT(7)
  78. #define AQSFRC_RLDCSF_IMDT (BIT(7) | BIT(6))
  79. #define AQCSFRC_CSFB_MASK (BIT(3) | BIT(2))
  80. #define AQCSFRC_CSFB_FRCDIS 0
  81. #define AQCSFRC_CSFB_FRCLOW BIT(2)
  82. #define AQCSFRC_CSFB_FRCHIGH BIT(3)
  83. #define AQCSFRC_CSFB_DISSWFRC (BIT(3) | BIT(2))
  84. #define AQCSFRC_CSFA_MASK (BIT(1) | BIT(0))
  85. #define AQCSFRC_CSFA_FRCDIS 0
  86. #define AQCSFRC_CSFA_FRCLOW BIT(0)
  87. #define AQCSFRC_CSFA_FRCHIGH BIT(1)
  88. #define AQCSFRC_CSFA_DISSWFRC (BIT(1) | BIT(0))
  89. #define NUM_PWM_CHANNEL 2 /* EHRPWM channels */
  90. struct ehrpwm_pwm_chip {
  91. struct pwm_chip chip;
  92. unsigned int clk_rate;
  93. void __iomem *mmio_base;
  94. };
  95. static inline struct ehrpwm_pwm_chip *to_ehrpwm_pwm_chip(struct pwm_chip *chip)
  96. {
  97. return container_of(chip, struct ehrpwm_pwm_chip, chip);
  98. }
  99. static void ehrpwm_write(void *base, int offset, unsigned int val)
  100. {
  101. writew(val & 0xFFFF, base + offset);
  102. }
  103. static void ehrpwm_modify(void *base, int offset,
  104. unsigned short mask, unsigned short val)
  105. {
  106. unsigned short regval;
  107. regval = readw(base + offset);
  108. regval &= ~mask;
  109. regval |= val & mask;
  110. writew(regval, base + offset);
  111. }
  112. /**
  113. * set_prescale_div - Set up the prescaler divider function
  114. * @rqst_prescaler: prescaler value min
  115. * @prescale_div: prescaler value set
  116. * @tb_clk_div: Time Base Control prescaler bits
  117. */
  118. static int set_prescale_div(unsigned long rqst_prescaler,
  119. unsigned short *prescale_div, unsigned short *tb_clk_div)
  120. {
  121. unsigned int clkdiv, hspclkdiv;
  122. for (clkdiv = 0; clkdiv <= CLKDIV_MAX; clkdiv++) {
  123. for (hspclkdiv = 0; hspclkdiv <= HSPCLKDIV_MAX; hspclkdiv++) {
  124. /*
  125. * calculations for prescaler value :
  126. * prescale_div = HSPCLKDIVIDER * CLKDIVIDER.
  127. * HSPCLKDIVIDER = 2 ** hspclkdiv
  128. * CLKDIVIDER = (1), if clkdiv == 0 *OR*
  129. * (2 * clkdiv), if clkdiv != 0
  130. *
  131. * Configure prescale_div value such that period
  132. * register value is less than 65535.
  133. */
  134. *prescale_div = (1 << clkdiv) *
  135. (hspclkdiv ? (hspclkdiv * 2) : 1);
  136. if (*prescale_div > rqst_prescaler) {
  137. *tb_clk_div = (clkdiv << TBCTL_CLKDIV_SHIFT) |
  138. (hspclkdiv << TBCTL_HSPCLKDIV_SHIFT);
  139. return 0;
  140. }
  141. }
  142. }
  143. return 1;
  144. }
  145. static void configure_chans(struct ehrpwm_pwm_chip *pc, int chan,
  146. unsigned long duty_cycles)
  147. {
  148. int cmp_reg, aqctl_reg;
  149. unsigned short aqctl_val, aqctl_mask;
  150. /*
  151. * Channels can be configured from action qualifier module.
  152. * Channel 0 configured with compare A register and for
  153. * up-counter mode.
  154. * Channel 1 configured with compare B register and for
  155. * up-counter mode.
  156. */
  157. if (chan == 1) {
  158. aqctl_reg = AQCTLB;
  159. cmp_reg = CMPB;
  160. /* Configure PWM Low from compare B value */
  161. aqctl_val = AQCTL_CBU_FRCLOW;
  162. aqctl_mask = AQCTL_CBU_MASK;
  163. } else {
  164. cmp_reg = CMPA;
  165. aqctl_reg = AQCTLA;
  166. /* Configure PWM Low from compare A value*/
  167. aqctl_val = AQCTL_CAU_FRCLOW;
  168. aqctl_mask = AQCTL_CAU_MASK;
  169. }
  170. /* Configure PWM High from period value and zero value */
  171. aqctl_val |= AQCTL_PRD_FRCHIGH | AQCTL_ZRO_FRCHIGH;
  172. aqctl_mask |= AQCTL_PRD_MASK | AQCTL_ZRO_MASK;
  173. ehrpwm_modify(pc->mmio_base, aqctl_reg, aqctl_mask, aqctl_val);
  174. ehrpwm_write(pc->mmio_base, cmp_reg, duty_cycles);
  175. }
  176. /*
  177. * period_ns = 10^9 * (ps_divval * period_cycles) / PWM_CLK_RATE
  178. * duty_ns = 10^9 * (ps_divval * duty_cycles) / PWM_CLK_RATE
  179. */
  180. static int ehrpwm_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  181. int duty_ns, int period_ns)
  182. {
  183. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  184. unsigned long long c;
  185. unsigned long period_cycles, duty_cycles;
  186. unsigned short ps_divval, tb_divval;
  187. if (period_ns < 0 || duty_ns < 0 || period_ns > NSEC_PER_SEC)
  188. return -ERANGE;
  189. c = pc->clk_rate;
  190. c = c * period_ns;
  191. do_div(c, NSEC_PER_SEC);
  192. period_cycles = (unsigned long)c;
  193. if (period_cycles < 1) {
  194. period_cycles = 1;
  195. duty_cycles = 1;
  196. } else {
  197. c = pc->clk_rate;
  198. c = c * duty_ns;
  199. do_div(c, NSEC_PER_SEC);
  200. duty_cycles = (unsigned long)c;
  201. }
  202. /* Configure clock prescaler to support Low frequency PWM wave */
  203. if (set_prescale_div(period_cycles/PERIOD_MAX, &ps_divval,
  204. &tb_divval)) {
  205. dev_err(chip->dev, "Unsupported values\n");
  206. return -EINVAL;
  207. }
  208. pm_runtime_get_sync(chip->dev);
  209. /* Update clock prescaler values */
  210. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CLKDIV_MASK, tb_divval);
  211. /* Update period & duty cycle with presacler division */
  212. period_cycles = period_cycles / ps_divval;
  213. duty_cycles = duty_cycles / ps_divval;
  214. /* Configure shadow loading on Period register */
  215. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_PRDLD_MASK, TBCTL_PRDLD_SHDW);
  216. ehrpwm_write(pc->mmio_base, TBPRD, period_cycles);
  217. /* Configure ehrpwm counter for up-count mode */
  218. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_CTRMODE_MASK,
  219. TBCTL_CTRMODE_UP);
  220. /* Configure the channel for duty cycle */
  221. configure_chans(pc, pwm->hwpwm, duty_cycles);
  222. pm_runtime_put_sync(chip->dev);
  223. return 0;
  224. }
  225. static int ehrpwm_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  226. {
  227. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  228. unsigned short aqcsfrc_val, aqcsfrc_mask;
  229. /* Leave clock enabled on enabling PWM */
  230. pm_runtime_get_sync(chip->dev);
  231. /* Disabling Action Qualifier on PWM output */
  232. if (pwm->hwpwm) {
  233. aqcsfrc_val = AQCSFRC_CSFB_FRCDIS;
  234. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  235. } else {
  236. aqcsfrc_val = AQCSFRC_CSFA_FRCDIS;
  237. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  238. }
  239. /* Changes to shadow mode */
  240. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  241. AQSFRC_RLDCSF_ZRO);
  242. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  243. /* Enable time counter for free_run */
  244. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_RUN_MASK, TBCTL_FREE_RUN);
  245. return 0;
  246. }
  247. static void ehrpwm_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  248. {
  249. struct ehrpwm_pwm_chip *pc = to_ehrpwm_pwm_chip(chip);
  250. unsigned short aqcsfrc_val, aqcsfrc_mask;
  251. /* Action Qualifier puts PWM output low forcefully */
  252. if (pwm->hwpwm) {
  253. aqcsfrc_val = AQCSFRC_CSFB_FRCLOW;
  254. aqcsfrc_mask = AQCSFRC_CSFB_MASK;
  255. } else {
  256. aqcsfrc_val = AQCSFRC_CSFA_FRCLOW;
  257. aqcsfrc_mask = AQCSFRC_CSFA_MASK;
  258. }
  259. /*
  260. * Changes to immediate action on Action Qualifier. This puts
  261. * Action Qualifier control on PWM output from next TBCLK
  262. */
  263. ehrpwm_modify(pc->mmio_base, AQSFRC, AQSFRC_RLDCSF_MASK,
  264. AQSFRC_RLDCSF_IMDT);
  265. ehrpwm_modify(pc->mmio_base, AQCSFRC, aqcsfrc_mask, aqcsfrc_val);
  266. /* Stop Time base counter */
  267. ehrpwm_modify(pc->mmio_base, TBCTL, TBCTL_RUN_MASK, TBCTL_STOP_NEXT);
  268. /* Disable clock on PWM disable */
  269. pm_runtime_put_sync(chip->dev);
  270. }
  271. static void ehrpwm_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
  272. {
  273. if (test_bit(PWMF_ENABLED, &pwm->flags)) {
  274. dev_warn(chip->dev, "Removing PWM device without disabling\n");
  275. pm_runtime_put_sync(chip->dev);
  276. }
  277. }
  278. static const struct pwm_ops ehrpwm_pwm_ops = {
  279. .free = ehrpwm_pwm_free,
  280. .config = ehrpwm_pwm_config,
  281. .enable = ehrpwm_pwm_enable,
  282. .disable = ehrpwm_pwm_disable,
  283. .owner = THIS_MODULE,
  284. };
  285. static int __devinit ehrpwm_pwm_probe(struct platform_device *pdev)
  286. {
  287. int ret;
  288. struct resource *r;
  289. struct clk *clk;
  290. struct ehrpwm_pwm_chip *pc;
  291. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  292. if (!pc) {
  293. dev_err(&pdev->dev, "failed to allocate memory\n");
  294. return -ENOMEM;
  295. }
  296. clk = devm_clk_get(&pdev->dev, "fck");
  297. if (IS_ERR(clk)) {
  298. dev_err(&pdev->dev, "failed to get clock\n");
  299. return PTR_ERR(clk);
  300. }
  301. pc->clk_rate = clk_get_rate(clk);
  302. if (!pc->clk_rate) {
  303. dev_err(&pdev->dev, "failed to get clock rate\n");
  304. return -EINVAL;
  305. }
  306. pc->chip.dev = &pdev->dev;
  307. pc->chip.ops = &ehrpwm_pwm_ops;
  308. pc->chip.base = -1;
  309. pc->chip.npwm = NUM_PWM_CHANNEL;
  310. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  311. if (!r) {
  312. dev_err(&pdev->dev, "no memory resource defined\n");
  313. return -ENODEV;
  314. }
  315. pc->mmio_base = devm_request_and_ioremap(&pdev->dev, r);
  316. if (!pc->mmio_base) {
  317. dev_err(&pdev->dev, "failed to ioremap() registers\n");
  318. return -EADDRNOTAVAIL;
  319. }
  320. ret = pwmchip_add(&pc->chip);
  321. if (ret < 0) {
  322. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  323. return ret;
  324. }
  325. pm_runtime_enable(&pdev->dev);
  326. platform_set_drvdata(pdev, pc);
  327. return 0;
  328. }
  329. static int __devexit ehrpwm_pwm_remove(struct platform_device *pdev)
  330. {
  331. struct ehrpwm_pwm_chip *pc = platform_get_drvdata(pdev);
  332. pm_runtime_put_sync(&pdev->dev);
  333. pm_runtime_disable(&pdev->dev);
  334. return pwmchip_remove(&pc->chip);
  335. }
  336. static struct platform_driver ehrpwm_pwm_driver = {
  337. .driver = {
  338. .name = "ehrpwm",
  339. },
  340. .probe = ehrpwm_pwm_probe,
  341. .remove = __devexit_p(ehrpwm_pwm_remove),
  342. };
  343. module_platform_driver(ehrpwm_pwm_driver);
  344. MODULE_DESCRIPTION("EHRPWM PWM driver");
  345. MODULE_AUTHOR("Texas Instruments");
  346. MODULE_LICENSE("GPL");