pinctrl-sirf.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697
  1. /*
  2. * pinmux driver for CSR SiRFprimaII
  3. *
  4. * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/init.h>
  9. #include <linux/module.h>
  10. #include <linux/irq.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/io.h>
  13. #include <linux/slab.h>
  14. #include <linux/err.h>
  15. #include <linux/irqdomain.h>
  16. #include <linux/pinctrl/pinctrl.h>
  17. #include <linux/pinctrl/pinmux.h>
  18. #include <linux/pinctrl/consumer.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/bitops.h>
  24. #include <linux/gpio.h>
  25. #include <linux/of_gpio.h>
  26. #define DRIVER_NAME "pinmux-sirf"
  27. #define SIRFSOC_NUM_PADS 622
  28. #define SIRFSOC_RSC_PIN_MUX 0x4
  29. #define SIRFSOC_GPIO_PAD_EN(g) ((g)*0x100 + 0x84)
  30. #define SIRFSOC_GPIO_CTRL(g, i) ((g)*0x100 + (i)*4)
  31. #define SIRFSOC_GPIO_DSP_EN0 (0x80)
  32. #define SIRFSOC_GPIO_PAD_EN(g) ((g)*0x100 + 0x84)
  33. #define SIRFSOC_GPIO_INT_STATUS(g) ((g)*0x100 + 0x8C)
  34. #define SIRFSOC_GPIO_CTL_INTR_LOW_MASK 0x1
  35. #define SIRFSOC_GPIO_CTL_INTR_HIGH_MASK 0x2
  36. #define SIRFSOC_GPIO_CTL_INTR_TYPE_MASK 0x4
  37. #define SIRFSOC_GPIO_CTL_INTR_EN_MASK 0x8
  38. #define SIRFSOC_GPIO_CTL_INTR_STS_MASK 0x10
  39. #define SIRFSOC_GPIO_CTL_OUT_EN_MASK 0x20
  40. #define SIRFSOC_GPIO_CTL_DATAOUT_MASK 0x40
  41. #define SIRFSOC_GPIO_CTL_DATAIN_MASK 0x80
  42. #define SIRFSOC_GPIO_CTL_PULL_MASK 0x100
  43. #define SIRFSOC_GPIO_CTL_PULL_HIGH 0x200
  44. #define SIRFSOC_GPIO_CTL_DSP_INT 0x400
  45. #define SIRFSOC_GPIO_NO_OF_BANKS 5
  46. #define SIRFSOC_GPIO_BANK_SIZE 32
  47. #define SIRFSOC_GPIO_NUM(bank, index) (((bank)*(32)) + (index))
  48. struct sirfsoc_gpio_bank {
  49. struct of_mm_gpio_chip chip;
  50. struct irq_domain *domain;
  51. int id;
  52. int parent_irq;
  53. spinlock_t lock;
  54. };
  55. static struct sirfsoc_gpio_bank sgpio_bank[SIRFSOC_GPIO_NO_OF_BANKS];
  56. static DEFINE_SPINLOCK(sgpio_lock);
  57. /*
  58. * pad list for the pinmux subsystem
  59. * refer to CS-131858-DC-6A.xls
  60. */
  61. static const struct pinctrl_pin_desc sirfsoc_pads[] = {
  62. PINCTRL_PIN(4, "pwm0"),
  63. PINCTRL_PIN(5, "pwm1"),
  64. PINCTRL_PIN(6, "pwm2"),
  65. PINCTRL_PIN(7, "pwm3"),
  66. PINCTRL_PIN(8, "warm_rst_b"),
  67. PINCTRL_PIN(9, "odo_0"),
  68. PINCTRL_PIN(10, "odo_1"),
  69. PINCTRL_PIN(11, "dr_dir"),
  70. PINCTRL_PIN(13, "scl_1"),
  71. PINCTRL_PIN(15, "sda_1"),
  72. PINCTRL_PIN(16, "x_ldd[16]"),
  73. PINCTRL_PIN(17, "x_ldd[17]"),
  74. PINCTRL_PIN(18, "x_ldd[18]"),
  75. PINCTRL_PIN(19, "x_ldd[19]"),
  76. PINCTRL_PIN(20, "x_ldd[20]"),
  77. PINCTRL_PIN(21, "x_ldd[21]"),
  78. PINCTRL_PIN(22, "x_ldd[22]"),
  79. PINCTRL_PIN(23, "x_ldd[23], lcdrom_frdy"),
  80. PINCTRL_PIN(24, "gps_sgn"),
  81. PINCTRL_PIN(25, "gps_mag"),
  82. PINCTRL_PIN(26, "gps_clk"),
  83. PINCTRL_PIN(27, "sd_cd_b_1"),
  84. PINCTRL_PIN(28, "sd_vcc_on_1"),
  85. PINCTRL_PIN(29, "sd_wp_b_1"),
  86. PINCTRL_PIN(30, "sd_clk_3"),
  87. PINCTRL_PIN(31, "sd_cmd_3"),
  88. PINCTRL_PIN(32, "x_sd_dat_3[0]"),
  89. PINCTRL_PIN(33, "x_sd_dat_3[1]"),
  90. PINCTRL_PIN(34, "x_sd_dat_3[2]"),
  91. PINCTRL_PIN(35, "x_sd_dat_3[3]"),
  92. PINCTRL_PIN(36, "x_sd_clk_4"),
  93. PINCTRL_PIN(37, "x_sd_cmd_4"),
  94. PINCTRL_PIN(38, "x_sd_dat_4[0]"),
  95. PINCTRL_PIN(39, "x_sd_dat_4[1]"),
  96. PINCTRL_PIN(40, "x_sd_dat_4[2]"),
  97. PINCTRL_PIN(41, "x_sd_dat_4[3]"),
  98. PINCTRL_PIN(42, "x_cko_1"),
  99. PINCTRL_PIN(43, "x_ac97_bit_clk"),
  100. PINCTRL_PIN(44, "x_ac97_dout"),
  101. PINCTRL_PIN(45, "x_ac97_din"),
  102. PINCTRL_PIN(46, "x_ac97_sync"),
  103. PINCTRL_PIN(47, "x_txd_1"),
  104. PINCTRL_PIN(48, "x_txd_2"),
  105. PINCTRL_PIN(49, "x_rxd_1"),
  106. PINCTRL_PIN(50, "x_rxd_2"),
  107. PINCTRL_PIN(51, "x_usclk_0"),
  108. PINCTRL_PIN(52, "x_utxd_0"),
  109. PINCTRL_PIN(53, "x_urxd_0"),
  110. PINCTRL_PIN(54, "x_utfs_0"),
  111. PINCTRL_PIN(55, "x_urfs_0"),
  112. PINCTRL_PIN(56, "x_usclk_1"),
  113. PINCTRL_PIN(57, "x_utxd_1"),
  114. PINCTRL_PIN(58, "x_urxd_1"),
  115. PINCTRL_PIN(59, "x_utfs_1"),
  116. PINCTRL_PIN(60, "x_urfs_1"),
  117. PINCTRL_PIN(61, "x_usclk_2"),
  118. PINCTRL_PIN(62, "x_utxd_2"),
  119. PINCTRL_PIN(63, "x_urxd_2"),
  120. PINCTRL_PIN(64, "x_utfs_2"),
  121. PINCTRL_PIN(65, "x_urfs_2"),
  122. PINCTRL_PIN(66, "x_df_we_b"),
  123. PINCTRL_PIN(67, "x_df_re_b"),
  124. PINCTRL_PIN(68, "x_txd_0"),
  125. PINCTRL_PIN(69, "x_rxd_0"),
  126. PINCTRL_PIN(78, "x_cko_0"),
  127. PINCTRL_PIN(79, "x_vip_pxd[7]"),
  128. PINCTRL_PIN(80, "x_vip_pxd[6]"),
  129. PINCTRL_PIN(81, "x_vip_pxd[5]"),
  130. PINCTRL_PIN(82, "x_vip_pxd[4]"),
  131. PINCTRL_PIN(83, "x_vip_pxd[3]"),
  132. PINCTRL_PIN(84, "x_vip_pxd[2]"),
  133. PINCTRL_PIN(85, "x_vip_pxd[1]"),
  134. PINCTRL_PIN(86, "x_vip_pxd[0]"),
  135. PINCTRL_PIN(87, "x_vip_vsync"),
  136. PINCTRL_PIN(88, "x_vip_hsync"),
  137. PINCTRL_PIN(89, "x_vip_pxclk"),
  138. PINCTRL_PIN(90, "x_sda_0"),
  139. PINCTRL_PIN(91, "x_scl_0"),
  140. PINCTRL_PIN(92, "x_df_ry_by"),
  141. PINCTRL_PIN(93, "x_df_cs_b[1]"),
  142. PINCTRL_PIN(94, "x_df_cs_b[0]"),
  143. PINCTRL_PIN(95, "x_l_pclk"),
  144. PINCTRL_PIN(96, "x_l_lck"),
  145. PINCTRL_PIN(97, "x_l_fck"),
  146. PINCTRL_PIN(98, "x_l_de"),
  147. PINCTRL_PIN(99, "x_ldd[0]"),
  148. PINCTRL_PIN(100, "x_ldd[1]"),
  149. PINCTRL_PIN(101, "x_ldd[2]"),
  150. PINCTRL_PIN(102, "x_ldd[3]"),
  151. PINCTRL_PIN(103, "x_ldd[4]"),
  152. PINCTRL_PIN(104, "x_ldd[5]"),
  153. PINCTRL_PIN(105, "x_ldd[6]"),
  154. PINCTRL_PIN(106, "x_ldd[7]"),
  155. PINCTRL_PIN(107, "x_ldd[8]"),
  156. PINCTRL_PIN(108, "x_ldd[9]"),
  157. PINCTRL_PIN(109, "x_ldd[10]"),
  158. PINCTRL_PIN(110, "x_ldd[11]"),
  159. PINCTRL_PIN(111, "x_ldd[12]"),
  160. PINCTRL_PIN(112, "x_ldd[13]"),
  161. PINCTRL_PIN(113, "x_ldd[14]"),
  162. PINCTRL_PIN(114, "x_ldd[15]"),
  163. };
  164. /**
  165. * @dev: a pointer back to containing device
  166. * @virtbase: the offset to the controller in virtual memory
  167. */
  168. struct sirfsoc_pmx {
  169. struct device *dev;
  170. struct pinctrl_dev *pmx;
  171. void __iomem *gpio_virtbase;
  172. void __iomem *rsc_virtbase;
  173. };
  174. /* SIRFSOC_GPIO_PAD_EN set */
  175. struct sirfsoc_muxmask {
  176. unsigned long group;
  177. unsigned long mask;
  178. };
  179. struct sirfsoc_padmux {
  180. unsigned long muxmask_counts;
  181. const struct sirfsoc_muxmask *muxmask;
  182. /* RSC_PIN_MUX set */
  183. unsigned long funcmask;
  184. unsigned long funcval;
  185. };
  186. /**
  187. * struct sirfsoc_pin_group - describes a SiRFprimaII pin group
  188. * @name: the name of this specific pin group
  189. * @pins: an array of discrete physical pins used in this group, taken
  190. * from the driver-local pin enumeration space
  191. * @num_pins: the number of pins in this group array, i.e. the number of
  192. * elements in .pins so we can iterate over that array
  193. */
  194. struct sirfsoc_pin_group {
  195. const char *name;
  196. const unsigned int *pins;
  197. const unsigned num_pins;
  198. };
  199. static const struct sirfsoc_muxmask lcd_16bits_sirfsoc_muxmask[] = {
  200. {
  201. .group = 3,
  202. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  203. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  204. BIT(17) | BIT(18),
  205. }, {
  206. .group = 2,
  207. .mask = BIT(31),
  208. },
  209. };
  210. static const struct sirfsoc_padmux lcd_16bits_padmux = {
  211. .muxmask_counts = ARRAY_SIZE(lcd_16bits_sirfsoc_muxmask),
  212. .muxmask = lcd_16bits_sirfsoc_muxmask,
  213. .funcmask = BIT(4),
  214. .funcval = 0,
  215. };
  216. static const unsigned lcd_16bits_pins[] = { 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  217. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  218. static const struct sirfsoc_muxmask lcd_18bits_muxmask[] = {
  219. {
  220. .group = 3,
  221. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  222. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  223. BIT(17) | BIT(18),
  224. }, {
  225. .group = 2,
  226. .mask = BIT(31),
  227. }, {
  228. .group = 0,
  229. .mask = BIT(16) | BIT(17),
  230. },
  231. };
  232. static const struct sirfsoc_padmux lcd_18bits_padmux = {
  233. .muxmask_counts = ARRAY_SIZE(lcd_18bits_muxmask),
  234. .muxmask = lcd_18bits_muxmask,
  235. .funcmask = BIT(4),
  236. .funcval = 0,
  237. };
  238. static const unsigned lcd_18bits_pins[] = { 16, 17, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  239. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114};
  240. static const struct sirfsoc_muxmask lcd_24bits_muxmask[] = {
  241. {
  242. .group = 3,
  243. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  244. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  245. BIT(17) | BIT(18),
  246. }, {
  247. .group = 2,
  248. .mask = BIT(31),
  249. }, {
  250. .group = 0,
  251. .mask = BIT(16) | BIT(17) | BIT(18) | BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  252. },
  253. };
  254. static const struct sirfsoc_padmux lcd_24bits_padmux = {
  255. .muxmask_counts = ARRAY_SIZE(lcd_24bits_muxmask),
  256. .muxmask = lcd_24bits_muxmask,
  257. .funcmask = BIT(4),
  258. .funcval = 0,
  259. };
  260. static const unsigned lcd_24bits_pins[] = { 16, 17, 18, 19, 20, 21, 22, 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  261. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  262. static const struct sirfsoc_muxmask lcdrom_muxmask[] = {
  263. {
  264. .group = 3,
  265. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) |
  266. BIT(9) | BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(15) | BIT(16) |
  267. BIT(17) | BIT(18),
  268. }, {
  269. .group = 2,
  270. .mask = BIT(31),
  271. }, {
  272. .group = 0,
  273. .mask = BIT(23),
  274. },
  275. };
  276. static const struct sirfsoc_padmux lcdrom_padmux = {
  277. .muxmask_counts = ARRAY_SIZE(lcdrom_muxmask),
  278. .muxmask = lcdrom_muxmask,
  279. .funcmask = BIT(4),
  280. .funcval = BIT(4),
  281. };
  282. static const unsigned lcdrom_pins[] = { 23, 95, 96, 97, 98, 99, 100, 101, 102, 103, 104,
  283. 105, 106, 107, 108, 109, 110, 111, 112, 113, 114 };
  284. static const struct sirfsoc_muxmask uart0_muxmask[] = {
  285. {
  286. .group = 2,
  287. .mask = BIT(4) | BIT(5),
  288. }, {
  289. .group = 1,
  290. .mask = BIT(23) | BIT(28),
  291. },
  292. };
  293. static const struct sirfsoc_padmux uart0_padmux = {
  294. .muxmask_counts = ARRAY_SIZE(uart0_muxmask),
  295. .muxmask = uart0_muxmask,
  296. .funcmask = BIT(9),
  297. .funcval = BIT(9),
  298. };
  299. static const unsigned uart0_pins[] = { 55, 60, 68, 69 };
  300. static const struct sirfsoc_muxmask uart0_nostreamctrl_muxmask[] = {
  301. {
  302. .group = 2,
  303. .mask = BIT(4) | BIT(5),
  304. },
  305. };
  306. static const struct sirfsoc_padmux uart0_nostreamctrl_padmux = {
  307. .muxmask_counts = ARRAY_SIZE(uart0_nostreamctrl_muxmask),
  308. .muxmask = uart0_nostreamctrl_muxmask,
  309. };
  310. static const unsigned uart0_nostreamctrl_pins[] = { 68, 39 };
  311. static const struct sirfsoc_muxmask uart1_muxmask[] = {
  312. {
  313. .group = 1,
  314. .mask = BIT(15) | BIT(17),
  315. },
  316. };
  317. static const struct sirfsoc_padmux uart1_padmux = {
  318. .muxmask_counts = ARRAY_SIZE(uart1_muxmask),
  319. .muxmask = uart1_muxmask,
  320. };
  321. static const unsigned uart1_pins[] = { 47, 49 };
  322. static const struct sirfsoc_muxmask uart2_muxmask[] = {
  323. {
  324. .group = 1,
  325. .mask = BIT(16) | BIT(18) | BIT(24) | BIT(27),
  326. },
  327. };
  328. static const struct sirfsoc_padmux uart2_padmux = {
  329. .muxmask_counts = ARRAY_SIZE(uart2_muxmask),
  330. .muxmask = uart2_muxmask,
  331. .funcmask = BIT(10),
  332. .funcval = BIT(10),
  333. };
  334. static const unsigned uart2_pins[] = { 48, 50, 56, 59 };
  335. static const struct sirfsoc_muxmask uart2_nostreamctrl_muxmask[] = {
  336. {
  337. .group = 1,
  338. .mask = BIT(16) | BIT(18),
  339. },
  340. };
  341. static const struct sirfsoc_padmux uart2_nostreamctrl_padmux = {
  342. .muxmask_counts = ARRAY_SIZE(uart2_nostreamctrl_muxmask),
  343. .muxmask = uart2_nostreamctrl_muxmask,
  344. };
  345. static const unsigned uart2_nostreamctrl_pins[] = { 48, 50 };
  346. static const struct sirfsoc_muxmask sdmmc3_muxmask[] = {
  347. {
  348. .group = 0,
  349. .mask = BIT(30) | BIT(31),
  350. }, {
  351. .group = 1,
  352. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  353. },
  354. };
  355. static const struct sirfsoc_padmux sdmmc3_padmux = {
  356. .muxmask_counts = ARRAY_SIZE(sdmmc3_muxmask),
  357. .muxmask = sdmmc3_muxmask,
  358. .funcmask = BIT(7),
  359. .funcval = 0,
  360. };
  361. static const unsigned sdmmc3_pins[] = { 30, 31, 32, 33, 34, 35 };
  362. static const struct sirfsoc_muxmask spi0_muxmask[] = {
  363. {
  364. .group = 1,
  365. .mask = BIT(0) | BIT(1) | BIT(2) | BIT(3),
  366. },
  367. };
  368. static const struct sirfsoc_padmux spi0_padmux = {
  369. .muxmask_counts = ARRAY_SIZE(spi0_muxmask),
  370. .muxmask = spi0_muxmask,
  371. .funcmask = BIT(7),
  372. .funcval = BIT(7),
  373. };
  374. static const unsigned spi0_pins[] = { 32, 33, 34, 35 };
  375. static const struct sirfsoc_muxmask sdmmc4_muxmask[] = {
  376. {
  377. .group = 1,
  378. .mask = BIT(4) | BIT(5) | BIT(6) | BIT(7) | BIT(8) | BIT(9),
  379. },
  380. };
  381. static const struct sirfsoc_padmux sdmmc4_padmux = {
  382. .muxmask_counts = ARRAY_SIZE(sdmmc4_muxmask),
  383. .muxmask = sdmmc4_muxmask,
  384. };
  385. static const unsigned sdmmc4_pins[] = { 36, 37, 38, 39, 40, 41 };
  386. static const struct sirfsoc_muxmask cko1_muxmask[] = {
  387. {
  388. .group = 1,
  389. .mask = BIT(10),
  390. },
  391. };
  392. static const struct sirfsoc_padmux cko1_padmux = {
  393. .muxmask_counts = ARRAY_SIZE(cko1_muxmask),
  394. .muxmask = cko1_muxmask,
  395. .funcmask = BIT(3),
  396. .funcval = 0,
  397. };
  398. static const unsigned cko1_pins[] = { 42 };
  399. static const struct sirfsoc_muxmask i2s_muxmask[] = {
  400. {
  401. .group = 1,
  402. .mask =
  403. BIT(10) | BIT(11) | BIT(12) | BIT(13) | BIT(14) | BIT(19)
  404. | BIT(23) | BIT(28),
  405. },
  406. };
  407. static const struct sirfsoc_padmux i2s_padmux = {
  408. .muxmask_counts = ARRAY_SIZE(i2s_muxmask),
  409. .muxmask = i2s_muxmask,
  410. .funcmask = BIT(3) | BIT(9),
  411. .funcval = BIT(3),
  412. };
  413. static const unsigned i2s_pins[] = { 42, 43, 44, 45, 46, 51, 55, 60 };
  414. static const struct sirfsoc_muxmask ac97_muxmask[] = {
  415. {
  416. .group = 1,
  417. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  418. },
  419. };
  420. static const struct sirfsoc_padmux ac97_padmux = {
  421. .muxmask_counts = ARRAY_SIZE(ac97_muxmask),
  422. .muxmask = ac97_muxmask,
  423. .funcmask = BIT(8),
  424. .funcval = 0,
  425. };
  426. static const unsigned ac97_pins[] = { 33, 34, 35, 36 };
  427. static const struct sirfsoc_muxmask spi1_muxmask[] = {
  428. {
  429. .group = 1,
  430. .mask = BIT(11) | BIT(12) | BIT(13) | BIT(14),
  431. },
  432. };
  433. static const struct sirfsoc_padmux spi1_padmux = {
  434. .muxmask_counts = ARRAY_SIZE(spi1_muxmask),
  435. .muxmask = spi1_muxmask,
  436. .funcmask = BIT(8),
  437. .funcval = BIT(8),
  438. };
  439. static const unsigned spi1_pins[] = { 43, 44, 45, 46 };
  440. static const struct sirfsoc_muxmask sdmmc1_muxmask[] = {
  441. {
  442. .group = 0,
  443. .mask = BIT(27) | BIT(28) | BIT(29),
  444. },
  445. };
  446. static const struct sirfsoc_padmux sdmmc1_padmux = {
  447. .muxmask_counts = ARRAY_SIZE(sdmmc1_muxmask),
  448. .muxmask = sdmmc1_muxmask,
  449. };
  450. static const unsigned sdmmc1_pins[] = { 27, 28, 29 };
  451. static const struct sirfsoc_muxmask gps_muxmask[] = {
  452. {
  453. .group = 0,
  454. .mask = BIT(24) | BIT(25) | BIT(26),
  455. },
  456. };
  457. static const struct sirfsoc_padmux gps_padmux = {
  458. .muxmask_counts = ARRAY_SIZE(gps_muxmask),
  459. .muxmask = gps_muxmask,
  460. .funcmask = BIT(12) | BIT(13) | BIT(14),
  461. .funcval = BIT(12),
  462. };
  463. static const unsigned gps_pins[] = { 24, 25, 26 };
  464. static const struct sirfsoc_muxmask sdmmc5_muxmask[] = {
  465. {
  466. .group = 0,
  467. .mask = BIT(24) | BIT(25) | BIT(26),
  468. }, {
  469. .group = 1,
  470. .mask = BIT(29),
  471. }, {
  472. .group = 2,
  473. .mask = BIT(0) | BIT(1),
  474. },
  475. };
  476. static const struct sirfsoc_padmux sdmmc5_padmux = {
  477. .muxmask_counts = ARRAY_SIZE(sdmmc5_muxmask),
  478. .muxmask = sdmmc5_muxmask,
  479. .funcmask = BIT(13) | BIT(14),
  480. .funcval = BIT(13) | BIT(14),
  481. };
  482. static const unsigned sdmmc5_pins[] = { 24, 25, 26, 61, 64, 65 };
  483. static const struct sirfsoc_muxmask usp0_muxmask[] = {
  484. {
  485. .group = 1,
  486. .mask = BIT(19) | BIT(20) | BIT(21) | BIT(22) | BIT(23),
  487. },
  488. };
  489. static const struct sirfsoc_padmux usp0_padmux = {
  490. .muxmask_counts = ARRAY_SIZE(usp0_muxmask),
  491. .muxmask = usp0_muxmask,
  492. .funcmask = BIT(1) | BIT(2) | BIT(6) | BIT(9),
  493. .funcval = 0,
  494. };
  495. static const unsigned usp0_pins[] = { 51, 52, 53, 54, 55 };
  496. static const struct sirfsoc_muxmask usp1_muxmask[] = {
  497. {
  498. .group = 1,
  499. .mask = BIT(24) | BIT(25) | BIT(26) | BIT(27) | BIT(28),
  500. },
  501. };
  502. static const struct sirfsoc_padmux usp1_padmux = {
  503. .muxmask_counts = ARRAY_SIZE(usp1_muxmask),
  504. .muxmask = usp1_muxmask,
  505. .funcmask = BIT(1) | BIT(9) | BIT(10) | BIT(11),
  506. .funcval = 0,
  507. };
  508. static const unsigned usp1_pins[] = { 56, 57, 58, 59, 60 };
  509. static const struct sirfsoc_muxmask usp2_muxmask[] = {
  510. {
  511. .group = 1,
  512. .mask = BIT(29) | BIT(30) | BIT(31),
  513. }, {
  514. .group = 2,
  515. .mask = BIT(0) | BIT(1),
  516. },
  517. };
  518. static const struct sirfsoc_padmux usp2_padmux = {
  519. .muxmask_counts = ARRAY_SIZE(usp2_muxmask),
  520. .muxmask = usp2_muxmask,
  521. .funcmask = BIT(13) | BIT(14),
  522. .funcval = 0,
  523. };
  524. static const unsigned usp2_pins[] = { 61, 62, 63, 64, 65 };
  525. static const struct sirfsoc_muxmask nand_muxmask[] = {
  526. {
  527. .group = 2,
  528. .mask = BIT(2) | BIT(3) | BIT(28) | BIT(29) | BIT(30),
  529. },
  530. };
  531. static const struct sirfsoc_padmux nand_padmux = {
  532. .muxmask_counts = ARRAY_SIZE(nand_muxmask),
  533. .muxmask = nand_muxmask,
  534. .funcmask = BIT(5),
  535. .funcval = 0,
  536. };
  537. static const unsigned nand_pins[] = { 64, 65, 92, 93, 94 };
  538. static const struct sirfsoc_padmux sdmmc0_padmux = {
  539. .muxmask_counts = 0,
  540. .funcmask = BIT(5),
  541. .funcval = 0,
  542. };
  543. static const unsigned sdmmc0_pins[] = { };
  544. static const struct sirfsoc_muxmask sdmmc2_muxmask[] = {
  545. {
  546. .group = 2,
  547. .mask = BIT(2) | BIT(3),
  548. },
  549. };
  550. static const struct sirfsoc_padmux sdmmc2_padmux = {
  551. .muxmask_counts = ARRAY_SIZE(sdmmc2_muxmask),
  552. .muxmask = sdmmc2_muxmask,
  553. .funcmask = BIT(5),
  554. .funcval = BIT(5),
  555. };
  556. static const unsigned sdmmc2_pins[] = { 66, 67 };
  557. static const struct sirfsoc_muxmask cko0_muxmask[] = {
  558. {
  559. .group = 2,
  560. .mask = BIT(14),
  561. },
  562. };
  563. static const struct sirfsoc_padmux cko0_padmux = {
  564. .muxmask_counts = ARRAY_SIZE(cko0_muxmask),
  565. .muxmask = cko0_muxmask,
  566. };
  567. static const unsigned cko0_pins[] = { 78 };
  568. static const struct sirfsoc_muxmask vip_muxmask[] = {
  569. {
  570. .group = 2,
  571. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  572. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  573. BIT(25),
  574. },
  575. };
  576. static const struct sirfsoc_padmux vip_padmux = {
  577. .muxmask_counts = ARRAY_SIZE(vip_muxmask),
  578. .muxmask = vip_muxmask,
  579. .funcmask = BIT(0),
  580. .funcval = 0,
  581. };
  582. static const unsigned vip_pins[] = { 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  583. static const struct sirfsoc_muxmask i2c0_muxmask[] = {
  584. {
  585. .group = 2,
  586. .mask = BIT(26) | BIT(27),
  587. },
  588. };
  589. static const struct sirfsoc_padmux i2c0_padmux = {
  590. .muxmask_counts = ARRAY_SIZE(i2c0_muxmask),
  591. .muxmask = i2c0_muxmask,
  592. };
  593. static const unsigned i2c0_pins[] = { 90, 91 };
  594. static const struct sirfsoc_muxmask i2c1_muxmask[] = {
  595. {
  596. .group = 0,
  597. .mask = BIT(13) | BIT(15),
  598. },
  599. };
  600. static const struct sirfsoc_padmux i2c1_padmux = {
  601. .muxmask_counts = ARRAY_SIZE(i2c1_muxmask),
  602. .muxmask = i2c1_muxmask,
  603. };
  604. static const unsigned i2c1_pins[] = { 13, 15 };
  605. static const struct sirfsoc_muxmask viprom_muxmask[] = {
  606. {
  607. .group = 2,
  608. .mask = BIT(15) | BIT(16) | BIT(17) | BIT(18) | BIT(19)
  609. | BIT(20) | BIT(21) | BIT(22) | BIT(23) | BIT(24) |
  610. BIT(25),
  611. }, {
  612. .group = 0,
  613. .mask = BIT(12),
  614. },
  615. };
  616. static const struct sirfsoc_padmux viprom_padmux = {
  617. .muxmask_counts = ARRAY_SIZE(viprom_muxmask),
  618. .muxmask = viprom_muxmask,
  619. .funcmask = BIT(0),
  620. .funcval = BIT(0),
  621. };
  622. static const unsigned viprom_pins[] = { 12, 79, 80, 81, 82, 83, 84, 85, 86, 87, 88, 89 };
  623. static const struct sirfsoc_muxmask pwm0_muxmask[] = {
  624. {
  625. .group = 0,
  626. .mask = BIT(4),
  627. },
  628. };
  629. static const struct sirfsoc_padmux pwm0_padmux = {
  630. .muxmask_counts = ARRAY_SIZE(pwm0_muxmask),
  631. .muxmask = pwm0_muxmask,
  632. .funcmask = BIT(12),
  633. .funcval = 0,
  634. };
  635. static const unsigned pwm0_pins[] = { 4 };
  636. static const struct sirfsoc_muxmask pwm1_muxmask[] = {
  637. {
  638. .group = 0,
  639. .mask = BIT(5),
  640. },
  641. };
  642. static const struct sirfsoc_padmux pwm1_padmux = {
  643. .muxmask_counts = ARRAY_SIZE(pwm1_muxmask),
  644. .muxmask = pwm1_muxmask,
  645. };
  646. static const unsigned pwm1_pins[] = { 5 };
  647. static const struct sirfsoc_muxmask pwm2_muxmask[] = {
  648. {
  649. .group = 0,
  650. .mask = BIT(6),
  651. },
  652. };
  653. static const struct sirfsoc_padmux pwm2_padmux = {
  654. .muxmask_counts = ARRAY_SIZE(pwm2_muxmask),
  655. .muxmask = pwm2_muxmask,
  656. };
  657. static const unsigned pwm2_pins[] = { 6 };
  658. static const struct sirfsoc_muxmask pwm3_muxmask[] = {
  659. {
  660. .group = 0,
  661. .mask = BIT(7),
  662. },
  663. };
  664. static const struct sirfsoc_padmux pwm3_padmux = {
  665. .muxmask_counts = ARRAY_SIZE(pwm3_muxmask),
  666. .muxmask = pwm3_muxmask,
  667. };
  668. static const unsigned pwm3_pins[] = { 7 };
  669. static const struct sirfsoc_muxmask warm_rst_muxmask[] = {
  670. {
  671. .group = 0,
  672. .mask = BIT(8),
  673. },
  674. };
  675. static const struct sirfsoc_padmux warm_rst_padmux = {
  676. .muxmask_counts = ARRAY_SIZE(warm_rst_muxmask),
  677. .muxmask = warm_rst_muxmask,
  678. };
  679. static const unsigned warm_rst_pins[] = { 8 };
  680. static const struct sirfsoc_muxmask usb0_utmi_drvbus_muxmask[] = {
  681. {
  682. .group = 1,
  683. .mask = BIT(22),
  684. },
  685. };
  686. static const struct sirfsoc_padmux usb0_utmi_drvbus_padmux = {
  687. .muxmask_counts = ARRAY_SIZE(usb0_utmi_drvbus_muxmask),
  688. .muxmask = usb0_utmi_drvbus_muxmask,
  689. .funcmask = BIT(6),
  690. .funcval = BIT(6), /* refer to PAD_UTMI_DRVVBUS0_ENABLE */
  691. };
  692. static const unsigned usb0_utmi_drvbus_pins[] = { 54 };
  693. static const struct sirfsoc_muxmask usb1_utmi_drvbus_muxmask[] = {
  694. {
  695. .group = 1,
  696. .mask = BIT(27),
  697. },
  698. };
  699. static const struct sirfsoc_padmux usb1_utmi_drvbus_padmux = {
  700. .muxmask_counts = ARRAY_SIZE(usb1_utmi_drvbus_muxmask),
  701. .muxmask = usb1_utmi_drvbus_muxmask,
  702. .funcmask = BIT(11),
  703. .funcval = BIT(11), /* refer to PAD_UTMI_DRVVBUS1_ENABLE */
  704. };
  705. static const unsigned usb1_utmi_drvbus_pins[] = { 59 };
  706. static const struct sirfsoc_muxmask pulse_count_muxmask[] = {
  707. {
  708. .group = 0,
  709. .mask = BIT(9) | BIT(10) | BIT(11),
  710. },
  711. };
  712. static const struct sirfsoc_padmux pulse_count_padmux = {
  713. .muxmask_counts = ARRAY_SIZE(pulse_count_muxmask),
  714. .muxmask = pulse_count_muxmask,
  715. };
  716. static const unsigned pulse_count_pins[] = { 9, 10, 11 };
  717. #define SIRFSOC_PIN_GROUP(n, p) \
  718. { \
  719. .name = n, \
  720. .pins = p, \
  721. .num_pins = ARRAY_SIZE(p), \
  722. }
  723. static const struct sirfsoc_pin_group sirfsoc_pin_groups[] = {
  724. SIRFSOC_PIN_GROUP("lcd_16bitsgrp", lcd_16bits_pins),
  725. SIRFSOC_PIN_GROUP("lcd_18bitsgrp", lcd_18bits_pins),
  726. SIRFSOC_PIN_GROUP("lcd_24bitsgrp", lcd_24bits_pins),
  727. SIRFSOC_PIN_GROUP("lcdrom_grp", lcdrom_pins),
  728. SIRFSOC_PIN_GROUP("uart0grp", uart0_pins),
  729. SIRFSOC_PIN_GROUP("uart1grp", uart1_pins),
  730. SIRFSOC_PIN_GROUP("uart2grp", uart2_pins),
  731. SIRFSOC_PIN_GROUP("uart2_nostreamctrlgrp", uart2_nostreamctrl_pins),
  732. SIRFSOC_PIN_GROUP("usp0grp", usp0_pins),
  733. SIRFSOC_PIN_GROUP("usp1grp", usp1_pins),
  734. SIRFSOC_PIN_GROUP("usp2grp", usp2_pins),
  735. SIRFSOC_PIN_GROUP("i2c0grp", i2c0_pins),
  736. SIRFSOC_PIN_GROUP("i2c1grp", i2c1_pins),
  737. SIRFSOC_PIN_GROUP("pwm0grp", pwm0_pins),
  738. SIRFSOC_PIN_GROUP("pwm1grp", pwm1_pins),
  739. SIRFSOC_PIN_GROUP("pwm2grp", pwm2_pins),
  740. SIRFSOC_PIN_GROUP("pwm3grp", pwm3_pins),
  741. SIRFSOC_PIN_GROUP("vipgrp", vip_pins),
  742. SIRFSOC_PIN_GROUP("vipromgrp", viprom_pins),
  743. SIRFSOC_PIN_GROUP("warm_rstgrp", warm_rst_pins),
  744. SIRFSOC_PIN_GROUP("cko0_rstgrp", cko0_pins),
  745. SIRFSOC_PIN_GROUP("cko1_rstgrp", cko1_pins),
  746. SIRFSOC_PIN_GROUP("sdmmc0grp", sdmmc0_pins),
  747. SIRFSOC_PIN_GROUP("sdmmc1grp", sdmmc1_pins),
  748. SIRFSOC_PIN_GROUP("sdmmc2grp", sdmmc2_pins),
  749. SIRFSOC_PIN_GROUP("sdmmc3grp", sdmmc3_pins),
  750. SIRFSOC_PIN_GROUP("sdmmc4grp", sdmmc4_pins),
  751. SIRFSOC_PIN_GROUP("sdmmc5grp", sdmmc5_pins),
  752. SIRFSOC_PIN_GROUP("usb0_utmi_drvbusgrp", usb0_utmi_drvbus_pins),
  753. SIRFSOC_PIN_GROUP("usb1_utmi_drvbusgrp", usb1_utmi_drvbus_pins),
  754. SIRFSOC_PIN_GROUP("pulse_countgrp", pulse_count_pins),
  755. SIRFSOC_PIN_GROUP("i2sgrp", i2s_pins),
  756. SIRFSOC_PIN_GROUP("ac97grp", ac97_pins),
  757. SIRFSOC_PIN_GROUP("nandgrp", nand_pins),
  758. SIRFSOC_PIN_GROUP("spi0grp", spi0_pins),
  759. SIRFSOC_PIN_GROUP("spi1grp", spi1_pins),
  760. SIRFSOC_PIN_GROUP("gpsgrp", gps_pins),
  761. };
  762. static int sirfsoc_get_groups_count(struct pinctrl_dev *pctldev)
  763. {
  764. return ARRAY_SIZE(sirfsoc_pin_groups);
  765. }
  766. static const char *sirfsoc_get_group_name(struct pinctrl_dev *pctldev,
  767. unsigned selector)
  768. {
  769. return sirfsoc_pin_groups[selector].name;
  770. }
  771. static int sirfsoc_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  772. const unsigned **pins,
  773. unsigned *num_pins)
  774. {
  775. *pins = sirfsoc_pin_groups[selector].pins;
  776. *num_pins = sirfsoc_pin_groups[selector].num_pins;
  777. return 0;
  778. }
  779. static void sirfsoc_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  780. unsigned offset)
  781. {
  782. seq_printf(s, " " DRIVER_NAME);
  783. }
  784. static struct pinctrl_ops sirfsoc_pctrl_ops = {
  785. .get_groups_count = sirfsoc_get_groups_count,
  786. .get_group_name = sirfsoc_get_group_name,
  787. .get_group_pins = sirfsoc_get_group_pins,
  788. .pin_dbg_show = sirfsoc_pin_dbg_show,
  789. };
  790. struct sirfsoc_pmx_func {
  791. const char *name;
  792. const char * const *groups;
  793. const unsigned num_groups;
  794. const struct sirfsoc_padmux *padmux;
  795. };
  796. static const char * const lcd_16bitsgrp[] = { "lcd_16bitsgrp" };
  797. static const char * const lcd_18bitsgrp[] = { "lcd_18bitsgrp" };
  798. static const char * const lcd_24bitsgrp[] = { "lcd_24bitsgrp" };
  799. static const char * const lcdromgrp[] = { "lcdromgrp" };
  800. static const char * const uart0grp[] = { "uart0grp" };
  801. static const char * const uart1grp[] = { "uart1grp" };
  802. static const char * const uart2grp[] = { "uart2grp" };
  803. static const char * const uart2_nostreamctrlgrp[] = { "uart2_nostreamctrlgrp" };
  804. static const char * const usp0grp[] = { "usp0grp" };
  805. static const char * const usp1grp[] = { "usp1grp" };
  806. static const char * const usp2grp[] = { "usp2grp" };
  807. static const char * const i2c0grp[] = { "i2c0grp" };
  808. static const char * const i2c1grp[] = { "i2c1grp" };
  809. static const char * const pwm0grp[] = { "pwm0grp" };
  810. static const char * const pwm1grp[] = { "pwm1grp" };
  811. static const char * const pwm2grp[] = { "pwm2grp" };
  812. static const char * const pwm3grp[] = { "pwm3grp" };
  813. static const char * const vipgrp[] = { "vipgrp" };
  814. static const char * const vipromgrp[] = { "vipromgrp" };
  815. static const char * const warm_rstgrp[] = { "warm_rstgrp" };
  816. static const char * const cko0grp[] = { "cko0grp" };
  817. static const char * const cko1grp[] = { "cko1grp" };
  818. static const char * const sdmmc0grp[] = { "sdmmc0grp" };
  819. static const char * const sdmmc1grp[] = { "sdmmc1grp" };
  820. static const char * const sdmmc2grp[] = { "sdmmc2grp" };
  821. static const char * const sdmmc3grp[] = { "sdmmc3grp" };
  822. static const char * const sdmmc4grp[] = { "sdmmc4grp" };
  823. static const char * const sdmmc5grp[] = { "sdmmc5grp" };
  824. static const char * const usb0_utmi_drvbusgrp[] = { "usb0_utmi_drvbusgrp" };
  825. static const char * const usb1_utmi_drvbusgrp[] = { "usb1_utmi_drvbusgrp" };
  826. static const char * const pulse_countgrp[] = { "pulse_countgrp" };
  827. static const char * const i2sgrp[] = { "i2sgrp" };
  828. static const char * const ac97grp[] = { "ac97grp" };
  829. static const char * const nandgrp[] = { "nandgrp" };
  830. static const char * const spi0grp[] = { "spi0grp" };
  831. static const char * const spi1grp[] = { "spi1grp" };
  832. static const char * const gpsgrp[] = { "gpsgrp" };
  833. #define SIRFSOC_PMX_FUNCTION(n, g, m) \
  834. { \
  835. .name = n, \
  836. .groups = g, \
  837. .num_groups = ARRAY_SIZE(g), \
  838. .padmux = &m, \
  839. }
  840. static const struct sirfsoc_pmx_func sirfsoc_pmx_functions[] = {
  841. SIRFSOC_PMX_FUNCTION("lcd_16bits", lcd_16bitsgrp, lcd_16bits_padmux),
  842. SIRFSOC_PMX_FUNCTION("lcd_18bits", lcd_18bitsgrp, lcd_18bits_padmux),
  843. SIRFSOC_PMX_FUNCTION("lcd_24bits", lcd_24bitsgrp, lcd_24bits_padmux),
  844. SIRFSOC_PMX_FUNCTION("lcdrom", lcdromgrp, lcdrom_padmux),
  845. SIRFSOC_PMX_FUNCTION("uart0", uart0grp, uart0_padmux),
  846. SIRFSOC_PMX_FUNCTION("uart1", uart1grp, uart1_padmux),
  847. SIRFSOC_PMX_FUNCTION("uart2", uart2grp, uart2_padmux),
  848. SIRFSOC_PMX_FUNCTION("uart2_nostreamctrl", uart2_nostreamctrlgrp, uart2_nostreamctrl_padmux),
  849. SIRFSOC_PMX_FUNCTION("usp0", usp0grp, usp0_padmux),
  850. SIRFSOC_PMX_FUNCTION("usp1", usp1grp, usp1_padmux),
  851. SIRFSOC_PMX_FUNCTION("usp2", usp2grp, usp2_padmux),
  852. SIRFSOC_PMX_FUNCTION("i2c0", i2c0grp, i2c0_padmux),
  853. SIRFSOC_PMX_FUNCTION("i2c1", i2c1grp, i2c1_padmux),
  854. SIRFSOC_PMX_FUNCTION("pwm0", pwm0grp, pwm0_padmux),
  855. SIRFSOC_PMX_FUNCTION("pwm1", pwm1grp, pwm1_padmux),
  856. SIRFSOC_PMX_FUNCTION("pwm2", pwm2grp, pwm2_padmux),
  857. SIRFSOC_PMX_FUNCTION("pwm3", pwm3grp, pwm3_padmux),
  858. SIRFSOC_PMX_FUNCTION("vip", vipgrp, vip_padmux),
  859. SIRFSOC_PMX_FUNCTION("viprom", vipromgrp, viprom_padmux),
  860. SIRFSOC_PMX_FUNCTION("warm_rst", warm_rstgrp, warm_rst_padmux),
  861. SIRFSOC_PMX_FUNCTION("cko0", cko0grp, cko0_padmux),
  862. SIRFSOC_PMX_FUNCTION("cko1", cko1grp, cko1_padmux),
  863. SIRFSOC_PMX_FUNCTION("sdmmc0", sdmmc0grp, sdmmc0_padmux),
  864. SIRFSOC_PMX_FUNCTION("sdmmc1", sdmmc1grp, sdmmc1_padmux),
  865. SIRFSOC_PMX_FUNCTION("sdmmc2", sdmmc2grp, sdmmc2_padmux),
  866. SIRFSOC_PMX_FUNCTION("sdmmc3", sdmmc3grp, sdmmc3_padmux),
  867. SIRFSOC_PMX_FUNCTION("sdmmc4", sdmmc4grp, sdmmc4_padmux),
  868. SIRFSOC_PMX_FUNCTION("sdmmc5", sdmmc5grp, sdmmc5_padmux),
  869. SIRFSOC_PMX_FUNCTION("usb0_utmi_drvbus", usb0_utmi_drvbusgrp, usb0_utmi_drvbus_padmux),
  870. SIRFSOC_PMX_FUNCTION("usb1_utmi_drvbus", usb1_utmi_drvbusgrp, usb1_utmi_drvbus_padmux),
  871. SIRFSOC_PMX_FUNCTION("pulse_count", pulse_countgrp, pulse_count_padmux),
  872. SIRFSOC_PMX_FUNCTION("i2s", i2sgrp, i2s_padmux),
  873. SIRFSOC_PMX_FUNCTION("ac97", ac97grp, ac97_padmux),
  874. SIRFSOC_PMX_FUNCTION("nand", nandgrp, nand_padmux),
  875. SIRFSOC_PMX_FUNCTION("spi0", spi0grp, spi0_padmux),
  876. SIRFSOC_PMX_FUNCTION("spi1", spi1grp, spi1_padmux),
  877. SIRFSOC_PMX_FUNCTION("gps", gpsgrp, gps_padmux),
  878. };
  879. static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx *spmx, unsigned selector,
  880. bool enable)
  881. {
  882. int i;
  883. const struct sirfsoc_padmux *mux = sirfsoc_pmx_functions[selector].padmux;
  884. const struct sirfsoc_muxmask *mask = mux->muxmask;
  885. for (i = 0; i < mux->muxmask_counts; i++) {
  886. u32 muxval;
  887. muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
  888. if (enable)
  889. muxval = muxval & ~mask[i].mask;
  890. else
  891. muxval = muxval | mask[i].mask;
  892. writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
  893. }
  894. if (mux->funcmask && enable) {
  895. u32 func_en_val;
  896. func_en_val =
  897. readl(spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
  898. func_en_val =
  899. (func_en_val & ~mux->funcmask) | (mux->
  900. funcval);
  901. writel(func_en_val, spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
  902. }
  903. }
  904. static int sirfsoc_pinmux_enable(struct pinctrl_dev *pmxdev, unsigned selector,
  905. unsigned group)
  906. {
  907. struct sirfsoc_pmx *spmx;
  908. spmx = pinctrl_dev_get_drvdata(pmxdev);
  909. sirfsoc_pinmux_endisable(spmx, selector, true);
  910. return 0;
  911. }
  912. static void sirfsoc_pinmux_disable(struct pinctrl_dev *pmxdev, unsigned selector,
  913. unsigned group)
  914. {
  915. struct sirfsoc_pmx *spmx;
  916. spmx = pinctrl_dev_get_drvdata(pmxdev);
  917. sirfsoc_pinmux_endisable(spmx, selector, false);
  918. }
  919. static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev *pmxdev)
  920. {
  921. return ARRAY_SIZE(sirfsoc_pmx_functions);
  922. }
  923. static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev *pctldev,
  924. unsigned selector)
  925. {
  926. return sirfsoc_pmx_functions[selector].name;
  927. }
  928. static int sirfsoc_pinmux_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  929. const char * const **groups,
  930. unsigned * const num_groups)
  931. {
  932. *groups = sirfsoc_pmx_functions[selector].groups;
  933. *num_groups = sirfsoc_pmx_functions[selector].num_groups;
  934. return 0;
  935. }
  936. static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev *pmxdev,
  937. struct pinctrl_gpio_range *range, unsigned offset)
  938. {
  939. struct sirfsoc_pmx *spmx;
  940. int group = range->id;
  941. u32 muxval;
  942. spmx = pinctrl_dev_get_drvdata(pmxdev);
  943. muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
  944. muxval = muxval | (1 << (offset - range->pin_base));
  945. writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
  946. return 0;
  947. }
  948. static struct pinmux_ops sirfsoc_pinmux_ops = {
  949. .enable = sirfsoc_pinmux_enable,
  950. .disable = sirfsoc_pinmux_disable,
  951. .get_functions_count = sirfsoc_pinmux_get_funcs_count,
  952. .get_function_name = sirfsoc_pinmux_get_func_name,
  953. .get_function_groups = sirfsoc_pinmux_get_groups,
  954. .gpio_request_enable = sirfsoc_pinmux_request_gpio,
  955. };
  956. static struct pinctrl_desc sirfsoc_pinmux_desc = {
  957. .name = DRIVER_NAME,
  958. .pins = sirfsoc_pads,
  959. .npins = ARRAY_SIZE(sirfsoc_pads),
  960. .pctlops = &sirfsoc_pctrl_ops,
  961. .pmxops = &sirfsoc_pinmux_ops,
  962. .owner = THIS_MODULE,
  963. };
  964. /*
  965. * Todo: bind irq_chip to every pinctrl_gpio_range
  966. */
  967. static struct pinctrl_gpio_range sirfsoc_gpio_ranges[] = {
  968. {
  969. .name = "sirfsoc-gpio*",
  970. .id = 0,
  971. .base = 0,
  972. .pin_base = 0,
  973. .npins = 32,
  974. }, {
  975. .name = "sirfsoc-gpio*",
  976. .id = 1,
  977. .base = 32,
  978. .pin_base = 32,
  979. .npins = 32,
  980. }, {
  981. .name = "sirfsoc-gpio*",
  982. .id = 2,
  983. .base = 64,
  984. .pin_base = 64,
  985. .npins = 32,
  986. }, {
  987. .name = "sirfsoc-gpio*",
  988. .id = 3,
  989. .base = 96,
  990. .pin_base = 96,
  991. .npins = 19,
  992. },
  993. };
  994. static void __iomem *sirfsoc_rsc_of_iomap(void)
  995. {
  996. const struct of_device_id rsc_ids[] = {
  997. { .compatible = "sirf,prima2-rsc" },
  998. {}
  999. };
  1000. struct device_node *np;
  1001. np = of_find_matching_node(NULL, rsc_ids);
  1002. if (!np)
  1003. panic("unable to find compatible rsc node in dtb\n");
  1004. return of_iomap(np, 0);
  1005. }
  1006. static int __devinit sirfsoc_pinmux_probe(struct platform_device *pdev)
  1007. {
  1008. int ret;
  1009. struct sirfsoc_pmx *spmx;
  1010. struct device_node *np = pdev->dev.of_node;
  1011. int i;
  1012. /* Create state holders etc for this driver */
  1013. spmx = devm_kzalloc(&pdev->dev, sizeof(*spmx), GFP_KERNEL);
  1014. if (!spmx)
  1015. return -ENOMEM;
  1016. spmx->dev = &pdev->dev;
  1017. platform_set_drvdata(pdev, spmx);
  1018. spmx->gpio_virtbase = of_iomap(np, 0);
  1019. if (!spmx->gpio_virtbase) {
  1020. ret = -ENOMEM;
  1021. dev_err(&pdev->dev, "can't map gpio registers\n");
  1022. goto out_no_gpio_remap;
  1023. }
  1024. spmx->rsc_virtbase = sirfsoc_rsc_of_iomap();
  1025. if (!spmx->rsc_virtbase) {
  1026. ret = -ENOMEM;
  1027. dev_err(&pdev->dev, "can't map rsc registers\n");
  1028. goto out_no_rsc_remap;
  1029. }
  1030. /* Now register the pin controller and all pins it handles */
  1031. spmx->pmx = pinctrl_register(&sirfsoc_pinmux_desc, &pdev->dev, spmx);
  1032. if (!spmx->pmx) {
  1033. dev_err(&pdev->dev, "could not register SIRFSOC pinmux driver\n");
  1034. ret = -EINVAL;
  1035. goto out_no_pmx;
  1036. }
  1037. for (i = 0; i < ARRAY_SIZE(sirfsoc_gpio_ranges); i++)
  1038. pinctrl_add_gpio_range(spmx->pmx, &sirfsoc_gpio_ranges[i]);
  1039. dev_info(&pdev->dev, "initialized SIRFSOC pinmux driver\n");
  1040. return 0;
  1041. out_no_pmx:
  1042. iounmap(spmx->rsc_virtbase);
  1043. out_no_rsc_remap:
  1044. iounmap(spmx->gpio_virtbase);
  1045. out_no_gpio_remap:
  1046. platform_set_drvdata(pdev, NULL);
  1047. devm_kfree(&pdev->dev, spmx);
  1048. return ret;
  1049. }
  1050. static const struct of_device_id pinmux_ids[] __devinitconst = {
  1051. { .compatible = "sirf,prima2-gpio-pinmux" },
  1052. {}
  1053. };
  1054. static struct platform_driver sirfsoc_pinmux_driver = {
  1055. .driver = {
  1056. .name = DRIVER_NAME,
  1057. .owner = THIS_MODULE,
  1058. .of_match_table = pinmux_ids,
  1059. },
  1060. .probe = sirfsoc_pinmux_probe,
  1061. };
  1062. static int __init sirfsoc_pinmux_init(void)
  1063. {
  1064. return platform_driver_register(&sirfsoc_pinmux_driver);
  1065. }
  1066. arch_initcall(sirfsoc_pinmux_init);
  1067. static inline int sirfsoc_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  1068. {
  1069. struct sirfsoc_gpio_bank *bank = container_of(to_of_mm_gpio_chip(chip),
  1070. struct sirfsoc_gpio_bank, chip);
  1071. return irq_find_mapping(bank->domain, offset);
  1072. }
  1073. static inline int sirfsoc_gpio_to_offset(unsigned int gpio)
  1074. {
  1075. return gpio % SIRFSOC_GPIO_BANK_SIZE;
  1076. }
  1077. static inline struct sirfsoc_gpio_bank *sirfsoc_gpio_to_bank(unsigned int gpio)
  1078. {
  1079. return &sgpio_bank[gpio / SIRFSOC_GPIO_BANK_SIZE];
  1080. }
  1081. void sirfsoc_gpio_set_pull(unsigned gpio, unsigned mode)
  1082. {
  1083. struct sirfsoc_gpio_bank *bank = sirfsoc_gpio_to_bank(gpio);
  1084. int idx = sirfsoc_gpio_to_offset(gpio);
  1085. u32 val, offset;
  1086. unsigned long flags;
  1087. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1088. spin_lock_irqsave(&sgpio_lock, flags);
  1089. val = readl(bank->chip.regs + offset);
  1090. switch (mode) {
  1091. case SIRFSOC_GPIO_PULL_NONE:
  1092. val &= ~SIRFSOC_GPIO_CTL_PULL_MASK;
  1093. break;
  1094. case SIRFSOC_GPIO_PULL_UP:
  1095. val |= SIRFSOC_GPIO_CTL_PULL_MASK;
  1096. val |= SIRFSOC_GPIO_CTL_PULL_HIGH;
  1097. break;
  1098. case SIRFSOC_GPIO_PULL_DOWN:
  1099. val |= SIRFSOC_GPIO_CTL_PULL_MASK;
  1100. val &= ~SIRFSOC_GPIO_CTL_PULL_HIGH;
  1101. break;
  1102. default:
  1103. break;
  1104. }
  1105. writel(val, bank->chip.regs + offset);
  1106. spin_unlock_irqrestore(&sgpio_lock, flags);
  1107. }
  1108. EXPORT_SYMBOL(sirfsoc_gpio_set_pull);
  1109. static inline struct sirfsoc_gpio_bank *sirfsoc_irqchip_to_bank(struct gpio_chip *chip)
  1110. {
  1111. return container_of(to_of_mm_gpio_chip(chip), struct sirfsoc_gpio_bank, chip);
  1112. }
  1113. static void sirfsoc_gpio_irq_ack(struct irq_data *d)
  1114. {
  1115. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1116. int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
  1117. u32 val, offset;
  1118. unsigned long flags;
  1119. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1120. spin_lock_irqsave(&sgpio_lock, flags);
  1121. val = readl(bank->chip.regs + offset);
  1122. writel(val, bank->chip.regs + offset);
  1123. spin_unlock_irqrestore(&sgpio_lock, flags);
  1124. }
  1125. static void __sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_bank *bank, int idx)
  1126. {
  1127. u32 val, offset;
  1128. unsigned long flags;
  1129. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1130. spin_lock_irqsave(&sgpio_lock, flags);
  1131. val = readl(bank->chip.regs + offset);
  1132. val &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
  1133. val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
  1134. writel(val, bank->chip.regs + offset);
  1135. spin_unlock_irqrestore(&sgpio_lock, flags);
  1136. }
  1137. static void sirfsoc_gpio_irq_mask(struct irq_data *d)
  1138. {
  1139. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1140. __sirfsoc_gpio_irq_mask(bank, d->hwirq % SIRFSOC_GPIO_BANK_SIZE);
  1141. }
  1142. static void sirfsoc_gpio_irq_unmask(struct irq_data *d)
  1143. {
  1144. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1145. int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
  1146. u32 val, offset;
  1147. unsigned long flags;
  1148. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1149. spin_lock_irqsave(&sgpio_lock, flags);
  1150. val = readl(bank->chip.regs + offset);
  1151. val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
  1152. val |= SIRFSOC_GPIO_CTL_INTR_EN_MASK;
  1153. writel(val, bank->chip.regs + offset);
  1154. spin_unlock_irqrestore(&sgpio_lock, flags);
  1155. }
  1156. static int sirfsoc_gpio_irq_type(struct irq_data *d, unsigned type)
  1157. {
  1158. struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  1159. int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
  1160. u32 val, offset;
  1161. unsigned long flags;
  1162. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1163. spin_lock_irqsave(&sgpio_lock, flags);
  1164. val = readl(bank->chip.regs + offset);
  1165. val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
  1166. switch (type) {
  1167. case IRQ_TYPE_NONE:
  1168. break;
  1169. case IRQ_TYPE_EDGE_RISING:
  1170. val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
  1171. val &= ~SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
  1172. break;
  1173. case IRQ_TYPE_EDGE_FALLING:
  1174. val &= ~SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
  1175. val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
  1176. break;
  1177. case IRQ_TYPE_EDGE_BOTH:
  1178. val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
  1179. SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
  1180. break;
  1181. case IRQ_TYPE_LEVEL_LOW:
  1182. val &= ~(SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
  1183. val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
  1184. break;
  1185. case IRQ_TYPE_LEVEL_HIGH:
  1186. val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
  1187. val &= ~(SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
  1188. break;
  1189. }
  1190. writel(val, bank->chip.regs + offset);
  1191. spin_unlock_irqrestore(&sgpio_lock, flags);
  1192. return 0;
  1193. }
  1194. static struct irq_chip sirfsoc_irq_chip = {
  1195. .name = "sirf-gpio-irq",
  1196. .irq_ack = sirfsoc_gpio_irq_ack,
  1197. .irq_mask = sirfsoc_gpio_irq_mask,
  1198. .irq_unmask = sirfsoc_gpio_irq_unmask,
  1199. .irq_set_type = sirfsoc_gpio_irq_type,
  1200. };
  1201. static void sirfsoc_gpio_handle_irq(unsigned int irq, struct irq_desc *desc)
  1202. {
  1203. struct sirfsoc_gpio_bank *bank = irq_get_handler_data(irq);
  1204. u32 status, ctrl;
  1205. int idx = 0;
  1206. unsigned int first_irq;
  1207. status = readl(bank->chip.regs + SIRFSOC_GPIO_INT_STATUS(bank->id));
  1208. if (!status) {
  1209. printk(KERN_WARNING
  1210. "%s: gpio id %d status %#x no interrupt is flaged\n",
  1211. __func__, bank->id, status);
  1212. handle_bad_irq(irq, desc);
  1213. return;
  1214. }
  1215. first_irq = bank->domain->revmap_data.legacy.first_irq;
  1216. while (status) {
  1217. ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, idx));
  1218. /*
  1219. * Here we must check whether the corresponding GPIO's interrupt
  1220. * has been enabled, otherwise just skip it
  1221. */
  1222. if ((status & 0x1) && (ctrl & SIRFSOC_GPIO_CTL_INTR_EN_MASK)) {
  1223. pr_debug("%s: gpio id %d idx %d happens\n",
  1224. __func__, bank->id, idx);
  1225. generic_handle_irq(first_irq + idx);
  1226. }
  1227. idx++;
  1228. status = status >> 1;
  1229. }
  1230. }
  1231. static inline void sirfsoc_gpio_set_input(struct sirfsoc_gpio_bank *bank, unsigned ctrl_offset)
  1232. {
  1233. u32 val;
  1234. unsigned long flags;
  1235. spin_lock_irqsave(&bank->lock, flags);
  1236. val = readl(bank->chip.regs + ctrl_offset);
  1237. val &= ~SIRFSOC_GPIO_CTL_OUT_EN_MASK;
  1238. writel(val, bank->chip.regs + ctrl_offset);
  1239. spin_unlock_irqrestore(&bank->lock, flags);
  1240. }
  1241. static int sirfsoc_gpio_request(struct gpio_chip *chip, unsigned offset)
  1242. {
  1243. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1244. unsigned long flags;
  1245. if (pinctrl_request_gpio(chip->base + offset))
  1246. return -ENODEV;
  1247. spin_lock_irqsave(&bank->lock, flags);
  1248. /*
  1249. * default status:
  1250. * set direction as input and mask irq
  1251. */
  1252. sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
  1253. __sirfsoc_gpio_irq_mask(bank, offset);
  1254. spin_unlock_irqrestore(&bank->lock, flags);
  1255. return 0;
  1256. }
  1257. static void sirfsoc_gpio_free(struct gpio_chip *chip, unsigned offset)
  1258. {
  1259. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1260. unsigned long flags;
  1261. spin_lock_irqsave(&bank->lock, flags);
  1262. __sirfsoc_gpio_irq_mask(bank, offset);
  1263. sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
  1264. spin_unlock_irqrestore(&bank->lock, flags);
  1265. pinctrl_free_gpio(chip->base + offset);
  1266. }
  1267. static int sirfsoc_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
  1268. {
  1269. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1270. int idx = sirfsoc_gpio_to_offset(gpio);
  1271. unsigned long flags;
  1272. unsigned offset;
  1273. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1274. spin_lock_irqsave(&bank->lock, flags);
  1275. sirfsoc_gpio_set_input(bank, offset);
  1276. spin_unlock_irqrestore(&bank->lock, flags);
  1277. return 0;
  1278. }
  1279. static inline void sirfsoc_gpio_set_output(struct sirfsoc_gpio_bank *bank, unsigned offset,
  1280. int value)
  1281. {
  1282. u32 out_ctrl;
  1283. unsigned long flags;
  1284. spin_lock_irqsave(&bank->lock, flags);
  1285. out_ctrl = readl(bank->chip.regs + offset);
  1286. if (value)
  1287. out_ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1288. else
  1289. out_ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1290. out_ctrl &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
  1291. out_ctrl |= SIRFSOC_GPIO_CTL_OUT_EN_MASK;
  1292. writel(out_ctrl, bank->chip.regs + offset);
  1293. spin_unlock_irqrestore(&bank->lock, flags);
  1294. }
  1295. static int sirfsoc_gpio_direction_output(struct gpio_chip *chip, unsigned gpio, int value)
  1296. {
  1297. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1298. int idx = sirfsoc_gpio_to_offset(gpio);
  1299. u32 offset;
  1300. unsigned long flags;
  1301. offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
  1302. spin_lock_irqsave(&sgpio_lock, flags);
  1303. sirfsoc_gpio_set_output(bank, offset, value);
  1304. spin_unlock_irqrestore(&sgpio_lock, flags);
  1305. return 0;
  1306. }
  1307. static int sirfsoc_gpio_get_value(struct gpio_chip *chip, unsigned offset)
  1308. {
  1309. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1310. u32 val;
  1311. unsigned long flags;
  1312. spin_lock_irqsave(&bank->lock, flags);
  1313. val = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
  1314. spin_unlock_irqrestore(&bank->lock, flags);
  1315. return !!(val & SIRFSOC_GPIO_CTL_DATAIN_MASK);
  1316. }
  1317. static void sirfsoc_gpio_set_value(struct gpio_chip *chip, unsigned offset,
  1318. int value)
  1319. {
  1320. struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
  1321. u32 ctrl;
  1322. unsigned long flags;
  1323. spin_lock_irqsave(&bank->lock, flags);
  1324. ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
  1325. if (value)
  1326. ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1327. else
  1328. ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
  1329. writel(ctrl, bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
  1330. spin_unlock_irqrestore(&bank->lock, flags);
  1331. }
  1332. int sirfsoc_gpio_irq_map(struct irq_domain *d, unsigned int irq,
  1333. irq_hw_number_t hwirq)
  1334. {
  1335. struct sirfsoc_gpio_bank *bank = d->host_data;
  1336. if (!bank)
  1337. return -EINVAL;
  1338. irq_set_chip(irq, &sirfsoc_irq_chip);
  1339. irq_set_handler(irq, handle_level_irq);
  1340. irq_set_chip_data(irq, bank);
  1341. set_irq_flags(irq, IRQF_VALID);
  1342. return 0;
  1343. }
  1344. const struct irq_domain_ops sirfsoc_gpio_irq_simple_ops = {
  1345. .map = sirfsoc_gpio_irq_map,
  1346. .xlate = irq_domain_xlate_twocell,
  1347. };
  1348. static int __devinit sirfsoc_gpio_probe(struct device_node *np)
  1349. {
  1350. int i, err = 0;
  1351. struct sirfsoc_gpio_bank *bank;
  1352. void *regs;
  1353. struct platform_device *pdev;
  1354. pdev = of_find_device_by_node(np);
  1355. if (!pdev)
  1356. return -ENODEV;
  1357. regs = of_iomap(np, 0);
  1358. if (!regs)
  1359. return -ENOMEM;
  1360. for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
  1361. bank = &sgpio_bank[i];
  1362. spin_lock_init(&bank->lock);
  1363. bank->chip.gc.request = sirfsoc_gpio_request;
  1364. bank->chip.gc.free = sirfsoc_gpio_free;
  1365. bank->chip.gc.direction_input = sirfsoc_gpio_direction_input;
  1366. bank->chip.gc.get = sirfsoc_gpio_get_value;
  1367. bank->chip.gc.direction_output = sirfsoc_gpio_direction_output;
  1368. bank->chip.gc.set = sirfsoc_gpio_set_value;
  1369. bank->chip.gc.to_irq = sirfsoc_gpio_to_irq;
  1370. bank->chip.gc.base = i * SIRFSOC_GPIO_BANK_SIZE;
  1371. bank->chip.gc.ngpio = SIRFSOC_GPIO_BANK_SIZE;
  1372. bank->chip.gc.label = kstrdup(np->full_name, GFP_KERNEL);
  1373. bank->chip.gc.of_node = np;
  1374. bank->chip.regs = regs;
  1375. bank->id = i;
  1376. bank->parent_irq = platform_get_irq(pdev, i);
  1377. if (bank->parent_irq < 0) {
  1378. err = bank->parent_irq;
  1379. goto out;
  1380. }
  1381. err = gpiochip_add(&bank->chip.gc);
  1382. if (err) {
  1383. pr_err("%s: error in probe function with status %d\n",
  1384. np->full_name, err);
  1385. goto out;
  1386. }
  1387. bank->domain = irq_domain_add_legacy(np, SIRFSOC_GPIO_BANK_SIZE,
  1388. SIRFSOC_GPIO_IRQ_START + i * SIRFSOC_GPIO_BANK_SIZE, 0,
  1389. &sirfsoc_gpio_irq_simple_ops, bank);
  1390. if (!bank->domain) {
  1391. pr_err("%s: Failed to create irqdomain\n", np->full_name);
  1392. err = -ENOSYS;
  1393. goto out;
  1394. }
  1395. irq_set_chained_handler(bank->parent_irq, sirfsoc_gpio_handle_irq);
  1396. irq_set_handler_data(bank->parent_irq, bank);
  1397. }
  1398. out:
  1399. iounmap(regs);
  1400. return err;
  1401. }
  1402. static int __init sirfsoc_gpio_init(void)
  1403. {
  1404. struct device_node *np;
  1405. np = of_find_matching_node(NULL, pinmux_ids);
  1406. if (!np)
  1407. return -ENODEV;
  1408. return sirfsoc_gpio_probe(np);
  1409. }
  1410. subsys_initcall(sirfsoc_gpio_init);
  1411. MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>, "
  1412. "Yuping Luo <yuping.luo@csr.com>, "
  1413. "Barry Song <baohua.song@csr.com>");
  1414. MODULE_DESCRIPTION("SIRFSOC pin control driver");
  1415. MODULE_LICENSE("GPL");