main.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include <linux/firmware.h>
  25. #include "../wlcore/wlcore.h"
  26. #include "../wlcore/debug.h"
  27. #include "../wlcore/io.h"
  28. #include "../wlcore/acx.h"
  29. #include "../wlcore/tx.h"
  30. #include "../wlcore/rx.h"
  31. #include "../wlcore/io.h"
  32. #include "../wlcore/boot.h"
  33. #include "reg.h"
  34. #include "conf.h"
  35. #include "acx.h"
  36. #include "tx.h"
  37. #include "wl18xx.h"
  38. #include "io.h"
  39. #include "debugfs.h"
  40. #define WL18XX_RX_CHECKSUM_MASK 0x40
  41. static char *ht_mode_param = NULL;
  42. static char *board_type_param = NULL;
  43. static bool checksum_param = false;
  44. static bool enable_11a_param = true;
  45. static int num_rx_desc_param = -1;
  46. /* phy paramters */
  47. static int dc2dc_param = -1;
  48. static int n_antennas_2_param = -1;
  49. static int n_antennas_5_param = -1;
  50. static int low_band_component_param = -1;
  51. static int low_band_component_type_param = -1;
  52. static int high_band_component_param = -1;
  53. static int high_band_component_type_param = -1;
  54. static int pwr_limit_reference_11_abg_param = -1;
  55. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  56. /* MCS rates are used only with 11n */
  57. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  58. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  59. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  60. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  61. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  62. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  63. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  64. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  65. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  66. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  67. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  68. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  69. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  70. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  71. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  72. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  73. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  74. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  75. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  76. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  77. /* TI-specific rate */
  78. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  79. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  80. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  81. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  82. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  83. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  84. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  85. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  86. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  87. };
  88. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  89. /* MCS rates are used only with 11n */
  90. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  91. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  92. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  93. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  94. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  95. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  96. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  97. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  98. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  99. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  100. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  101. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  102. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  103. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  104. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  105. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  106. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  107. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  108. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  109. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  110. /* TI-specific rate */
  111. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  112. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  113. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  114. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  115. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  116. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  117. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  118. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  119. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  120. };
  121. static const u8 *wl18xx_band_rate_to_idx[] = {
  122. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  123. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  124. };
  125. enum wl18xx_hw_rates {
  126. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  127. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  128. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  129. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  130. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  131. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  132. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  133. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  134. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  135. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  136. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  137. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  138. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  139. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  140. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  141. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  142. WL18XX_CONF_HW_RXTX_RATE_54,
  143. WL18XX_CONF_HW_RXTX_RATE_48,
  144. WL18XX_CONF_HW_RXTX_RATE_36,
  145. WL18XX_CONF_HW_RXTX_RATE_24,
  146. WL18XX_CONF_HW_RXTX_RATE_22,
  147. WL18XX_CONF_HW_RXTX_RATE_18,
  148. WL18XX_CONF_HW_RXTX_RATE_12,
  149. WL18XX_CONF_HW_RXTX_RATE_11,
  150. WL18XX_CONF_HW_RXTX_RATE_9,
  151. WL18XX_CONF_HW_RXTX_RATE_6,
  152. WL18XX_CONF_HW_RXTX_RATE_5_5,
  153. WL18XX_CONF_HW_RXTX_RATE_2,
  154. WL18XX_CONF_HW_RXTX_RATE_1,
  155. WL18XX_CONF_HW_RXTX_RATE_MAX,
  156. };
  157. static struct wlcore_conf wl18xx_conf = {
  158. .sg = {
  159. .params = {
  160. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  161. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  162. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  163. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  164. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  165. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  166. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  167. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  168. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  169. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  170. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  171. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  172. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  173. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  174. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  175. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  176. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  177. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  178. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  179. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  180. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  181. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  182. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  183. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  184. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  185. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  186. /* active scan params */
  187. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  188. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  189. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  190. /* passive scan params */
  191. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  192. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  193. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  194. /* passive scan in dual antenna params */
  195. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  196. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  197. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  198. /* general params */
  199. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  200. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  201. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  202. [CONF_SG_DHCP_TIME] = 5000,
  203. [CONF_SG_RXT] = 1200,
  204. [CONF_SG_TXT] = 1000,
  205. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  206. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  207. [CONF_SG_HV3_MAX_SERVED] = 6,
  208. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  209. [CONF_SG_UPSD_TIMEOUT] = 10,
  210. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  211. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  212. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  213. /* AP params */
  214. [CONF_AP_BEACON_MISS_TX] = 3,
  215. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  216. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  217. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  218. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  219. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  220. /* CTS Diluting params */
  221. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  222. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  223. },
  224. .state = CONF_SG_PROTECTIVE,
  225. },
  226. .rx = {
  227. .rx_msdu_life_time = 512000,
  228. .packet_detection_threshold = 0,
  229. .ps_poll_timeout = 15,
  230. .upsd_timeout = 15,
  231. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  232. .rx_cca_threshold = 0,
  233. .irq_blk_threshold = 0xFFFF,
  234. .irq_pkt_threshold = 0,
  235. .irq_timeout = 600,
  236. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  237. },
  238. .tx = {
  239. .tx_energy_detection = 0,
  240. .sta_rc_conf = {
  241. .enabled_rates = 0,
  242. .short_retry_limit = 10,
  243. .long_retry_limit = 10,
  244. .aflags = 0,
  245. },
  246. .ac_conf_count = 4,
  247. .ac_conf = {
  248. [CONF_TX_AC_BE] = {
  249. .ac = CONF_TX_AC_BE,
  250. .cw_min = 15,
  251. .cw_max = 63,
  252. .aifsn = 3,
  253. .tx_op_limit = 0,
  254. },
  255. [CONF_TX_AC_BK] = {
  256. .ac = CONF_TX_AC_BK,
  257. .cw_min = 15,
  258. .cw_max = 63,
  259. .aifsn = 7,
  260. .tx_op_limit = 0,
  261. },
  262. [CONF_TX_AC_VI] = {
  263. .ac = CONF_TX_AC_VI,
  264. .cw_min = 15,
  265. .cw_max = 63,
  266. .aifsn = CONF_TX_AIFS_PIFS,
  267. .tx_op_limit = 3008,
  268. },
  269. [CONF_TX_AC_VO] = {
  270. .ac = CONF_TX_AC_VO,
  271. .cw_min = 15,
  272. .cw_max = 63,
  273. .aifsn = CONF_TX_AIFS_PIFS,
  274. .tx_op_limit = 1504,
  275. },
  276. },
  277. .max_tx_retries = 100,
  278. .ap_aging_period = 300,
  279. .tid_conf_count = 4,
  280. .tid_conf = {
  281. [CONF_TX_AC_BE] = {
  282. .queue_id = CONF_TX_AC_BE,
  283. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  284. .tsid = CONF_TX_AC_BE,
  285. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  286. .ack_policy = CONF_ACK_POLICY_LEGACY,
  287. .apsd_conf = {0, 0},
  288. },
  289. [CONF_TX_AC_BK] = {
  290. .queue_id = CONF_TX_AC_BK,
  291. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  292. .tsid = CONF_TX_AC_BK,
  293. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  294. .ack_policy = CONF_ACK_POLICY_LEGACY,
  295. .apsd_conf = {0, 0},
  296. },
  297. [CONF_TX_AC_VI] = {
  298. .queue_id = CONF_TX_AC_VI,
  299. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  300. .tsid = CONF_TX_AC_VI,
  301. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  302. .ack_policy = CONF_ACK_POLICY_LEGACY,
  303. .apsd_conf = {0, 0},
  304. },
  305. [CONF_TX_AC_VO] = {
  306. .queue_id = CONF_TX_AC_VO,
  307. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  308. .tsid = CONF_TX_AC_VO,
  309. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  310. .ack_policy = CONF_ACK_POLICY_LEGACY,
  311. .apsd_conf = {0, 0},
  312. },
  313. },
  314. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  315. .tx_compl_timeout = 350,
  316. .tx_compl_threshold = 10,
  317. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  318. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  319. .tmpl_short_retry_limit = 10,
  320. .tmpl_long_retry_limit = 10,
  321. .tx_watchdog_timeout = 5000,
  322. },
  323. .conn = {
  324. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  325. .listen_interval = 1,
  326. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  327. .suspend_listen_interval = 3,
  328. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  329. .bcn_filt_ie_count = 3,
  330. .bcn_filt_ie = {
  331. [0] = {
  332. .ie = WLAN_EID_CHANNEL_SWITCH,
  333. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  334. },
  335. [1] = {
  336. .ie = WLAN_EID_HT_OPERATION,
  337. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  338. },
  339. [2] = {
  340. .ie = WLAN_EID_ERP_INFO,
  341. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  342. },
  343. },
  344. .synch_fail_thold = 12,
  345. .bss_lose_timeout = 400,
  346. .beacon_rx_timeout = 10000,
  347. .broadcast_timeout = 20000,
  348. .rx_broadcast_in_ps = 1,
  349. .ps_poll_threshold = 10,
  350. .bet_enable = CONF_BET_MODE_ENABLE,
  351. .bet_max_consecutive = 50,
  352. .psm_entry_retries = 8,
  353. .psm_exit_retries = 16,
  354. .psm_entry_nullfunc_retries = 3,
  355. .dynamic_ps_timeout = 1500,
  356. .forced_ps = false,
  357. .keep_alive_interval = 55000,
  358. .max_listen_interval = 20,
  359. .sta_sleep_auth = WL1271_PSM_ILLEGAL,
  360. },
  361. .itrim = {
  362. .enable = false,
  363. .timeout = 50000,
  364. },
  365. .pm_config = {
  366. .host_clk_settling_time = 5000,
  367. .host_fast_wakeup_support = CONF_FAST_WAKEUP_DISABLE,
  368. },
  369. .roam_trigger = {
  370. .trigger_pacing = 1,
  371. .avg_weight_rssi_beacon = 20,
  372. .avg_weight_rssi_data = 10,
  373. .avg_weight_snr_beacon = 20,
  374. .avg_weight_snr_data = 10,
  375. },
  376. .scan = {
  377. .min_dwell_time_active = 7500,
  378. .max_dwell_time_active = 30000,
  379. .min_dwell_time_passive = 100000,
  380. .max_dwell_time_passive = 100000,
  381. .num_probe_reqs = 2,
  382. .split_scan_timeout = 50000,
  383. },
  384. .sched_scan = {
  385. /*
  386. * Values are in TU/1000 but since sched scan FW command
  387. * params are in TUs rounding up may occur.
  388. */
  389. .base_dwell_time = 7500,
  390. .max_dwell_time_delta = 22500,
  391. /* based on 250bits per probe @1Mbps */
  392. .dwell_time_delta_per_probe = 2000,
  393. /* based on 250bits per probe @6Mbps (plus a bit more) */
  394. .dwell_time_delta_per_probe_5 = 350,
  395. .dwell_time_passive = 100000,
  396. .dwell_time_dfs = 150000,
  397. .num_probe_reqs = 2,
  398. .rssi_threshold = -90,
  399. .snr_threshold = 0,
  400. },
  401. .ht = {
  402. .rx_ba_win_size = 10,
  403. .tx_ba_win_size = 64,
  404. .inactivity_timeout = 10000,
  405. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  406. },
  407. .mem = {
  408. .num_stations = 1,
  409. .ssid_profiles = 1,
  410. .rx_block_num = 40,
  411. .tx_min_block_num = 40,
  412. .dynamic_memory = 1,
  413. .min_req_tx_blocks = 45,
  414. .min_req_rx_blocks = 22,
  415. .tx_min = 27,
  416. },
  417. .fm_coex = {
  418. .enable = true,
  419. .swallow_period = 5,
  420. .n_divider_fref_set_1 = 0xff, /* default */
  421. .n_divider_fref_set_2 = 12,
  422. .m_divider_fref_set_1 = 0xffff,
  423. .m_divider_fref_set_2 = 148, /* default */
  424. .coex_pll_stabilization_time = 0xffffffff, /* default */
  425. .ldo_stabilization_time = 0xffff, /* default */
  426. .fm_disturbed_band_margin = 0xff, /* default */
  427. .swallow_clk_diff = 0xff, /* default */
  428. },
  429. .rx_streaming = {
  430. .duration = 150,
  431. .queues = 0x1,
  432. .interval = 20,
  433. .always = 0,
  434. },
  435. .fwlog = {
  436. .mode = WL12XX_FWLOG_ON_DEMAND,
  437. .mem_blocks = 2,
  438. .severity = 0,
  439. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  440. .output = WL12XX_FWLOG_OUTPUT_HOST,
  441. .threshold = 0,
  442. },
  443. .rate = {
  444. .rate_retry_score = 32000,
  445. .per_add = 8192,
  446. .per_th1 = 2048,
  447. .per_th2 = 4096,
  448. .max_per = 8100,
  449. .inverse_curiosity_factor = 5,
  450. .tx_fail_low_th = 4,
  451. .tx_fail_high_th = 10,
  452. .per_alpha_shift = 4,
  453. .per_add_shift = 13,
  454. .per_beta1_shift = 10,
  455. .per_beta2_shift = 8,
  456. .rate_check_up = 2,
  457. .rate_check_down = 12,
  458. .rate_retry_policy = {
  459. 0x00, 0x00, 0x00, 0x00, 0x00,
  460. 0x00, 0x00, 0x00, 0x00, 0x00,
  461. 0x00, 0x00, 0x00,
  462. },
  463. },
  464. .hangover = {
  465. .recover_time = 0,
  466. .hangover_period = 20,
  467. .dynamic_mode = 1,
  468. .early_termination_mode = 1,
  469. .max_period = 20,
  470. .min_period = 1,
  471. .increase_delta = 1,
  472. .decrease_delta = 2,
  473. .quiet_time = 4,
  474. .increase_time = 1,
  475. .window_size = 16,
  476. },
  477. };
  478. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  479. .ht = {
  480. .mode = HT_MODE_DEFAULT,
  481. },
  482. .phy = {
  483. .phy_standalone = 0x00,
  484. .primary_clock_setting_time = 0x05,
  485. .clock_valid_on_wake_up = 0x00,
  486. .secondary_clock_setting_time = 0x05,
  487. .board_type = BOARD_TYPE_HDK_18XX,
  488. .rdl = 0x01,
  489. .auto_detect = 0x00,
  490. .dedicated_fem = FEM_NONE,
  491. .low_band_component = COMPONENT_2_WAY_SWITCH,
  492. .low_band_component_type = 0x06,
  493. .high_band_component = COMPONENT_2_WAY_SWITCH,
  494. .high_band_component_type = 0x09,
  495. .tcxo_ldo_voltage = 0x00,
  496. .xtal_itrim_val = 0x04,
  497. .srf_state = 0x00,
  498. .io_configuration = 0x01,
  499. .sdio_configuration = 0x00,
  500. .settings = 0x00,
  501. .enable_clpc = 0x00,
  502. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  503. .rx_profile = 0x00,
  504. .pwr_limit_reference_11_abg = 0xc8,
  505. .psat = 0,
  506. .low_power_val = 0x00,
  507. .med_power_val = 0x0a,
  508. .high_power_val = 0x1e,
  509. .external_pa_dc2dc = 0,
  510. .number_of_assembled_ant2_4 = 1,
  511. .number_of_assembled_ant5 = 1,
  512. },
  513. };
  514. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  515. [PART_TOP_PRCM_ELP_SOC] = {
  516. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  517. .reg = { .start = 0x00807000, .size = 0x00005000 },
  518. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  519. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  520. },
  521. [PART_DOWN] = {
  522. .mem = { .start = 0x00000000, .size = 0x00014000 },
  523. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  524. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  525. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  526. },
  527. [PART_BOOT] = {
  528. .mem = { .start = 0x00700000, .size = 0x0000030c },
  529. .reg = { .start = 0x00802000, .size = 0x00014578 },
  530. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  531. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  532. },
  533. [PART_WORK] = {
  534. .mem = { .start = 0x00800000, .size = 0x000050FC },
  535. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  536. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  537. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  538. },
  539. [PART_PHY_INIT] = {
  540. .mem = { .start = 0x80926000,
  541. .size = sizeof(struct wl18xx_mac_and_phy_params) },
  542. .reg = { .start = 0x00000000, .size = 0x00000000 },
  543. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  544. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  545. },
  546. };
  547. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  548. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  549. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  550. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  551. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  552. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  553. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  554. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  555. [REG_PC_ON_RECOVERY] = WL18XX_SCR_PAD4,
  556. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  557. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  558. /* data access memory addresses, used with partition translation */
  559. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  560. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  561. /* raw data access memory addresses */
  562. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  563. };
  564. static const struct wl18xx_clk_cfg wl18xx_clk_table[NUM_CLOCK_CONFIGS] = {
  565. [CLOCK_CONFIG_16_2_M] = { 7, 104, 801, 4, true },
  566. [CLOCK_CONFIG_16_368_M] = { 9, 132, 3751, 4, true },
  567. [CLOCK_CONFIG_16_8_M] = { 7, 100, 0, 0, false },
  568. [CLOCK_CONFIG_19_2_M] = { 8, 100, 0, 0, false },
  569. [CLOCK_CONFIG_26_M] = { 13, 120, 0, 0, false },
  570. [CLOCK_CONFIG_32_736_M] = { 9, 132, 3751, 4, true },
  571. [CLOCK_CONFIG_33_6_M] = { 7, 100, 0, 0, false },
  572. [CLOCK_CONFIG_38_468_M] = { 8, 100, 0, 0, false },
  573. [CLOCK_CONFIG_52_M] = { 13, 120, 0, 0, false },
  574. };
  575. /* TODO: maybe move to a new header file? */
  576. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  577. static int wl18xx_identify_chip(struct wl1271 *wl)
  578. {
  579. int ret = 0;
  580. switch (wl->chip.id) {
  581. case CHIP_ID_185x_PG20:
  582. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG20)",
  583. wl->chip.id);
  584. wl->sr_fw_name = WL18XX_FW_NAME;
  585. /* wl18xx uses the same firmware for PLT */
  586. wl->plt_fw_name = WL18XX_FW_NAME;
  587. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  588. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN |
  589. WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN |
  590. WLCORE_QUIRK_NO_SCHED_SCAN_WHILE_CONN |
  591. WLCORE_QUIRK_TX_PAD_LAST_FRAME;
  592. wlcore_set_min_fw_ver(wl, WL18XX_CHIP_VER, WL18XX_IFTYPE_VER,
  593. WL18XX_MAJOR_VER, WL18XX_SUBTYPE_VER,
  594. WL18XX_MINOR_VER);
  595. break;
  596. case CHIP_ID_185x_PG10:
  597. wl1271_warning("chip id 0x%x (185x PG10) is deprecated",
  598. wl->chip.id);
  599. ret = -ENODEV;
  600. goto out;
  601. default:
  602. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  603. ret = -ENODEV;
  604. goto out;
  605. }
  606. out:
  607. return ret;
  608. }
  609. static int wl18xx_set_clk(struct wl1271 *wl)
  610. {
  611. u16 clk_freq;
  612. int ret;
  613. ret = wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  614. if (ret < 0)
  615. goto out;
  616. /* TODO: PG2: apparently we need to read the clk type */
  617. ret = wl18xx_top_reg_read(wl, PRIMARY_CLK_DETECT, &clk_freq);
  618. if (ret < 0)
  619. goto out;
  620. wl1271_debug(DEBUG_BOOT, "clock freq %d (%d, %d, %d, %d, %s)", clk_freq,
  621. wl18xx_clk_table[clk_freq].n, wl18xx_clk_table[clk_freq].m,
  622. wl18xx_clk_table[clk_freq].p, wl18xx_clk_table[clk_freq].q,
  623. wl18xx_clk_table[clk_freq].swallow ? "swallow" : "spit");
  624. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_N,
  625. wl18xx_clk_table[clk_freq].n);
  626. if (ret < 0)
  627. goto out;
  628. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_M,
  629. wl18xx_clk_table[clk_freq].m);
  630. if (ret < 0)
  631. goto out;
  632. if (wl18xx_clk_table[clk_freq].swallow) {
  633. /* first the 16 lower bits */
  634. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_1,
  635. wl18xx_clk_table[clk_freq].q &
  636. PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK);
  637. if (ret < 0)
  638. goto out;
  639. /* then the 16 higher bits, masked out */
  640. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_2,
  641. (wl18xx_clk_table[clk_freq].q >> 16) &
  642. PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK);
  643. if (ret < 0)
  644. goto out;
  645. /* first the 16 lower bits */
  646. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_1,
  647. wl18xx_clk_table[clk_freq].p &
  648. PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK);
  649. if (ret < 0)
  650. goto out;
  651. /* then the 16 higher bits, masked out */
  652. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_2,
  653. (wl18xx_clk_table[clk_freq].p >> 16) &
  654. PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK);
  655. } else {
  656. ret = wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_SWALLOW_EN,
  657. PLLSH_WCS_PLL_SWALLOW_EN_VAL2);
  658. }
  659. out:
  660. return ret;
  661. }
  662. static int wl18xx_boot_soft_reset(struct wl1271 *wl)
  663. {
  664. int ret;
  665. /* disable Rx/Tx */
  666. ret = wlcore_write32(wl, WL18XX_ENABLE, 0x0);
  667. if (ret < 0)
  668. goto out;
  669. /* disable auto calibration on start*/
  670. ret = wlcore_write32(wl, WL18XX_SPARE_A2, 0xffff);
  671. out:
  672. return ret;
  673. }
  674. static int wl18xx_pre_boot(struct wl1271 *wl)
  675. {
  676. int ret;
  677. ret = wl18xx_set_clk(wl);
  678. if (ret < 0)
  679. goto out;
  680. /* Continue the ELP wake up sequence */
  681. ret = wlcore_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  682. if (ret < 0)
  683. goto out;
  684. udelay(500);
  685. ret = wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  686. if (ret < 0)
  687. goto out;
  688. /* Disable interrupts */
  689. ret = wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  690. if (ret < 0)
  691. goto out;
  692. ret = wl18xx_boot_soft_reset(wl);
  693. out:
  694. return ret;
  695. }
  696. static int wl18xx_pre_upload(struct wl1271 *wl)
  697. {
  698. u32 tmp;
  699. int ret;
  700. ret = wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  701. if (ret < 0)
  702. goto out;
  703. /* TODO: check if this is all needed */
  704. ret = wlcore_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  705. if (ret < 0)
  706. goto out;
  707. ret = wlcore_read_reg(wl, REG_CHIP_ID_B, &tmp);
  708. if (ret < 0)
  709. goto out;
  710. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  711. ret = wlcore_read32(wl, WL18XX_SCR_PAD2, &tmp);
  712. out:
  713. return ret;
  714. }
  715. static int wl18xx_set_mac_and_phy(struct wl1271 *wl)
  716. {
  717. struct wl18xx_priv *priv = wl->priv;
  718. struct wl18xx_mac_and_phy_params *params;
  719. int ret;
  720. params = kmemdup(&priv->conf.phy, sizeof(*params), GFP_KERNEL);
  721. if (!params) {
  722. ret = -ENOMEM;
  723. goto out;
  724. }
  725. ret = wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  726. if (ret < 0)
  727. goto out;
  728. ret = wlcore_write(wl, WL18XX_PHY_INIT_MEM_ADDR, params,
  729. sizeof(*params), false);
  730. out:
  731. kfree(params);
  732. return ret;
  733. }
  734. static int wl18xx_enable_interrupts(struct wl1271 *wl)
  735. {
  736. u32 event_mask, intr_mask;
  737. int ret;
  738. event_mask = WL18XX_ACX_EVENTS_VECTOR;
  739. intr_mask = WL18XX_INTR_MASK;
  740. ret = wlcore_write_reg(wl, REG_INTERRUPT_MASK, event_mask);
  741. if (ret < 0)
  742. goto out;
  743. wlcore_enable_interrupts(wl);
  744. ret = wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  745. WL1271_ACX_INTR_ALL & ~intr_mask);
  746. out:
  747. return ret;
  748. }
  749. static int wl18xx_boot(struct wl1271 *wl)
  750. {
  751. int ret;
  752. ret = wl18xx_pre_boot(wl);
  753. if (ret < 0)
  754. goto out;
  755. ret = wl18xx_pre_upload(wl);
  756. if (ret < 0)
  757. goto out;
  758. ret = wlcore_boot_upload_firmware(wl);
  759. if (ret < 0)
  760. goto out;
  761. ret = wl18xx_set_mac_and_phy(wl);
  762. if (ret < 0)
  763. goto out;
  764. ret = wlcore_boot_run_firmware(wl);
  765. if (ret < 0)
  766. goto out;
  767. ret = wl18xx_enable_interrupts(wl);
  768. out:
  769. return ret;
  770. }
  771. static int wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  772. void *buf, size_t len)
  773. {
  774. struct wl18xx_priv *priv = wl->priv;
  775. memcpy(priv->cmd_buf, buf, len);
  776. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  777. return wlcore_write(wl, cmd_box_addr, priv->cmd_buf,
  778. WL18XX_CMD_MAX_SIZE, false);
  779. }
  780. static int wl18xx_ack_event(struct wl1271 *wl)
  781. {
  782. return wlcore_write_reg(wl, REG_INTERRUPT_TRIG,
  783. WL18XX_INTR_TRIG_EVENT_ACK);
  784. }
  785. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  786. {
  787. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  788. return (len + blk_size - 1) / blk_size + spare_blks;
  789. }
  790. static void
  791. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  792. u32 blks, u32 spare_blks)
  793. {
  794. desc->wl18xx_mem.total_mem_blocks = blks;
  795. }
  796. static void
  797. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  798. struct sk_buff *skb)
  799. {
  800. desc->length = cpu_to_le16(skb->len);
  801. /* if only the last frame is to be padded, we unset this bit on Tx */
  802. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME)
  803. desc->wl18xx_mem.ctrl = WL18XX_TX_CTRL_NOT_PADDED;
  804. else
  805. desc->wl18xx_mem.ctrl = 0;
  806. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  807. "len: %d life: %d mem: %d", desc->hlid,
  808. le16_to_cpu(desc->length),
  809. le16_to_cpu(desc->life_time),
  810. desc->wl18xx_mem.total_mem_blocks);
  811. }
  812. static enum wl_rx_buf_align
  813. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  814. {
  815. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  816. return WLCORE_RX_BUF_PADDED;
  817. return WLCORE_RX_BUF_ALIGNED;
  818. }
  819. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  820. u32 data_len)
  821. {
  822. struct wl1271_rx_descriptor *desc = rx_data;
  823. /* invalid packet */
  824. if (data_len < sizeof(*desc))
  825. return 0;
  826. return data_len - sizeof(*desc);
  827. }
  828. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  829. {
  830. wl18xx_tx_immediate_complete(wl);
  831. }
  832. static int wl18xx_set_host_cfg_bitmap(struct wl1271 *wl, u32 extra_mem_blk)
  833. {
  834. int ret;
  835. u32 sdio_align_size = 0;
  836. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  837. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  838. /* Enable Tx SDIO padding */
  839. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  840. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  841. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  842. }
  843. /* Enable Rx SDIO padding */
  844. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  845. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  846. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  847. }
  848. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  849. sdio_align_size, extra_mem_blk,
  850. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  851. if (ret < 0)
  852. return ret;
  853. return 0;
  854. }
  855. static int wl18xx_hw_init(struct wl1271 *wl)
  856. {
  857. int ret;
  858. struct wl18xx_priv *priv = wl->priv;
  859. /* (re)init private structures. Relevant on recovery as well. */
  860. priv->last_fw_rls_idx = 0;
  861. priv->extra_spare_vif_count = 0;
  862. /* set the default amount of spare blocks in the bitmap */
  863. ret = wl18xx_set_host_cfg_bitmap(wl, WL18XX_TX_HW_BLOCK_SPARE);
  864. if (ret < 0)
  865. return ret;
  866. if (checksum_param) {
  867. ret = wl18xx_acx_set_checksum_state(wl);
  868. if (ret != 0)
  869. return ret;
  870. }
  871. return ret;
  872. }
  873. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  874. struct wl1271_tx_hw_descr *desc,
  875. struct sk_buff *skb)
  876. {
  877. u32 ip_hdr_offset;
  878. struct iphdr *ip_hdr;
  879. if (!checksum_param) {
  880. desc->wl18xx_checksum_data = 0;
  881. return;
  882. }
  883. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  884. desc->wl18xx_checksum_data = 0;
  885. return;
  886. }
  887. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  888. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  889. desc->wl18xx_checksum_data = 0;
  890. return;
  891. }
  892. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  893. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  894. ip_hdr = (void *)skb_network_header(skb);
  895. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  896. }
  897. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  898. struct wl1271_rx_descriptor *desc,
  899. struct sk_buff *skb)
  900. {
  901. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  902. skb->ip_summed = CHECKSUM_UNNECESSARY;
  903. }
  904. static bool wl18xx_is_mimo_supported(struct wl1271 *wl)
  905. {
  906. struct wl18xx_priv *priv = wl->priv;
  907. return priv->conf.phy.number_of_assembled_ant2_4 >= 2;
  908. }
  909. /*
  910. * TODO: instead of having these two functions to get the rate mask,
  911. * we should modify the wlvif->rate_set instead
  912. */
  913. static u32 wl18xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  914. struct wl12xx_vif *wlvif)
  915. {
  916. u32 hw_rate_set = wlvif->rate_set;
  917. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  918. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  919. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  920. hw_rate_set |= CONF_TX_RATE_USE_WIDE_CHAN;
  921. /* we don't support MIMO in wide-channel mode */
  922. hw_rate_set &= ~CONF_TX_MIMO_RATES;
  923. } else if (wl18xx_is_mimo_supported(wl)) {
  924. wl1271_debug(DEBUG_ACX, "using MIMO channel rate mask");
  925. hw_rate_set |= CONF_TX_MIMO_RATES;
  926. }
  927. return hw_rate_set;
  928. }
  929. static u32 wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271 *wl,
  930. struct wl12xx_vif *wlvif)
  931. {
  932. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  933. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  934. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  935. /* sanity check - we don't support this */
  936. if (WARN_ON(wlvif->band != IEEE80211_BAND_5GHZ))
  937. return 0;
  938. return CONF_TX_RATE_USE_WIDE_CHAN;
  939. } else if (wl18xx_is_mimo_supported(wl) &&
  940. wlvif->band == IEEE80211_BAND_2GHZ) {
  941. wl1271_debug(DEBUG_ACX, "using MIMO rate mask");
  942. /*
  943. * we don't care about HT channel here - if a peer doesn't
  944. * support MIMO, we won't enable it in its rates
  945. */
  946. return CONF_TX_MIMO_RATES;
  947. } else {
  948. return 0;
  949. }
  950. }
  951. static int wl18xx_get_pg_ver(struct wl1271 *wl, s8 *ver)
  952. {
  953. u32 fuse;
  954. int ret;
  955. ret = wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  956. if (ret < 0)
  957. goto out;
  958. ret = wlcore_read32(wl, WL18XX_REG_FUSE_DATA_1_3, &fuse);
  959. if (ret < 0)
  960. goto out;
  961. if (ver)
  962. *ver = (fuse & WL18XX_PG_VER_MASK) >> WL18XX_PG_VER_OFFSET;
  963. ret = wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  964. out:
  965. return ret;
  966. }
  967. #define WL18XX_CONF_FILE_NAME "ti-connectivity/wl18xx-conf.bin"
  968. static int wl18xx_conf_init(struct wl1271 *wl, struct device *dev)
  969. {
  970. struct wl18xx_priv *priv = wl->priv;
  971. struct wlcore_conf_file *conf_file;
  972. const struct firmware *fw;
  973. int ret;
  974. ret = request_firmware(&fw, WL18XX_CONF_FILE_NAME, dev);
  975. if (ret < 0) {
  976. wl1271_error("could not get configuration binary %s: %d",
  977. WL18XX_CONF_FILE_NAME, ret);
  978. goto out_fallback;
  979. }
  980. if (fw->size != WL18XX_CONF_SIZE) {
  981. wl1271_error("configuration binary file size is wrong, expected %zu got %zu",
  982. WL18XX_CONF_SIZE, fw->size);
  983. ret = -EINVAL;
  984. goto out;
  985. }
  986. conf_file = (struct wlcore_conf_file *) fw->data;
  987. if (conf_file->header.magic != cpu_to_le32(WL18XX_CONF_MAGIC)) {
  988. wl1271_error("configuration binary file magic number mismatch, "
  989. "expected 0x%0x got 0x%0x", WL18XX_CONF_MAGIC,
  990. conf_file->header.magic);
  991. ret = -EINVAL;
  992. goto out;
  993. }
  994. if (conf_file->header.version != cpu_to_le32(WL18XX_CONF_VERSION)) {
  995. wl1271_error("configuration binary file version not supported, "
  996. "expected 0x%08x got 0x%08x",
  997. WL18XX_CONF_VERSION, conf_file->header.version);
  998. ret = -EINVAL;
  999. goto out;
  1000. }
  1001. memcpy(&wl->conf, &conf_file->core, sizeof(wl18xx_conf));
  1002. memcpy(&priv->conf, &conf_file->priv, sizeof(priv->conf));
  1003. goto out;
  1004. out_fallback:
  1005. wl1271_warning("falling back to default config");
  1006. /* apply driver default configuration */
  1007. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  1008. /* apply default private configuration */
  1009. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  1010. /* For now we just fallback */
  1011. return 0;
  1012. out:
  1013. release_firmware(fw);
  1014. return ret;
  1015. }
  1016. static int wl18xx_plt_init(struct wl1271 *wl)
  1017. {
  1018. int ret;
  1019. /* calibrator based auto/fem detect not supported for 18xx */
  1020. if (wl->plt_mode == PLT_FEM_DETECT) {
  1021. wl1271_error("wl18xx_plt_init: PLT FEM_DETECT not supported");
  1022. return -EINVAL;
  1023. }
  1024. ret = wlcore_write32(wl, WL18XX_SCR_PAD8, WL18XX_SCR_PAD8_PLT);
  1025. if (ret < 0)
  1026. return ret;
  1027. return wl->ops->boot(wl);
  1028. }
  1029. static int wl18xx_get_mac(struct wl1271 *wl)
  1030. {
  1031. u32 mac1, mac2;
  1032. int ret;
  1033. ret = wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  1034. if (ret < 0)
  1035. goto out;
  1036. ret = wlcore_read32(wl, WL18XX_REG_FUSE_BD_ADDR_1, &mac1);
  1037. if (ret < 0)
  1038. goto out;
  1039. ret = wlcore_read32(wl, WL18XX_REG_FUSE_BD_ADDR_2, &mac2);
  1040. if (ret < 0)
  1041. goto out;
  1042. /* these are the two parts of the BD_ADDR */
  1043. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  1044. ((mac1 & 0xff000000) >> 24);
  1045. wl->fuse_nic_addr = (mac1 & 0xffffff);
  1046. ret = wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  1047. out:
  1048. return ret;
  1049. }
  1050. static int wl18xx_handle_static_data(struct wl1271 *wl,
  1051. struct wl1271_static_data *static_data)
  1052. {
  1053. struct wl18xx_static_data_priv *static_data_priv =
  1054. (struct wl18xx_static_data_priv *) static_data->priv;
  1055. wl1271_info("PHY firmware version: %s", static_data_priv->phy_version);
  1056. return 0;
  1057. }
  1058. static int wl18xx_get_spare_blocks(struct wl1271 *wl, bool is_gem)
  1059. {
  1060. struct wl18xx_priv *priv = wl->priv;
  1061. /* If we have VIFs requiring extra spare, indulge them */
  1062. if (priv->extra_spare_vif_count)
  1063. return WL18XX_TX_HW_EXTRA_BLOCK_SPARE;
  1064. return WL18XX_TX_HW_BLOCK_SPARE;
  1065. }
  1066. static int wl18xx_set_key(struct wl1271 *wl, enum set_key_cmd cmd,
  1067. struct ieee80211_vif *vif,
  1068. struct ieee80211_sta *sta,
  1069. struct ieee80211_key_conf *key_conf)
  1070. {
  1071. struct wl18xx_priv *priv = wl->priv;
  1072. bool change_spare = false;
  1073. int ret;
  1074. /*
  1075. * when adding the first or removing the last GEM/TKIP interface,
  1076. * we have to adjust the number of spare blocks.
  1077. */
  1078. change_spare = (key_conf->cipher == WL1271_CIPHER_SUITE_GEM ||
  1079. key_conf->cipher == WLAN_CIPHER_SUITE_TKIP) &&
  1080. ((priv->extra_spare_vif_count == 0 && cmd == SET_KEY) ||
  1081. (priv->extra_spare_vif_count == 1 && cmd == DISABLE_KEY));
  1082. /* no need to change spare - just regular set_key */
  1083. if (!change_spare)
  1084. return wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1085. /*
  1086. * stop the queues and flush to ensure the next packets are
  1087. * in sync with FW spare block accounting
  1088. */
  1089. wlcore_stop_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1090. wl1271_tx_flush(wl);
  1091. ret = wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1092. if (ret < 0)
  1093. goto out;
  1094. /* key is now set, change the spare blocks */
  1095. if (cmd == SET_KEY) {
  1096. ret = wl18xx_set_host_cfg_bitmap(wl,
  1097. WL18XX_TX_HW_EXTRA_BLOCK_SPARE);
  1098. if (ret < 0)
  1099. goto out;
  1100. priv->extra_spare_vif_count++;
  1101. } else {
  1102. ret = wl18xx_set_host_cfg_bitmap(wl,
  1103. WL18XX_TX_HW_BLOCK_SPARE);
  1104. if (ret < 0)
  1105. goto out;
  1106. priv->extra_spare_vif_count--;
  1107. }
  1108. out:
  1109. wlcore_wake_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1110. return ret;
  1111. }
  1112. static u32 wl18xx_pre_pkt_send(struct wl1271 *wl,
  1113. u32 buf_offset, u32 last_len)
  1114. {
  1115. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME) {
  1116. struct wl1271_tx_hw_descr *last_desc;
  1117. /* get the last TX HW descriptor written to the aggr buf */
  1118. last_desc = (struct wl1271_tx_hw_descr *)(wl->aggr_buf +
  1119. buf_offset - last_len);
  1120. /* the last frame is padded up to an SDIO block */
  1121. last_desc->wl18xx_mem.ctrl &= ~WL18XX_TX_CTRL_NOT_PADDED;
  1122. return ALIGN(buf_offset, WL12XX_BUS_BLOCK_SIZE);
  1123. }
  1124. /* no modifications */
  1125. return buf_offset;
  1126. }
  1127. static struct wlcore_ops wl18xx_ops = {
  1128. .identify_chip = wl18xx_identify_chip,
  1129. .boot = wl18xx_boot,
  1130. .plt_init = wl18xx_plt_init,
  1131. .trigger_cmd = wl18xx_trigger_cmd,
  1132. .ack_event = wl18xx_ack_event,
  1133. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  1134. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  1135. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  1136. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  1137. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  1138. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  1139. .tx_delayed_compl = NULL,
  1140. .hw_init = wl18xx_hw_init,
  1141. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  1142. .get_pg_ver = wl18xx_get_pg_ver,
  1143. .set_rx_csum = wl18xx_set_rx_csum,
  1144. .sta_get_ap_rate_mask = wl18xx_sta_get_ap_rate_mask,
  1145. .ap_get_mimo_wide_rate_mask = wl18xx_ap_get_mimo_wide_rate_mask,
  1146. .get_mac = wl18xx_get_mac,
  1147. .debugfs_init = wl18xx_debugfs_add_files,
  1148. .handle_static_data = wl18xx_handle_static_data,
  1149. .get_spare_blocks = wl18xx_get_spare_blocks,
  1150. .set_key = wl18xx_set_key,
  1151. .pre_pkt_send = wl18xx_pre_pkt_send,
  1152. };
  1153. /* HT cap appropriate for wide channels in 2Ghz */
  1154. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap_2ghz = {
  1155. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1156. IEEE80211_HT_CAP_SUP_WIDTH_20_40 | IEEE80211_HT_CAP_DSSSCCK40,
  1157. .ht_supported = true,
  1158. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1159. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1160. .mcs = {
  1161. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1162. .rx_highest = cpu_to_le16(150),
  1163. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1164. },
  1165. };
  1166. /* HT cap appropriate for wide channels in 5Ghz */
  1167. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap_5ghz = {
  1168. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1169. IEEE80211_HT_CAP_SUP_WIDTH_20_40,
  1170. .ht_supported = true,
  1171. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1172. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1173. .mcs = {
  1174. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1175. .rx_highest = cpu_to_le16(150),
  1176. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1177. },
  1178. };
  1179. /* HT cap appropriate for SISO 20 */
  1180. static struct ieee80211_sta_ht_cap wl18xx_siso20_ht_cap = {
  1181. .cap = IEEE80211_HT_CAP_SGI_20,
  1182. .ht_supported = true,
  1183. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1184. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1185. .mcs = {
  1186. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1187. .rx_highest = cpu_to_le16(72),
  1188. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1189. },
  1190. };
  1191. /* HT cap appropriate for MIMO rates in 20mhz channel */
  1192. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap_2ghz = {
  1193. .cap = IEEE80211_HT_CAP_SGI_20,
  1194. .ht_supported = true,
  1195. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1196. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1197. .mcs = {
  1198. .rx_mask = { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
  1199. .rx_highest = cpu_to_le16(144),
  1200. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1201. },
  1202. };
  1203. static int __devinit wl18xx_probe(struct platform_device *pdev)
  1204. {
  1205. struct wl1271 *wl;
  1206. struct ieee80211_hw *hw;
  1207. struct wl18xx_priv *priv;
  1208. int ret;
  1209. hw = wlcore_alloc_hw(sizeof(*priv));
  1210. if (IS_ERR(hw)) {
  1211. wl1271_error("can't allocate hw");
  1212. ret = PTR_ERR(hw);
  1213. goto out;
  1214. }
  1215. wl = hw->priv;
  1216. priv = wl->priv;
  1217. wl->ops = &wl18xx_ops;
  1218. wl->ptable = wl18xx_ptable;
  1219. wl->rtable = wl18xx_rtable;
  1220. wl->num_tx_desc = 32;
  1221. wl->num_rx_desc = 32;
  1222. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  1223. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  1224. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  1225. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  1226. wl->stats.fw_stats_len = sizeof(struct wl18xx_acx_statistics);
  1227. wl->static_data_priv_len = sizeof(struct wl18xx_static_data_priv);
  1228. if (num_rx_desc_param != -1)
  1229. wl->num_rx_desc = num_rx_desc_param;
  1230. ret = wl18xx_conf_init(wl, &pdev->dev);
  1231. if (ret < 0)
  1232. goto out_free;
  1233. /* If the module param is set, update it in conf */
  1234. if (board_type_param) {
  1235. if (!strcmp(board_type_param, "fpga")) {
  1236. priv->conf.phy.board_type = BOARD_TYPE_FPGA_18XX;
  1237. } else if (!strcmp(board_type_param, "hdk")) {
  1238. priv->conf.phy.board_type = BOARD_TYPE_HDK_18XX;
  1239. } else if (!strcmp(board_type_param, "dvp")) {
  1240. priv->conf.phy.board_type = BOARD_TYPE_DVP_18XX;
  1241. } else if (!strcmp(board_type_param, "evb")) {
  1242. priv->conf.phy.board_type = BOARD_TYPE_EVB_18XX;
  1243. } else if (!strcmp(board_type_param, "com8")) {
  1244. priv->conf.phy.board_type = BOARD_TYPE_COM8_18XX;
  1245. } else {
  1246. wl1271_error("invalid board type '%s'",
  1247. board_type_param);
  1248. ret = -EINVAL;
  1249. goto out_free;
  1250. }
  1251. }
  1252. /* HACK! Just for now we hardcode COM8 and HDK to 0x06 */
  1253. switch (priv->conf.phy.board_type) {
  1254. case BOARD_TYPE_HDK_18XX:
  1255. case BOARD_TYPE_COM8_18XX:
  1256. priv->conf.phy.low_band_component_type = 0x06;
  1257. break;
  1258. case BOARD_TYPE_FPGA_18XX:
  1259. case BOARD_TYPE_DVP_18XX:
  1260. case BOARD_TYPE_EVB_18XX:
  1261. priv->conf.phy.low_band_component_type = 0x05;
  1262. break;
  1263. default:
  1264. wl1271_error("invalid board type '%d'",
  1265. priv->conf.phy.board_type);
  1266. ret = -EINVAL;
  1267. goto out_free;
  1268. }
  1269. if (low_band_component_param != -1)
  1270. priv->conf.phy.low_band_component = low_band_component_param;
  1271. if (low_band_component_type_param != -1)
  1272. priv->conf.phy.low_band_component_type =
  1273. low_band_component_type_param;
  1274. if (high_band_component_param != -1)
  1275. priv->conf.phy.high_band_component = high_band_component_param;
  1276. if (high_band_component_type_param != -1)
  1277. priv->conf.phy.high_band_component_type =
  1278. high_band_component_type_param;
  1279. if (pwr_limit_reference_11_abg_param != -1)
  1280. priv->conf.phy.pwr_limit_reference_11_abg =
  1281. pwr_limit_reference_11_abg_param;
  1282. if (n_antennas_2_param != -1)
  1283. priv->conf.phy.number_of_assembled_ant2_4 = n_antennas_2_param;
  1284. if (n_antennas_5_param != -1)
  1285. priv->conf.phy.number_of_assembled_ant5 = n_antennas_5_param;
  1286. if (dc2dc_param != -1)
  1287. priv->conf.phy.external_pa_dc2dc = dc2dc_param;
  1288. if (ht_mode_param) {
  1289. if (!strcmp(ht_mode_param, "default"))
  1290. priv->conf.ht.mode = HT_MODE_DEFAULT;
  1291. else if (!strcmp(ht_mode_param, "wide"))
  1292. priv->conf.ht.mode = HT_MODE_WIDE;
  1293. else if (!strcmp(ht_mode_param, "siso20"))
  1294. priv->conf.ht.mode = HT_MODE_SISO20;
  1295. else {
  1296. wl1271_error("invalid ht_mode '%s'", ht_mode_param);
  1297. ret = -EINVAL;
  1298. goto out_free;
  1299. }
  1300. }
  1301. if (priv->conf.ht.mode == HT_MODE_DEFAULT) {
  1302. /*
  1303. * Only support mimo with multiple antennas. Fall back to
  1304. * siso20.
  1305. */
  1306. if (wl18xx_is_mimo_supported(wl))
  1307. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1308. &wl18xx_mimo_ht_cap_2ghz);
  1309. else
  1310. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1311. &wl18xx_siso20_ht_cap);
  1312. /* 5Ghz is always wide */
  1313. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1314. &wl18xx_siso40_ht_cap_5ghz);
  1315. } else if (priv->conf.ht.mode == HT_MODE_WIDE) {
  1316. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1317. &wl18xx_siso40_ht_cap_2ghz);
  1318. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1319. &wl18xx_siso40_ht_cap_5ghz);
  1320. } else if (priv->conf.ht.mode == HT_MODE_SISO20) {
  1321. wlcore_set_ht_cap(wl, IEEE80211_BAND_2GHZ,
  1322. &wl18xx_siso20_ht_cap);
  1323. wlcore_set_ht_cap(wl, IEEE80211_BAND_5GHZ,
  1324. &wl18xx_siso20_ht_cap);
  1325. }
  1326. if (!checksum_param) {
  1327. wl18xx_ops.set_rx_csum = NULL;
  1328. wl18xx_ops.init_vif = NULL;
  1329. }
  1330. wl->enable_11a = enable_11a_param;
  1331. return wlcore_probe(wl, pdev);
  1332. out_free:
  1333. wlcore_free_hw(wl);
  1334. out:
  1335. return ret;
  1336. }
  1337. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  1338. { "wl18xx", 0 },
  1339. { } /* Terminating Entry */
  1340. };
  1341. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  1342. static struct platform_driver wl18xx_driver = {
  1343. .probe = wl18xx_probe,
  1344. .remove = __devexit_p(wlcore_remove),
  1345. .id_table = wl18xx_id_table,
  1346. .driver = {
  1347. .name = "wl18xx_driver",
  1348. .owner = THIS_MODULE,
  1349. }
  1350. };
  1351. static int __init wl18xx_init(void)
  1352. {
  1353. return platform_driver_register(&wl18xx_driver);
  1354. }
  1355. module_init(wl18xx_init);
  1356. static void __exit wl18xx_exit(void)
  1357. {
  1358. platform_driver_unregister(&wl18xx_driver);
  1359. }
  1360. module_exit(wl18xx_exit);
  1361. module_param_named(ht_mode, ht_mode_param, charp, S_IRUSR);
  1362. MODULE_PARM_DESC(ht_mode, "Force HT mode: wide or siso20");
  1363. module_param_named(board_type, board_type_param, charp, S_IRUSR);
  1364. MODULE_PARM_DESC(board_type, "Board type: fpga, hdk (default), evb, com8 or "
  1365. "dvp");
  1366. module_param_named(checksum, checksum_param, bool, S_IRUSR);
  1367. MODULE_PARM_DESC(checksum, "Enable TCP checksum: boolean (defaults to false)");
  1368. module_param_named(enable_11a, enable_11a_param, bool, S_IRUSR);
  1369. MODULE_PARM_DESC(enable_11a, "Enable 11a (5GHz): boolean (defaults to true)");
  1370. module_param_named(dc2dc, dc2dc_param, int, S_IRUSR);
  1371. MODULE_PARM_DESC(dc2dc, "External DC2DC: u8 (defaults to 0)");
  1372. module_param_named(n_antennas_2, n_antennas_2_param, int, S_IRUSR);
  1373. MODULE_PARM_DESC(n_antennas_2,
  1374. "Number of installed 2.4GHz antennas: 1 (default) or 2");
  1375. module_param_named(n_antennas_5, n_antennas_5_param, int, S_IRUSR);
  1376. MODULE_PARM_DESC(n_antennas_5,
  1377. "Number of installed 5GHz antennas: 1 (default) or 2");
  1378. module_param_named(low_band_component, low_band_component_param, int,
  1379. S_IRUSR);
  1380. MODULE_PARM_DESC(low_band_component, "Low band component: u8 "
  1381. "(default is 0x01)");
  1382. module_param_named(low_band_component_type, low_band_component_type_param,
  1383. int, S_IRUSR);
  1384. MODULE_PARM_DESC(low_band_component_type, "Low band component type: u8 "
  1385. "(default is 0x05 or 0x06 depending on the board_type)");
  1386. module_param_named(high_band_component, high_band_component_param, int,
  1387. S_IRUSR);
  1388. MODULE_PARM_DESC(high_band_component, "High band component: u8, "
  1389. "(default is 0x01)");
  1390. module_param_named(high_band_component_type, high_band_component_type_param,
  1391. int, S_IRUSR);
  1392. MODULE_PARM_DESC(high_band_component_type, "High band component type: u8 "
  1393. "(default is 0x09)");
  1394. module_param_named(pwr_limit_reference_11_abg,
  1395. pwr_limit_reference_11_abg_param, int, S_IRUSR);
  1396. MODULE_PARM_DESC(pwr_limit_reference_11_abg, "Power limit reference: u8 "
  1397. "(default is 0xc8)");
  1398. module_param_named(num_rx_desc,
  1399. num_rx_desc_param, int, S_IRUSR);
  1400. MODULE_PARM_DESC(num_rx_desc_param,
  1401. "Number of Rx descriptors: u8 (default is 32)");
  1402. MODULE_LICENSE("GPL v2");
  1403. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  1404. MODULE_FIRMWARE(WL18XX_FW_NAME);