wifi.h 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __RTL_WIFI_H__
  30. #define __RTL_WIFI_H__
  31. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  32. #include <linux/sched.h>
  33. #include <linux/firmware.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/vmalloc.h>
  36. #include <linux/usb.h>
  37. #include <net/mac80211.h>
  38. #include <linux/completion.h>
  39. #include "debug.h"
  40. #define RF_CHANGE_BY_INIT 0
  41. #define RF_CHANGE_BY_IPS BIT(28)
  42. #define RF_CHANGE_BY_PS BIT(29)
  43. #define RF_CHANGE_BY_HW BIT(30)
  44. #define RF_CHANGE_BY_SW BIT(31)
  45. #define IQK_ADDA_REG_NUM 16
  46. #define IQK_MAC_REG_NUM 4
  47. #define MAX_KEY_LEN 61
  48. #define KEY_BUF_SIZE 5
  49. /* QoS related. */
  50. /*aci: 0x00 Best Effort*/
  51. /*aci: 0x01 Background*/
  52. /*aci: 0x10 Video*/
  53. /*aci: 0x11 Voice*/
  54. /*Max: define total number.*/
  55. #define AC0_BE 0
  56. #define AC1_BK 1
  57. #define AC2_VI 2
  58. #define AC3_VO 3
  59. #define AC_MAX 4
  60. #define QOS_QUEUE_NUM 4
  61. #define RTL_MAC80211_NUM_QUEUE 5
  62. #define REALTEK_USB_VENQT_MAX_BUF_SIZE 254
  63. #define RTL_USB_MAX_RX_COUNT 100
  64. #define QBSS_LOAD_SIZE 5
  65. #define MAX_WMMELE_LENGTH 64
  66. #define TOTAL_CAM_ENTRY 32
  67. /*slot time for 11g. */
  68. #define RTL_SLOT_TIME_9 9
  69. #define RTL_SLOT_TIME_20 20
  70. /*related with tcp/ip. */
  71. /*if_ehther.h*/
  72. #define ETH_P_PAE 0x888E /*Port Access Entity (IEEE 802.1X) */
  73. #define ETH_P_IP 0x0800 /*Internet Protocol packet */
  74. #define ETH_P_ARP 0x0806 /*Address Resolution packet */
  75. #define SNAP_SIZE 6
  76. #define PROTOC_TYPE_SIZE 2
  77. /*related with 802.11 frame*/
  78. #define MAC80211_3ADDR_LEN 24
  79. #define MAC80211_4ADDR_LEN 30
  80. #define CHANNEL_MAX_NUMBER (14 + 24 + 21) /* 14 is the max channel no */
  81. #define CHANNEL_GROUP_MAX (3 + 9) /* ch1~3, 4~9, 10~14 = three groups */
  82. #define MAX_PG_GROUP 13
  83. #define CHANNEL_GROUP_MAX_2G 3
  84. #define CHANNEL_GROUP_IDX_5GL 3
  85. #define CHANNEL_GROUP_IDX_5GM 6
  86. #define CHANNEL_GROUP_IDX_5GH 9
  87. #define CHANNEL_GROUP_MAX_5G 9
  88. #define CHANNEL_MAX_NUMBER_2G 14
  89. #define AVG_THERMAL_NUM 8
  90. #define MAX_TID_COUNT 9
  91. /* for early mode */
  92. #define FCS_LEN 4
  93. #define EM_HDR_LEN 8
  94. enum intf_type {
  95. INTF_PCI = 0,
  96. INTF_USB = 1,
  97. };
  98. enum radio_path {
  99. RF90_PATH_A = 0,
  100. RF90_PATH_B = 1,
  101. RF90_PATH_C = 2,
  102. RF90_PATH_D = 3,
  103. };
  104. enum rt_eeprom_type {
  105. EEPROM_93C46,
  106. EEPROM_93C56,
  107. EEPROM_BOOT_EFUSE,
  108. };
  109. enum rtl_status {
  110. RTL_STATUS_INTERFACE_START = 0,
  111. };
  112. enum hardware_type {
  113. HARDWARE_TYPE_RTL8192E,
  114. HARDWARE_TYPE_RTL8192U,
  115. HARDWARE_TYPE_RTL8192SE,
  116. HARDWARE_TYPE_RTL8192SU,
  117. HARDWARE_TYPE_RTL8192CE,
  118. HARDWARE_TYPE_RTL8192CU,
  119. HARDWARE_TYPE_RTL8192DE,
  120. HARDWARE_TYPE_RTL8192DU,
  121. HARDWARE_TYPE_RTL8723E,
  122. HARDWARE_TYPE_RTL8723U,
  123. /* keep it last */
  124. HARDWARE_TYPE_NUM
  125. };
  126. #define IS_HARDWARE_TYPE_8192SU(rtlhal) \
  127. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SU)
  128. #define IS_HARDWARE_TYPE_8192SE(rtlhal) \
  129. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  130. #define IS_HARDWARE_TYPE_8192CE(rtlhal) \
  131. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CE)
  132. #define IS_HARDWARE_TYPE_8192CU(rtlhal) \
  133. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192CU)
  134. #define IS_HARDWARE_TYPE_8192DE(rtlhal) \
  135. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE)
  136. #define IS_HARDWARE_TYPE_8192DU(rtlhal) \
  137. (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DU)
  138. #define IS_HARDWARE_TYPE_8723E(rtlhal) \
  139. (rtlhal->hw_type == HARDWARE_TYPE_RTL8723E)
  140. #define IS_HARDWARE_TYPE_8723U(rtlhal) \
  141. (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
  142. #define IS_HARDWARE_TYPE_8192S(rtlhal) \
  143. (IS_HARDWARE_TYPE_8192SE(rtlhal) || IS_HARDWARE_TYPE_8192SU(rtlhal))
  144. #define IS_HARDWARE_TYPE_8192C(rtlhal) \
  145. (IS_HARDWARE_TYPE_8192CE(rtlhal) || IS_HARDWARE_TYPE_8192CU(rtlhal))
  146. #define IS_HARDWARE_TYPE_8192D(rtlhal) \
  147. (IS_HARDWARE_TYPE_8192DE(rtlhal) || IS_HARDWARE_TYPE_8192DU(rtlhal))
  148. #define IS_HARDWARE_TYPE_8723(rtlhal) \
  149. (IS_HARDWARE_TYPE_8723E(rtlhal) || IS_HARDWARE_TYPE_8723U(rtlhal))
  150. #define IS_HARDWARE_TYPE_8723U(rtlhal) \
  151. (rtlhal->hw_type == HARDWARE_TYPE_RTL8723U)
  152. #define RX_HAL_IS_CCK_RATE(_pdesc)\
  153. (_pdesc->rxmcs == DESC92_RATE1M || \
  154. _pdesc->rxmcs == DESC92_RATE2M || \
  155. _pdesc->rxmcs == DESC92_RATE5_5M || \
  156. _pdesc->rxmcs == DESC92_RATE11M)
  157. enum scan_operation_backup_opt {
  158. SCAN_OPT_BACKUP = 0,
  159. SCAN_OPT_RESTORE,
  160. SCAN_OPT_MAX
  161. };
  162. /*RF state.*/
  163. enum rf_pwrstate {
  164. ERFON,
  165. ERFSLEEP,
  166. ERFOFF
  167. };
  168. struct bb_reg_def {
  169. u32 rfintfs;
  170. u32 rfintfi;
  171. u32 rfintfo;
  172. u32 rfintfe;
  173. u32 rf3wire_offset;
  174. u32 rflssi_select;
  175. u32 rftxgain_stage;
  176. u32 rfhssi_para1;
  177. u32 rfhssi_para2;
  178. u32 rfswitch_control;
  179. u32 rfagc_control1;
  180. u32 rfagc_control2;
  181. u32 rfrxiq_imbalance;
  182. u32 rfrx_afe;
  183. u32 rftxiq_imbalance;
  184. u32 rftx_afe;
  185. u32 rflssi_readback;
  186. u32 rflssi_readbackpi;
  187. };
  188. enum io_type {
  189. IO_CMD_PAUSE_DM_BY_SCAN = 0,
  190. IO_CMD_RESUME_DM_BY_SCAN = 1,
  191. };
  192. enum hw_variables {
  193. HW_VAR_ETHER_ADDR,
  194. HW_VAR_MULTICAST_REG,
  195. HW_VAR_BASIC_RATE,
  196. HW_VAR_BSSID,
  197. HW_VAR_MEDIA_STATUS,
  198. HW_VAR_SECURITY_CONF,
  199. HW_VAR_BEACON_INTERVAL,
  200. HW_VAR_ATIM_WINDOW,
  201. HW_VAR_LISTEN_INTERVAL,
  202. HW_VAR_CS_COUNTER,
  203. HW_VAR_DEFAULTKEY0,
  204. HW_VAR_DEFAULTKEY1,
  205. HW_VAR_DEFAULTKEY2,
  206. HW_VAR_DEFAULTKEY3,
  207. HW_VAR_SIFS,
  208. HW_VAR_DIFS,
  209. HW_VAR_EIFS,
  210. HW_VAR_SLOT_TIME,
  211. HW_VAR_ACK_PREAMBLE,
  212. HW_VAR_CW_CONFIG,
  213. HW_VAR_CW_VALUES,
  214. HW_VAR_RATE_FALLBACK_CONTROL,
  215. HW_VAR_CONTENTION_WINDOW,
  216. HW_VAR_RETRY_COUNT,
  217. HW_VAR_TR_SWITCH,
  218. HW_VAR_COMMAND,
  219. HW_VAR_WPA_CONFIG,
  220. HW_VAR_AMPDU_MIN_SPACE,
  221. HW_VAR_SHORTGI_DENSITY,
  222. HW_VAR_AMPDU_FACTOR,
  223. HW_VAR_MCS_RATE_AVAILABLE,
  224. HW_VAR_AC_PARAM,
  225. HW_VAR_ACM_CTRL,
  226. HW_VAR_DIS_Req_Qsize,
  227. HW_VAR_CCX_CHNL_LOAD,
  228. HW_VAR_CCX_NOISE_HISTOGRAM,
  229. HW_VAR_CCX_CLM_NHM,
  230. HW_VAR_TxOPLimit,
  231. HW_VAR_TURBO_MODE,
  232. HW_VAR_RF_STATE,
  233. HW_VAR_RF_OFF_BY_HW,
  234. HW_VAR_BUS_SPEED,
  235. HW_VAR_SET_DEV_POWER,
  236. HW_VAR_RCR,
  237. HW_VAR_RATR_0,
  238. HW_VAR_RRSR,
  239. HW_VAR_CPU_RST,
  240. HW_VAR_CECHK_BSSID,
  241. HW_VAR_LBK_MODE,
  242. HW_VAR_AES_11N_FIX,
  243. HW_VAR_USB_RX_AGGR,
  244. HW_VAR_USER_CONTROL_TURBO_MODE,
  245. HW_VAR_RETRY_LIMIT,
  246. HW_VAR_INIT_TX_RATE,
  247. HW_VAR_TX_RATE_REG,
  248. HW_VAR_EFUSE_USAGE,
  249. HW_VAR_EFUSE_BYTES,
  250. HW_VAR_AUTOLOAD_STATUS,
  251. HW_VAR_RF_2R_DISABLE,
  252. HW_VAR_SET_RPWM,
  253. HW_VAR_H2C_FW_PWRMODE,
  254. HW_VAR_H2C_FW_JOINBSSRPT,
  255. HW_VAR_FW_PSMODE_STATUS,
  256. HW_VAR_1X1_RECV_COMBINE,
  257. HW_VAR_STOP_SEND_BEACON,
  258. HW_VAR_TSF_TIMER,
  259. HW_VAR_IO_CMD,
  260. HW_VAR_RF_RECOVERY,
  261. HW_VAR_H2C_FW_UPDATE_GTK,
  262. HW_VAR_WF_MASK,
  263. HW_VAR_WF_CRC,
  264. HW_VAR_WF_IS_MAC_ADDR,
  265. HW_VAR_H2C_FW_OFFLOAD,
  266. HW_VAR_RESET_WFCRC,
  267. HW_VAR_HANDLE_FW_C2H,
  268. HW_VAR_DL_FW_RSVD_PAGE,
  269. HW_VAR_AID,
  270. HW_VAR_HW_SEQ_ENABLE,
  271. HW_VAR_CORRECT_TSF,
  272. HW_VAR_BCN_VALID,
  273. HW_VAR_FWLPS_RF_ON,
  274. HW_VAR_DUAL_TSF_RST,
  275. HW_VAR_SWITCH_EPHY_WoWLAN,
  276. HW_VAR_INT_MIGRATION,
  277. HW_VAR_INT_AC,
  278. HW_VAR_RF_TIMING,
  279. HW_VAR_MRC,
  280. HW_VAR_MGT_FILTER,
  281. HW_VAR_CTRL_FILTER,
  282. HW_VAR_DATA_FILTER,
  283. };
  284. enum _RT_MEDIA_STATUS {
  285. RT_MEDIA_DISCONNECT = 0,
  286. RT_MEDIA_CONNECT = 1
  287. };
  288. enum rt_oem_id {
  289. RT_CID_DEFAULT = 0,
  290. RT_CID_8187_ALPHA0 = 1,
  291. RT_CID_8187_SERCOMM_PS = 2,
  292. RT_CID_8187_HW_LED = 3,
  293. RT_CID_8187_NETGEAR = 4,
  294. RT_CID_WHQL = 5,
  295. RT_CID_819x_CAMEO = 6,
  296. RT_CID_819x_RUNTOP = 7,
  297. RT_CID_819x_Senao = 8,
  298. RT_CID_TOSHIBA = 9,
  299. RT_CID_819x_Netcore = 10,
  300. RT_CID_Nettronix = 11,
  301. RT_CID_DLINK = 12,
  302. RT_CID_PRONET = 13,
  303. RT_CID_COREGA = 14,
  304. RT_CID_819x_ALPHA = 15,
  305. RT_CID_819x_Sitecom = 16,
  306. RT_CID_CCX = 17,
  307. RT_CID_819x_Lenovo = 18,
  308. RT_CID_819x_QMI = 19,
  309. RT_CID_819x_Edimax_Belkin = 20,
  310. RT_CID_819x_Sercomm_Belkin = 21,
  311. RT_CID_819x_CAMEO1 = 22,
  312. RT_CID_819x_MSI = 23,
  313. RT_CID_819x_Acer = 24,
  314. RT_CID_819x_HP = 27,
  315. RT_CID_819x_CLEVO = 28,
  316. RT_CID_819x_Arcadyan_Belkin = 29,
  317. RT_CID_819x_SAMSUNG = 30,
  318. RT_CID_819x_WNC_COREGA = 31,
  319. RT_CID_819x_Foxcoon = 32,
  320. RT_CID_819x_DELL = 33,
  321. };
  322. enum hw_descs {
  323. HW_DESC_OWN,
  324. HW_DESC_RXOWN,
  325. HW_DESC_TX_NEXTDESC_ADDR,
  326. HW_DESC_TXBUFF_ADDR,
  327. HW_DESC_RXBUFF_ADDR,
  328. HW_DESC_RXPKT_LEN,
  329. HW_DESC_RXERO,
  330. };
  331. enum prime_sc {
  332. PRIME_CHNL_OFFSET_DONT_CARE = 0,
  333. PRIME_CHNL_OFFSET_LOWER = 1,
  334. PRIME_CHNL_OFFSET_UPPER = 2,
  335. };
  336. enum rf_type {
  337. RF_1T1R = 0,
  338. RF_1T2R = 1,
  339. RF_2T2R = 2,
  340. RF_2T2R_GREEN = 3,
  341. };
  342. enum ht_channel_width {
  343. HT_CHANNEL_WIDTH_20 = 0,
  344. HT_CHANNEL_WIDTH_20_40 = 1,
  345. };
  346. /* Ref: 802.11i sepc D10.0 7.3.2.25.1
  347. Cipher Suites Encryption Algorithms */
  348. enum rt_enc_alg {
  349. NO_ENCRYPTION = 0,
  350. WEP40_ENCRYPTION = 1,
  351. TKIP_ENCRYPTION = 2,
  352. RSERVED_ENCRYPTION = 3,
  353. AESCCMP_ENCRYPTION = 4,
  354. WEP104_ENCRYPTION = 5,
  355. };
  356. enum rtl_hal_state {
  357. _HAL_STATE_STOP = 0,
  358. _HAL_STATE_START = 1,
  359. };
  360. enum rtl_desc92_rate {
  361. DESC92_RATE1M = 0x00,
  362. DESC92_RATE2M = 0x01,
  363. DESC92_RATE5_5M = 0x02,
  364. DESC92_RATE11M = 0x03,
  365. DESC92_RATE6M = 0x04,
  366. DESC92_RATE9M = 0x05,
  367. DESC92_RATE12M = 0x06,
  368. DESC92_RATE18M = 0x07,
  369. DESC92_RATE24M = 0x08,
  370. DESC92_RATE36M = 0x09,
  371. DESC92_RATE48M = 0x0a,
  372. DESC92_RATE54M = 0x0b,
  373. DESC92_RATEMCS0 = 0x0c,
  374. DESC92_RATEMCS1 = 0x0d,
  375. DESC92_RATEMCS2 = 0x0e,
  376. DESC92_RATEMCS3 = 0x0f,
  377. DESC92_RATEMCS4 = 0x10,
  378. DESC92_RATEMCS5 = 0x11,
  379. DESC92_RATEMCS6 = 0x12,
  380. DESC92_RATEMCS7 = 0x13,
  381. DESC92_RATEMCS8 = 0x14,
  382. DESC92_RATEMCS9 = 0x15,
  383. DESC92_RATEMCS10 = 0x16,
  384. DESC92_RATEMCS11 = 0x17,
  385. DESC92_RATEMCS12 = 0x18,
  386. DESC92_RATEMCS13 = 0x19,
  387. DESC92_RATEMCS14 = 0x1a,
  388. DESC92_RATEMCS15 = 0x1b,
  389. DESC92_RATEMCS15_SG = 0x1c,
  390. DESC92_RATEMCS32 = 0x20,
  391. };
  392. enum rtl_var_map {
  393. /*reg map */
  394. SYS_ISO_CTRL = 0,
  395. SYS_FUNC_EN,
  396. SYS_CLK,
  397. MAC_RCR_AM,
  398. MAC_RCR_AB,
  399. MAC_RCR_ACRC32,
  400. MAC_RCR_ACF,
  401. MAC_RCR_AAP,
  402. /*efuse map */
  403. EFUSE_TEST,
  404. EFUSE_CTRL,
  405. EFUSE_CLK,
  406. EFUSE_CLK_CTRL,
  407. EFUSE_PWC_EV12V,
  408. EFUSE_FEN_ELDR,
  409. EFUSE_LOADER_CLK_EN,
  410. EFUSE_ANA8M,
  411. EFUSE_HWSET_MAX_SIZE,
  412. EFUSE_MAX_SECTION_MAP,
  413. EFUSE_REAL_CONTENT_SIZE,
  414. EFUSE_OOB_PROTECT_BYTES_LEN,
  415. /*CAM map */
  416. RWCAM,
  417. WCAMI,
  418. RCAMO,
  419. CAMDBG,
  420. SECR,
  421. SEC_CAM_NONE,
  422. SEC_CAM_WEP40,
  423. SEC_CAM_TKIP,
  424. SEC_CAM_AES,
  425. SEC_CAM_WEP104,
  426. /*IMR map */
  427. RTL_IMR_BCNDMAINT6, /*Beacon DMA Interrupt 6 */
  428. RTL_IMR_BCNDMAINT5, /*Beacon DMA Interrupt 5 */
  429. RTL_IMR_BCNDMAINT4, /*Beacon DMA Interrupt 4 */
  430. RTL_IMR_BCNDMAINT3, /*Beacon DMA Interrupt 3 */
  431. RTL_IMR_BCNDMAINT2, /*Beacon DMA Interrupt 2 */
  432. RTL_IMR_BCNDMAINT1, /*Beacon DMA Interrupt 1 */
  433. RTL_IMR_BCNDOK8, /*Beacon Queue DMA OK Interrup 8 */
  434. RTL_IMR_BCNDOK7, /*Beacon Queue DMA OK Interrup 7 */
  435. RTL_IMR_BCNDOK6, /*Beacon Queue DMA OK Interrup 6 */
  436. RTL_IMR_BCNDOK5, /*Beacon Queue DMA OK Interrup 5 */
  437. RTL_IMR_BCNDOK4, /*Beacon Queue DMA OK Interrup 4 */
  438. RTL_IMR_BCNDOK3, /*Beacon Queue DMA OK Interrup 3 */
  439. RTL_IMR_BCNDOK2, /*Beacon Queue DMA OK Interrup 2 */
  440. RTL_IMR_BCNDOK1, /*Beacon Queue DMA OK Interrup 1 */
  441. RTL_IMR_TIMEOUT2, /*Timeout interrupt 2 */
  442. RTL_IMR_TIMEOUT1, /*Timeout interrupt 1 */
  443. RTL_IMR_TXFOVW, /*Transmit FIFO Overflow */
  444. RTL_IMR_PSTIMEOUT, /*Power save time out interrupt */
  445. RTL_IMR_BcnInt, /*Beacon DMA Interrupt 0 */
  446. RTL_IMR_RXFOVW, /*Receive FIFO Overflow */
  447. RTL_IMR_RDU, /*Receive Descriptor Unavailable */
  448. RTL_IMR_ATIMEND, /*For 92C,ATIM Window End Interrupt */
  449. RTL_IMR_BDOK, /*Beacon Queue DMA OK Interrup */
  450. RTL_IMR_HIGHDOK, /*High Queue DMA OK Interrupt */
  451. RTL_IMR_COMDOK, /*Command Queue DMA OK Interrupt*/
  452. RTL_IMR_TBDOK, /*Transmit Beacon OK interrup */
  453. RTL_IMR_MGNTDOK, /*Management Queue DMA OK Interrupt */
  454. RTL_IMR_TBDER, /*For 92C,Transmit Beacon Error Interrupt */
  455. RTL_IMR_BKDOK, /*AC_BK DMA OK Interrupt */
  456. RTL_IMR_BEDOK, /*AC_BE DMA OK Interrupt */
  457. RTL_IMR_VIDOK, /*AC_VI DMA OK Interrupt */
  458. RTL_IMR_VODOK, /*AC_VO DMA Interrupt */
  459. RTL_IMR_ROK, /*Receive DMA OK Interrupt */
  460. RTL_IBSS_INT_MASKS, /*(RTL_IMR_BcnInt | RTL_IMR_TBDOK |
  461. * RTL_IMR_TBDER) */
  462. /*CCK Rates, TxHT = 0 */
  463. RTL_RC_CCK_RATE1M,
  464. RTL_RC_CCK_RATE2M,
  465. RTL_RC_CCK_RATE5_5M,
  466. RTL_RC_CCK_RATE11M,
  467. /*OFDM Rates, TxHT = 0 */
  468. RTL_RC_OFDM_RATE6M,
  469. RTL_RC_OFDM_RATE9M,
  470. RTL_RC_OFDM_RATE12M,
  471. RTL_RC_OFDM_RATE18M,
  472. RTL_RC_OFDM_RATE24M,
  473. RTL_RC_OFDM_RATE36M,
  474. RTL_RC_OFDM_RATE48M,
  475. RTL_RC_OFDM_RATE54M,
  476. RTL_RC_HT_RATEMCS7,
  477. RTL_RC_HT_RATEMCS15,
  478. /*keep it last */
  479. RTL_VAR_MAP_MAX,
  480. };
  481. /*Firmware PS mode for control LPS.*/
  482. enum _fw_ps_mode {
  483. FW_PS_ACTIVE_MODE = 0,
  484. FW_PS_MIN_MODE = 1,
  485. FW_PS_MAX_MODE = 2,
  486. FW_PS_DTIM_MODE = 3,
  487. FW_PS_VOIP_MODE = 4,
  488. FW_PS_UAPSD_WMM_MODE = 5,
  489. FW_PS_UAPSD_MODE = 6,
  490. FW_PS_IBSS_MODE = 7,
  491. FW_PS_WWLAN_MODE = 8,
  492. FW_PS_PM_Radio_Off = 9,
  493. FW_PS_PM_Card_Disable = 10,
  494. };
  495. enum rt_psmode {
  496. EACTIVE, /*Active/Continuous access. */
  497. EMAXPS, /*Max power save mode. */
  498. EFASTPS, /*Fast power save mode. */
  499. EAUTOPS, /*Auto power save mode. */
  500. };
  501. /*LED related.*/
  502. enum led_ctl_mode {
  503. LED_CTL_POWER_ON = 1,
  504. LED_CTL_LINK = 2,
  505. LED_CTL_NO_LINK = 3,
  506. LED_CTL_TX = 4,
  507. LED_CTL_RX = 5,
  508. LED_CTL_SITE_SURVEY = 6,
  509. LED_CTL_POWER_OFF = 7,
  510. LED_CTL_START_TO_LINK = 8,
  511. LED_CTL_START_WPS = 9,
  512. LED_CTL_STOP_WPS = 10,
  513. };
  514. enum rtl_led_pin {
  515. LED_PIN_GPIO0,
  516. LED_PIN_LED0,
  517. LED_PIN_LED1,
  518. LED_PIN_LED2
  519. };
  520. /*QoS related.*/
  521. /*acm implementation method.*/
  522. enum acm_method {
  523. eAcmWay0_SwAndHw = 0,
  524. eAcmWay1_HW = 1,
  525. eAcmWay2_SW = 2,
  526. };
  527. enum macphy_mode {
  528. SINGLEMAC_SINGLEPHY = 0,
  529. DUALMAC_DUALPHY,
  530. DUALMAC_SINGLEPHY,
  531. };
  532. enum band_type {
  533. BAND_ON_2_4G = 0,
  534. BAND_ON_5G,
  535. BAND_ON_BOTH,
  536. BANDMAX
  537. };
  538. /*aci/aifsn Field.
  539. Ref: WMM spec 2.2.2: WME Parameter Element, p.12.*/
  540. union aci_aifsn {
  541. u8 char_data;
  542. struct {
  543. u8 aifsn:4;
  544. u8 acm:1;
  545. u8 aci:2;
  546. u8 reserved:1;
  547. } f; /* Field */
  548. };
  549. /*mlme related.*/
  550. enum wireless_mode {
  551. WIRELESS_MODE_UNKNOWN = 0x00,
  552. WIRELESS_MODE_A = 0x01,
  553. WIRELESS_MODE_B = 0x02,
  554. WIRELESS_MODE_G = 0x04,
  555. WIRELESS_MODE_AUTO = 0x08,
  556. WIRELESS_MODE_N_24G = 0x10,
  557. WIRELESS_MODE_N_5G = 0x20
  558. };
  559. #define IS_WIRELESS_MODE_A(wirelessmode) \
  560. (wirelessmode == WIRELESS_MODE_A)
  561. #define IS_WIRELESS_MODE_B(wirelessmode) \
  562. (wirelessmode == WIRELESS_MODE_B)
  563. #define IS_WIRELESS_MODE_G(wirelessmode) \
  564. (wirelessmode == WIRELESS_MODE_G)
  565. #define IS_WIRELESS_MODE_N_24G(wirelessmode) \
  566. (wirelessmode == WIRELESS_MODE_N_24G)
  567. #define IS_WIRELESS_MODE_N_5G(wirelessmode) \
  568. (wirelessmode == WIRELESS_MODE_N_5G)
  569. enum ratr_table_mode {
  570. RATR_INX_WIRELESS_NGB = 0,
  571. RATR_INX_WIRELESS_NG = 1,
  572. RATR_INX_WIRELESS_NB = 2,
  573. RATR_INX_WIRELESS_N = 3,
  574. RATR_INX_WIRELESS_GB = 4,
  575. RATR_INX_WIRELESS_G = 5,
  576. RATR_INX_WIRELESS_B = 6,
  577. RATR_INX_WIRELESS_MC = 7,
  578. RATR_INX_WIRELESS_A = 8,
  579. };
  580. enum rtl_link_state {
  581. MAC80211_NOLINK = 0,
  582. MAC80211_LINKING = 1,
  583. MAC80211_LINKED = 2,
  584. MAC80211_LINKED_SCANNING = 3,
  585. };
  586. enum act_category {
  587. ACT_CAT_QOS = 1,
  588. ACT_CAT_DLS = 2,
  589. ACT_CAT_BA = 3,
  590. ACT_CAT_HT = 7,
  591. ACT_CAT_WMM = 17,
  592. };
  593. enum ba_action {
  594. ACT_ADDBAREQ = 0,
  595. ACT_ADDBARSP = 1,
  596. ACT_DELBA = 2,
  597. };
  598. struct octet_string {
  599. u8 *octet;
  600. u16 length;
  601. };
  602. struct rtl_hdr_3addr {
  603. __le16 frame_ctl;
  604. __le16 duration_id;
  605. u8 addr1[ETH_ALEN];
  606. u8 addr2[ETH_ALEN];
  607. u8 addr3[ETH_ALEN];
  608. __le16 seq_ctl;
  609. u8 payload[0];
  610. } __packed;
  611. struct rtl_info_element {
  612. u8 id;
  613. u8 len;
  614. u8 data[0];
  615. } __packed;
  616. struct rtl_probe_rsp {
  617. struct rtl_hdr_3addr header;
  618. u32 time_stamp[2];
  619. __le16 beacon_interval;
  620. __le16 capability;
  621. /*SSID, supported rates, FH params, DS params,
  622. CF params, IBSS params, TIM (if beacon), RSN */
  623. struct rtl_info_element info_element[0];
  624. } __packed;
  625. /*LED related.*/
  626. /*ledpin Identify how to implement this SW led.*/
  627. struct rtl_led {
  628. void *hw;
  629. enum rtl_led_pin ledpin;
  630. bool ledon;
  631. };
  632. struct rtl_led_ctl {
  633. bool led_opendrain;
  634. struct rtl_led sw_led0;
  635. struct rtl_led sw_led1;
  636. };
  637. struct rtl_qos_parameters {
  638. __le16 cw_min;
  639. __le16 cw_max;
  640. u8 aifs;
  641. u8 flag;
  642. __le16 tx_op;
  643. } __packed;
  644. struct rt_smooth_data {
  645. u32 elements[100]; /*array to store values */
  646. u32 index; /*index to current array to store */
  647. u32 total_num; /*num of valid elements */
  648. u32 total_val; /*sum of valid elements */
  649. };
  650. struct false_alarm_statistics {
  651. u32 cnt_parity_fail;
  652. u32 cnt_rate_illegal;
  653. u32 cnt_crc8_fail;
  654. u32 cnt_mcs_fail;
  655. u32 cnt_fast_fsync_fail;
  656. u32 cnt_sb_search_fail;
  657. u32 cnt_ofdm_fail;
  658. u32 cnt_cck_fail;
  659. u32 cnt_all;
  660. };
  661. struct init_gain {
  662. u8 xaagccore1;
  663. u8 xbagccore1;
  664. u8 xcagccore1;
  665. u8 xdagccore1;
  666. u8 cca;
  667. };
  668. struct wireless_stats {
  669. unsigned long txbytesunicast;
  670. unsigned long txbytesmulticast;
  671. unsigned long txbytesbroadcast;
  672. unsigned long rxbytesunicast;
  673. long rx_snr_db[4];
  674. /*Correct smoothed ss in Dbm, only used
  675. in driver to report real power now. */
  676. long recv_signal_power;
  677. long signal_quality;
  678. long last_sigstrength_inpercent;
  679. u32 rssi_calculate_cnt;
  680. /*Transformed, in dbm. Beautified signal
  681. strength for UI, not correct. */
  682. long signal_strength;
  683. u8 rx_rssi_percentage[4];
  684. u8 rx_evm_percentage[2];
  685. struct rt_smooth_data ui_rssi;
  686. struct rt_smooth_data ui_link_quality;
  687. };
  688. struct rate_adaptive {
  689. u8 rate_adaptive_disabled;
  690. u8 ratr_state;
  691. u16 reserve;
  692. u32 high_rssi_thresh_for_ra;
  693. u32 high2low_rssi_thresh_for_ra;
  694. u8 low2high_rssi_thresh_for_ra40m;
  695. u32 low_rssi_thresh_for_ra40M;
  696. u8 low2high_rssi_thresh_for_ra20m;
  697. u32 low_rssi_thresh_for_ra20M;
  698. u32 upper_rssi_threshold_ratr;
  699. u32 middleupper_rssi_threshold_ratr;
  700. u32 middle_rssi_threshold_ratr;
  701. u32 middlelow_rssi_threshold_ratr;
  702. u32 low_rssi_threshold_ratr;
  703. u32 ultralow_rssi_threshold_ratr;
  704. u32 low_rssi_threshold_ratr_40m;
  705. u32 low_rssi_threshold_ratr_20m;
  706. u8 ping_rssi_enable;
  707. u32 ping_rssi_ratr;
  708. u32 ping_rssi_thresh_for_ra;
  709. u32 last_ratr;
  710. u8 pre_ratr_state;
  711. };
  712. struct regd_pair_mapping {
  713. u16 reg_dmnenum;
  714. u16 reg_5ghz_ctl;
  715. u16 reg_2ghz_ctl;
  716. };
  717. struct rtl_regulatory {
  718. char alpha2[2];
  719. u16 country_code;
  720. u16 max_power_level;
  721. u32 tp_scale;
  722. u16 current_rd;
  723. u16 current_rd_ext;
  724. int16_t power_limit;
  725. struct regd_pair_mapping *regpair;
  726. };
  727. struct rtl_rfkill {
  728. bool rfkill_state; /*0 is off, 1 is on */
  729. };
  730. #define IQK_MATRIX_REG_NUM 8
  731. #define IQK_MATRIX_SETTINGS_NUM (1 + 24 + 21)
  732. struct iqk_matrix_regs {
  733. bool iqk_done;
  734. long value[1][IQK_MATRIX_REG_NUM];
  735. };
  736. struct phy_parameters {
  737. u16 length;
  738. u32 *pdata;
  739. };
  740. enum hw_param_tab_index {
  741. PHY_REG_2T,
  742. PHY_REG_1T,
  743. PHY_REG_PG,
  744. RADIOA_2T,
  745. RADIOB_2T,
  746. RADIOA_1T,
  747. RADIOB_1T,
  748. MAC_REG,
  749. AGCTAB_2T,
  750. AGCTAB_1T,
  751. MAX_TAB
  752. };
  753. struct rtl_phy {
  754. struct bb_reg_def phyreg_def[4]; /*Radio A/B/C/D */
  755. struct init_gain initgain_backup;
  756. enum io_type current_io_type;
  757. u8 rf_mode;
  758. u8 rf_type;
  759. u8 current_chan_bw;
  760. u8 set_bwmode_inprogress;
  761. u8 sw_chnl_inprogress;
  762. u8 sw_chnl_stage;
  763. u8 sw_chnl_step;
  764. u8 current_channel;
  765. u8 h2c_box_num;
  766. u8 set_io_inprogress;
  767. u8 lck_inprogress;
  768. /* record for power tracking */
  769. s32 reg_e94;
  770. s32 reg_e9c;
  771. s32 reg_ea4;
  772. s32 reg_eac;
  773. s32 reg_eb4;
  774. s32 reg_ebc;
  775. s32 reg_ec4;
  776. s32 reg_ecc;
  777. u8 rfpienable;
  778. u8 reserve_0;
  779. u16 reserve_1;
  780. u32 reg_c04, reg_c08, reg_874;
  781. u32 adda_backup[16];
  782. u32 iqk_mac_backup[IQK_MAC_REG_NUM];
  783. u32 iqk_bb_backup[10];
  784. /* Dual mac */
  785. bool need_iqk;
  786. struct iqk_matrix_regs iqk_matrix_regsetting[IQK_MATRIX_SETTINGS_NUM];
  787. bool rfpi_enable;
  788. u8 pwrgroup_cnt;
  789. u8 cck_high_power;
  790. /* MAX_PG_GROUP groups of pwr diff by rates */
  791. u32 mcs_txpwrlevel_origoffset[MAX_PG_GROUP][16];
  792. u8 default_initialgain[4];
  793. /* the current Tx power level */
  794. u8 cur_cck_txpwridx;
  795. u8 cur_ofdm24g_txpwridx;
  796. u32 rfreg_chnlval[2];
  797. bool apk_done;
  798. u32 reg_rf3c[2]; /* pathA / pathB */
  799. /* bfsync */
  800. u8 framesync;
  801. u32 framesync_c34;
  802. u8 num_total_rfpath;
  803. struct phy_parameters hwparam_tables[MAX_TAB];
  804. u16 rf_pathmap;
  805. };
  806. #define MAX_TID_COUNT 9
  807. #define RTL_AGG_STOP 0
  808. #define RTL_AGG_PROGRESS 1
  809. #define RTL_AGG_START 2
  810. #define RTL_AGG_OPERATIONAL 3
  811. #define RTL_AGG_OFF 0
  812. #define RTL_AGG_ON 1
  813. #define RTL_AGG_EMPTYING_HW_QUEUE_ADDBA 2
  814. #define RTL_AGG_EMPTYING_HW_QUEUE_DELBA 3
  815. struct rtl_ht_agg {
  816. u16 txq_id;
  817. u16 wait_for_ba;
  818. u16 start_idx;
  819. u64 bitmap;
  820. u32 rate_n_flags;
  821. u8 agg_state;
  822. };
  823. struct rtl_tid_data {
  824. u16 seq_number;
  825. struct rtl_ht_agg agg;
  826. };
  827. struct rtl_sta_info {
  828. u8 ratr_index;
  829. u8 wireless_mode;
  830. u8 mimo_ps;
  831. struct rtl_tid_data tids[MAX_TID_COUNT];
  832. } __packed;
  833. struct rtl_priv;
  834. struct rtl_io {
  835. struct device *dev;
  836. struct mutex bb_mutex;
  837. /*PCI MEM map */
  838. unsigned long pci_mem_end; /*shared mem end */
  839. unsigned long pci_mem_start; /*shared mem start */
  840. /*PCI IO map */
  841. unsigned long pci_base_addr; /*device I/O address */
  842. void (*write8_async) (struct rtl_priv *rtlpriv, u32 addr, u8 val);
  843. void (*write16_async) (struct rtl_priv *rtlpriv, u32 addr, u16 val);
  844. void (*write32_async) (struct rtl_priv *rtlpriv, u32 addr, u32 val);
  845. void (*writeN_sync) (struct rtl_priv *rtlpriv, u32 addr, void *buf,
  846. u16 len);
  847. u8(*read8_sync) (struct rtl_priv *rtlpriv, u32 addr);
  848. u16(*read16_sync) (struct rtl_priv *rtlpriv, u32 addr);
  849. u32(*read32_sync) (struct rtl_priv *rtlpriv, u32 addr);
  850. };
  851. struct rtl_mac {
  852. u8 mac_addr[ETH_ALEN];
  853. u8 mac80211_registered;
  854. u8 beacon_enabled;
  855. u32 tx_ss_num;
  856. u32 rx_ss_num;
  857. struct ieee80211_supported_band bands[IEEE80211_NUM_BANDS];
  858. struct ieee80211_hw *hw;
  859. struct ieee80211_vif *vif;
  860. enum nl80211_iftype opmode;
  861. /*Probe Beacon management */
  862. struct rtl_tid_data tids[MAX_TID_COUNT];
  863. enum rtl_link_state link_state;
  864. int n_channels;
  865. int n_bitrates;
  866. bool offchan_delay;
  867. /*filters */
  868. u32 rx_conf;
  869. u16 rx_mgt_filter;
  870. u16 rx_ctrl_filter;
  871. u16 rx_data_filter;
  872. bool act_scanning;
  873. u8 cnt_after_linked;
  874. /* early mode */
  875. /* skb wait queue */
  876. struct sk_buff_head skb_waitq[MAX_TID_COUNT];
  877. u8 earlymode_threshold;
  878. /*RDG*/
  879. bool rdg_en;
  880. /*AP*/
  881. u8 bssid[6];
  882. u32 vendor;
  883. u8 mcs[16]; /* 16 bytes mcs for HT rates. */
  884. u32 basic_rates; /* b/g rates */
  885. u8 ht_enable;
  886. u8 sgi_40;
  887. u8 sgi_20;
  888. u8 bw_40;
  889. u8 mode; /* wireless mode */
  890. u8 slot_time;
  891. u8 short_preamble;
  892. u8 use_cts_protect;
  893. u8 cur_40_prime_sc;
  894. u8 cur_40_prime_sc_bk;
  895. u64 tsf;
  896. u8 retry_short;
  897. u8 retry_long;
  898. u16 assoc_id;
  899. /*IBSS*/
  900. int beacon_interval;
  901. /*AMPDU*/
  902. u8 min_space_cfg; /*For Min spacing configurations */
  903. u8 max_mss_density;
  904. u8 current_ampdu_factor;
  905. u8 current_ampdu_density;
  906. /*QOS & EDCA */
  907. struct ieee80211_tx_queue_params edca_param[RTL_MAC80211_NUM_QUEUE];
  908. struct rtl_qos_parameters ac[AC_MAX];
  909. };
  910. struct rtl_hal {
  911. struct ieee80211_hw *hw;
  912. enum intf_type interface;
  913. u16 hw_type; /*92c or 92d or 92s and so on */
  914. u8 ic_class;
  915. u8 oem_id;
  916. u32 version; /*version of chip */
  917. u8 state; /*stop 0, start 1 */
  918. /*firmware */
  919. u32 fwsize;
  920. u8 *pfirmware;
  921. u16 fw_version;
  922. u16 fw_subversion;
  923. bool h2c_setinprogress;
  924. u8 last_hmeboxnum;
  925. /*Reserve page start offset except beacon in TxQ. */
  926. u8 fw_rsvdpage_startoffset;
  927. u8 h2c_txcmd_seq;
  928. /* FW Cmd IO related */
  929. u16 fwcmd_iomap;
  930. u32 fwcmd_ioparam;
  931. bool set_fwcmd_inprogress;
  932. u8 current_fwcmd_io;
  933. /**/
  934. bool driver_going2unload;
  935. /*AMPDU init min space*/
  936. u8 minspace_cfg; /*For Min spacing configurations */
  937. /* Dual mac */
  938. enum macphy_mode macphymode;
  939. enum band_type current_bandtype; /* 0:2.4G, 1:5G */
  940. enum band_type current_bandtypebackup;
  941. enum band_type bandset;
  942. /* dual MAC 0--Mac0 1--Mac1 */
  943. u32 interfaceindex;
  944. /* just for DualMac S3S4 */
  945. u8 macphyctl_reg;
  946. bool earlymode_enable;
  947. /* Dual mac*/
  948. bool during_mac0init_radiob;
  949. bool during_mac1init_radioa;
  950. bool reloadtxpowerindex;
  951. /* True if IMR or IQK have done
  952. for 2.4G in scan progress */
  953. bool load_imrandiqk_setting_for2g;
  954. bool disable_amsdu_8k;
  955. };
  956. struct rtl_security {
  957. /*default 0 */
  958. bool use_sw_sec;
  959. bool being_setkey;
  960. bool use_defaultkey;
  961. /*Encryption Algorithm for Unicast Packet */
  962. enum rt_enc_alg pairwise_enc_algorithm;
  963. /*Encryption Algorithm for Brocast/Multicast */
  964. enum rt_enc_alg group_enc_algorithm;
  965. /*Cam Entry Bitmap */
  966. u32 hwsec_cam_bitmap;
  967. u8 hwsec_cam_sta_addr[TOTAL_CAM_ENTRY][ETH_ALEN];
  968. /*local Key buffer, indx 0 is for
  969. pairwise key 1-4 is for agoup key. */
  970. u8 key_buf[KEY_BUF_SIZE][MAX_KEY_LEN];
  971. u8 key_len[KEY_BUF_SIZE];
  972. /*The pointer of Pairwise Key,
  973. it always points to KeyBuf[4] */
  974. u8 *pairwise_key;
  975. };
  976. struct rtl_dm {
  977. /*PHY status for Dynamic Management */
  978. long entry_min_undecoratedsmoothed_pwdb;
  979. long undecorated_smoothed_pwdb; /*out dm */
  980. long entry_max_undecoratedsmoothed_pwdb;
  981. bool dm_initialgain_enable;
  982. bool dynamic_txpower_enable;
  983. bool current_turbo_edca;
  984. bool is_any_nonbepkts; /*out dm */
  985. bool is_cur_rdlstate;
  986. bool txpower_trackinginit;
  987. bool disable_framebursting;
  988. bool cck_inch14;
  989. bool txpower_tracking;
  990. bool useramask;
  991. bool rfpath_rxenable[4];
  992. bool inform_fw_driverctrldm;
  993. bool current_mrc_switch;
  994. u8 txpowercount;
  995. u8 thermalvalue_rxgain;
  996. u8 thermalvalue_iqk;
  997. u8 thermalvalue_lck;
  998. u8 thermalvalue;
  999. u8 last_dtp_lvl;
  1000. u8 thermalvalue_avg[AVG_THERMAL_NUM];
  1001. u8 thermalvalue_avg_index;
  1002. bool done_txpower;
  1003. u8 dynamic_txhighpower_lvl; /*Tx high power level */
  1004. u8 dm_flag; /*Indicate each dynamic mechanism's status. */
  1005. u8 dm_type;
  1006. u8 txpower_track_control;
  1007. bool interrupt_migration;
  1008. bool disable_tx_int;
  1009. char ofdm_index[2];
  1010. char cck_index;
  1011. };
  1012. #define EFUSE_MAX_LOGICAL_SIZE 256
  1013. struct rtl_efuse {
  1014. bool autoLoad_ok;
  1015. bool bootfromefuse;
  1016. u16 max_physical_size;
  1017. u8 efuse_map[2][EFUSE_MAX_LOGICAL_SIZE];
  1018. u16 efuse_usedbytes;
  1019. u8 efuse_usedpercentage;
  1020. #ifdef EFUSE_REPG_WORKAROUND
  1021. bool efuse_re_pg_sec1flag;
  1022. u8 efuse_re_pg_data[8];
  1023. #endif
  1024. u8 autoload_failflag;
  1025. u8 autoload_status;
  1026. short epromtype;
  1027. u16 eeprom_vid;
  1028. u16 eeprom_did;
  1029. u16 eeprom_svid;
  1030. u16 eeprom_smid;
  1031. u8 eeprom_oemid;
  1032. u16 eeprom_channelplan;
  1033. u8 eeprom_version;
  1034. u8 board_type;
  1035. u8 external_pa;
  1036. u8 dev_addr[6];
  1037. bool txpwr_fromeprom;
  1038. u8 eeprom_crystalcap;
  1039. u8 eeprom_tssi[2];
  1040. u8 eeprom_tssi_5g[3][2]; /* for 5GL/5GM/5GH band. */
  1041. u8 eeprom_pwrlimit_ht20[CHANNEL_GROUP_MAX];
  1042. u8 eeprom_pwrlimit_ht40[CHANNEL_GROUP_MAX];
  1043. u8 eeprom_chnlarea_txpwr_cck[2][CHANNEL_GROUP_MAX_2G];
  1044. u8 eeprom_chnlarea_txpwr_ht40_1s[2][CHANNEL_GROUP_MAX];
  1045. u8 eeprom_chnlarea_txpwr_ht40_2sdiif[2][CHANNEL_GROUP_MAX];
  1046. u8 txpwrlevel_cck[2][CHANNEL_MAX_NUMBER_2G];
  1047. u8 txpwrlevel_ht40_1s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
  1048. u8 txpwrlevel_ht40_2s[2][CHANNEL_MAX_NUMBER]; /*For HT 40MHZ pwr */
  1049. u8 internal_pa_5g[2]; /* pathA / pathB */
  1050. u8 eeprom_c9;
  1051. u8 eeprom_cc;
  1052. /*For power group */
  1053. u8 eeprom_pwrgroup[2][3];
  1054. u8 pwrgroup_ht20[2][CHANNEL_MAX_NUMBER];
  1055. u8 pwrgroup_ht40[2][CHANNEL_MAX_NUMBER];
  1056. char txpwr_ht20diff[2][CHANNEL_MAX_NUMBER]; /*HT 20<->40 Pwr diff */
  1057. /*For HT<->legacy pwr diff*/
  1058. u8 txpwr_legacyhtdiff[2][CHANNEL_MAX_NUMBER];
  1059. u8 txpwr_safetyflag; /* Band edge enable flag */
  1060. u16 eeprom_txpowerdiff;
  1061. u8 legacy_httxpowerdiff; /* Legacy to HT rate power diff */
  1062. u8 antenna_txpwdiff[3];
  1063. u8 eeprom_regulatory;
  1064. u8 eeprom_thermalmeter;
  1065. u8 thermalmeter[2]; /*ThermalMeter, index 0 for RFIC0, 1 for RFIC1 */
  1066. u16 tssi_13dbm;
  1067. u8 crystalcap; /* CrystalCap. */
  1068. u8 delta_iqk;
  1069. u8 delta_lck;
  1070. u8 legacy_ht_txpowerdiff; /*Legacy to HT rate power diff */
  1071. bool apk_thermalmeterignore;
  1072. bool b1x1_recvcombine;
  1073. bool b1ss_support;
  1074. /*channel plan */
  1075. u8 channel_plan;
  1076. };
  1077. struct rtl_ps_ctl {
  1078. bool pwrdomain_protect;
  1079. bool in_powersavemode;
  1080. bool rfchange_inprogress;
  1081. bool swrf_processing;
  1082. bool hwradiooff;
  1083. /*
  1084. * just for PCIE ASPM
  1085. * If it supports ASPM, Offset[560h] = 0x40,
  1086. * otherwise Offset[560h] = 0x00.
  1087. * */
  1088. bool support_aspm;
  1089. bool support_backdoor;
  1090. /*for LPS */
  1091. enum rt_psmode dot11_psmode; /*Power save mode configured. */
  1092. bool swctrl_lps;
  1093. bool leisure_ps;
  1094. bool fwctrl_lps;
  1095. u8 fwctrl_psmode;
  1096. /*For Fw control LPS mode */
  1097. u8 reg_fwctrl_lps;
  1098. /*Record Fw PS mode status. */
  1099. bool fw_current_inpsmode;
  1100. u8 reg_max_lps_awakeintvl;
  1101. bool report_linked;
  1102. /*for IPS */
  1103. bool inactiveps;
  1104. u32 rfoff_reason;
  1105. /*RF OFF Level */
  1106. u32 cur_ps_level;
  1107. u32 reg_rfps_level;
  1108. /*just for PCIE ASPM */
  1109. u8 const_amdpci_aspm;
  1110. bool pwrdown_mode;
  1111. enum rf_pwrstate inactive_pwrstate;
  1112. enum rf_pwrstate rfpwr_state; /*cur power state */
  1113. /* for SW LPS*/
  1114. bool sw_ps_enabled;
  1115. bool state;
  1116. bool state_inap;
  1117. bool multi_buffered;
  1118. u16 nullfunc_seq;
  1119. unsigned int dtim_counter;
  1120. unsigned int sleep_ms;
  1121. unsigned long last_sleep_jiffies;
  1122. unsigned long last_awake_jiffies;
  1123. unsigned long last_delaylps_stamp_jiffies;
  1124. unsigned long last_dtim;
  1125. unsigned long last_beacon;
  1126. unsigned long last_action;
  1127. unsigned long last_slept;
  1128. };
  1129. struct rtl_stats {
  1130. u32 mac_time[2];
  1131. s8 rssi;
  1132. u8 signal;
  1133. u8 noise;
  1134. u16 rate; /*in 100 kbps */
  1135. u8 received_channel;
  1136. u8 control;
  1137. u8 mask;
  1138. u8 freq;
  1139. u16 len;
  1140. u64 tsf;
  1141. u32 beacon_time;
  1142. u8 nic_type;
  1143. u16 length;
  1144. u8 signalquality; /*in 0-100 index. */
  1145. /*
  1146. * Real power in dBm for this packet,
  1147. * no beautification and aggregation.
  1148. * */
  1149. s32 recvsignalpower;
  1150. s8 rxpower; /*in dBm Translate from PWdB */
  1151. u8 signalstrength; /*in 0-100 index. */
  1152. u16 hwerror:1;
  1153. u16 crc:1;
  1154. u16 icv:1;
  1155. u16 shortpreamble:1;
  1156. u16 antenna:1;
  1157. u16 decrypted:1;
  1158. u16 wakeup:1;
  1159. u32 timestamp_low;
  1160. u32 timestamp_high;
  1161. u8 rx_drvinfo_size;
  1162. u8 rx_bufshift;
  1163. bool isampdu;
  1164. bool isfirst_ampdu;
  1165. bool rx_is40Mhzpacket;
  1166. u32 rx_pwdb_all;
  1167. u8 rx_mimo_signalstrength[4]; /*in 0~100 index */
  1168. s8 rx_mimo_signalquality[2];
  1169. bool packet_matchbssid;
  1170. bool is_cck;
  1171. bool is_ht;
  1172. bool packet_toself;
  1173. bool packet_beacon; /*for rssi */
  1174. char cck_adc_pwdb[4]; /*for rx path selection */
  1175. };
  1176. struct rt_link_detect {
  1177. u32 num_tx_in4period[4];
  1178. u32 num_rx_in4period[4];
  1179. u32 num_tx_inperiod;
  1180. u32 num_rx_inperiod;
  1181. bool busytraffic;
  1182. bool higher_busytraffic;
  1183. bool higher_busyrxtraffic;
  1184. u32 tidtx_in4period[MAX_TID_COUNT][4];
  1185. u32 tidtx_inperiod[MAX_TID_COUNT];
  1186. bool higher_busytxtraffic[MAX_TID_COUNT];
  1187. };
  1188. struct rtl_tcb_desc {
  1189. u8 packet_bw:1;
  1190. u8 multicast:1;
  1191. u8 broadcast:1;
  1192. u8 rts_stbc:1;
  1193. u8 rts_enable:1;
  1194. u8 cts_enable:1;
  1195. u8 rts_use_shortpreamble:1;
  1196. u8 rts_use_shortgi:1;
  1197. u8 rts_sc:1;
  1198. u8 rts_bw:1;
  1199. u8 rts_rate;
  1200. u8 use_shortgi:1;
  1201. u8 use_shortpreamble:1;
  1202. u8 use_driver_rate:1;
  1203. u8 disable_ratefallback:1;
  1204. u8 ratr_index;
  1205. u8 mac_id;
  1206. u8 hw_rate;
  1207. u8 last_inipkt:1;
  1208. u8 cmd_or_init:1;
  1209. u8 queue_index;
  1210. /* early mode */
  1211. u8 empkt_num;
  1212. /* The max value by HW */
  1213. u32 empkt_len[5];
  1214. };
  1215. struct rtl_hal_ops {
  1216. int (*init_sw_vars) (struct ieee80211_hw *hw);
  1217. void (*deinit_sw_vars) (struct ieee80211_hw *hw);
  1218. void (*read_chip_version)(struct ieee80211_hw *hw);
  1219. void (*read_eeprom_info) (struct ieee80211_hw *hw);
  1220. void (*interrupt_recognized) (struct ieee80211_hw *hw,
  1221. u32 *p_inta, u32 *p_intb);
  1222. int (*hw_init) (struct ieee80211_hw *hw);
  1223. void (*hw_disable) (struct ieee80211_hw *hw);
  1224. void (*hw_suspend) (struct ieee80211_hw *hw);
  1225. void (*hw_resume) (struct ieee80211_hw *hw);
  1226. void (*enable_interrupt) (struct ieee80211_hw *hw);
  1227. void (*disable_interrupt) (struct ieee80211_hw *hw);
  1228. int (*set_network_type) (struct ieee80211_hw *hw,
  1229. enum nl80211_iftype type);
  1230. void (*set_chk_bssid)(struct ieee80211_hw *hw,
  1231. bool check_bssid);
  1232. void (*set_bw_mode) (struct ieee80211_hw *hw,
  1233. enum nl80211_channel_type ch_type);
  1234. u8(*switch_channel) (struct ieee80211_hw *hw);
  1235. void (*set_qos) (struct ieee80211_hw *hw, int aci);
  1236. void (*set_bcn_reg) (struct ieee80211_hw *hw);
  1237. void (*set_bcn_intv) (struct ieee80211_hw *hw);
  1238. void (*update_interrupt_mask) (struct ieee80211_hw *hw,
  1239. u32 add_msr, u32 rm_msr);
  1240. void (*get_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
  1241. void (*set_hw_reg) (struct ieee80211_hw *hw, u8 variable, u8 *val);
  1242. void (*update_rate_tbl) (struct ieee80211_hw *hw,
  1243. struct ieee80211_sta *sta, u8 rssi_level);
  1244. void (*update_rate_mask) (struct ieee80211_hw *hw, u8 rssi_level);
  1245. void (*fill_tx_desc) (struct ieee80211_hw *hw,
  1246. struct ieee80211_hdr *hdr, u8 *pdesc_tx,
  1247. struct ieee80211_tx_info *info,
  1248. struct sk_buff *skb, u8 hw_queue,
  1249. struct rtl_tcb_desc *ptcb_desc);
  1250. void (*fill_fake_txdesc) (struct ieee80211_hw *hw, u8 *pDesc,
  1251. u32 buffer_len, bool bIsPsPoll);
  1252. void (*fill_tx_cmddesc) (struct ieee80211_hw *hw, u8 *pdesc,
  1253. bool firstseg, bool lastseg,
  1254. struct sk_buff *skb);
  1255. bool (*cmd_send_packet)(struct ieee80211_hw *hw, struct sk_buff *skb);
  1256. bool (*query_rx_desc) (struct ieee80211_hw *hw,
  1257. struct rtl_stats *stats,
  1258. struct ieee80211_rx_status *rx_status,
  1259. u8 *pdesc, struct sk_buff *skb);
  1260. void (*set_channel_access) (struct ieee80211_hw *hw);
  1261. bool (*radio_onoff_checking) (struct ieee80211_hw *hw, u8 *valid);
  1262. void (*dm_watchdog) (struct ieee80211_hw *hw);
  1263. void (*scan_operation_backup) (struct ieee80211_hw *hw, u8 operation);
  1264. bool (*set_rf_power_state) (struct ieee80211_hw *hw,
  1265. enum rf_pwrstate rfpwr_state);
  1266. void (*led_control) (struct ieee80211_hw *hw,
  1267. enum led_ctl_mode ledaction);
  1268. void (*set_desc) (u8 *pdesc, bool istx, u8 desc_name, u8 *val);
  1269. u32 (*get_desc) (u8 *pdesc, bool istx, u8 desc_name);
  1270. void (*tx_polling) (struct ieee80211_hw *hw, u8 hw_queue);
  1271. void (*enable_hw_sec) (struct ieee80211_hw *hw);
  1272. void (*set_key) (struct ieee80211_hw *hw, u32 key_index,
  1273. u8 *macaddr, bool is_group, u8 enc_algo,
  1274. bool is_wepkey, bool clear_all);
  1275. void (*init_sw_leds) (struct ieee80211_hw *hw);
  1276. void (*deinit_sw_leds) (struct ieee80211_hw *hw);
  1277. u32 (*get_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask);
  1278. void (*set_bbreg) (struct ieee80211_hw *hw, u32 regaddr, u32 bitmask,
  1279. u32 data);
  1280. u32 (*get_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
  1281. u32 regaddr, u32 bitmask);
  1282. void (*set_rfreg) (struct ieee80211_hw *hw, enum radio_path rfpath,
  1283. u32 regaddr, u32 bitmask, u32 data);
  1284. void (*linked_set_reg) (struct ieee80211_hw *hw);
  1285. bool (*phy_rf6052_config) (struct ieee80211_hw *hw);
  1286. void (*phy_rf6052_set_cck_txpower) (struct ieee80211_hw *hw,
  1287. u8 *powerlevel);
  1288. void (*phy_rf6052_set_ofdm_txpower) (struct ieee80211_hw *hw,
  1289. u8 *ppowerlevel, u8 channel);
  1290. bool (*config_bb_with_headerfile) (struct ieee80211_hw *hw,
  1291. u8 configtype);
  1292. bool (*config_bb_with_pgheaderfile) (struct ieee80211_hw *hw,
  1293. u8 configtype);
  1294. void (*phy_lc_calibrate) (struct ieee80211_hw *hw, bool is2t);
  1295. void (*phy_set_bw_mode_callback) (struct ieee80211_hw *hw);
  1296. void (*dm_dynamic_txpower) (struct ieee80211_hw *hw);
  1297. };
  1298. struct rtl_intf_ops {
  1299. /*com */
  1300. void (*read_efuse_byte)(struct ieee80211_hw *hw, u16 _offset, u8 *pbuf);
  1301. int (*adapter_start) (struct ieee80211_hw *hw);
  1302. void (*adapter_stop) (struct ieee80211_hw *hw);
  1303. int (*adapter_tx) (struct ieee80211_hw *hw, struct sk_buff *skb,
  1304. struct rtl_tcb_desc *ptcb_desc);
  1305. void (*flush)(struct ieee80211_hw *hw, bool drop);
  1306. int (*reset_trx_ring) (struct ieee80211_hw *hw);
  1307. bool (*waitq_insert) (struct ieee80211_hw *hw, struct sk_buff *skb);
  1308. /*pci */
  1309. void (*disable_aspm) (struct ieee80211_hw *hw);
  1310. void (*enable_aspm) (struct ieee80211_hw *hw);
  1311. /*usb */
  1312. };
  1313. struct rtl_mod_params {
  1314. /* default: 0 = using hardware encryption */
  1315. bool sw_crypto;
  1316. /* default: 0 = DBG_EMERG (0)*/
  1317. int debug;
  1318. /* default: 1 = using no linked power save */
  1319. bool inactiveps;
  1320. /* default: 1 = using linked sw power save */
  1321. bool swctrl_lps;
  1322. /* default: 1 = using linked fw power save */
  1323. bool fwctrl_lps;
  1324. };
  1325. struct rtl_hal_usbint_cfg {
  1326. /* data - rx */
  1327. u32 in_ep_num;
  1328. u32 rx_urb_num;
  1329. u32 rx_max_size;
  1330. /* op - rx */
  1331. void (*usb_rx_hdl)(struct ieee80211_hw *, struct sk_buff *);
  1332. void (*usb_rx_segregate_hdl)(struct ieee80211_hw *, struct sk_buff *,
  1333. struct sk_buff_head *);
  1334. /* tx */
  1335. void (*usb_tx_cleanup)(struct ieee80211_hw *, struct sk_buff *);
  1336. int (*usb_tx_post_hdl)(struct ieee80211_hw *, struct urb *,
  1337. struct sk_buff *);
  1338. struct sk_buff *(*usb_tx_aggregate_hdl)(struct ieee80211_hw *,
  1339. struct sk_buff_head *);
  1340. /* endpoint mapping */
  1341. int (*usb_endpoint_mapping)(struct ieee80211_hw *hw);
  1342. u16 (*usb_mq_to_hwq)(__le16 fc, u16 mac80211_queue_index);
  1343. };
  1344. struct rtl_hal_cfg {
  1345. u8 bar_id;
  1346. bool write_readback;
  1347. char *name;
  1348. char *fw_name;
  1349. struct rtl_hal_ops *ops;
  1350. struct rtl_mod_params *mod_params;
  1351. struct rtl_hal_usbint_cfg *usb_interface_cfg;
  1352. /*this map used for some registers or vars
  1353. defined int HAL but used in MAIN */
  1354. u32 maps[RTL_VAR_MAP_MAX];
  1355. };
  1356. struct rtl_locks {
  1357. /* mutex */
  1358. struct mutex conf_mutex;
  1359. struct mutex ps_mutex;
  1360. /*spin lock */
  1361. spinlock_t ips_lock;
  1362. spinlock_t irq_th_lock;
  1363. spinlock_t h2c_lock;
  1364. spinlock_t rf_ps_lock;
  1365. spinlock_t rf_lock;
  1366. spinlock_t waitq_lock;
  1367. spinlock_t usb_lock;
  1368. /*Dual mac*/
  1369. spinlock_t cck_and_rw_pagea_lock;
  1370. };
  1371. struct rtl_works {
  1372. struct ieee80211_hw *hw;
  1373. /*timer */
  1374. struct timer_list watchdog_timer;
  1375. /*task */
  1376. struct tasklet_struct irq_tasklet;
  1377. struct tasklet_struct irq_prepare_bcn_tasklet;
  1378. /*work queue */
  1379. struct workqueue_struct *rtl_wq;
  1380. struct delayed_work watchdog_wq;
  1381. struct delayed_work ips_nic_off_wq;
  1382. /* For SW LPS */
  1383. struct delayed_work ps_work;
  1384. struct delayed_work ps_rfon_wq;
  1385. struct work_struct lps_leave_work;
  1386. };
  1387. struct rtl_debug {
  1388. u32 dbgp_type[DBGP_TYPE_MAX];
  1389. u32 global_debuglevel;
  1390. u64 global_debugcomponents;
  1391. /* add for proc debug */
  1392. struct proc_dir_entry *proc_dir;
  1393. char proc_name[20];
  1394. };
  1395. struct ps_t {
  1396. u8 pre_ccastate;
  1397. u8 cur_ccasate;
  1398. u8 pre_rfstate;
  1399. u8 cur_rfstate;
  1400. long rssi_val_min;
  1401. };
  1402. struct dig_t {
  1403. u32 rssi_lowthresh;
  1404. u32 rssi_highthresh;
  1405. u32 fa_lowthresh;
  1406. u32 fa_highthresh;
  1407. long last_min_undecorated_pwdb_for_dm;
  1408. long rssi_highpower_lowthresh;
  1409. long rssi_highpower_highthresh;
  1410. u32 recover_cnt;
  1411. u32 pre_igvalue;
  1412. u32 cur_igvalue;
  1413. long rssi_val;
  1414. u8 dig_enable_flag;
  1415. u8 dig_ext_port_stage;
  1416. u8 dig_algorithm;
  1417. u8 dig_twoport_algorithm;
  1418. u8 dig_dbgmode;
  1419. u8 dig_slgorithm_switch;
  1420. u8 cursta_connectctate;
  1421. u8 presta_connectstate;
  1422. u8 curmultista_connectstate;
  1423. char backoff_val;
  1424. char backoff_val_range_max;
  1425. char backoff_val_range_min;
  1426. u8 rx_gain_range_max;
  1427. u8 rx_gain_range_min;
  1428. u8 min_undecorated_pwdb_for_dm;
  1429. u8 rssi_val_min;
  1430. u8 pre_cck_pd_state;
  1431. u8 cur_cck_pd_state;
  1432. u8 pre_cck_fa_state;
  1433. u8 cur_cck_fa_state;
  1434. u8 pre_ccastate;
  1435. u8 cur_ccasate;
  1436. u8 large_fa_hit;
  1437. u8 forbidden_igi;
  1438. u8 dig_state;
  1439. u8 dig_highpwrstate;
  1440. u8 cur_sta_connectstate;
  1441. u8 pre_sta_connectstate;
  1442. u8 cur_ap_connectstate;
  1443. u8 pre_ap_connectstate;
  1444. u8 cur_pd_thstate;
  1445. u8 pre_pd_thstate;
  1446. u8 cur_cs_ratiostate;
  1447. u8 pre_cs_ratiostate;
  1448. u8 backoff_enable_flag;
  1449. char backoffval_range_max;
  1450. char backoffval_range_min;
  1451. };
  1452. struct rtl_priv {
  1453. struct completion firmware_loading_complete;
  1454. struct rtl_locks locks;
  1455. struct rtl_works works;
  1456. struct rtl_mac mac80211;
  1457. struct rtl_hal rtlhal;
  1458. struct rtl_regulatory regd;
  1459. struct rtl_rfkill rfkill;
  1460. struct rtl_io io;
  1461. struct rtl_phy phy;
  1462. struct rtl_dm dm;
  1463. struct rtl_security sec;
  1464. struct rtl_efuse efuse;
  1465. struct rtl_ps_ctl psc;
  1466. struct rate_adaptive ra;
  1467. struct wireless_stats stats;
  1468. struct rt_link_detect link_info;
  1469. struct false_alarm_statistics falsealm_cnt;
  1470. struct rtl_rate_priv *rate_priv;
  1471. struct rtl_debug dbg;
  1472. int max_fw_size;
  1473. /*
  1474. *hal_cfg : for diff cards
  1475. *intf_ops : for diff interrface usb/pcie
  1476. */
  1477. struct rtl_hal_cfg *cfg;
  1478. struct rtl_intf_ops *intf_ops;
  1479. /*this var will be set by set_bit,
  1480. and was used to indicate status of
  1481. interface or hardware */
  1482. unsigned long status;
  1483. /* tables for dm */
  1484. struct dig_t dm_digtable;
  1485. struct ps_t dm_pstable;
  1486. /* data buffer pointer for USB reads */
  1487. __le32 *usb_data;
  1488. int usb_data_index;
  1489. /*This must be the last item so
  1490. that it points to the data allocated
  1491. beyond this structure like:
  1492. rtl_pci_priv or rtl_usb_priv */
  1493. u8 priv[0];
  1494. };
  1495. #define rtl_priv(hw) (((struct rtl_priv *)(hw)->priv))
  1496. #define rtl_mac(rtlpriv) (&((rtlpriv)->mac80211))
  1497. #define rtl_hal(rtlpriv) (&((rtlpriv)->rtlhal))
  1498. #define rtl_efuse(rtlpriv) (&((rtlpriv)->efuse))
  1499. #define rtl_psc(rtlpriv) (&((rtlpriv)->psc))
  1500. /***************************************
  1501. Bluetooth Co-existence Related
  1502. ****************************************/
  1503. enum bt_ant_num {
  1504. ANT_X2 = 0,
  1505. ANT_X1 = 1,
  1506. };
  1507. enum bt_co_type {
  1508. BT_2WIRE = 0,
  1509. BT_ISSC_3WIRE = 1,
  1510. BT_ACCEL = 2,
  1511. BT_CSR_BC4 = 3,
  1512. BT_CSR_BC8 = 4,
  1513. BT_RTL8756 = 5,
  1514. };
  1515. enum bt_cur_state {
  1516. BT_OFF = 0,
  1517. BT_ON = 1,
  1518. };
  1519. enum bt_service_type {
  1520. BT_SCO = 0,
  1521. BT_A2DP = 1,
  1522. BT_HID = 2,
  1523. BT_HID_IDLE = 3,
  1524. BT_SCAN = 4,
  1525. BT_IDLE = 5,
  1526. BT_OTHER_ACTION = 6,
  1527. BT_BUSY = 7,
  1528. BT_OTHERBUSY = 8,
  1529. BT_PAN = 9,
  1530. };
  1531. enum bt_radio_shared {
  1532. BT_RADIO_SHARED = 0,
  1533. BT_RADIO_INDIVIDUAL = 1,
  1534. };
  1535. struct bt_coexist_info {
  1536. /* EEPROM BT info. */
  1537. u8 eeprom_bt_coexist;
  1538. u8 eeprom_bt_type;
  1539. u8 eeprom_bt_ant_num;
  1540. u8 eeprom_bt_ant_isolation;
  1541. u8 eeprom_bt_radio_shared;
  1542. u8 bt_coexistence;
  1543. u8 bt_ant_num;
  1544. u8 bt_coexist_type;
  1545. u8 bt_state;
  1546. u8 bt_cur_state; /* 0:on, 1:off */
  1547. u8 bt_ant_isolation; /* 0:good, 1:bad */
  1548. u8 bt_pape_ctrl; /* 0:SW, 1:SW/HW dynamic */
  1549. u8 bt_service;
  1550. u8 bt_radio_shared_type;
  1551. u8 bt_rfreg_origin_1e;
  1552. u8 bt_rfreg_origin_1f;
  1553. u8 bt_rssi_state;
  1554. u32 ratio_tx;
  1555. u32 ratio_pri;
  1556. u32 bt_edca_ul;
  1557. u32 bt_edca_dl;
  1558. bool init_set;
  1559. bool bt_busy_traffic;
  1560. bool bt_traffic_mode_set;
  1561. bool bt_non_traffic_mode_set;
  1562. bool fw_coexist_all_off;
  1563. bool sw_coexist_all_off;
  1564. u32 current_state;
  1565. u32 previous_state;
  1566. u8 bt_pre_rssi_state;
  1567. u8 reg_bt_iso;
  1568. u8 reg_bt_sco;
  1569. };
  1570. /****************************************
  1571. mem access macro define start
  1572. Call endian free function when
  1573. 1. Read/write packet content.
  1574. 2. Before write integer to IO.
  1575. 3. After read integer from IO.
  1576. ****************************************/
  1577. /* Convert little data endian to host ordering */
  1578. #define EF1BYTE(_val) \
  1579. ((u8)(_val))
  1580. #define EF2BYTE(_val) \
  1581. (le16_to_cpu(_val))
  1582. #define EF4BYTE(_val) \
  1583. (le32_to_cpu(_val))
  1584. /* Read data from memory */
  1585. #define READEF1BYTE(_ptr) \
  1586. EF1BYTE(*((u8 *)(_ptr)))
  1587. /* Read le16 data from memory and convert to host ordering */
  1588. #define READEF2BYTE(_ptr) \
  1589. EF2BYTE(*((u16 *)(_ptr)))
  1590. #define READEF4BYTE(_ptr) \
  1591. EF4BYTE(*((u32 *)(_ptr)))
  1592. /* Write data to memory */
  1593. #define WRITEEF1BYTE(_ptr, _val) \
  1594. (*((u8 *)(_ptr))) = EF1BYTE(_val)
  1595. /* Write le16 data to memory in host ordering */
  1596. #define WRITEEF2BYTE(_ptr, _val) \
  1597. (*((u16 *)(_ptr))) = EF2BYTE(_val)
  1598. #define WRITEEF4BYTE(_ptr, _val) \
  1599. (*((u16 *)(_ptr))) = EF2BYTE(_val)
  1600. /* Create a bit mask
  1601. * Examples:
  1602. * BIT_LEN_MASK_32(0) => 0x00000000
  1603. * BIT_LEN_MASK_32(1) => 0x00000001
  1604. * BIT_LEN_MASK_32(2) => 0x00000003
  1605. * BIT_LEN_MASK_32(32) => 0xFFFFFFFF
  1606. */
  1607. #define BIT_LEN_MASK_32(__bitlen) \
  1608. (0xFFFFFFFF >> (32 - (__bitlen)))
  1609. #define BIT_LEN_MASK_16(__bitlen) \
  1610. (0xFFFF >> (16 - (__bitlen)))
  1611. #define BIT_LEN_MASK_8(__bitlen) \
  1612. (0xFF >> (8 - (__bitlen)))
  1613. /* Create an offset bit mask
  1614. * Examples:
  1615. * BIT_OFFSET_LEN_MASK_32(0, 2) => 0x00000003
  1616. * BIT_OFFSET_LEN_MASK_32(16, 2) => 0x00030000
  1617. */
  1618. #define BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen) \
  1619. (BIT_LEN_MASK_32(__bitlen) << (__bitoffset))
  1620. #define BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen) \
  1621. (BIT_LEN_MASK_16(__bitlen) << (__bitoffset))
  1622. #define BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen) \
  1623. (BIT_LEN_MASK_8(__bitlen) << (__bitoffset))
  1624. /*Description:
  1625. * Return 4-byte value in host byte ordering from
  1626. * 4-byte pointer in little-endian system.
  1627. */
  1628. #define LE_P4BYTE_TO_HOST_4BYTE(__pstart) \
  1629. (EF4BYTE(*((u32 *)(__pstart))))
  1630. #define LE_P2BYTE_TO_HOST_2BYTE(__pstart) \
  1631. (EF2BYTE(*((u16 *)(__pstart))))
  1632. #define LE_P1BYTE_TO_HOST_1BYTE(__pstart) \
  1633. (EF1BYTE(*((u8 *)(__pstart))))
  1634. /*Description:
  1635. Translate subfield (continuous bits in little-endian) of 4-byte
  1636. value to host byte ordering.*/
  1637. #define LE_BITS_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
  1638. ( \
  1639. (LE_P4BYTE_TO_HOST_4BYTE(__pstart) >> (__bitoffset)) & \
  1640. BIT_LEN_MASK_32(__bitlen) \
  1641. )
  1642. #define LE_BITS_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
  1643. ( \
  1644. (LE_P2BYTE_TO_HOST_2BYTE(__pstart) >> (__bitoffset)) & \
  1645. BIT_LEN_MASK_16(__bitlen) \
  1646. )
  1647. #define LE_BITS_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
  1648. ( \
  1649. (LE_P1BYTE_TO_HOST_1BYTE(__pstart) >> (__bitoffset)) & \
  1650. BIT_LEN_MASK_8(__bitlen) \
  1651. )
  1652. /* Description:
  1653. * Mask subfield (continuous bits in little-endian) of 4-byte value
  1654. * and return the result in 4-byte value in host byte ordering.
  1655. */
  1656. #define LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) \
  1657. ( \
  1658. LE_P4BYTE_TO_HOST_4BYTE(__pstart) & \
  1659. (~BIT_OFFSET_LEN_MASK_32(__bitoffset, __bitlen)) \
  1660. )
  1661. #define LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) \
  1662. ( \
  1663. LE_P2BYTE_TO_HOST_2BYTE(__pstart) & \
  1664. (~BIT_OFFSET_LEN_MASK_16(__bitoffset, __bitlen)) \
  1665. )
  1666. #define LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) \
  1667. ( \
  1668. LE_P1BYTE_TO_HOST_1BYTE(__pstart) & \
  1669. (~BIT_OFFSET_LEN_MASK_8(__bitoffset, __bitlen)) \
  1670. )
  1671. /* Description:
  1672. * Set subfield of little-endian 4-byte value to specified value.
  1673. */
  1674. #define SET_BITS_TO_LE_4BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1675. *((u32 *)(__pstart)) = EF4BYTE \
  1676. ( \
  1677. LE_BITS_CLEARED_TO_4BYTE(__pstart, __bitoffset, __bitlen) | \
  1678. ((((u32)__val) & BIT_LEN_MASK_32(__bitlen)) << (__bitoffset)) \
  1679. );
  1680. #define SET_BITS_TO_LE_2BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1681. *((u16 *)(__pstart)) = EF2BYTE \
  1682. ( \
  1683. LE_BITS_CLEARED_TO_2BYTE(__pstart, __bitoffset, __bitlen) | \
  1684. ((((u16)__val) & BIT_LEN_MASK_16(__bitlen)) << (__bitoffset)) \
  1685. );
  1686. #define SET_BITS_TO_LE_1BYTE(__pstart, __bitoffset, __bitlen, __val) \
  1687. *((u8 *)(__pstart)) = EF1BYTE \
  1688. ( \
  1689. LE_BITS_CLEARED_TO_1BYTE(__pstart, __bitoffset, __bitlen) | \
  1690. ((((u8)__val) & BIT_LEN_MASK_8(__bitlen)) << (__bitoffset)) \
  1691. );
  1692. #define N_BYTE_ALIGMENT(__value, __aligment) ((__aligment == 1) ? \
  1693. (__value) : (((__value + __aligment - 1) / __aligment) * __aligment))
  1694. /****************************************
  1695. mem access macro define end
  1696. ****************************************/
  1697. #define byte(x, n) ((x >> (8 * n)) & 0xff)
  1698. #define packet_get_type(_packet) (EF1BYTE((_packet).octet[0]) & 0xFC)
  1699. #define RTL_WATCH_DOG_TIME 2000
  1700. #define MSECS(t) msecs_to_jiffies(t)
  1701. #define WLAN_FC_GET_VERS(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_VERS)
  1702. #define WLAN_FC_GET_TYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_FTYPE)
  1703. #define WLAN_FC_GET_STYPE(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_STYPE)
  1704. #define WLAN_FC_MORE_DATA(fc) (le16_to_cpu(fc) & IEEE80211_FCTL_MOREDATA)
  1705. #define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4)
  1706. #define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ)
  1707. #define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4)
  1708. #define RT_RF_OFF_LEVL_ASPM BIT(0) /*PCI ASPM */
  1709. #define RT_RF_OFF_LEVL_CLK_REQ BIT(1) /*PCI clock request */
  1710. #define RT_RF_OFF_LEVL_PCI_D3 BIT(2) /*PCI D3 mode */
  1711. /*NIC halt, re-initialize hw parameters*/
  1712. #define RT_RF_OFF_LEVL_HALT_NIC BIT(3)
  1713. #define RT_RF_OFF_LEVL_FREE_FW BIT(4) /*FW free, re-download the FW */
  1714. #define RT_RF_OFF_LEVL_FW_32K BIT(5) /*FW in 32k */
  1715. /*Always enable ASPM and Clock Req in initialization.*/
  1716. #define RT_RF_PS_LEVEL_ALWAYS_ASPM BIT(6)
  1717. /* no matter RFOFF or SLEEP we set PS_ASPM_LEVL*/
  1718. #define RT_PS_LEVEL_ASPM BIT(7)
  1719. /*When LPS is on, disable 2R if no packet is received or transmittd.*/
  1720. #define RT_RF_LPS_DISALBE_2R BIT(30)
  1721. #define RT_RF_LPS_LEVEL_ASPM BIT(31) /*LPS with ASPM */
  1722. #define RT_IN_PS_LEVEL(ppsc, _ps_flg) \
  1723. ((ppsc->cur_ps_level & _ps_flg) ? true : false)
  1724. #define RT_CLEAR_PS_LEVEL(ppsc, _ps_flg) \
  1725. (ppsc->cur_ps_level &= (~(_ps_flg)))
  1726. #define RT_SET_PS_LEVEL(ppsc, _ps_flg) \
  1727. (ppsc->cur_ps_level |= _ps_flg)
  1728. #define container_of_dwork_rtl(x, y, z) \
  1729. container_of(container_of(x, struct delayed_work, work), y, z)
  1730. #define FILL_OCTET_STRING(_os, _octet, _len) \
  1731. (_os).octet = (u8 *)(_octet); \
  1732. (_os).length = (_len);
  1733. #define CP_MACADDR(des, src) \
  1734. ((des)[0] = (src)[0], (des)[1] = (src)[1],\
  1735. (des)[2] = (src)[2], (des)[3] = (src)[3],\
  1736. (des)[4] = (src)[4], (des)[5] = (src)[5])
  1737. static inline u8 rtl_read_byte(struct rtl_priv *rtlpriv, u32 addr)
  1738. {
  1739. return rtlpriv->io.read8_sync(rtlpriv, addr);
  1740. }
  1741. static inline u16 rtl_read_word(struct rtl_priv *rtlpriv, u32 addr)
  1742. {
  1743. return rtlpriv->io.read16_sync(rtlpriv, addr);
  1744. }
  1745. static inline u32 rtl_read_dword(struct rtl_priv *rtlpriv, u32 addr)
  1746. {
  1747. return rtlpriv->io.read32_sync(rtlpriv, addr);
  1748. }
  1749. static inline void rtl_write_byte(struct rtl_priv *rtlpriv, u32 addr, u8 val8)
  1750. {
  1751. rtlpriv->io.write8_async(rtlpriv, addr, val8);
  1752. if (rtlpriv->cfg->write_readback)
  1753. rtlpriv->io.read8_sync(rtlpriv, addr);
  1754. }
  1755. static inline void rtl_write_word(struct rtl_priv *rtlpriv, u32 addr, u16 val16)
  1756. {
  1757. rtlpriv->io.write16_async(rtlpriv, addr, val16);
  1758. if (rtlpriv->cfg->write_readback)
  1759. rtlpriv->io.read16_sync(rtlpriv, addr);
  1760. }
  1761. static inline void rtl_write_dword(struct rtl_priv *rtlpriv,
  1762. u32 addr, u32 val32)
  1763. {
  1764. rtlpriv->io.write32_async(rtlpriv, addr, val32);
  1765. if (rtlpriv->cfg->write_readback)
  1766. rtlpriv->io.read32_sync(rtlpriv, addr);
  1767. }
  1768. static inline u32 rtl_get_bbreg(struct ieee80211_hw *hw,
  1769. u32 regaddr, u32 bitmask)
  1770. {
  1771. struct rtl_priv *rtlpriv = hw->priv;
  1772. return rtlpriv->cfg->ops->get_bbreg(hw, regaddr, bitmask);
  1773. }
  1774. static inline void rtl_set_bbreg(struct ieee80211_hw *hw, u32 regaddr,
  1775. u32 bitmask, u32 data)
  1776. {
  1777. struct rtl_priv *rtlpriv = hw->priv;
  1778. rtlpriv->cfg->ops->set_bbreg(hw, regaddr, bitmask, data);
  1779. }
  1780. static inline u32 rtl_get_rfreg(struct ieee80211_hw *hw,
  1781. enum radio_path rfpath, u32 regaddr,
  1782. u32 bitmask)
  1783. {
  1784. struct rtl_priv *rtlpriv = hw->priv;
  1785. return rtlpriv->cfg->ops->get_rfreg(hw, rfpath, regaddr, bitmask);
  1786. }
  1787. static inline void rtl_set_rfreg(struct ieee80211_hw *hw,
  1788. enum radio_path rfpath, u32 regaddr,
  1789. u32 bitmask, u32 data)
  1790. {
  1791. struct rtl_priv *rtlpriv = hw->priv;
  1792. rtlpriv->cfg->ops->set_rfreg(hw, rfpath, regaddr, bitmask, data);
  1793. }
  1794. static inline bool is_hal_stop(struct rtl_hal *rtlhal)
  1795. {
  1796. return (_HAL_STATE_STOP == rtlhal->state);
  1797. }
  1798. static inline void set_hal_start(struct rtl_hal *rtlhal)
  1799. {
  1800. rtlhal->state = _HAL_STATE_START;
  1801. }
  1802. static inline void set_hal_stop(struct rtl_hal *rtlhal)
  1803. {
  1804. rtlhal->state = _HAL_STATE_STOP;
  1805. }
  1806. static inline u8 get_rf_type(struct rtl_phy *rtlphy)
  1807. {
  1808. return rtlphy->rf_type;
  1809. }
  1810. static inline struct ieee80211_hdr *rtl_get_hdr(struct sk_buff *skb)
  1811. {
  1812. return (struct ieee80211_hdr *)(skb->data);
  1813. }
  1814. static inline __le16 rtl_get_fc(struct sk_buff *skb)
  1815. {
  1816. return rtl_get_hdr(skb)->frame_control;
  1817. }
  1818. static inline u16 rtl_get_tid_h(struct ieee80211_hdr *hdr)
  1819. {
  1820. return (ieee80211_get_qos_ctl(hdr))[0] & IEEE80211_QOS_CTL_TID_MASK;
  1821. }
  1822. static inline u16 rtl_get_tid(struct sk_buff *skb)
  1823. {
  1824. return rtl_get_tid_h(rtl_get_hdr(skb));
  1825. }
  1826. static inline struct ieee80211_sta *get_sta(struct ieee80211_hw *hw,
  1827. struct ieee80211_vif *vif,
  1828. const u8 *bssid)
  1829. {
  1830. return ieee80211_find_sta(vif, bssid);
  1831. }
  1832. #endif