rt2800pci.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362
  1. /*
  2. Copyright (C) 2009 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  4. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  6. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  7. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  8. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  9. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  10. <http://rt2x00.serialmonkey.com>
  11. This program is free software; you can redistribute it and/or modify
  12. it under the terms of the GNU General Public License as published by
  13. the Free Software Foundation; either version 2 of the License, or
  14. (at your option) any later version.
  15. This program is distributed in the hope that it will be useful,
  16. but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. GNU General Public License for more details.
  19. You should have received a copy of the GNU General Public License
  20. along with this program; if not, write to the
  21. Free Software Foundation, Inc.,
  22. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. */
  24. /*
  25. Module: rt2800pci
  26. Abstract: rt2800pci device specific routines.
  27. Supported chipsets: RT2800E & RT2800ED.
  28. */
  29. #include <linux/delay.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/init.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/eeprom_93cx6.h>
  37. #include "rt2x00.h"
  38. #include "rt2x00pci.h"
  39. #include "rt2x00soc.h"
  40. #include "rt2800lib.h"
  41. #include "rt2800.h"
  42. #include "rt2800pci.h"
  43. /*
  44. * Allow hardware encryption to be disabled.
  45. */
  46. static bool modparam_nohwcrypt = false;
  47. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  48. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  49. static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
  50. {
  51. unsigned int i;
  52. u32 reg;
  53. /*
  54. * SOC devices don't support MCU requests.
  55. */
  56. if (rt2x00_is_soc(rt2x00dev))
  57. return;
  58. for (i = 0; i < 200; i++) {
  59. rt2x00pci_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
  60. if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
  61. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
  62. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
  63. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
  64. break;
  65. udelay(REGISTER_BUSY_DELAY);
  66. }
  67. if (i == 200)
  68. ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
  69. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
  70. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
  71. }
  72. #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
  73. static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
  74. {
  75. void __iomem *base_addr = ioremap(0x1F040000, EEPROM_SIZE);
  76. memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
  77. iounmap(base_addr);
  78. }
  79. #else
  80. static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
  81. {
  82. }
  83. #endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
  84. #ifdef CONFIG_PCI
  85. static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  86. {
  87. struct rt2x00_dev *rt2x00dev = eeprom->data;
  88. u32 reg;
  89. rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
  90. eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
  91. eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
  92. eeprom->reg_data_clock =
  93. !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
  94. eeprom->reg_chip_select =
  95. !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
  96. }
  97. static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  98. {
  99. struct rt2x00_dev *rt2x00dev = eeprom->data;
  100. u32 reg = 0;
  101. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
  102. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
  103. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
  104. !!eeprom->reg_data_clock);
  105. rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
  106. !!eeprom->reg_chip_select);
  107. rt2x00pci_register_write(rt2x00dev, E2PROM_CSR, reg);
  108. }
  109. static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
  110. {
  111. struct eeprom_93cx6 eeprom;
  112. u32 reg;
  113. rt2x00pci_register_read(rt2x00dev, E2PROM_CSR, &reg);
  114. eeprom.data = rt2x00dev;
  115. eeprom.register_read = rt2800pci_eepromregister_read;
  116. eeprom.register_write = rt2800pci_eepromregister_write;
  117. switch (rt2x00_get_field32(reg, E2PROM_CSR_TYPE))
  118. {
  119. case 0:
  120. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  121. break;
  122. case 1:
  123. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  124. break;
  125. default:
  126. eeprom.width = PCI_EEPROM_WIDTH_93C86;
  127. break;
  128. }
  129. eeprom.reg_data_in = 0;
  130. eeprom.reg_data_out = 0;
  131. eeprom.reg_data_clock = 0;
  132. eeprom.reg_chip_select = 0;
  133. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  134. EEPROM_SIZE / sizeof(u16));
  135. }
  136. static int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
  137. {
  138. return rt2800_efuse_detect(rt2x00dev);
  139. }
  140. static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  141. {
  142. rt2800_read_eeprom_efuse(rt2x00dev);
  143. }
  144. #else
  145. static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
  146. {
  147. }
  148. static inline int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
  149. {
  150. return 0;
  151. }
  152. static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  153. {
  154. }
  155. #endif /* CONFIG_PCI */
  156. /*
  157. * Queue handlers.
  158. */
  159. static void rt2800pci_start_queue(struct data_queue *queue)
  160. {
  161. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  162. u32 reg;
  163. switch (queue->qid) {
  164. case QID_RX:
  165. rt2x00pci_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  166. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  167. rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  168. break;
  169. case QID_BEACON:
  170. rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  171. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  172. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  173. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  174. rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  175. rt2x00pci_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  176. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 1);
  177. rt2x00pci_register_write(rt2x00dev, INT_TIMER_EN, reg);
  178. break;
  179. default:
  180. break;
  181. }
  182. }
  183. static void rt2800pci_kick_queue(struct data_queue *queue)
  184. {
  185. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  186. struct queue_entry *entry;
  187. switch (queue->qid) {
  188. case QID_AC_VO:
  189. case QID_AC_VI:
  190. case QID_AC_BE:
  191. case QID_AC_BK:
  192. entry = rt2x00queue_get_entry(queue, Q_INDEX);
  193. rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX(queue->qid),
  194. entry->entry_idx);
  195. break;
  196. case QID_MGMT:
  197. entry = rt2x00queue_get_entry(queue, Q_INDEX);
  198. rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX(5),
  199. entry->entry_idx);
  200. break;
  201. default:
  202. break;
  203. }
  204. }
  205. static void rt2800pci_stop_queue(struct data_queue *queue)
  206. {
  207. struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
  208. u32 reg;
  209. switch (queue->qid) {
  210. case QID_RX:
  211. rt2x00pci_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  212. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  213. rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  214. break;
  215. case QID_BEACON:
  216. rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  217. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  218. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  219. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  220. rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  221. rt2x00pci_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  222. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 0);
  223. rt2x00pci_register_write(rt2x00dev, INT_TIMER_EN, reg);
  224. /*
  225. * Wait for current invocation to finish. The tasklet
  226. * won't be scheduled anymore afterwards since we disabled
  227. * the TBTT and PRE TBTT timer.
  228. */
  229. tasklet_kill(&rt2x00dev->tbtt_tasklet);
  230. tasklet_kill(&rt2x00dev->pretbtt_tasklet);
  231. break;
  232. default:
  233. break;
  234. }
  235. }
  236. /*
  237. * Firmware functions
  238. */
  239. static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  240. {
  241. /*
  242. * Chip rt3290 use specific 4KB firmware named rt3290.bin.
  243. */
  244. if (rt2x00_rt(rt2x00dev, RT3290))
  245. return FIRMWARE_RT3290;
  246. else
  247. return FIRMWARE_RT2860;
  248. }
  249. static int rt2800pci_write_firmware(struct rt2x00_dev *rt2x00dev,
  250. const u8 *data, const size_t len)
  251. {
  252. u32 reg;
  253. /*
  254. * enable Host program ram write selection
  255. */
  256. reg = 0;
  257. rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
  258. rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
  259. /*
  260. * Write firmware to device.
  261. */
  262. rt2x00pci_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
  263. data, len);
  264. rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
  265. rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
  266. rt2x00pci_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  267. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  268. return 0;
  269. }
  270. /*
  271. * Initialization functions.
  272. */
  273. static bool rt2800pci_get_entry_state(struct queue_entry *entry)
  274. {
  275. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  276. u32 word;
  277. if (entry->queue->qid == QID_RX) {
  278. rt2x00_desc_read(entry_priv->desc, 1, &word);
  279. return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
  280. } else {
  281. rt2x00_desc_read(entry_priv->desc, 1, &word);
  282. return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
  283. }
  284. }
  285. static void rt2800pci_clear_entry(struct queue_entry *entry)
  286. {
  287. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  288. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  289. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  290. u32 word;
  291. if (entry->queue->qid == QID_RX) {
  292. rt2x00_desc_read(entry_priv->desc, 0, &word);
  293. rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
  294. rt2x00_desc_write(entry_priv->desc, 0, word);
  295. rt2x00_desc_read(entry_priv->desc, 1, &word);
  296. rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
  297. rt2x00_desc_write(entry_priv->desc, 1, word);
  298. /*
  299. * Set RX IDX in register to inform hardware that we have
  300. * handled this entry and it is available for reuse again.
  301. */
  302. rt2x00pci_register_write(rt2x00dev, RX_CRX_IDX,
  303. entry->entry_idx);
  304. } else {
  305. rt2x00_desc_read(entry_priv->desc, 1, &word);
  306. rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
  307. rt2x00_desc_write(entry_priv->desc, 1, word);
  308. }
  309. }
  310. static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
  311. {
  312. struct queue_entry_priv_pci *entry_priv;
  313. /*
  314. * Initialize registers.
  315. */
  316. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  317. rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
  318. rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT0,
  319. rt2x00dev->tx[0].limit);
  320. rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX0, 0);
  321. rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX0, 0);
  322. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  323. rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
  324. rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT1,
  325. rt2x00dev->tx[1].limit);
  326. rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX1, 0);
  327. rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX1, 0);
  328. entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
  329. rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
  330. rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT2,
  331. rt2x00dev->tx[2].limit);
  332. rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX2, 0);
  333. rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX2, 0);
  334. entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
  335. rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
  336. rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT3,
  337. rt2x00dev->tx[3].limit);
  338. rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX3, 0);
  339. rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX3, 0);
  340. rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR4, 0);
  341. rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT4, 0);
  342. rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX4, 0);
  343. rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX4, 0);
  344. rt2x00pci_register_write(rt2x00dev, TX_BASE_PTR5, 0);
  345. rt2x00pci_register_write(rt2x00dev, TX_MAX_CNT5, 0);
  346. rt2x00pci_register_write(rt2x00dev, TX_CTX_IDX5, 0);
  347. rt2x00pci_register_write(rt2x00dev, TX_DTX_IDX5, 0);
  348. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  349. rt2x00pci_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
  350. rt2x00pci_register_write(rt2x00dev, RX_MAX_CNT,
  351. rt2x00dev->rx[0].limit);
  352. rt2x00pci_register_write(rt2x00dev, RX_CRX_IDX,
  353. rt2x00dev->rx[0].limit - 1);
  354. rt2x00pci_register_write(rt2x00dev, RX_DRX_IDX, 0);
  355. rt2800_disable_wpdma(rt2x00dev);
  356. rt2x00pci_register_write(rt2x00dev, DELAY_INT_CFG, 0);
  357. return 0;
  358. }
  359. /*
  360. * Device state switch handlers.
  361. */
  362. static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  363. enum dev_state state)
  364. {
  365. u32 reg;
  366. unsigned long flags;
  367. /*
  368. * When interrupts are being enabled, the interrupt registers
  369. * should clear the register to assure a clean state.
  370. */
  371. if (state == STATE_RADIO_IRQ_ON) {
  372. rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  373. rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  374. }
  375. spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
  376. reg = 0;
  377. if (state == STATE_RADIO_IRQ_ON) {
  378. rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, 1);
  379. rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, 1);
  380. rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, 1);
  381. rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, 1);
  382. rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, 1);
  383. }
  384. rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
  385. spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
  386. if (state == STATE_RADIO_IRQ_OFF) {
  387. /*
  388. * Wait for possibly running tasklets to finish.
  389. */
  390. tasklet_kill(&rt2x00dev->txstatus_tasklet);
  391. tasklet_kill(&rt2x00dev->rxdone_tasklet);
  392. tasklet_kill(&rt2x00dev->autowake_tasklet);
  393. tasklet_kill(&rt2x00dev->tbtt_tasklet);
  394. tasklet_kill(&rt2x00dev->pretbtt_tasklet);
  395. }
  396. }
  397. static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
  398. {
  399. u32 reg;
  400. /*
  401. * Reset DMA indexes
  402. */
  403. rt2x00pci_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  404. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  405. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  406. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  407. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  408. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  409. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  410. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  411. rt2x00pci_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  412. rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  413. rt2x00pci_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  414. if (rt2x00_is_pcie(rt2x00dev) &&
  415. (rt2x00_rt(rt2x00dev, RT3572) ||
  416. rt2x00_rt(rt2x00dev, RT5390) ||
  417. rt2x00_rt(rt2x00dev, RT5392))) {
  418. rt2x00pci_register_read(rt2x00dev, AUX_CTRL, &reg);
  419. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  420. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  421. rt2x00pci_register_write(rt2x00dev, AUX_CTRL, reg);
  422. }
  423. rt2x00pci_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  424. reg = 0;
  425. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  426. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  427. rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  428. rt2x00pci_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  429. return 0;
  430. }
  431. static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  432. {
  433. int retval;
  434. /* Wait for DMA, ignore error until we initialize queues. */
  435. rt2800_wait_wpdma_ready(rt2x00dev);
  436. if (unlikely(rt2800pci_init_queues(rt2x00dev)))
  437. return -EIO;
  438. retval = rt2800_enable_radio(rt2x00dev);
  439. if (retval)
  440. return retval;
  441. /* After resume MCU_BOOT_SIGNAL will trash these. */
  442. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
  443. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
  444. rt2800_mcu_request(rt2x00dev, MCU_SLEEP, TOKEN_RADIO_OFF, 0xff, 0x02);
  445. rt2800pci_mcu_status(rt2x00dev, TOKEN_RADIO_OFF);
  446. rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKEUP, 0, 0);
  447. rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKEUP);
  448. return retval;
  449. }
  450. static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  451. {
  452. if (rt2x00_is_soc(rt2x00dev)) {
  453. rt2800_disable_radio(rt2x00dev);
  454. rt2x00pci_register_write(rt2x00dev, PWR_PIN_CFG, 0);
  455. rt2x00pci_register_write(rt2x00dev, TX_PIN_CFG, 0);
  456. }
  457. }
  458. static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
  459. enum dev_state state)
  460. {
  461. if (state == STATE_AWAKE) {
  462. rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKEUP,
  463. 0, 0x02);
  464. rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKEUP);
  465. } else if (state == STATE_SLEEP) {
  466. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_STATUS,
  467. 0xffffffff);
  468. rt2x00pci_register_write(rt2x00dev, H2M_MAILBOX_CID,
  469. 0xffffffff);
  470. rt2800_mcu_request(rt2x00dev, MCU_SLEEP, TOKEN_SLEEP,
  471. 0xff, 0x01);
  472. }
  473. return 0;
  474. }
  475. static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  476. enum dev_state state)
  477. {
  478. int retval = 0;
  479. switch (state) {
  480. case STATE_RADIO_ON:
  481. retval = rt2800pci_enable_radio(rt2x00dev);
  482. break;
  483. case STATE_RADIO_OFF:
  484. /*
  485. * After the radio has been disabled, the device should
  486. * be put to sleep for powersaving.
  487. */
  488. rt2800pci_disable_radio(rt2x00dev);
  489. rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
  490. break;
  491. case STATE_RADIO_IRQ_ON:
  492. case STATE_RADIO_IRQ_OFF:
  493. rt2800pci_toggle_irq(rt2x00dev, state);
  494. break;
  495. case STATE_DEEP_SLEEP:
  496. case STATE_SLEEP:
  497. case STATE_STANDBY:
  498. case STATE_AWAKE:
  499. retval = rt2800pci_set_state(rt2x00dev, state);
  500. break;
  501. default:
  502. retval = -ENOTSUPP;
  503. break;
  504. }
  505. if (unlikely(retval))
  506. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  507. state, retval);
  508. return retval;
  509. }
  510. /*
  511. * TX descriptor initialization
  512. */
  513. static __le32 *rt2800pci_get_txwi(struct queue_entry *entry)
  514. {
  515. return (__le32 *) entry->skb->data;
  516. }
  517. static void rt2800pci_write_tx_desc(struct queue_entry *entry,
  518. struct txentry_desc *txdesc)
  519. {
  520. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  521. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  522. __le32 *txd = entry_priv->desc;
  523. u32 word;
  524. /*
  525. * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
  526. * must contains a TXWI structure + 802.11 header + padding + 802.11
  527. * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
  528. * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
  529. * data. It means that LAST_SEC0 is always 0.
  530. */
  531. /*
  532. * Initialize TX descriptor
  533. */
  534. word = 0;
  535. rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
  536. rt2x00_desc_write(txd, 0, word);
  537. word = 0;
  538. rt2x00_set_field32(&word, TXD_W1_SD_LEN1, entry->skb->len);
  539. rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
  540. !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  541. rt2x00_set_field32(&word, TXD_W1_BURST,
  542. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  543. rt2x00_set_field32(&word, TXD_W1_SD_LEN0, TXWI_DESC_SIZE);
  544. rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
  545. rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
  546. rt2x00_desc_write(txd, 1, word);
  547. word = 0;
  548. rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
  549. skbdesc->skb_dma + TXWI_DESC_SIZE);
  550. rt2x00_desc_write(txd, 2, word);
  551. word = 0;
  552. rt2x00_set_field32(&word, TXD_W3_WIV,
  553. !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
  554. rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
  555. rt2x00_desc_write(txd, 3, word);
  556. /*
  557. * Register descriptor details in skb frame descriptor.
  558. */
  559. skbdesc->desc = txd;
  560. skbdesc->desc_len = TXD_DESC_SIZE;
  561. }
  562. /*
  563. * RX control handlers
  564. */
  565. static void rt2800pci_fill_rxdone(struct queue_entry *entry,
  566. struct rxdone_entry_desc *rxdesc)
  567. {
  568. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  569. __le32 *rxd = entry_priv->desc;
  570. u32 word;
  571. rt2x00_desc_read(rxd, 3, &word);
  572. if (rt2x00_get_field32(word, RXD_W3_CRC_ERROR))
  573. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  574. /*
  575. * Unfortunately we don't know the cipher type used during
  576. * decryption. This prevents us from correct providing
  577. * correct statistics through debugfs.
  578. */
  579. rxdesc->cipher_status = rt2x00_get_field32(word, RXD_W3_CIPHER_ERROR);
  580. if (rt2x00_get_field32(word, RXD_W3_DECRYPTED)) {
  581. /*
  582. * Hardware has stripped IV/EIV data from 802.11 frame during
  583. * decryption. Unfortunately the descriptor doesn't contain
  584. * any fields with the EIV/IV data either, so they can't
  585. * be restored by rt2x00lib.
  586. */
  587. rxdesc->flags |= RX_FLAG_IV_STRIPPED;
  588. /*
  589. * The hardware has already checked the Michael Mic and has
  590. * stripped it from the frame. Signal this to mac80211.
  591. */
  592. rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
  593. if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
  594. rxdesc->flags |= RX_FLAG_DECRYPTED;
  595. else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
  596. rxdesc->flags |= RX_FLAG_MMIC_ERROR;
  597. }
  598. if (rt2x00_get_field32(word, RXD_W3_MY_BSS))
  599. rxdesc->dev_flags |= RXDONE_MY_BSS;
  600. if (rt2x00_get_field32(word, RXD_W3_L2PAD))
  601. rxdesc->dev_flags |= RXDONE_L2PAD;
  602. /*
  603. * Process the RXWI structure that is at the start of the buffer.
  604. */
  605. rt2800_process_rxwi(entry, rxdesc);
  606. }
  607. /*
  608. * Interrupt functions.
  609. */
  610. static void rt2800pci_wakeup(struct rt2x00_dev *rt2x00dev)
  611. {
  612. struct ieee80211_conf conf = { .flags = 0 };
  613. struct rt2x00lib_conf libconf = { .conf = &conf };
  614. rt2800_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
  615. }
  616. static bool rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
  617. {
  618. struct data_queue *queue;
  619. struct queue_entry *entry;
  620. u32 status;
  621. u8 qid;
  622. int max_tx_done = 16;
  623. while (kfifo_get(&rt2x00dev->txstatus_fifo, &status)) {
  624. qid = rt2x00_get_field32(status, TX_STA_FIFO_PID_QUEUE);
  625. if (unlikely(qid >= QID_RX)) {
  626. /*
  627. * Unknown queue, this shouldn't happen. Just drop
  628. * this tx status.
  629. */
  630. WARNING(rt2x00dev, "Got TX status report with "
  631. "unexpected pid %u, dropping\n", qid);
  632. break;
  633. }
  634. queue = rt2x00queue_get_tx_queue(rt2x00dev, qid);
  635. if (unlikely(queue == NULL)) {
  636. /*
  637. * The queue is NULL, this shouldn't happen. Stop
  638. * processing here and drop the tx status
  639. */
  640. WARNING(rt2x00dev, "Got TX status for an unavailable "
  641. "queue %u, dropping\n", qid);
  642. break;
  643. }
  644. if (unlikely(rt2x00queue_empty(queue))) {
  645. /*
  646. * The queue is empty. Stop processing here
  647. * and drop the tx status.
  648. */
  649. WARNING(rt2x00dev, "Got TX status for an empty "
  650. "queue %u, dropping\n", qid);
  651. break;
  652. }
  653. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  654. rt2800_txdone_entry(entry, status, rt2800pci_get_txwi(entry));
  655. if (--max_tx_done == 0)
  656. break;
  657. }
  658. return !max_tx_done;
  659. }
  660. static inline void rt2800pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
  661. struct rt2x00_field32 irq_field)
  662. {
  663. u32 reg;
  664. /*
  665. * Enable a single interrupt. The interrupt mask register
  666. * access needs locking.
  667. */
  668. spin_lock_irq(&rt2x00dev->irqmask_lock);
  669. rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
  670. rt2x00_set_field32(&reg, irq_field, 1);
  671. rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
  672. spin_unlock_irq(&rt2x00dev->irqmask_lock);
  673. }
  674. static void rt2800pci_txstatus_tasklet(unsigned long data)
  675. {
  676. struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
  677. if (rt2800pci_txdone(rt2x00dev))
  678. tasklet_schedule(&rt2x00dev->txstatus_tasklet);
  679. /*
  680. * No need to enable the tx status interrupt here as we always
  681. * leave it enabled to minimize the possibility of a tx status
  682. * register overflow. See comment in interrupt handler.
  683. */
  684. }
  685. static void rt2800pci_pretbtt_tasklet(unsigned long data)
  686. {
  687. struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
  688. rt2x00lib_pretbtt(rt2x00dev);
  689. if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  690. rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_PRE_TBTT);
  691. }
  692. static void rt2800pci_tbtt_tasklet(unsigned long data)
  693. {
  694. struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
  695. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  696. u32 reg;
  697. rt2x00lib_beacondone(rt2x00dev);
  698. if (rt2x00dev->intf_ap_count) {
  699. /*
  700. * The rt2800pci hardware tbtt timer is off by 1us per tbtt
  701. * causing beacon skew and as a result causing problems with
  702. * some powersaving clients over time. Shorten the beacon
  703. * interval every 64 beacons by 64us to mitigate this effect.
  704. */
  705. if (drv_data->tbtt_tick == (BCN_TBTT_OFFSET - 2)) {
  706. rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  707. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  708. (rt2x00dev->beacon_int * 16) - 1);
  709. rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  710. } else if (drv_data->tbtt_tick == (BCN_TBTT_OFFSET - 1)) {
  711. rt2x00pci_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  712. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  713. (rt2x00dev->beacon_int * 16));
  714. rt2x00pci_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  715. }
  716. drv_data->tbtt_tick++;
  717. drv_data->tbtt_tick %= BCN_TBTT_OFFSET;
  718. }
  719. if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  720. rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_TBTT);
  721. }
  722. static void rt2800pci_rxdone_tasklet(unsigned long data)
  723. {
  724. struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
  725. if (rt2x00pci_rxdone(rt2x00dev))
  726. tasklet_schedule(&rt2x00dev->rxdone_tasklet);
  727. else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  728. rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_RX_DONE);
  729. }
  730. static void rt2800pci_autowake_tasklet(unsigned long data)
  731. {
  732. struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
  733. rt2800pci_wakeup(rt2x00dev);
  734. if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  735. rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_AUTO_WAKEUP);
  736. }
  737. static void rt2800pci_txstatus_interrupt(struct rt2x00_dev *rt2x00dev)
  738. {
  739. u32 status;
  740. int i;
  741. /*
  742. * The TX_FIFO_STATUS interrupt needs special care. We should
  743. * read TX_STA_FIFO but we should do it immediately as otherwise
  744. * the register can overflow and we would lose status reports.
  745. *
  746. * Hence, read the TX_STA_FIFO register and copy all tx status
  747. * reports into a kernel FIFO which is handled in the txstatus
  748. * tasklet. We use a tasklet to process the tx status reports
  749. * because we can schedule the tasklet multiple times (when the
  750. * interrupt fires again during tx status processing).
  751. *
  752. * Furthermore we don't disable the TX_FIFO_STATUS
  753. * interrupt here but leave it enabled so that the TX_STA_FIFO
  754. * can also be read while the tx status tasklet gets executed.
  755. *
  756. * Since we have only one producer and one consumer we don't
  757. * need to lock the kfifo.
  758. */
  759. for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
  760. rt2x00pci_register_read(rt2x00dev, TX_STA_FIFO, &status);
  761. if (!rt2x00_get_field32(status, TX_STA_FIFO_VALID))
  762. break;
  763. if (!kfifo_put(&rt2x00dev->txstatus_fifo, &status)) {
  764. WARNING(rt2x00dev, "TX status FIFO overrun,"
  765. "drop tx status report.\n");
  766. break;
  767. }
  768. }
  769. /* Schedule the tasklet for processing the tx status. */
  770. tasklet_schedule(&rt2x00dev->txstatus_tasklet);
  771. }
  772. static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
  773. {
  774. struct rt2x00_dev *rt2x00dev = dev_instance;
  775. u32 reg, mask;
  776. /* Read status and ACK all interrupts */
  777. rt2x00pci_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  778. rt2x00pci_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  779. if (!reg)
  780. return IRQ_NONE;
  781. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  782. return IRQ_HANDLED;
  783. /*
  784. * Since INT_MASK_CSR and INT_SOURCE_CSR use the same bits
  785. * for interrupts and interrupt masks we can just use the value of
  786. * INT_SOURCE_CSR to create the interrupt mask.
  787. */
  788. mask = ~reg;
  789. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS)) {
  790. rt2800pci_txstatus_interrupt(rt2x00dev);
  791. /*
  792. * Never disable the TX_FIFO_STATUS interrupt.
  793. */
  794. rt2x00_set_field32(&mask, INT_MASK_CSR_TX_FIFO_STATUS, 1);
  795. }
  796. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_PRE_TBTT))
  797. tasklet_hi_schedule(&rt2x00dev->pretbtt_tasklet);
  798. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TBTT))
  799. tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
  800. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
  801. tasklet_schedule(&rt2x00dev->rxdone_tasklet);
  802. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_AUTO_WAKEUP))
  803. tasklet_schedule(&rt2x00dev->autowake_tasklet);
  804. /*
  805. * Disable all interrupts for which a tasklet was scheduled right now,
  806. * the tasklet will reenable the appropriate interrupts.
  807. */
  808. spin_lock(&rt2x00dev->irqmask_lock);
  809. rt2x00pci_register_read(rt2x00dev, INT_MASK_CSR, &reg);
  810. reg &= mask;
  811. rt2x00pci_register_write(rt2x00dev, INT_MASK_CSR, reg);
  812. spin_unlock(&rt2x00dev->irqmask_lock);
  813. return IRQ_HANDLED;
  814. }
  815. /*
  816. * Device probe functions.
  817. */
  818. static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  819. {
  820. /*
  821. * Read EEPROM into buffer
  822. */
  823. if (rt2x00_is_soc(rt2x00dev))
  824. rt2800pci_read_eeprom_soc(rt2x00dev);
  825. else if (rt2800pci_efuse_detect(rt2x00dev))
  826. rt2800pci_read_eeprom_efuse(rt2x00dev);
  827. else
  828. rt2800pci_read_eeprom_pci(rt2x00dev);
  829. return rt2800_validate_eeprom(rt2x00dev);
  830. }
  831. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  832. {
  833. u32 reg;
  834. int i, count;
  835. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  836. if (rt2x00_get_field32(reg, WLAN_EN))
  837. return 0;
  838. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  839. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  840. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  841. rt2x00_set_field32(&reg, WLAN_EN, 1);
  842. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  843. udelay(REGISTER_BUSY_DELAY);
  844. count = 0;
  845. do {
  846. /*
  847. * Check PLL_LD & XTAL_RDY.
  848. */
  849. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  850. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  851. if (rt2x00_get_field32(reg, PLL_LD) &&
  852. rt2x00_get_field32(reg, XTAL_RDY))
  853. break;
  854. udelay(REGISTER_BUSY_DELAY);
  855. }
  856. if (i >= REGISTER_BUSY_COUNT) {
  857. if (count >= 10)
  858. return -EIO;
  859. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  860. udelay(REGISTER_BUSY_DELAY);
  861. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  862. udelay(REGISTER_BUSY_DELAY);
  863. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  864. udelay(REGISTER_BUSY_DELAY);
  865. count++;
  866. } else {
  867. count = 0;
  868. }
  869. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  870. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  871. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  872. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  873. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  874. udelay(10);
  875. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  876. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  877. udelay(10);
  878. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  879. } while (count != 0);
  880. return 0;
  881. }
  882. static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  883. {
  884. int retval;
  885. /*
  886. * Allocate eeprom data.
  887. */
  888. retval = rt2800pci_validate_eeprom(rt2x00dev);
  889. if (retval)
  890. return retval;
  891. retval = rt2800_init_eeprom(rt2x00dev);
  892. if (retval)
  893. return retval;
  894. /*
  895. * Initialize hw specifications.
  896. */
  897. retval = rt2800_probe_hw_mode(rt2x00dev);
  898. if (retval)
  899. return retval;
  900. /*
  901. * In probe phase call rt2800_enable_wlan_rt3290 to enable wlan
  902. * clk for rt3290. That avoid the MCU fail in start phase.
  903. */
  904. if (rt2x00_rt(rt2x00dev, RT3290)) {
  905. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  906. if (retval)
  907. return retval;
  908. }
  909. /*
  910. * This device has multiple filters for control frames
  911. * and has a separate filter for PS Poll frames.
  912. */
  913. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  914. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  915. /*
  916. * This device has a pre tbtt interrupt and thus fetches
  917. * a new beacon directly prior to transmission.
  918. */
  919. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  920. /*
  921. * This device requires firmware.
  922. */
  923. if (!rt2x00_is_soc(rt2x00dev))
  924. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  925. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  926. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  927. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  928. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  929. if (!modparam_nohwcrypt)
  930. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  931. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  932. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  933. /*
  934. * Set the rssi offset.
  935. */
  936. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  937. return 0;
  938. }
  939. static const struct ieee80211_ops rt2800pci_mac80211_ops = {
  940. .tx = rt2x00mac_tx,
  941. .start = rt2x00mac_start,
  942. .stop = rt2x00mac_stop,
  943. .add_interface = rt2x00mac_add_interface,
  944. .remove_interface = rt2x00mac_remove_interface,
  945. .config = rt2x00mac_config,
  946. .configure_filter = rt2x00mac_configure_filter,
  947. .set_key = rt2x00mac_set_key,
  948. .sw_scan_start = rt2x00mac_sw_scan_start,
  949. .sw_scan_complete = rt2x00mac_sw_scan_complete,
  950. .get_stats = rt2x00mac_get_stats,
  951. .get_tkip_seq = rt2800_get_tkip_seq,
  952. .set_rts_threshold = rt2800_set_rts_threshold,
  953. .sta_add = rt2x00mac_sta_add,
  954. .sta_remove = rt2x00mac_sta_remove,
  955. .bss_info_changed = rt2x00mac_bss_info_changed,
  956. .conf_tx = rt2800_conf_tx,
  957. .get_tsf = rt2800_get_tsf,
  958. .rfkill_poll = rt2x00mac_rfkill_poll,
  959. .ampdu_action = rt2800_ampdu_action,
  960. .flush = rt2x00mac_flush,
  961. .get_survey = rt2800_get_survey,
  962. .get_ringparam = rt2x00mac_get_ringparam,
  963. .tx_frames_pending = rt2x00mac_tx_frames_pending,
  964. };
  965. static const struct rt2800_ops rt2800pci_rt2800_ops = {
  966. .register_read = rt2x00pci_register_read,
  967. .register_read_lock = rt2x00pci_register_read, /* same for PCI */
  968. .register_write = rt2x00pci_register_write,
  969. .register_write_lock = rt2x00pci_register_write, /* same for PCI */
  970. .register_multiread = rt2x00pci_register_multiread,
  971. .register_multiwrite = rt2x00pci_register_multiwrite,
  972. .regbusy_read = rt2x00pci_regbusy_read,
  973. .drv_write_firmware = rt2800pci_write_firmware,
  974. .drv_init_registers = rt2800pci_init_registers,
  975. .drv_get_txwi = rt2800pci_get_txwi,
  976. };
  977. static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
  978. .irq_handler = rt2800pci_interrupt,
  979. .txstatus_tasklet = rt2800pci_txstatus_tasklet,
  980. .pretbtt_tasklet = rt2800pci_pretbtt_tasklet,
  981. .tbtt_tasklet = rt2800pci_tbtt_tasklet,
  982. .rxdone_tasklet = rt2800pci_rxdone_tasklet,
  983. .autowake_tasklet = rt2800pci_autowake_tasklet,
  984. .probe_hw = rt2800pci_probe_hw,
  985. .get_firmware_name = rt2800pci_get_firmware_name,
  986. .check_firmware = rt2800_check_firmware,
  987. .load_firmware = rt2800_load_firmware,
  988. .initialize = rt2x00pci_initialize,
  989. .uninitialize = rt2x00pci_uninitialize,
  990. .get_entry_state = rt2800pci_get_entry_state,
  991. .clear_entry = rt2800pci_clear_entry,
  992. .set_device_state = rt2800pci_set_device_state,
  993. .rfkill_poll = rt2800_rfkill_poll,
  994. .link_stats = rt2800_link_stats,
  995. .reset_tuner = rt2800_reset_tuner,
  996. .link_tuner = rt2800_link_tuner,
  997. .gain_calibration = rt2800_gain_calibration,
  998. .vco_calibration = rt2800_vco_calibration,
  999. .start_queue = rt2800pci_start_queue,
  1000. .kick_queue = rt2800pci_kick_queue,
  1001. .stop_queue = rt2800pci_stop_queue,
  1002. .flush_queue = rt2x00pci_flush_queue,
  1003. .write_tx_desc = rt2800pci_write_tx_desc,
  1004. .write_tx_data = rt2800_write_tx_data,
  1005. .write_beacon = rt2800_write_beacon,
  1006. .clear_beacon = rt2800_clear_beacon,
  1007. .fill_rxdone = rt2800pci_fill_rxdone,
  1008. .config_shared_key = rt2800_config_shared_key,
  1009. .config_pairwise_key = rt2800_config_pairwise_key,
  1010. .config_filter = rt2800_config_filter,
  1011. .config_intf = rt2800_config_intf,
  1012. .config_erp = rt2800_config_erp,
  1013. .config_ant = rt2800_config_ant,
  1014. .config = rt2800_config,
  1015. .sta_add = rt2800_sta_add,
  1016. .sta_remove = rt2800_sta_remove,
  1017. };
  1018. static const struct data_queue_desc rt2800pci_queue_rx = {
  1019. .entry_num = 128,
  1020. .data_size = AGGREGATION_SIZE,
  1021. .desc_size = RXD_DESC_SIZE,
  1022. .priv_size = sizeof(struct queue_entry_priv_pci),
  1023. };
  1024. static const struct data_queue_desc rt2800pci_queue_tx = {
  1025. .entry_num = 64,
  1026. .data_size = AGGREGATION_SIZE,
  1027. .desc_size = TXD_DESC_SIZE,
  1028. .priv_size = sizeof(struct queue_entry_priv_pci),
  1029. };
  1030. static const struct data_queue_desc rt2800pci_queue_bcn = {
  1031. .entry_num = 8,
  1032. .data_size = 0, /* No DMA required for beacons */
  1033. .desc_size = TXWI_DESC_SIZE,
  1034. .priv_size = sizeof(struct queue_entry_priv_pci),
  1035. };
  1036. static const struct rt2x00_ops rt2800pci_ops = {
  1037. .name = KBUILD_MODNAME,
  1038. .drv_data_size = sizeof(struct rt2800_drv_data),
  1039. .max_sta_intf = 1,
  1040. .max_ap_intf = 8,
  1041. .eeprom_size = EEPROM_SIZE,
  1042. .rf_size = RF_SIZE,
  1043. .tx_queues = NUM_TX_QUEUES,
  1044. .extra_tx_headroom = TXWI_DESC_SIZE,
  1045. .rx = &rt2800pci_queue_rx,
  1046. .tx = &rt2800pci_queue_tx,
  1047. .bcn = &rt2800pci_queue_bcn,
  1048. .lib = &rt2800pci_rt2x00_ops,
  1049. .drv = &rt2800pci_rt2800_ops,
  1050. .hw = &rt2800pci_mac80211_ops,
  1051. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1052. .debugfs = &rt2800_rt2x00debug,
  1053. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1054. };
  1055. /*
  1056. * RT2800pci module information.
  1057. */
  1058. #ifdef CONFIG_PCI
  1059. static DEFINE_PCI_DEVICE_TABLE(rt2800pci_device_table) = {
  1060. { PCI_DEVICE(0x1814, 0x0601) },
  1061. { PCI_DEVICE(0x1814, 0x0681) },
  1062. { PCI_DEVICE(0x1814, 0x0701) },
  1063. { PCI_DEVICE(0x1814, 0x0781) },
  1064. { PCI_DEVICE(0x1814, 0x3090) },
  1065. { PCI_DEVICE(0x1814, 0x3091) },
  1066. { PCI_DEVICE(0x1814, 0x3092) },
  1067. { PCI_DEVICE(0x1432, 0x7708) },
  1068. { PCI_DEVICE(0x1432, 0x7727) },
  1069. { PCI_DEVICE(0x1432, 0x7728) },
  1070. { PCI_DEVICE(0x1432, 0x7738) },
  1071. { PCI_DEVICE(0x1432, 0x7748) },
  1072. { PCI_DEVICE(0x1432, 0x7758) },
  1073. { PCI_DEVICE(0x1432, 0x7768) },
  1074. { PCI_DEVICE(0x1462, 0x891a) },
  1075. { PCI_DEVICE(0x1a3b, 0x1059) },
  1076. #ifdef CONFIG_RT2800PCI_RT3290
  1077. { PCI_DEVICE(0x1814, 0x3290) },
  1078. #endif
  1079. #ifdef CONFIG_RT2800PCI_RT33XX
  1080. { PCI_DEVICE(0x1814, 0x3390) },
  1081. #endif
  1082. #ifdef CONFIG_RT2800PCI_RT35XX
  1083. { PCI_DEVICE(0x1432, 0x7711) },
  1084. { PCI_DEVICE(0x1432, 0x7722) },
  1085. { PCI_DEVICE(0x1814, 0x3060) },
  1086. { PCI_DEVICE(0x1814, 0x3062) },
  1087. { PCI_DEVICE(0x1814, 0x3562) },
  1088. { PCI_DEVICE(0x1814, 0x3592) },
  1089. { PCI_DEVICE(0x1814, 0x3593) },
  1090. #endif
  1091. #ifdef CONFIG_RT2800PCI_RT53XX
  1092. { PCI_DEVICE(0x1814, 0x5360) },
  1093. { PCI_DEVICE(0x1814, 0x5362) },
  1094. { PCI_DEVICE(0x1814, 0x5390) },
  1095. { PCI_DEVICE(0x1814, 0x5392) },
  1096. { PCI_DEVICE(0x1814, 0x539a) },
  1097. { PCI_DEVICE(0x1814, 0x539b) },
  1098. { PCI_DEVICE(0x1814, 0x539f) },
  1099. #endif
  1100. { 0, }
  1101. };
  1102. #endif /* CONFIG_PCI */
  1103. MODULE_AUTHOR(DRV_PROJECT);
  1104. MODULE_VERSION(DRV_VERSION);
  1105. MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
  1106. MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
  1107. #ifdef CONFIG_PCI
  1108. MODULE_FIRMWARE(FIRMWARE_RT2860);
  1109. MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
  1110. #endif /* CONFIG_PCI */
  1111. MODULE_LICENSE("GPL");
  1112. #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
  1113. static int rt2800soc_probe(struct platform_device *pdev)
  1114. {
  1115. return rt2x00soc_probe(pdev, &rt2800pci_ops);
  1116. }
  1117. static struct platform_driver rt2800soc_driver = {
  1118. .driver = {
  1119. .name = "rt2800_wmac",
  1120. .owner = THIS_MODULE,
  1121. .mod_name = KBUILD_MODNAME,
  1122. },
  1123. .probe = rt2800soc_probe,
  1124. .remove = __devexit_p(rt2x00soc_remove),
  1125. .suspend = rt2x00soc_suspend,
  1126. .resume = rt2x00soc_resume,
  1127. };
  1128. #endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
  1129. #ifdef CONFIG_PCI
  1130. static int rt2800pci_probe(struct pci_dev *pci_dev,
  1131. const struct pci_device_id *id)
  1132. {
  1133. return rt2x00pci_probe(pci_dev, &rt2800pci_ops);
  1134. }
  1135. static struct pci_driver rt2800pci_driver = {
  1136. .name = KBUILD_MODNAME,
  1137. .id_table = rt2800pci_device_table,
  1138. .probe = rt2800pci_probe,
  1139. .remove = __devexit_p(rt2x00pci_remove),
  1140. .suspend = rt2x00pci_suspend,
  1141. .resume = rt2x00pci_resume,
  1142. };
  1143. #endif /* CONFIG_PCI */
  1144. static int __init rt2800pci_init(void)
  1145. {
  1146. int ret = 0;
  1147. #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
  1148. ret = platform_driver_register(&rt2800soc_driver);
  1149. if (ret)
  1150. return ret;
  1151. #endif
  1152. #ifdef CONFIG_PCI
  1153. ret = pci_register_driver(&rt2800pci_driver);
  1154. if (ret) {
  1155. #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
  1156. platform_driver_unregister(&rt2800soc_driver);
  1157. #endif
  1158. return ret;
  1159. }
  1160. #endif
  1161. return ret;
  1162. }
  1163. static void __exit rt2800pci_exit(void)
  1164. {
  1165. #ifdef CONFIG_PCI
  1166. pci_unregister_driver(&rt2800pci_driver);
  1167. #endif
  1168. #if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
  1169. platform_driver_unregister(&rt2800soc_driver);
  1170. #endif
  1171. }
  1172. module_init(rt2800pci_init);
  1173. module_exit(rt2800pci_exit);