rt2800.h 79 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678
  1. /*
  2. Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  5. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  6. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  7. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  8. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  9. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  10. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, write to the
  22. Free Software Foundation, Inc.,
  23. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. */
  25. /*
  26. Module: rt2800
  27. Abstract: Data structures and registers for the rt2800 modules.
  28. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  29. */
  30. #ifndef RT2800_H
  31. #define RT2800_H
  32. /*
  33. * RF chip defines.
  34. *
  35. * RF2820 2.4G 2T3R
  36. * RF2850 2.4G/5G 2T3R
  37. * RF2720 2.4G 1T2R
  38. * RF2750 2.4G/5G 1T2R
  39. * RF3020 2.4G 1T1R
  40. * RF2020 2.4G B/G
  41. * RF3021 2.4G 1T2R
  42. * RF3022 2.4G 2T2R
  43. * RF3052 2.4G/5G 2T2R
  44. * RF2853 2.4G/5G 3T3R
  45. * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
  46. * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
  47. * RF3053 2.4G/5G 3T3R(RT3883/RT3563/RT3573/RT3593/RT3662)
  48. * RF5360 2.4G 1T1R
  49. * RF5370 2.4G 1T1R
  50. * RF5390 2.4G 1T1R
  51. */
  52. #define RF2820 0x0001
  53. #define RF2850 0x0002
  54. #define RF2720 0x0003
  55. #define RF2750 0x0004
  56. #define RF3020 0x0005
  57. #define RF2020 0x0006
  58. #define RF3021 0x0007
  59. #define RF3022 0x0008
  60. #define RF3052 0x0009
  61. #define RF2853 0x000a
  62. #define RF3320 0x000b
  63. #define RF3322 0x000c
  64. #define RF3053 0x000d
  65. #define RF3290 0x3290
  66. #define RF5360 0x5360
  67. #define RF5370 0x5370
  68. #define RF5372 0x5372
  69. #define RF5390 0x5390
  70. #define RF5392 0x5392
  71. /*
  72. * Chipset revisions.
  73. */
  74. #define REV_RT2860C 0x0100
  75. #define REV_RT2860D 0x0101
  76. #define REV_RT2872E 0x0200
  77. #define REV_RT3070E 0x0200
  78. #define REV_RT3070F 0x0201
  79. #define REV_RT3071E 0x0211
  80. #define REV_RT3090E 0x0211
  81. #define REV_RT3390E 0x0211
  82. #define REV_RT5390F 0x0502
  83. #define REV_RT5390R 0x1502
  84. /*
  85. * Signal information.
  86. * Default offset is required for RSSI <-> dBm conversion.
  87. */
  88. #define DEFAULT_RSSI_OFFSET 120
  89. /*
  90. * Register layout information.
  91. */
  92. #define CSR_REG_BASE 0x1000
  93. #define CSR_REG_SIZE 0x0800
  94. #define EEPROM_BASE 0x0000
  95. #define EEPROM_SIZE 0x0110
  96. #define BBP_BASE 0x0000
  97. #define BBP_SIZE 0x00ff
  98. #define RF_BASE 0x0004
  99. #define RF_SIZE 0x0010
  100. #define RFCSR_BASE 0x0000
  101. #define RFCSR_SIZE 0x0040
  102. /*
  103. * Number of TX queues.
  104. */
  105. #define NUM_TX_QUEUES 4
  106. /*
  107. * Registers.
  108. */
  109. /*
  110. * MAC_CSR0_3290: MAC_CSR0 for RT3290 to identity MAC version number.
  111. */
  112. #define MAC_CSR0_3290 0x0000
  113. /*
  114. * E2PROM_CSR: PCI EEPROM control register.
  115. * RELOAD: Write 1 to reload eeprom content.
  116. * TYPE: 0: 93c46, 1:93c66.
  117. * LOAD_STATUS: 1:loading, 0:done.
  118. */
  119. #define E2PROM_CSR 0x0004
  120. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  121. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  122. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  123. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  124. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  125. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  126. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  127. /*
  128. * CMB_CTRL_CFG
  129. */
  130. #define CMB_CTRL 0x0020
  131. #define AUX_OPT_BIT0 FIELD32(0x00000001)
  132. #define AUX_OPT_BIT1 FIELD32(0x00000002)
  133. #define AUX_OPT_BIT2 FIELD32(0x00000004)
  134. #define AUX_OPT_BIT3 FIELD32(0x00000008)
  135. #define AUX_OPT_BIT4 FIELD32(0x00000010)
  136. #define AUX_OPT_BIT5 FIELD32(0x00000020)
  137. #define AUX_OPT_BIT6 FIELD32(0x00000040)
  138. #define AUX_OPT_BIT7 FIELD32(0x00000080)
  139. #define AUX_OPT_BIT8 FIELD32(0x00000100)
  140. #define AUX_OPT_BIT9 FIELD32(0x00000200)
  141. #define AUX_OPT_BIT10 FIELD32(0x00000400)
  142. #define AUX_OPT_BIT11 FIELD32(0x00000800)
  143. #define AUX_OPT_BIT12 FIELD32(0x00001000)
  144. #define AUX_OPT_BIT13 FIELD32(0x00002000)
  145. #define AUX_OPT_BIT14 FIELD32(0x00004000)
  146. #define AUX_OPT_BIT15 FIELD32(0x00008000)
  147. #define LDO25_LEVEL FIELD32(0x00030000)
  148. #define LDO25_LARGEA FIELD32(0x00040000)
  149. #define LDO25_FRC_ON FIELD32(0x00080000)
  150. #define CMB_RSV FIELD32(0x00300000)
  151. #define XTAL_RDY FIELD32(0x00400000)
  152. #define PLL_LD FIELD32(0x00800000)
  153. #define LDO_CORE_LEVEL FIELD32(0x0F000000)
  154. #define LDO_BGSEL FIELD32(0x30000000)
  155. #define LDO3_EN FIELD32(0x40000000)
  156. #define LDO0_EN FIELD32(0x80000000)
  157. /*
  158. * EFUSE_CSR_3290: RT3290 EEPROM
  159. */
  160. #define EFUSE_CTRL_3290 0x0024
  161. /*
  162. * EFUSE_DATA3 of 3290
  163. */
  164. #define EFUSE_DATA3_3290 0x0028
  165. /*
  166. * EFUSE_DATA2 of 3290
  167. */
  168. #define EFUSE_DATA2_3290 0x002c
  169. /*
  170. * EFUSE_DATA1 of 3290
  171. */
  172. #define EFUSE_DATA1_3290 0x0030
  173. /*
  174. * EFUSE_DATA0 of 3290
  175. */
  176. #define EFUSE_DATA0_3290 0x0034
  177. /*
  178. * OSC_CTRL_CFG
  179. * Ring oscillator configuration
  180. */
  181. #define OSC_CTRL 0x0038
  182. #define OSC_REF_CYCLE FIELD32(0x00001fff)
  183. #define OSC_RSV FIELD32(0x0000e000)
  184. #define OSC_CAL_CNT FIELD32(0x0fff0000)
  185. #define OSC_CAL_ACK FIELD32(0x10000000)
  186. #define OSC_CLK_32K_VLD FIELD32(0x20000000)
  187. #define OSC_CAL_REQ FIELD32(0x40000000)
  188. #define OSC_ROSC_EN FIELD32(0x80000000)
  189. /*
  190. * COEX_CFG_0
  191. */
  192. #define COEX_CFG0 0x0040
  193. #define COEX_CFG_ANT FIELD32(0xff000000)
  194. /*
  195. * COEX_CFG_1
  196. */
  197. #define COEX_CFG1 0x0044
  198. /*
  199. * COEX_CFG_2
  200. */
  201. #define COEX_CFG2 0x0048
  202. #define BT_COEX_CFG1 FIELD32(0xff000000)
  203. #define BT_COEX_CFG0 FIELD32(0x00ff0000)
  204. #define WL_COEX_CFG1 FIELD32(0x0000ff00)
  205. #define WL_COEX_CFG0 FIELD32(0x000000ff)
  206. /*
  207. * PLL_CTRL_CFG
  208. * PLL configuration register
  209. */
  210. #define PLL_CTRL 0x0050
  211. #define PLL_RESERVED_INPUT1 FIELD32(0x000000ff)
  212. #define PLL_RESERVED_INPUT2 FIELD32(0x0000ff00)
  213. #define PLL_CONTROL FIELD32(0x00070000)
  214. #define PLL_LPF_R1 FIELD32(0x00080000)
  215. #define PLL_LPF_C1_CTRL FIELD32(0x00300000)
  216. #define PLL_LPF_C2_CTRL FIELD32(0x00c00000)
  217. #define PLL_CP_CURRENT_CTRL FIELD32(0x03000000)
  218. #define PLL_PFD_DELAY_CTRL FIELD32(0x0c000000)
  219. #define PLL_LOCK_CTRL FIELD32(0x70000000)
  220. #define PLL_VBGBK_EN FIELD32(0x80000000)
  221. /*
  222. * WLAN_CTRL_CFG
  223. * RT3290 wlan configuration
  224. */
  225. #define WLAN_FUN_CTRL 0x0080
  226. #define WLAN_EN FIELD32(0x00000001)
  227. #define WLAN_CLK_EN FIELD32(0x00000002)
  228. #define WLAN_RSV1 FIELD32(0x00000004)
  229. #define WLAN_RESET FIELD32(0x00000008)
  230. #define PCIE_APP0_CLK_REQ FIELD32(0x00000010)
  231. #define FRC_WL_ANT_SET FIELD32(0x00000020)
  232. #define INV_TR_SW0 FIELD32(0x00000040)
  233. #define WLAN_GPIO_IN_BIT0 FIELD32(0x00000100)
  234. #define WLAN_GPIO_IN_BIT1 FIELD32(0x00000200)
  235. #define WLAN_GPIO_IN_BIT2 FIELD32(0x00000400)
  236. #define WLAN_GPIO_IN_BIT3 FIELD32(0x00000800)
  237. #define WLAN_GPIO_IN_BIT4 FIELD32(0x00001000)
  238. #define WLAN_GPIO_IN_BIT5 FIELD32(0x00002000)
  239. #define WLAN_GPIO_IN_BIT6 FIELD32(0x00004000)
  240. #define WLAN_GPIO_IN_BIT7 FIELD32(0x00008000)
  241. #define WLAN_GPIO_IN_BIT_ALL FIELD32(0x0000ff00)
  242. #define WLAN_GPIO_OUT_BIT0 FIELD32(0x00010000)
  243. #define WLAN_GPIO_OUT_BIT1 FIELD32(0x00020000)
  244. #define WLAN_GPIO_OUT_BIT2 FIELD32(0x00040000)
  245. #define WLAN_GPIO_OUT_BIT3 FIELD32(0x00050000)
  246. #define WLAN_GPIO_OUT_BIT4 FIELD32(0x00100000)
  247. #define WLAN_GPIO_OUT_BIT5 FIELD32(0x00200000)
  248. #define WLAN_GPIO_OUT_BIT6 FIELD32(0x00400000)
  249. #define WLAN_GPIO_OUT_BIT7 FIELD32(0x00800000)
  250. #define WLAN_GPIO_OUT_BIT_ALL FIELD32(0x00ff0000)
  251. #define WLAN_GPIO_OUT_OE_BIT0 FIELD32(0x01000000)
  252. #define WLAN_GPIO_OUT_OE_BIT1 FIELD32(0x02000000)
  253. #define WLAN_GPIO_OUT_OE_BIT2 FIELD32(0x04000000)
  254. #define WLAN_GPIO_OUT_OE_BIT3 FIELD32(0x08000000)
  255. #define WLAN_GPIO_OUT_OE_BIT4 FIELD32(0x10000000)
  256. #define WLAN_GPIO_OUT_OE_BIT5 FIELD32(0x20000000)
  257. #define WLAN_GPIO_OUT_OE_BIT6 FIELD32(0x40000000)
  258. #define WLAN_GPIO_OUT_OE_BIT7 FIELD32(0x80000000)
  259. #define WLAN_GPIO_OUT_OE_BIT_ALL FIELD32(0xff000000)
  260. /*
  261. * AUX_CTRL: Aux/PCI-E related configuration
  262. */
  263. #define AUX_CTRL 0x10c
  264. #define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002)
  265. #define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400)
  266. /*
  267. * OPT_14: Unknown register used by rt3xxx devices.
  268. */
  269. #define OPT_14_CSR 0x0114
  270. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  271. /*
  272. * INT_SOURCE_CSR: Interrupt source register.
  273. * Write one to clear corresponding bit.
  274. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  275. */
  276. #define INT_SOURCE_CSR 0x0200
  277. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  278. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  279. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  280. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  281. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  282. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  283. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  284. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  285. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  286. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  287. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  288. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  289. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  290. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  291. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  292. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  293. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  294. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  295. /*
  296. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  297. */
  298. #define INT_MASK_CSR 0x0204
  299. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  300. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  301. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  302. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  303. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  304. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  305. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  306. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  307. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  308. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  309. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  310. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  311. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  312. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  313. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  314. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  315. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  316. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  317. /*
  318. * WPDMA_GLO_CFG
  319. */
  320. #define WPDMA_GLO_CFG 0x0208
  321. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  322. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  323. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  324. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  325. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  326. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  327. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  328. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  329. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  330. /*
  331. * WPDMA_RST_IDX
  332. */
  333. #define WPDMA_RST_IDX 0x020c
  334. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  335. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  336. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  337. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  338. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  339. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  340. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  341. /*
  342. * DELAY_INT_CFG
  343. */
  344. #define DELAY_INT_CFG 0x0210
  345. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  346. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  347. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  348. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  349. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  350. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  351. /*
  352. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  353. * AIFSN0: AC_VO
  354. * AIFSN1: AC_VI
  355. * AIFSN2: AC_BE
  356. * AIFSN3: AC_BK
  357. */
  358. #define WMM_AIFSN_CFG 0x0214
  359. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  360. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  361. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  362. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  363. /*
  364. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  365. * CWMIN0: AC_VO
  366. * CWMIN1: AC_VI
  367. * CWMIN2: AC_BE
  368. * CWMIN3: AC_BK
  369. */
  370. #define WMM_CWMIN_CFG 0x0218
  371. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  372. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  373. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  374. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  375. /*
  376. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  377. * CWMAX0: AC_VO
  378. * CWMAX1: AC_VI
  379. * CWMAX2: AC_BE
  380. * CWMAX3: AC_BK
  381. */
  382. #define WMM_CWMAX_CFG 0x021c
  383. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  384. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  385. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  386. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  387. /*
  388. * AC_TXOP0: AC_VO/AC_VI TXOP register
  389. * AC0TXOP: AC_VO in unit of 32us
  390. * AC1TXOP: AC_VI in unit of 32us
  391. */
  392. #define WMM_TXOP0_CFG 0x0220
  393. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  394. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  395. /*
  396. * AC_TXOP1: AC_BE/AC_BK TXOP register
  397. * AC2TXOP: AC_BE in unit of 32us
  398. * AC3TXOP: AC_BK in unit of 32us
  399. */
  400. #define WMM_TXOP1_CFG 0x0224
  401. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  402. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  403. /*
  404. * GPIO_CTRL_CFG:
  405. * GPIOD: GPIO direction, 0: Output, 1: Input
  406. */
  407. #define GPIO_CTRL_CFG 0x0228
  408. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  409. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  410. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  411. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  412. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  413. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  414. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  415. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  416. #define GPIO_CTRL_CFG_GPIOD_BIT0 FIELD32(0x00000100)
  417. #define GPIO_CTRL_CFG_GPIOD_BIT1 FIELD32(0x00000200)
  418. #define GPIO_CTRL_CFG_GPIOD_BIT2 FIELD32(0x00000400)
  419. #define GPIO_CTRL_CFG_GPIOD_BIT3 FIELD32(0x00000800)
  420. #define GPIO_CTRL_CFG_GPIOD_BIT4 FIELD32(0x00001000)
  421. #define GPIO_CTRL_CFG_GPIOD_BIT5 FIELD32(0x00002000)
  422. #define GPIO_CTRL_CFG_GPIOD_BIT6 FIELD32(0x00004000)
  423. #define GPIO_CTRL_CFG_GPIOD_BIT7 FIELD32(0x00008000)
  424. /*
  425. * MCU_CMD_CFG
  426. */
  427. #define MCU_CMD_CFG 0x022c
  428. /*
  429. * AC_VO register offsets
  430. */
  431. #define TX_BASE_PTR0 0x0230
  432. #define TX_MAX_CNT0 0x0234
  433. #define TX_CTX_IDX0 0x0238
  434. #define TX_DTX_IDX0 0x023c
  435. /*
  436. * AC_VI register offsets
  437. */
  438. #define TX_BASE_PTR1 0x0240
  439. #define TX_MAX_CNT1 0x0244
  440. #define TX_CTX_IDX1 0x0248
  441. #define TX_DTX_IDX1 0x024c
  442. /*
  443. * AC_BE register offsets
  444. */
  445. #define TX_BASE_PTR2 0x0250
  446. #define TX_MAX_CNT2 0x0254
  447. #define TX_CTX_IDX2 0x0258
  448. #define TX_DTX_IDX2 0x025c
  449. /*
  450. * AC_BK register offsets
  451. */
  452. #define TX_BASE_PTR3 0x0260
  453. #define TX_MAX_CNT3 0x0264
  454. #define TX_CTX_IDX3 0x0268
  455. #define TX_DTX_IDX3 0x026c
  456. /*
  457. * HCCA register offsets
  458. */
  459. #define TX_BASE_PTR4 0x0270
  460. #define TX_MAX_CNT4 0x0274
  461. #define TX_CTX_IDX4 0x0278
  462. #define TX_DTX_IDX4 0x027c
  463. /*
  464. * MGMT register offsets
  465. */
  466. #define TX_BASE_PTR5 0x0280
  467. #define TX_MAX_CNT5 0x0284
  468. #define TX_CTX_IDX5 0x0288
  469. #define TX_DTX_IDX5 0x028c
  470. /*
  471. * RX register offsets
  472. */
  473. #define RX_BASE_PTR 0x0290
  474. #define RX_MAX_CNT 0x0294
  475. #define RX_CRX_IDX 0x0298
  476. #define RX_DRX_IDX 0x029c
  477. /*
  478. * USB_DMA_CFG
  479. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  480. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  481. * PHY_CLEAR: phy watch dog enable.
  482. * TX_CLEAR: Clear USB DMA TX path.
  483. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  484. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  485. * RX_BULK_EN: Enable USB DMA Rx.
  486. * TX_BULK_EN: Enable USB DMA Tx.
  487. * EP_OUT_VALID: OUT endpoint data valid.
  488. * RX_BUSY: USB DMA RX FSM busy.
  489. * TX_BUSY: USB DMA TX FSM busy.
  490. */
  491. #define USB_DMA_CFG 0x02a0
  492. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  493. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  494. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  495. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  496. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  497. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  498. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  499. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  500. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  501. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  502. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  503. /*
  504. * US_CYC_CNT
  505. * BT_MODE_EN: Bluetooth mode enable
  506. * CLOCK CYCLE: Clock cycle count in 1us.
  507. * PCI:0x21, PCIE:0x7d, USB:0x1e
  508. */
  509. #define US_CYC_CNT 0x02a4
  510. #define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
  511. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  512. /*
  513. * PBF_SYS_CTRL
  514. * HOST_RAM_WRITE: enable Host program ram write selection
  515. */
  516. #define PBF_SYS_CTRL 0x0400
  517. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  518. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  519. /*
  520. * HOST-MCU shared memory
  521. */
  522. #define HOST_CMD_CSR 0x0404
  523. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  524. /*
  525. * PBF registers
  526. * Most are for debug. Driver doesn't touch PBF register.
  527. */
  528. #define PBF_CFG 0x0408
  529. #define PBF_MAX_PCNT 0x040c
  530. #define PBF_CTRL 0x0410
  531. #define PBF_INT_STA 0x0414
  532. #define PBF_INT_ENA 0x0418
  533. /*
  534. * BCN_OFFSET0:
  535. */
  536. #define BCN_OFFSET0 0x042c
  537. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  538. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  539. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  540. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  541. /*
  542. * BCN_OFFSET1:
  543. */
  544. #define BCN_OFFSET1 0x0430
  545. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  546. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  547. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  548. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  549. /*
  550. * TXRXQ_PCNT: PBF register
  551. * PCNT_TX0Q: Page count for TX hardware queue 0
  552. * PCNT_TX1Q: Page count for TX hardware queue 1
  553. * PCNT_TX2Q: Page count for TX hardware queue 2
  554. * PCNT_RX0Q: Page count for RX hardware queue
  555. */
  556. #define TXRXQ_PCNT 0x0438
  557. #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
  558. #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
  559. #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
  560. #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
  561. /*
  562. * PBF register
  563. * Debug. Driver doesn't touch PBF register.
  564. */
  565. #define PBF_DBG 0x043c
  566. /*
  567. * RF registers
  568. */
  569. #define RF_CSR_CFG 0x0500
  570. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  571. #define RF_CSR_CFG_REGNUM FIELD32(0x00003f00)
  572. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  573. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  574. /*
  575. * EFUSE_CSR: RT30x0 EEPROM
  576. */
  577. #define EFUSE_CTRL 0x0580
  578. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  579. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  580. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  581. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  582. /*
  583. * EFUSE_DATA0
  584. */
  585. #define EFUSE_DATA0 0x0590
  586. /*
  587. * EFUSE_DATA1
  588. */
  589. #define EFUSE_DATA1 0x0594
  590. /*
  591. * EFUSE_DATA2
  592. */
  593. #define EFUSE_DATA2 0x0598
  594. /*
  595. * EFUSE_DATA3
  596. */
  597. #define EFUSE_DATA3 0x059c
  598. /*
  599. * LDO_CFG0
  600. */
  601. #define LDO_CFG0 0x05d4
  602. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  603. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  604. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  605. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  606. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  607. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  608. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  609. /*
  610. * GPIO_SWITCH
  611. */
  612. #define GPIO_SWITCH 0x05dc
  613. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  614. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  615. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  616. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  617. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  618. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  619. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  620. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  621. /*
  622. * MAC Control/Status Registers(CSR).
  623. * Some values are set in TU, whereas 1 TU == 1024 us.
  624. */
  625. /*
  626. * MAC_CSR0: ASIC revision number.
  627. * ASIC_REV: 0
  628. * ASIC_VER: 2860 or 2870
  629. */
  630. #define MAC_CSR0 0x1000
  631. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  632. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  633. /*
  634. * MAC_SYS_CTRL:
  635. */
  636. #define MAC_SYS_CTRL 0x1004
  637. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  638. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  639. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  640. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  641. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  642. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  643. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  644. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  645. /*
  646. * MAC_ADDR_DW0: STA MAC register 0
  647. */
  648. #define MAC_ADDR_DW0 0x1008
  649. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  650. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  651. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  652. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  653. /*
  654. * MAC_ADDR_DW1: STA MAC register 1
  655. * UNICAST_TO_ME_MASK:
  656. * Used to mask off bits from byte 5 of the MAC address
  657. * to determine the UNICAST_TO_ME bit for RX frames.
  658. * The full mask is complemented by BSS_ID_MASK:
  659. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  660. */
  661. #define MAC_ADDR_DW1 0x100c
  662. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  663. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  664. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  665. /*
  666. * MAC_BSSID_DW0: BSSID register 0
  667. */
  668. #define MAC_BSSID_DW0 0x1010
  669. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  670. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  671. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  672. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  673. /*
  674. * MAC_BSSID_DW1: BSSID register 1
  675. * BSS_ID_MASK:
  676. * 0: 1-BSSID mode (BSS index = 0)
  677. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  678. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  679. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  680. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  681. * BSSID. This will make sure that those bits will be ignored
  682. * when determining the MY_BSS of RX frames.
  683. */
  684. #define MAC_BSSID_DW1 0x1014
  685. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  686. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  687. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  688. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  689. /*
  690. * MAX_LEN_CFG: Maximum frame length register.
  691. * MAX_MPDU: rt2860b max 16k bytes
  692. * MAX_PSDU: Maximum PSDU length
  693. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  694. */
  695. #define MAX_LEN_CFG 0x1018
  696. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  697. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  698. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  699. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  700. /*
  701. * BBP_CSR_CFG: BBP serial control register
  702. * VALUE: Register value to program into BBP
  703. * REG_NUM: Selected BBP register
  704. * READ_CONTROL: 0 write BBP, 1 read BBP
  705. * BUSY: ASIC is busy executing BBP commands
  706. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  707. * BBP_RW_MODE: 0 serial, 1 parallel
  708. */
  709. #define BBP_CSR_CFG 0x101c
  710. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  711. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  712. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  713. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  714. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  715. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  716. /*
  717. * RF_CSR_CFG0: RF control register
  718. * REGID_AND_VALUE: Register value to program into RF
  719. * BITWIDTH: Selected RF register
  720. * STANDBYMODE: 0 high when standby, 1 low when standby
  721. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  722. * BUSY: ASIC is busy executing RF commands
  723. */
  724. #define RF_CSR_CFG0 0x1020
  725. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  726. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  727. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  728. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  729. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  730. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  731. /*
  732. * RF_CSR_CFG1: RF control register
  733. * REGID_AND_VALUE: Register value to program into RF
  734. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  735. * 0: 3 system clock cycle (37.5usec)
  736. * 1: 5 system clock cycle (62.5usec)
  737. */
  738. #define RF_CSR_CFG1 0x1024
  739. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  740. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  741. /*
  742. * RF_CSR_CFG2: RF control register
  743. * VALUE: Register value to program into RF
  744. */
  745. #define RF_CSR_CFG2 0x1028
  746. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  747. /*
  748. * LED_CFG: LED control
  749. * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1)
  750. * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1)
  751. * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2)
  752. * color LED's:
  753. * 0: off
  754. * 1: blinking upon TX2
  755. * 2: periodic slow blinking
  756. * 3: always on
  757. * LED polarity:
  758. * 0: active low
  759. * 1: active high
  760. */
  761. #define LED_CFG 0x102c
  762. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  763. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  764. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  765. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  766. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  767. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  768. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  769. /*
  770. * AMPDU_BA_WINSIZE: Force BlockAck window size
  771. * FORCE_WINSIZE_ENABLE:
  772. * 0: Disable forcing of BlockAck window size
  773. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  774. * window size values in the TXWI
  775. * FORCE_WINSIZE: BlockAck window size
  776. */
  777. #define AMPDU_BA_WINSIZE 0x1040
  778. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  779. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  780. /*
  781. * XIFS_TIME_CFG: MAC timing
  782. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  783. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  784. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  785. * when MAC doesn't reference BBP signal BBRXEND
  786. * EIFS: unit 1us
  787. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  788. *
  789. */
  790. #define XIFS_TIME_CFG 0x1100
  791. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  792. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  793. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  794. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  795. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  796. /*
  797. * BKOFF_SLOT_CFG:
  798. */
  799. #define BKOFF_SLOT_CFG 0x1104
  800. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  801. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  802. /*
  803. * NAV_TIME_CFG:
  804. */
  805. #define NAV_TIME_CFG 0x1108
  806. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  807. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  808. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  809. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  810. /*
  811. * CH_TIME_CFG: count as channel busy
  812. * EIFS_BUSY: Count EIFS as channel busy
  813. * NAV_BUSY: Count NAS as channel busy
  814. * RX_BUSY: Count RX as channel busy
  815. * TX_BUSY: Count TX as channel busy
  816. * TMR_EN: Enable channel statistics timer
  817. */
  818. #define CH_TIME_CFG 0x110c
  819. #define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
  820. #define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
  821. #define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
  822. #define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
  823. #define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
  824. /*
  825. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  826. */
  827. #define PBF_LIFE_TIMER 0x1110
  828. /*
  829. * BCN_TIME_CFG:
  830. * BEACON_INTERVAL: in unit of 1/16 TU
  831. * TSF_TICKING: Enable TSF auto counting
  832. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  833. * BEACON_GEN: Enable beacon generator
  834. */
  835. #define BCN_TIME_CFG 0x1114
  836. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  837. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  838. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  839. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  840. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  841. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  842. /*
  843. * TBTT_SYNC_CFG:
  844. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  845. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  846. */
  847. #define TBTT_SYNC_CFG 0x1118
  848. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  849. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  850. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  851. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  852. /*
  853. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  854. */
  855. #define TSF_TIMER_DW0 0x111c
  856. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  857. /*
  858. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  859. */
  860. #define TSF_TIMER_DW1 0x1120
  861. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  862. /*
  863. * TBTT_TIMER: TImer remains till next TBTT, read-only
  864. */
  865. #define TBTT_TIMER 0x1124
  866. /*
  867. * INT_TIMER_CFG: timer configuration
  868. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  869. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  870. */
  871. #define INT_TIMER_CFG 0x1128
  872. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  873. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  874. /*
  875. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  876. */
  877. #define INT_TIMER_EN 0x112c
  878. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  879. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  880. /*
  881. * CH_IDLE_STA: channel idle time (in us)
  882. */
  883. #define CH_IDLE_STA 0x1130
  884. /*
  885. * CH_BUSY_STA: channel busy time on primary channel (in us)
  886. */
  887. #define CH_BUSY_STA 0x1134
  888. /*
  889. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  890. */
  891. #define CH_BUSY_STA_SEC 0x1138
  892. /*
  893. * MAC_STATUS_CFG:
  894. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  895. * if 1 or higher one of the 2 registers is busy.
  896. */
  897. #define MAC_STATUS_CFG 0x1200
  898. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  899. /*
  900. * PWR_PIN_CFG:
  901. */
  902. #define PWR_PIN_CFG 0x1204
  903. /*
  904. * AUTOWAKEUP_CFG: Manual power control / status register
  905. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  906. * AUTOWAKE: 0:sleep, 1:awake
  907. */
  908. #define AUTOWAKEUP_CFG 0x1208
  909. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  910. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  911. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  912. /*
  913. * EDCA_AC0_CFG:
  914. */
  915. #define EDCA_AC0_CFG 0x1300
  916. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  917. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  918. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  919. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  920. /*
  921. * EDCA_AC1_CFG:
  922. */
  923. #define EDCA_AC1_CFG 0x1304
  924. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  925. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  926. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  927. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  928. /*
  929. * EDCA_AC2_CFG:
  930. */
  931. #define EDCA_AC2_CFG 0x1308
  932. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  933. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  934. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  935. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  936. /*
  937. * EDCA_AC3_CFG:
  938. */
  939. #define EDCA_AC3_CFG 0x130c
  940. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  941. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  942. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  943. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  944. /*
  945. * EDCA_TID_AC_MAP:
  946. */
  947. #define EDCA_TID_AC_MAP 0x1310
  948. /*
  949. * TX_PWR_CFG:
  950. */
  951. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  952. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  953. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  954. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  955. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  956. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  957. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  958. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  959. /*
  960. * TX_PWR_CFG_0:
  961. */
  962. #define TX_PWR_CFG_0 0x1314
  963. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  964. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  965. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  966. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  967. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  968. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  969. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  970. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  971. /*
  972. * TX_PWR_CFG_1:
  973. */
  974. #define TX_PWR_CFG_1 0x1318
  975. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  976. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  977. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  978. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  979. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  980. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  981. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  982. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  983. /*
  984. * TX_PWR_CFG_2:
  985. */
  986. #define TX_PWR_CFG_2 0x131c
  987. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  988. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  989. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  990. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  991. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  992. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  993. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  994. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  995. /*
  996. * TX_PWR_CFG_3:
  997. */
  998. #define TX_PWR_CFG_3 0x1320
  999. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  1000. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  1001. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  1002. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  1003. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  1004. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  1005. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  1006. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  1007. /*
  1008. * TX_PWR_CFG_4:
  1009. */
  1010. #define TX_PWR_CFG_4 0x1324
  1011. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  1012. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  1013. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  1014. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  1015. /*
  1016. * TX_PIN_CFG:
  1017. */
  1018. #define TX_PIN_CFG 0x1328
  1019. #define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0
  1020. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  1021. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  1022. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  1023. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  1024. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  1025. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  1026. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  1027. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  1028. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  1029. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  1030. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  1031. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  1032. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  1033. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  1034. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  1035. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  1036. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  1037. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  1038. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  1039. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  1040. #define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000)
  1041. #define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000)
  1042. #define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000)
  1043. #define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000)
  1044. #define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000)
  1045. #define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000)
  1046. #define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000)
  1047. #define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000)
  1048. /*
  1049. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  1050. */
  1051. #define TX_BAND_CFG 0x132c
  1052. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  1053. #define TX_BAND_CFG_A FIELD32(0x00000002)
  1054. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  1055. /*
  1056. * TX_SW_CFG0:
  1057. */
  1058. #define TX_SW_CFG0 0x1330
  1059. /*
  1060. * TX_SW_CFG1:
  1061. */
  1062. #define TX_SW_CFG1 0x1334
  1063. /*
  1064. * TX_SW_CFG2:
  1065. */
  1066. #define TX_SW_CFG2 0x1338
  1067. /*
  1068. * TXOP_THRES_CFG:
  1069. */
  1070. #define TXOP_THRES_CFG 0x133c
  1071. /*
  1072. * TXOP_CTRL_CFG:
  1073. * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
  1074. * AC_TRUN_EN: Enable/Disable truncation for AC change
  1075. * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
  1076. * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
  1077. * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
  1078. * RESERVED_TRUN_EN: Reserved
  1079. * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
  1080. * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
  1081. * transmissions if extension CCA is clear).
  1082. * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
  1083. * EXT_CWMIN: CwMin for extension channel backoff
  1084. * 0: Disabled
  1085. *
  1086. */
  1087. #define TXOP_CTRL_CFG 0x1340
  1088. #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
  1089. #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
  1090. #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
  1091. #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
  1092. #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
  1093. #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
  1094. #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
  1095. #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
  1096. #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
  1097. #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
  1098. /*
  1099. * TX_RTS_CFG:
  1100. * RTS_THRES: unit:byte
  1101. * RTS_FBK_EN: enable rts rate fallback
  1102. */
  1103. #define TX_RTS_CFG 0x1344
  1104. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  1105. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  1106. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  1107. /*
  1108. * TX_TIMEOUT_CFG:
  1109. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  1110. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  1111. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  1112. * it is recommended that:
  1113. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  1114. */
  1115. #define TX_TIMEOUT_CFG 0x1348
  1116. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  1117. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  1118. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  1119. /*
  1120. * TX_RTY_CFG:
  1121. * SHORT_RTY_LIMIT: short retry limit
  1122. * LONG_RTY_LIMIT: long retry limit
  1123. * LONG_RTY_THRE: Long retry threshoold
  1124. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  1125. * 0:expired by retry limit, 1: expired by mpdu life timer
  1126. * AGG_RTY_MODE: Aggregate MPDU retry mode
  1127. * 0:expired by retry limit, 1: expired by mpdu life timer
  1128. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  1129. */
  1130. #define TX_RTY_CFG 0x134c
  1131. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  1132. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  1133. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  1134. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  1135. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  1136. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  1137. /*
  1138. * TX_LINK_CFG:
  1139. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  1140. * MFB_ENABLE: TX apply remote MFB 1:enable
  1141. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  1142. * 0: not apply remote remote unsolicit (MFS=7)
  1143. * TX_MRQ_EN: MCS request TX enable
  1144. * TX_RDG_EN: RDG TX enable
  1145. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  1146. * REMOTE_MFB: remote MCS feedback
  1147. * REMOTE_MFS: remote MCS feedback sequence number
  1148. */
  1149. #define TX_LINK_CFG 0x1350
  1150. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  1151. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  1152. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  1153. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  1154. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  1155. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  1156. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  1157. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  1158. /*
  1159. * HT_FBK_CFG0:
  1160. */
  1161. #define HT_FBK_CFG0 0x1354
  1162. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  1163. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  1164. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  1165. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  1166. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  1167. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  1168. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  1169. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  1170. /*
  1171. * HT_FBK_CFG1:
  1172. */
  1173. #define HT_FBK_CFG1 0x1358
  1174. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  1175. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  1176. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  1177. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  1178. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  1179. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  1180. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  1181. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  1182. /*
  1183. * LG_FBK_CFG0:
  1184. */
  1185. #define LG_FBK_CFG0 0x135c
  1186. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  1187. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  1188. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  1189. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  1190. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  1191. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  1192. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  1193. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  1194. /*
  1195. * LG_FBK_CFG1:
  1196. */
  1197. #define LG_FBK_CFG1 0x1360
  1198. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  1199. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  1200. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  1201. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  1202. /*
  1203. * CCK_PROT_CFG: CCK Protection
  1204. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  1205. * PROTECT_CTRL: Protection control frame type for CCK TX
  1206. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  1207. * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV
  1208. * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV
  1209. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  1210. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  1211. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  1212. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  1213. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  1214. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  1215. * RTS_TH_EN: RTS threshold enable on CCK TX
  1216. */
  1217. #define CCK_PROT_CFG 0x1364
  1218. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1219. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1220. #define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1221. #define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1222. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1223. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1224. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1225. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1226. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1227. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1228. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1229. /*
  1230. * OFDM_PROT_CFG: OFDM Protection
  1231. */
  1232. #define OFDM_PROT_CFG 0x1368
  1233. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1234. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1235. #define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1236. #define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1237. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1238. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1239. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1240. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1241. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1242. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1243. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1244. /*
  1245. * MM20_PROT_CFG: MM20 Protection
  1246. */
  1247. #define MM20_PROT_CFG 0x136c
  1248. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1249. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1250. #define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1251. #define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1252. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1253. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1254. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1255. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1256. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1257. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1258. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1259. /*
  1260. * MM40_PROT_CFG: MM40 Protection
  1261. */
  1262. #define MM40_PROT_CFG 0x1370
  1263. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1264. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1265. #define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1266. #define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1267. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1268. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1269. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1270. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1271. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1272. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1273. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1274. /*
  1275. * GF20_PROT_CFG: GF20 Protection
  1276. */
  1277. #define GF20_PROT_CFG 0x1374
  1278. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1279. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1280. #define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1281. #define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1282. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1283. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1284. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1285. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1286. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1287. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1288. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1289. /*
  1290. * GF40_PROT_CFG: GF40 Protection
  1291. */
  1292. #define GF40_PROT_CFG 0x1378
  1293. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1294. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1295. #define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1296. #define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1297. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1298. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1299. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1300. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1301. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1302. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1303. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1304. /*
  1305. * EXP_CTS_TIME:
  1306. */
  1307. #define EXP_CTS_TIME 0x137c
  1308. /*
  1309. * EXP_ACK_TIME:
  1310. */
  1311. #define EXP_ACK_TIME 0x1380
  1312. /*
  1313. * RX_FILTER_CFG: RX configuration register.
  1314. */
  1315. #define RX_FILTER_CFG 0x1400
  1316. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1317. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1318. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1319. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1320. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1321. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1322. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1323. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1324. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1325. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1326. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1327. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1328. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1329. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1330. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1331. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1332. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1333. /*
  1334. * AUTO_RSP_CFG:
  1335. * AUTORESPONDER: 0: disable, 1: enable
  1336. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1337. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1338. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1339. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1340. * DUAL_CTS_EN: Power bit value in control frame
  1341. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1342. */
  1343. #define AUTO_RSP_CFG 0x1404
  1344. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1345. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1346. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1347. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1348. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1349. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1350. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1351. /*
  1352. * LEGACY_BASIC_RATE:
  1353. */
  1354. #define LEGACY_BASIC_RATE 0x1408
  1355. /*
  1356. * HT_BASIC_RATE:
  1357. */
  1358. #define HT_BASIC_RATE 0x140c
  1359. /*
  1360. * HT_CTRL_CFG:
  1361. */
  1362. #define HT_CTRL_CFG 0x1410
  1363. /*
  1364. * SIFS_COST_CFG:
  1365. */
  1366. #define SIFS_COST_CFG 0x1414
  1367. /*
  1368. * RX_PARSER_CFG:
  1369. * Set NAV for all received frames
  1370. */
  1371. #define RX_PARSER_CFG 0x1418
  1372. /*
  1373. * TX_SEC_CNT0:
  1374. */
  1375. #define TX_SEC_CNT0 0x1500
  1376. /*
  1377. * RX_SEC_CNT0:
  1378. */
  1379. #define RX_SEC_CNT0 0x1504
  1380. /*
  1381. * CCMP_FC_MUTE:
  1382. */
  1383. #define CCMP_FC_MUTE 0x1508
  1384. /*
  1385. * TXOP_HLDR_ADDR0:
  1386. */
  1387. #define TXOP_HLDR_ADDR0 0x1600
  1388. /*
  1389. * TXOP_HLDR_ADDR1:
  1390. */
  1391. #define TXOP_HLDR_ADDR1 0x1604
  1392. /*
  1393. * TXOP_HLDR_ET:
  1394. */
  1395. #define TXOP_HLDR_ET 0x1608
  1396. /*
  1397. * QOS_CFPOLL_RA_DW0:
  1398. */
  1399. #define QOS_CFPOLL_RA_DW0 0x160c
  1400. /*
  1401. * QOS_CFPOLL_RA_DW1:
  1402. */
  1403. #define QOS_CFPOLL_RA_DW1 0x1610
  1404. /*
  1405. * QOS_CFPOLL_QC:
  1406. */
  1407. #define QOS_CFPOLL_QC 0x1614
  1408. /*
  1409. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1410. */
  1411. #define RX_STA_CNT0 0x1700
  1412. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1413. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1414. /*
  1415. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1416. */
  1417. #define RX_STA_CNT1 0x1704
  1418. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1419. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1420. /*
  1421. * RX_STA_CNT2:
  1422. */
  1423. #define RX_STA_CNT2 0x1708
  1424. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1425. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1426. /*
  1427. * TX_STA_CNT0: TX Beacon count
  1428. */
  1429. #define TX_STA_CNT0 0x170c
  1430. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1431. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1432. /*
  1433. * TX_STA_CNT1: TX tx count
  1434. */
  1435. #define TX_STA_CNT1 0x1710
  1436. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1437. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1438. /*
  1439. * TX_STA_CNT2: TX tx count
  1440. */
  1441. #define TX_STA_CNT2 0x1714
  1442. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1443. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1444. /*
  1445. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1446. *
  1447. * This register is implemented as FIFO with 16 entries in the HW. Each
  1448. * register read fetches the next tx result. If the FIFO is full because
  1449. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1450. * triggered, the hw seems to simply drop further tx results.
  1451. *
  1452. * VALID: 1: this tx result is valid
  1453. * 0: no valid tx result -> driver should stop reading
  1454. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1455. * to match a frame with its tx result (even though the PID is
  1456. * only 4 bits wide).
  1457. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1458. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1459. * This identification number is calculated by ((idx % 3) + 1).
  1460. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1461. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1462. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1463. * WCID: The wireless client ID.
  1464. * MCS: The tx rate used during the last transmission of this frame, be it
  1465. * successful or not.
  1466. * PHYMODE: The phymode used for the transmission.
  1467. */
  1468. #define TX_STA_FIFO 0x1718
  1469. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1470. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1471. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1472. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1473. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1474. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1475. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1476. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1477. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1478. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1479. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1480. /*
  1481. * TX_AGG_CNT: Debug counter
  1482. */
  1483. #define TX_AGG_CNT 0x171c
  1484. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1485. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1486. /*
  1487. * TX_AGG_CNT0:
  1488. */
  1489. #define TX_AGG_CNT0 0x1720
  1490. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1491. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1492. /*
  1493. * TX_AGG_CNT1:
  1494. */
  1495. #define TX_AGG_CNT1 0x1724
  1496. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1497. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1498. /*
  1499. * TX_AGG_CNT2:
  1500. */
  1501. #define TX_AGG_CNT2 0x1728
  1502. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1503. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1504. /*
  1505. * TX_AGG_CNT3:
  1506. */
  1507. #define TX_AGG_CNT3 0x172c
  1508. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1509. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1510. /*
  1511. * TX_AGG_CNT4:
  1512. */
  1513. #define TX_AGG_CNT4 0x1730
  1514. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1515. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1516. /*
  1517. * TX_AGG_CNT5:
  1518. */
  1519. #define TX_AGG_CNT5 0x1734
  1520. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1521. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1522. /*
  1523. * TX_AGG_CNT6:
  1524. */
  1525. #define TX_AGG_CNT6 0x1738
  1526. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1527. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1528. /*
  1529. * TX_AGG_CNT7:
  1530. */
  1531. #define TX_AGG_CNT7 0x173c
  1532. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1533. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1534. /*
  1535. * MPDU_DENSITY_CNT:
  1536. * TX_ZERO_DEL: TX zero length delimiter count
  1537. * RX_ZERO_DEL: RX zero length delimiter count
  1538. */
  1539. #define MPDU_DENSITY_CNT 0x1740
  1540. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1541. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1542. /*
  1543. * Security key table memory.
  1544. *
  1545. * The pairwise key table shares some memory with the beacon frame
  1546. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1547. * are used we should only use the reduced pairwise key table which
  1548. * has a maximum of 222 entries.
  1549. *
  1550. * ---------------------------------------------
  1551. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1552. * | | Table | Key Table |
  1553. * | | Size: 256 * 32 | Size: 222 * 32 |
  1554. * |0x5BC0 | |-------------------
  1555. * | | | Beacon 6 |
  1556. * |0x5DC0 | |-------------------
  1557. * | | | Beacon 7 |
  1558. * |0x5FC0 | |-------------------
  1559. * |0x5FFF | |
  1560. * --------------------------
  1561. *
  1562. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1563. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1564. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1565. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1566. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1567. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1568. */
  1569. #define MAC_WCID_BASE 0x1800
  1570. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1571. #define MAC_IVEIV_TABLE_BASE 0x6000
  1572. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1573. #define SHARED_KEY_TABLE_BASE 0x6c00
  1574. #define SHARED_KEY_MODE_BASE 0x7000
  1575. #define MAC_WCID_ENTRY(__idx) \
  1576. (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
  1577. #define PAIRWISE_KEY_ENTRY(__idx) \
  1578. (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1579. #define MAC_IVEIV_ENTRY(__idx) \
  1580. (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
  1581. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1582. (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
  1583. #define SHARED_KEY_ENTRY(__idx) \
  1584. (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1585. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1586. (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
  1587. struct mac_wcid_entry {
  1588. u8 mac[6];
  1589. u8 reserved[2];
  1590. } __packed;
  1591. struct hw_key_entry {
  1592. u8 key[16];
  1593. u8 tx_mic[8];
  1594. u8 rx_mic[8];
  1595. } __packed;
  1596. struct mac_iveiv_entry {
  1597. u8 iv[8];
  1598. } __packed;
  1599. /*
  1600. * MAC_WCID_ATTRIBUTE:
  1601. */
  1602. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1603. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1604. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1605. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1606. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1607. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1608. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1609. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1610. /*
  1611. * SHARED_KEY_MODE:
  1612. */
  1613. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1614. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1615. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1616. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1617. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1618. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1619. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1620. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1621. /*
  1622. * HOST-MCU communication
  1623. */
  1624. /*
  1625. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1626. * CMD_TOKEN: Command id, 0xff disable status reporting.
  1627. */
  1628. #define H2M_MAILBOX_CSR 0x7010
  1629. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1630. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1631. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1632. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1633. /*
  1634. * H2M_MAILBOX_CID:
  1635. * Free slots contain 0xff. MCU will store command's token to lowest free slot.
  1636. * If all slots are occupied status will be dropped.
  1637. */
  1638. #define H2M_MAILBOX_CID 0x7014
  1639. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1640. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1641. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1642. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1643. /*
  1644. * H2M_MAILBOX_STATUS:
  1645. * Command status will be saved to same slot as command id.
  1646. */
  1647. #define H2M_MAILBOX_STATUS 0x701c
  1648. /*
  1649. * H2M_INT_SRC:
  1650. */
  1651. #define H2M_INT_SRC 0x7024
  1652. /*
  1653. * H2M_BBP_AGENT:
  1654. */
  1655. #define H2M_BBP_AGENT 0x7028
  1656. /*
  1657. * MCU_LEDCS: LED control for MCU Mailbox.
  1658. */
  1659. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1660. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1661. /*
  1662. * HW_CS_CTS_BASE:
  1663. * Carrier-sense CTS frame base address.
  1664. * It's where mac stores carrier-sense frame for carrier-sense function.
  1665. */
  1666. #define HW_CS_CTS_BASE 0x7700
  1667. /*
  1668. * HW_DFS_CTS_BASE:
  1669. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1670. */
  1671. #define HW_DFS_CTS_BASE 0x7780
  1672. /*
  1673. * TXRX control registers - base address 0x3000
  1674. */
  1675. /*
  1676. * TXRX_CSR1:
  1677. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1678. */
  1679. #define TXRX_CSR1 0x77d0
  1680. /*
  1681. * HW_DEBUG_SETTING_BASE:
  1682. * since NULL frame won't be that long (256 byte)
  1683. * We steal 16 tail bytes to save debugging settings
  1684. */
  1685. #define HW_DEBUG_SETTING_BASE 0x77f0
  1686. #define HW_DEBUG_SETTING_BASE2 0x7770
  1687. /*
  1688. * HW_BEACON_BASE
  1689. * In order to support maximum 8 MBSS and its maximum length
  1690. * is 512 bytes for each beacon
  1691. * Three section discontinue memory segments will be used.
  1692. * 1. The original region for BCN 0~3
  1693. * 2. Extract memory from FCE table for BCN 4~5
  1694. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1695. * It occupied those memory of wcid 238~253 for BCN 6
  1696. * and wcid 222~237 for BCN 7 (see Security key table memory
  1697. * for more info).
  1698. *
  1699. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1700. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1701. */
  1702. #define HW_BEACON_BASE0 0x7800
  1703. #define HW_BEACON_BASE1 0x7a00
  1704. #define HW_BEACON_BASE2 0x7c00
  1705. #define HW_BEACON_BASE3 0x7e00
  1706. #define HW_BEACON_BASE4 0x7200
  1707. #define HW_BEACON_BASE5 0x7400
  1708. #define HW_BEACON_BASE6 0x5dc0
  1709. #define HW_BEACON_BASE7 0x5bc0
  1710. #define HW_BEACON_OFFSET(__index) \
  1711. (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
  1712. (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
  1713. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
  1714. /*
  1715. * BBP registers.
  1716. * The wordsize of the BBP is 8 bits.
  1717. */
  1718. /*
  1719. * BBP 1: TX Antenna & Power Control
  1720. * POWER_CTRL:
  1721. * 0 - normal,
  1722. * 1 - drop tx power by 6dBm,
  1723. * 2 - drop tx power by 12dBm,
  1724. * 3 - increase tx power by 6dBm
  1725. */
  1726. #define BBP1_TX_POWER_CTRL FIELD8(0x07)
  1727. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1728. /*
  1729. * BBP 3: RX Antenna
  1730. */
  1731. #define BBP3_RX_ADC FIELD8(0x03)
  1732. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1733. #define BBP3_HT40_MINUS FIELD8(0x20)
  1734. #define BBP3_ADC_MODE_SWITCH FIELD8(0x40)
  1735. #define BBP3_ADC_INIT_MODE FIELD8(0x80)
  1736. /*
  1737. * BBP 4: Bandwidth
  1738. */
  1739. #define BBP4_TX_BF FIELD8(0x01)
  1740. #define BBP4_BANDWIDTH FIELD8(0x18)
  1741. #define BBP4_MAC_IF_CTRL FIELD8(0x40)
  1742. /*
  1743. * BBP 47: Bandwidth
  1744. */
  1745. #define BBP47_TSSI_REPORT_SEL FIELD8(0x03)
  1746. #define BBP47_TSSI_UPDATE_REQ FIELD8(0x04)
  1747. #define BBP47_TSSI_TSSI_MODE FIELD8(0x18)
  1748. #define BBP47_TSSI_ADC6 FIELD8(0x80)
  1749. /*
  1750. * BBP 109
  1751. */
  1752. #define BBP109_TX0_POWER FIELD8(0x0f)
  1753. #define BBP109_TX1_POWER FIELD8(0xf0)
  1754. /*
  1755. * BBP 138: Unknown
  1756. */
  1757. #define BBP138_RX_ADC1 FIELD8(0x02)
  1758. #define BBP138_RX_ADC2 FIELD8(0x04)
  1759. #define BBP138_TX_DAC1 FIELD8(0x20)
  1760. #define BBP138_TX_DAC2 FIELD8(0x40)
  1761. /*
  1762. * BBP 152: Rx Ant
  1763. */
  1764. #define BBP152_RX_DEFAULT_ANT FIELD8(0x80)
  1765. /*
  1766. * RFCSR registers
  1767. * The wordsize of the RFCSR is 8 bits.
  1768. */
  1769. /*
  1770. * RFCSR 1:
  1771. */
  1772. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1773. #define RFCSR1_PLL_PD FIELD8(0x02)
  1774. #define RFCSR1_RX0_PD FIELD8(0x04)
  1775. #define RFCSR1_TX0_PD FIELD8(0x08)
  1776. #define RFCSR1_RX1_PD FIELD8(0x10)
  1777. #define RFCSR1_TX1_PD FIELD8(0x20)
  1778. #define RFCSR1_RX2_PD FIELD8(0x40)
  1779. #define RFCSR1_TX2_PD FIELD8(0x80)
  1780. /*
  1781. * RFCSR 2:
  1782. */
  1783. #define RFCSR2_RESCAL_EN FIELD8(0x80)
  1784. /*
  1785. * RFCSR 3:
  1786. */
  1787. #define RFCSR3_K FIELD8(0x0f)
  1788. /* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */
  1789. #define RFCSR3_PA1_BIAS_CCK FIELD8(0x70);
  1790. #define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80);
  1791. /*
  1792. * FRCSR 5:
  1793. */
  1794. #define RFCSR5_R1 FIELD8(0x0c)
  1795. /*
  1796. * RFCSR 6:
  1797. */
  1798. #define RFCSR6_R1 FIELD8(0x03)
  1799. #define RFCSR6_R2 FIELD8(0x40)
  1800. #define RFCSR6_TXDIV FIELD8(0x0c)
  1801. /*
  1802. * RFCSR 7:
  1803. */
  1804. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1805. #define RFCSR7_BIT1 FIELD8(0x02)
  1806. #define RFCSR7_BIT2 FIELD8(0x04)
  1807. #define RFCSR7_BIT3 FIELD8(0x08)
  1808. #define RFCSR7_BIT4 FIELD8(0x10)
  1809. #define RFCSR7_BIT5 FIELD8(0x20)
  1810. #define RFCSR7_BITS67 FIELD8(0xc0)
  1811. /*
  1812. * RFCSR 11:
  1813. */
  1814. #define RFCSR11_R FIELD8(0x03)
  1815. /*
  1816. * RFCSR 12:
  1817. */
  1818. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1819. #define RFCSR12_DR0 FIELD8(0xe0)
  1820. /*
  1821. * RFCSR 13:
  1822. */
  1823. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1824. #define RFCSR13_DR0 FIELD8(0xe0)
  1825. /*
  1826. * RFCSR 15:
  1827. */
  1828. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1829. /*
  1830. * RFCSR 16:
  1831. */
  1832. #define RFCSR16_TXMIXER_GAIN FIELD8(0x07)
  1833. /*
  1834. * RFCSR 17:
  1835. */
  1836. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1837. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1838. #define RFCSR17_R FIELD8(0x20)
  1839. #define RFCSR17_CODE FIELD8(0x7f)
  1840. /*
  1841. * RFCSR 20:
  1842. */
  1843. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1844. /*
  1845. * RFCSR 21:
  1846. */
  1847. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1848. /*
  1849. * RFCSR 22:
  1850. */
  1851. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1852. /*
  1853. * RFCSR 23:
  1854. */
  1855. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1856. /*
  1857. * RFCSR 24:
  1858. */
  1859. #define RFCSR24_TX_AGC_FC FIELD8(0x1f)
  1860. #define RFCSR24_TX_H20M FIELD8(0x20)
  1861. #define RFCSR24_TX_CALIB FIELD8(0x7f)
  1862. /*
  1863. * RFCSR 27:
  1864. */
  1865. #define RFCSR27_R1 FIELD8(0x03)
  1866. #define RFCSR27_R2 FIELD8(0x04)
  1867. #define RFCSR27_R3 FIELD8(0x30)
  1868. #define RFCSR27_R4 FIELD8(0x40)
  1869. /*
  1870. * RFCSR 29:
  1871. */
  1872. #define RFCSR29_ADC6_TEST FIELD8(0x01)
  1873. #define RFCSR29_ADC6_INT_TEST FIELD8(0x02)
  1874. #define RFCSR29_RSSI_RESET FIELD8(0x04)
  1875. #define RFCSR29_RSSI_ON FIELD8(0x08)
  1876. #define RFCSR29_RSSI_RIP_CTRL FIELD8(0x30)
  1877. #define RFCSR29_RSSI_GAIN FIELD8(0xc0)
  1878. /*
  1879. * RFCSR 30:
  1880. */
  1881. #define RFCSR30_TX_H20M FIELD8(0x02)
  1882. #define RFCSR30_RX_H20M FIELD8(0x04)
  1883. #define RFCSR30_RX_VCM FIELD8(0x18)
  1884. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1885. /*
  1886. * RFCSR 31:
  1887. */
  1888. #define RFCSR31_RX_AGC_FC FIELD8(0x1f)
  1889. #define RFCSR31_RX_H20M FIELD8(0x20)
  1890. #define RFCSR31_RX_CALIB FIELD8(0x7f)
  1891. /*
  1892. * RFCSR 38:
  1893. */
  1894. #define RFCSR38_RX_LO1_EN FIELD8(0x20)
  1895. /*
  1896. * RFCSR 39:
  1897. */
  1898. #define RFCSR39_RX_LO2_EN FIELD8(0x80)
  1899. /*
  1900. * RFCSR 49:
  1901. */
  1902. #define RFCSR49_TX FIELD8(0x3f)
  1903. /*
  1904. * RFCSR 50:
  1905. */
  1906. #define RFCSR50_TX FIELD8(0x3f)
  1907. /*
  1908. * RF registers
  1909. */
  1910. /*
  1911. * RF 2
  1912. */
  1913. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1914. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1915. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1916. /*
  1917. * RF 3
  1918. */
  1919. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1920. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1921. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1922. /*
  1923. * RF 4
  1924. */
  1925. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1926. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1927. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1928. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1929. #define RF4_HT40 FIELD32(0x00200000)
  1930. /*
  1931. * EEPROM content.
  1932. * The wordsize of the EEPROM is 16 bits.
  1933. */
  1934. /*
  1935. * Chip ID
  1936. */
  1937. #define EEPROM_CHIP_ID 0x0000
  1938. /*
  1939. * EEPROM Version
  1940. */
  1941. #define EEPROM_VERSION 0x0001
  1942. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1943. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1944. /*
  1945. * HW MAC address.
  1946. */
  1947. #define EEPROM_MAC_ADDR_0 0x0002
  1948. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1949. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1950. #define EEPROM_MAC_ADDR_1 0x0003
  1951. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1952. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1953. #define EEPROM_MAC_ADDR_2 0x0004
  1954. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1955. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1956. /*
  1957. * EEPROM NIC Configuration 0
  1958. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1959. * TXPATH: 1: 1T, 2: 2T, 3: 3T
  1960. * RF_TYPE: RFIC type
  1961. */
  1962. #define EEPROM_NIC_CONF0 0x001a
  1963. #define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
  1964. #define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
  1965. #define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
  1966. /*
  1967. * EEPROM NIC Configuration 1
  1968. * HW_RADIO: 0: disable, 1: enable
  1969. * EXTERNAL_TX_ALC: 0: disable, 1: enable
  1970. * EXTERNAL_LNA_2G: 0: disable, 1: enable
  1971. * EXTERNAL_LNA_5G: 0: disable, 1: enable
  1972. * CARDBUS_ACCEL: 0: enable, 1: disable
  1973. * BW40M_SB_2G: 0: disable, 1: enable
  1974. * BW40M_SB_5G: 0: disable, 1: enable
  1975. * WPS_PBC: 0: disable, 1: enable
  1976. * BW40M_2G: 0: enable, 1: disable
  1977. * BW40M_5G: 0: enable, 1: disable
  1978. * BROADBAND_EXT_LNA: 0: disable, 1: enable
  1979. * ANT_DIVERSITY: 00: Disable, 01: Diversity,
  1980. * 10: Main antenna, 11: Aux antenna
  1981. * INTERNAL_TX_ALC: 0: disable, 1: enable
  1982. * BT_COEXIST: 0: disable, 1: enable
  1983. * DAC_TEST: 0: disable, 1: enable
  1984. */
  1985. #define EEPROM_NIC_CONF1 0x001b
  1986. #define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
  1987. #define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
  1988. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
  1989. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
  1990. #define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
  1991. #define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
  1992. #define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
  1993. #define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
  1994. #define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
  1995. #define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
  1996. #define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
  1997. #define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
  1998. #define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
  1999. #define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
  2000. #define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
  2001. /*
  2002. * EEPROM frequency
  2003. */
  2004. #define EEPROM_FREQ 0x001d
  2005. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  2006. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  2007. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  2008. /*
  2009. * EEPROM LED
  2010. * POLARITY_RDY_G: Polarity RDY_G setting.
  2011. * POLARITY_RDY_A: Polarity RDY_A setting.
  2012. * POLARITY_ACT: Polarity ACT setting.
  2013. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  2014. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  2015. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  2016. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  2017. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  2018. * LED_MODE: Led mode.
  2019. */
  2020. #define EEPROM_LED_AG_CONF 0x001e
  2021. #define EEPROM_LED_ACT_CONF 0x001f
  2022. #define EEPROM_LED_POLARITY 0x0020
  2023. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  2024. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  2025. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  2026. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  2027. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  2028. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  2029. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  2030. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  2031. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  2032. /*
  2033. * EEPROM NIC Configuration 2
  2034. * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2035. * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2036. * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
  2037. */
  2038. #define EEPROM_NIC_CONF2 0x0021
  2039. #define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
  2040. #define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
  2041. #define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
  2042. /*
  2043. * EEPROM LNA
  2044. */
  2045. #define EEPROM_LNA 0x0022
  2046. #define EEPROM_LNA_BG FIELD16(0x00ff)
  2047. #define EEPROM_LNA_A0 FIELD16(0xff00)
  2048. /*
  2049. * EEPROM RSSI BG offset
  2050. */
  2051. #define EEPROM_RSSI_BG 0x0023
  2052. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  2053. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  2054. /*
  2055. * EEPROM RSSI BG2 offset
  2056. */
  2057. #define EEPROM_RSSI_BG2 0x0024
  2058. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  2059. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  2060. /*
  2061. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  2062. */
  2063. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  2064. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  2065. /*
  2066. * EEPROM RSSI A offset
  2067. */
  2068. #define EEPROM_RSSI_A 0x0025
  2069. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  2070. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  2071. /*
  2072. * EEPROM RSSI A2 offset
  2073. */
  2074. #define EEPROM_RSSI_A2 0x0026
  2075. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  2076. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  2077. /*
  2078. * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2).
  2079. */
  2080. #define EEPROM_TXMIXER_GAIN_A 0x0026
  2081. #define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007)
  2082. /*
  2083. * EEPROM EIRP Maximum TX power values(unit: dbm)
  2084. */
  2085. #define EEPROM_EIRP_MAX_TX_POWER 0x0027
  2086. #define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
  2087. #define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  2088. /*
  2089. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  2090. * This is delta in 40MHZ.
  2091. * VALUE: Tx Power dalta value, MAX=4(unit: dbm)
  2092. * TYPE: 1: Plus the delta value, 0: minus the delta value
  2093. * ENABLE: enable tx power compensation for 40BW
  2094. */
  2095. #define EEPROM_TXPOWER_DELTA 0x0028
  2096. #define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
  2097. #define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
  2098. #define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
  2099. #define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
  2100. #define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
  2101. #define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
  2102. /*
  2103. * EEPROM TXPOWER 802.11BG
  2104. */
  2105. #define EEPROM_TXPOWER_BG1 0x0029
  2106. #define EEPROM_TXPOWER_BG2 0x0030
  2107. #define EEPROM_TXPOWER_BG_SIZE 7
  2108. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  2109. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  2110. /*
  2111. * EEPROM temperature compensation boundaries 802.11BG
  2112. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2113. * reduced by (agc_step * -4)
  2114. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2115. * reduced by (agc_step * -3)
  2116. */
  2117. #define EEPROM_TSSI_BOUND_BG1 0x0037
  2118. #define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff)
  2119. #define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00)
  2120. /*
  2121. * EEPROM temperature compensation boundaries 802.11BG
  2122. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2123. * reduced by (agc_step * -2)
  2124. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2125. * reduced by (agc_step * -1)
  2126. */
  2127. #define EEPROM_TSSI_BOUND_BG2 0x0038
  2128. #define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff)
  2129. #define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00)
  2130. /*
  2131. * EEPROM temperature compensation boundaries 802.11BG
  2132. * REF: Reference TSSI value, no tx power changes needed
  2133. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2134. * increased by (agc_step * 1)
  2135. */
  2136. #define EEPROM_TSSI_BOUND_BG3 0x0039
  2137. #define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff)
  2138. #define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00)
  2139. /*
  2140. * EEPROM temperature compensation boundaries 802.11BG
  2141. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2142. * increased by (agc_step * 2)
  2143. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2144. * increased by (agc_step * 3)
  2145. */
  2146. #define EEPROM_TSSI_BOUND_BG4 0x003a
  2147. #define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff)
  2148. #define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00)
  2149. /*
  2150. * EEPROM temperature compensation boundaries 802.11BG
  2151. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2152. * increased by (agc_step * 4)
  2153. * AGC_STEP: Temperature compensation step.
  2154. */
  2155. #define EEPROM_TSSI_BOUND_BG5 0x003b
  2156. #define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff)
  2157. #define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00)
  2158. /*
  2159. * EEPROM TXPOWER 802.11A
  2160. */
  2161. #define EEPROM_TXPOWER_A1 0x003c
  2162. #define EEPROM_TXPOWER_A2 0x0053
  2163. #define EEPROM_TXPOWER_A_SIZE 6
  2164. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  2165. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  2166. /*
  2167. * EEPROM temperature compensation boundaries 802.11A
  2168. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2169. * reduced by (agc_step * -4)
  2170. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2171. * reduced by (agc_step * -3)
  2172. */
  2173. #define EEPROM_TSSI_BOUND_A1 0x006a
  2174. #define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff)
  2175. #define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00)
  2176. /*
  2177. * EEPROM temperature compensation boundaries 802.11A
  2178. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2179. * reduced by (agc_step * -2)
  2180. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2181. * reduced by (agc_step * -1)
  2182. */
  2183. #define EEPROM_TSSI_BOUND_A2 0x006b
  2184. #define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff)
  2185. #define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00)
  2186. /*
  2187. * EEPROM temperature compensation boundaries 802.11A
  2188. * REF: Reference TSSI value, no tx power changes needed
  2189. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2190. * increased by (agc_step * 1)
  2191. */
  2192. #define EEPROM_TSSI_BOUND_A3 0x006c
  2193. #define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff)
  2194. #define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00)
  2195. /*
  2196. * EEPROM temperature compensation boundaries 802.11A
  2197. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2198. * increased by (agc_step * 2)
  2199. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2200. * increased by (agc_step * 3)
  2201. */
  2202. #define EEPROM_TSSI_BOUND_A4 0x006d
  2203. #define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff)
  2204. #define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00)
  2205. /*
  2206. * EEPROM temperature compensation boundaries 802.11A
  2207. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2208. * increased by (agc_step * 4)
  2209. * AGC_STEP: Temperature compensation step.
  2210. */
  2211. #define EEPROM_TSSI_BOUND_A5 0x006e
  2212. #define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff)
  2213. #define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00)
  2214. /*
  2215. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  2216. */
  2217. #define EEPROM_TXPOWER_BYRATE 0x006f
  2218. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  2219. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  2220. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  2221. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  2222. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  2223. /*
  2224. * EEPROM BBP.
  2225. */
  2226. #define EEPROM_BBP_START 0x0078
  2227. #define EEPROM_BBP_SIZE 16
  2228. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  2229. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  2230. /*
  2231. * MCU mailbox commands.
  2232. * MCU_SLEEP - go to power-save mode.
  2233. * arg1: 1: save as much power as possible, 0: save less power.
  2234. * status: 1: success, 2: already asleep,
  2235. * 3: maybe MAC is busy so can't finish this task.
  2236. * MCU_RADIO_OFF
  2237. * arg0: 0: do power-saving, NOT turn off radio.
  2238. */
  2239. #define MCU_SLEEP 0x30
  2240. #define MCU_WAKEUP 0x31
  2241. #define MCU_RADIO_OFF 0x35
  2242. #define MCU_CURRENT 0x36
  2243. #define MCU_LED 0x50
  2244. #define MCU_LED_STRENGTH 0x51
  2245. #define MCU_LED_AG_CONF 0x52
  2246. #define MCU_LED_ACT_CONF 0x53
  2247. #define MCU_LED_LED_POLARITY 0x54
  2248. #define MCU_RADAR 0x60
  2249. #define MCU_BOOT_SIGNAL 0x72
  2250. #define MCU_ANT_SELECT 0X73
  2251. #define MCU_BBP_SIGNAL 0x80
  2252. #define MCU_POWER_SAVE 0x83
  2253. #define MCU_BAND_SELECT 0x91
  2254. /*
  2255. * MCU mailbox tokens
  2256. */
  2257. #define TOKEN_SLEEP 1
  2258. #define TOKEN_RADIO_OFF 2
  2259. #define TOKEN_WAKEUP 3
  2260. /*
  2261. * DMA descriptor defines.
  2262. */
  2263. #define TXWI_DESC_SIZE (4 * sizeof(__le32))
  2264. #define RXWI_DESC_SIZE (4 * sizeof(__le32))
  2265. /*
  2266. * TX WI structure
  2267. */
  2268. /*
  2269. * Word0
  2270. * FRAG: 1 To inform TKIP engine this is a fragment.
  2271. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  2272. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  2273. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  2274. * duplicate the frame to both channels).
  2275. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  2276. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  2277. * aggregate consecutive frames with the same RA and QoS TID. If
  2278. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  2279. * directly after a frame B with AMPDU=1, frame A might still
  2280. * get aggregated into the AMPDU started by frame B. So, setting
  2281. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  2282. * MPDU, it can still end up in an AMPDU if the previous frame
  2283. * was tagged as AMPDU.
  2284. */
  2285. #define TXWI_W0_FRAG FIELD32(0x00000001)
  2286. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  2287. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  2288. #define TXWI_W0_TS FIELD32(0x00000008)
  2289. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  2290. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  2291. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  2292. #define TXWI_W0_MCS FIELD32(0x007f0000)
  2293. #define TXWI_W0_BW FIELD32(0x00800000)
  2294. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  2295. #define TXWI_W0_STBC FIELD32(0x06000000)
  2296. #define TXWI_W0_IFS FIELD32(0x08000000)
  2297. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  2298. /*
  2299. * Word1
  2300. * ACK: 0: No Ack needed, 1: Ack needed
  2301. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  2302. * BW_WIN_SIZE: BA windows size of the recipient
  2303. * WIRELESS_CLI_ID: Client ID for WCID table access
  2304. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  2305. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  2306. * frame was processed. If multiple frames are aggregated together
  2307. * (AMPDU==1) the reported tx status will always contain the packet
  2308. * id of the first frame. 0: Don't report tx status for this frame.
  2309. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  2310. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  2311. * This identification number is calculated by ((idx % 3) + 1).
  2312. * The (+1) is required to prevent PACKETID to become 0.
  2313. */
  2314. #define TXWI_W1_ACK FIELD32(0x00000001)
  2315. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  2316. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  2317. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  2318. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2319. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  2320. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  2321. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  2322. /*
  2323. * Word2
  2324. */
  2325. #define TXWI_W2_IV FIELD32(0xffffffff)
  2326. /*
  2327. * Word3
  2328. */
  2329. #define TXWI_W3_EIV FIELD32(0xffffffff)
  2330. /*
  2331. * RX WI structure
  2332. */
  2333. /*
  2334. * Word0
  2335. */
  2336. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  2337. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  2338. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  2339. #define RXWI_W0_UDF FIELD32(0x0000e000)
  2340. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2341. #define RXWI_W0_TID FIELD32(0xf0000000)
  2342. /*
  2343. * Word1
  2344. */
  2345. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  2346. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  2347. #define RXWI_W1_MCS FIELD32(0x007f0000)
  2348. #define RXWI_W1_BW FIELD32(0x00800000)
  2349. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  2350. #define RXWI_W1_STBC FIELD32(0x06000000)
  2351. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  2352. /*
  2353. * Word2
  2354. */
  2355. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  2356. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  2357. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  2358. /*
  2359. * Word3
  2360. */
  2361. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  2362. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  2363. /*
  2364. * Macros for converting txpower from EEPROM to mac80211 value
  2365. * and from mac80211 value to register value.
  2366. */
  2367. #define MIN_G_TXPOWER 0
  2368. #define MIN_A_TXPOWER -7
  2369. #define MAX_G_TXPOWER 31
  2370. #define MAX_A_TXPOWER 15
  2371. #define DEFAULT_TXPOWER 5
  2372. #define TXPOWER_G_FROM_DEV(__txpower) \
  2373. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2374. #define TXPOWER_G_TO_DEV(__txpower) \
  2375. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  2376. #define TXPOWER_A_FROM_DEV(__txpower) \
  2377. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2378. #define TXPOWER_A_TO_DEV(__txpower) \
  2379. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  2380. /*
  2381. * Board's maximun TX power limitation
  2382. */
  2383. #define EIRP_MAX_TX_POWER_LIMIT 0x50
  2384. /*
  2385. * Number of TBTT intervals after which we have to adjust
  2386. * the hw beacon timer.
  2387. */
  2388. #define BCN_TBTT_OFFSET 64
  2389. /*
  2390. * RT2800 driver data structure
  2391. */
  2392. struct rt2800_drv_data {
  2393. u8 calibration_bw20;
  2394. u8 calibration_bw40;
  2395. u8 bbp25;
  2396. u8 bbp26;
  2397. u8 txmixer_gain_24g;
  2398. u8 txmixer_gain_5g;
  2399. unsigned int tbtt_tick;
  2400. };
  2401. #endif /* RT2800_H */