phy_n.c 145 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <m@bues.ch>
  5. Copyright (c) 2010-2011 Rafał Miłecki <zajec5@gmail.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; see the file COPYING. If not, write to
  16. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  17. Boston, MA 02110-1301, USA.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include "b43.h"
  23. #include "phy_n.h"
  24. #include "tables_nphy.h"
  25. #include "radio_2055.h"
  26. #include "radio_2056.h"
  27. #include "main.h"
  28. struct nphy_txgains {
  29. u16 txgm[2];
  30. u16 pga[2];
  31. u16 pad[2];
  32. u16 ipa[2];
  33. };
  34. struct nphy_iqcal_params {
  35. u16 txgm;
  36. u16 pga;
  37. u16 pad;
  38. u16 ipa;
  39. u16 cal_gain;
  40. u16 ncorr[5];
  41. };
  42. struct nphy_iq_est {
  43. s32 iq0_prod;
  44. u32 i0_pwr;
  45. u32 q0_pwr;
  46. s32 iq1_prod;
  47. u32 i1_pwr;
  48. u32 q1_pwr;
  49. };
  50. enum b43_nphy_rf_sequence {
  51. B43_RFSEQ_RX2TX,
  52. B43_RFSEQ_TX2RX,
  53. B43_RFSEQ_RESET2RX,
  54. B43_RFSEQ_UPDATE_GAINH,
  55. B43_RFSEQ_UPDATE_GAINL,
  56. B43_RFSEQ_UPDATE_GAINU,
  57. };
  58. enum b43_nphy_rssi_type {
  59. B43_NPHY_RSSI_X = 0,
  60. B43_NPHY_RSSI_Y,
  61. B43_NPHY_RSSI_Z,
  62. B43_NPHY_RSSI_PWRDET,
  63. B43_NPHY_RSSI_TSSI_I,
  64. B43_NPHY_RSSI_TSSI_Q,
  65. B43_NPHY_RSSI_TBD,
  66. };
  67. static inline bool b43_nphy_ipa(struct b43_wldev *dev)
  68. {
  69. enum ieee80211_band band = b43_current_band(dev->wl);
  70. return ((dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  71. (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ));
  72. }
  73. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreGetState */
  74. static u8 b43_nphy_get_rx_core_state(struct b43_wldev *dev)
  75. {
  76. return (b43_phy_read(dev, B43_NPHY_RFSEQCA) & B43_NPHY_RFSEQCA_RXEN) >>
  77. B43_NPHY_RFSEQCA_RXEN_SHIFT;
  78. }
  79. /**************************************************
  80. * RF (just without b43_nphy_rf_control_intc_override)
  81. **************************************************/
  82. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  83. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  84. enum b43_nphy_rf_sequence seq)
  85. {
  86. static const u16 trigger[] = {
  87. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  88. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  89. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  90. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  91. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  92. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  93. };
  94. int i;
  95. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  96. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  97. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  98. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  99. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  100. for (i = 0; i < 200; i++) {
  101. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  102. goto ok;
  103. msleep(1);
  104. }
  105. b43err(dev->wl, "RF sequence status timeout\n");
  106. ok:
  107. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  108. }
  109. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  110. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  111. u16 value, u8 core, bool off)
  112. {
  113. int i;
  114. u8 index = fls(field);
  115. u8 addr, en_addr, val_addr;
  116. /* we expect only one bit set */
  117. B43_WARN_ON(field & (~(1 << (index - 1))));
  118. if (dev->phy.rev >= 3) {
  119. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  120. for (i = 0; i < 2; i++) {
  121. if (index == 0 || index == 16) {
  122. b43err(dev->wl,
  123. "Unsupported RF Ctrl Override call\n");
  124. return;
  125. }
  126. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  127. en_addr = B43_PHY_N((i == 0) ?
  128. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  129. val_addr = B43_PHY_N((i == 0) ?
  130. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  131. if (off) {
  132. b43_phy_mask(dev, en_addr, ~(field));
  133. b43_phy_mask(dev, val_addr,
  134. ~(rf_ctrl->val_mask));
  135. } else {
  136. if (core == 0 || ((1 << i) & core)) {
  137. b43_phy_set(dev, en_addr, field);
  138. b43_phy_maskset(dev, val_addr,
  139. ~(rf_ctrl->val_mask),
  140. (value << rf_ctrl->val_shift));
  141. }
  142. }
  143. }
  144. } else {
  145. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  146. if (off) {
  147. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  148. value = 0;
  149. } else {
  150. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  151. }
  152. for (i = 0; i < 2; i++) {
  153. if (index <= 1 || index == 16) {
  154. b43err(dev->wl,
  155. "Unsupported RF Ctrl Override call\n");
  156. return;
  157. }
  158. if (index == 2 || index == 10 ||
  159. (index >= 13 && index <= 15)) {
  160. core = 1;
  161. }
  162. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  163. addr = B43_PHY_N((i == 0) ?
  164. rf_ctrl->addr0 : rf_ctrl->addr1);
  165. if ((1 << i) & core)
  166. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  167. (value << rf_ctrl->shift));
  168. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  169. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  170. B43_NPHY_RFCTL_CMD_START);
  171. udelay(1);
  172. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  173. }
  174. }
  175. }
  176. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  177. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  178. u16 value, u8 core)
  179. {
  180. u8 i, j;
  181. u16 reg, tmp, val;
  182. B43_WARN_ON(dev->phy.rev < 3);
  183. B43_WARN_ON(field > 4);
  184. for (i = 0; i < 2; i++) {
  185. if ((core == 1 && i == 1) || (core == 2 && !i))
  186. continue;
  187. reg = (i == 0) ?
  188. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  189. b43_phy_set(dev, reg, 0x400);
  190. switch (field) {
  191. case 0:
  192. b43_phy_write(dev, reg, 0);
  193. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  194. break;
  195. case 1:
  196. if (!i) {
  197. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  198. 0xFC3F, (value << 6));
  199. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  200. 0xFFFE, 1);
  201. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  202. B43_NPHY_RFCTL_CMD_START);
  203. for (j = 0; j < 100; j++) {
  204. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START)) {
  205. j = 0;
  206. break;
  207. }
  208. udelay(10);
  209. }
  210. if (j)
  211. b43err(dev->wl,
  212. "intc override timeout\n");
  213. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  214. 0xFFFE);
  215. } else {
  216. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  217. 0xFC3F, (value << 6));
  218. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  219. 0xFFFE, 1);
  220. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  221. B43_NPHY_RFCTL_CMD_RXTX);
  222. for (j = 0; j < 100; j++) {
  223. if (!(b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX)) {
  224. j = 0;
  225. break;
  226. }
  227. udelay(10);
  228. }
  229. if (j)
  230. b43err(dev->wl,
  231. "intc override timeout\n");
  232. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  233. 0xFFFE);
  234. }
  235. break;
  236. case 2:
  237. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  238. tmp = 0x0020;
  239. val = value << 5;
  240. } else {
  241. tmp = 0x0010;
  242. val = value << 4;
  243. }
  244. b43_phy_maskset(dev, reg, ~tmp, val);
  245. break;
  246. case 3:
  247. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  248. tmp = 0x0001;
  249. val = value;
  250. } else {
  251. tmp = 0x0004;
  252. val = value << 2;
  253. }
  254. b43_phy_maskset(dev, reg, ~tmp, val);
  255. break;
  256. case 4:
  257. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  258. tmp = 0x0002;
  259. val = value << 1;
  260. } else {
  261. tmp = 0x0008;
  262. val = value << 3;
  263. }
  264. b43_phy_maskset(dev, reg, ~tmp, val);
  265. break;
  266. }
  267. }
  268. }
  269. /**************************************************
  270. * Various PHY ops
  271. **************************************************/
  272. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  273. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  274. const u16 *clip_st)
  275. {
  276. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  277. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  278. }
  279. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  280. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  281. {
  282. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  283. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  284. }
  285. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  286. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  287. {
  288. u16 tmp;
  289. if (dev->dev->core_rev == 16)
  290. b43_mac_suspend(dev);
  291. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  292. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  293. B43_NPHY_CLASSCTL_WAITEDEN);
  294. tmp &= ~mask;
  295. tmp |= (val & mask);
  296. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  297. if (dev->dev->core_rev == 16)
  298. b43_mac_enable(dev);
  299. return tmp;
  300. }
  301. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  302. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  303. {
  304. u16 bbcfg;
  305. b43_phy_force_clock(dev, 1);
  306. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  307. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  308. udelay(1);
  309. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  310. b43_phy_force_clock(dev, 0);
  311. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  312. }
  313. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  314. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  315. {
  316. struct b43_phy *phy = &dev->phy;
  317. struct b43_phy_n *nphy = phy->n;
  318. if (enable) {
  319. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  320. if (nphy->deaf_count++ == 0) {
  321. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  322. b43_nphy_classifier(dev, 0x7, 0);
  323. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  324. b43_nphy_write_clip_detection(dev, clip);
  325. }
  326. b43_nphy_reset_cca(dev);
  327. } else {
  328. if (--nphy->deaf_count == 0) {
  329. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  330. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  331. }
  332. }
  333. }
  334. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  335. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  336. {
  337. struct b43_phy_n *nphy = dev->phy.n;
  338. u8 i;
  339. s16 tmp;
  340. u16 data[4];
  341. s16 gain[2];
  342. u16 minmax[2];
  343. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  344. if (nphy->hang_avoid)
  345. b43_nphy_stay_in_carrier_search(dev, 1);
  346. if (nphy->gain_boost) {
  347. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  348. gain[0] = 6;
  349. gain[1] = 6;
  350. } else {
  351. tmp = 40370 - 315 * dev->phy.channel;
  352. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  353. tmp = 23242 - 224 * dev->phy.channel;
  354. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  355. }
  356. } else {
  357. gain[0] = 0;
  358. gain[1] = 0;
  359. }
  360. for (i = 0; i < 2; i++) {
  361. if (nphy->elna_gain_config) {
  362. data[0] = 19 + gain[i];
  363. data[1] = 25 + gain[i];
  364. data[2] = 25 + gain[i];
  365. data[3] = 25 + gain[i];
  366. } else {
  367. data[0] = lna_gain[0] + gain[i];
  368. data[1] = lna_gain[1] + gain[i];
  369. data[2] = lna_gain[2] + gain[i];
  370. data[3] = lna_gain[3] + gain[i];
  371. }
  372. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  373. minmax[i] = 23 + gain[i];
  374. }
  375. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  376. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  377. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  378. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  379. if (nphy->hang_avoid)
  380. b43_nphy_stay_in_carrier_search(dev, 0);
  381. }
  382. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  383. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  384. u8 *events, u8 *delays, u8 length)
  385. {
  386. struct b43_phy_n *nphy = dev->phy.n;
  387. u8 i;
  388. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  389. u16 offset1 = cmd << 4;
  390. u16 offset2 = offset1 + 0x80;
  391. if (nphy->hang_avoid)
  392. b43_nphy_stay_in_carrier_search(dev, true);
  393. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  394. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  395. for (i = length; i < 16; i++) {
  396. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  397. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  398. }
  399. if (nphy->hang_avoid)
  400. b43_nphy_stay_in_carrier_search(dev, false);
  401. }
  402. /**************************************************
  403. * Radio 0x2056
  404. **************************************************/
  405. static void b43_chantab_radio_2056_upload(struct b43_wldev *dev,
  406. const struct b43_nphy_channeltab_entry_rev3 *e)
  407. {
  408. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL1, e->radio_syn_pll_vcocal1);
  409. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL2, e->radio_syn_pll_vcocal2);
  410. b43_radio_write(dev, B2056_SYN_PLL_REFDIV, e->radio_syn_pll_refdiv);
  411. b43_radio_write(dev, B2056_SYN_PLL_MMD2, e->radio_syn_pll_mmd2);
  412. b43_radio_write(dev, B2056_SYN_PLL_MMD1, e->radio_syn_pll_mmd1);
  413. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1,
  414. e->radio_syn_pll_loopfilter1);
  415. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2,
  416. e->radio_syn_pll_loopfilter2);
  417. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER3,
  418. e->radio_syn_pll_loopfilter3);
  419. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4,
  420. e->radio_syn_pll_loopfilter4);
  421. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER5,
  422. e->radio_syn_pll_loopfilter5);
  423. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR27,
  424. e->radio_syn_reserved_addr27);
  425. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR28,
  426. e->radio_syn_reserved_addr28);
  427. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR29,
  428. e->radio_syn_reserved_addr29);
  429. b43_radio_write(dev, B2056_SYN_LOGEN_VCOBUF1,
  430. e->radio_syn_logen_vcobuf1);
  431. b43_radio_write(dev, B2056_SYN_LOGEN_MIXER2, e->radio_syn_logen_mixer2);
  432. b43_radio_write(dev, B2056_SYN_LOGEN_BUF3, e->radio_syn_logen_buf3);
  433. b43_radio_write(dev, B2056_SYN_LOGEN_BUF4, e->radio_syn_logen_buf4);
  434. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA_TUNE,
  435. e->radio_rx0_lnaa_tune);
  436. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG_TUNE,
  437. e->radio_rx0_lnag_tune);
  438. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAA_BOOST_TUNE,
  439. e->radio_tx0_intpaa_boost_tune);
  440. b43_radio_write(dev, B2056_TX0 | B2056_TX_INTPAG_BOOST_TUNE,
  441. e->radio_tx0_intpag_boost_tune);
  442. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADA_BOOST_TUNE,
  443. e->radio_tx0_pada_boost_tune);
  444. b43_radio_write(dev, B2056_TX0 | B2056_TX_PADG_BOOST_TUNE,
  445. e->radio_tx0_padg_boost_tune);
  446. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAA_BOOST_TUNE,
  447. e->radio_tx0_pgaa_boost_tune);
  448. b43_radio_write(dev, B2056_TX0 | B2056_TX_PGAG_BOOST_TUNE,
  449. e->radio_tx0_pgag_boost_tune);
  450. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXA_BOOST_TUNE,
  451. e->radio_tx0_mixa_boost_tune);
  452. b43_radio_write(dev, B2056_TX0 | B2056_TX_MIXG_BOOST_TUNE,
  453. e->radio_tx0_mixg_boost_tune);
  454. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA_TUNE,
  455. e->radio_rx1_lnaa_tune);
  456. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG_TUNE,
  457. e->radio_rx1_lnag_tune);
  458. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAA_BOOST_TUNE,
  459. e->radio_tx1_intpaa_boost_tune);
  460. b43_radio_write(dev, B2056_TX1 | B2056_TX_INTPAG_BOOST_TUNE,
  461. e->radio_tx1_intpag_boost_tune);
  462. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADA_BOOST_TUNE,
  463. e->radio_tx1_pada_boost_tune);
  464. b43_radio_write(dev, B2056_TX1 | B2056_TX_PADG_BOOST_TUNE,
  465. e->radio_tx1_padg_boost_tune);
  466. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAA_BOOST_TUNE,
  467. e->radio_tx1_pgaa_boost_tune);
  468. b43_radio_write(dev, B2056_TX1 | B2056_TX_PGAG_BOOST_TUNE,
  469. e->radio_tx1_pgag_boost_tune);
  470. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXA_BOOST_TUNE,
  471. e->radio_tx1_mixa_boost_tune);
  472. b43_radio_write(dev, B2056_TX1 | B2056_TX_MIXG_BOOST_TUNE,
  473. e->radio_tx1_mixg_boost_tune);
  474. }
  475. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2056Setup */
  476. static void b43_radio_2056_setup(struct b43_wldev *dev,
  477. const struct b43_nphy_channeltab_entry_rev3 *e)
  478. {
  479. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  480. enum ieee80211_band band = b43_current_band(dev->wl);
  481. u16 offset;
  482. u8 i;
  483. u16 bias, cbias, pag_boost, pgag_boost, mixg_boost, padg_boost;
  484. B43_WARN_ON(dev->phy.rev < 3);
  485. b43_chantab_radio_2056_upload(dev, e);
  486. b2056_upload_syn_pll_cp2(dev, band == IEEE80211_BAND_5GHZ);
  487. if (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  488. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  489. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  490. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  491. if (dev->dev->chip_id == 0x4716) {
  492. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x14);
  493. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0);
  494. } else {
  495. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x0B);
  496. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x14);
  497. }
  498. }
  499. if (sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  500. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  501. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER1, 0x1F);
  502. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER2, 0x1F);
  503. b43_radio_write(dev, B2056_SYN_PLL_LOOPFILTER4, 0x05);
  504. b43_radio_write(dev, B2056_SYN_PLL_CP2, 0x0C);
  505. }
  506. if (dev->phy.n->ipa2g_on && band == IEEE80211_BAND_2GHZ) {
  507. for (i = 0; i < 2; i++) {
  508. offset = i ? B2056_TX1 : B2056_TX0;
  509. if (dev->phy.rev >= 5) {
  510. b43_radio_write(dev,
  511. offset | B2056_TX_PADG_IDAC, 0xcc);
  512. if (dev->dev->chip_id == 0x4716) {
  513. bias = 0x40;
  514. cbias = 0x45;
  515. pag_boost = 0x5;
  516. pgag_boost = 0x33;
  517. mixg_boost = 0x55;
  518. } else {
  519. bias = 0x25;
  520. cbias = 0x20;
  521. pag_boost = 0x4;
  522. pgag_boost = 0x03;
  523. mixg_boost = 0x65;
  524. }
  525. padg_boost = 0x77;
  526. b43_radio_write(dev,
  527. offset | B2056_TX_INTPAG_IMAIN_STAT,
  528. bias);
  529. b43_radio_write(dev,
  530. offset | B2056_TX_INTPAG_IAUX_STAT,
  531. bias);
  532. b43_radio_write(dev,
  533. offset | B2056_TX_INTPAG_CASCBIAS,
  534. cbias);
  535. b43_radio_write(dev,
  536. offset | B2056_TX_INTPAG_BOOST_TUNE,
  537. pag_boost);
  538. b43_radio_write(dev,
  539. offset | B2056_TX_PGAG_BOOST_TUNE,
  540. pgag_boost);
  541. b43_radio_write(dev,
  542. offset | B2056_TX_PADG_BOOST_TUNE,
  543. padg_boost);
  544. b43_radio_write(dev,
  545. offset | B2056_TX_MIXG_BOOST_TUNE,
  546. mixg_boost);
  547. } else {
  548. bias = dev->phy.is_40mhz ? 0x40 : 0x20;
  549. b43_radio_write(dev,
  550. offset | B2056_TX_INTPAG_IMAIN_STAT,
  551. bias);
  552. b43_radio_write(dev,
  553. offset | B2056_TX_INTPAG_IAUX_STAT,
  554. bias);
  555. b43_radio_write(dev,
  556. offset | B2056_TX_INTPAG_CASCBIAS,
  557. 0x30);
  558. }
  559. b43_radio_write(dev, offset | B2056_TX_PA_SPARE1, 0xee);
  560. }
  561. } else if (dev->phy.n->ipa5g_on && band == IEEE80211_BAND_5GHZ) {
  562. /* TODO */
  563. }
  564. udelay(50);
  565. /* VCO calibration */
  566. b43_radio_write(dev, B2056_SYN_PLL_VCOCAL12, 0x00);
  567. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  568. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x18);
  569. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x38);
  570. b43_radio_write(dev, B2056_TX_INTPAA_PA_MISC, 0x39);
  571. udelay(300);
  572. }
  573. static void b43_radio_init2056_pre(struct b43_wldev *dev)
  574. {
  575. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  576. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  577. /* Maybe wl meant to reset and set (order?) RFCTL_CMD_OEPORFORCE? */
  578. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  579. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  580. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  581. ~B43_NPHY_RFCTL_CMD_OEPORFORCE);
  582. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  583. B43_NPHY_RFCTL_CMD_CHIP0PU);
  584. }
  585. static void b43_radio_init2056_post(struct b43_wldev *dev)
  586. {
  587. b43_radio_set(dev, B2056_SYN_COM_CTRL, 0xB);
  588. b43_radio_set(dev, B2056_SYN_COM_PU, 0x2);
  589. b43_radio_set(dev, B2056_SYN_COM_RESET, 0x2);
  590. msleep(1);
  591. b43_radio_mask(dev, B2056_SYN_COM_RESET, ~0x2);
  592. b43_radio_mask(dev, B2056_SYN_PLL_MAST2, ~0xFC);
  593. b43_radio_mask(dev, B2056_SYN_RCCAL_CTRL0, ~0x1);
  594. /*
  595. if (nphy->init_por)
  596. Call Radio 2056 Recalibrate
  597. */
  598. }
  599. /*
  600. * Initialize a Broadcom 2056 N-radio
  601. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  602. */
  603. static void b43_radio_init2056(struct b43_wldev *dev)
  604. {
  605. b43_radio_init2056_pre(dev);
  606. b2056_upload_inittabs(dev, 0, 0);
  607. b43_radio_init2056_post(dev);
  608. }
  609. /**************************************************
  610. * Radio 0x2055
  611. **************************************************/
  612. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  613. const struct b43_nphy_channeltab_entry_rev2 *e)
  614. {
  615. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  616. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  617. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  618. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  619. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  620. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  621. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  622. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  623. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  624. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  625. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  626. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  627. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  628. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  629. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  630. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  631. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  632. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  633. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  634. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  635. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  636. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  637. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  638. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  639. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  640. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  641. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  642. }
  643. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  644. static void b43_radio_2055_setup(struct b43_wldev *dev,
  645. const struct b43_nphy_channeltab_entry_rev2 *e)
  646. {
  647. B43_WARN_ON(dev->phy.rev >= 3);
  648. b43_chantab_radio_upload(dev, e);
  649. udelay(50);
  650. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  651. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  652. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  653. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  654. udelay(300);
  655. }
  656. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  657. {
  658. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  659. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  660. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  661. B43_NPHY_RFCTL_CMD_CHIP0PU |
  662. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  663. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  664. B43_NPHY_RFCTL_CMD_PORFORCE);
  665. }
  666. static void b43_radio_init2055_post(struct b43_wldev *dev)
  667. {
  668. struct b43_phy_n *nphy = dev->phy.n;
  669. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  670. int i;
  671. u16 val;
  672. bool workaround = false;
  673. if (sprom->revision < 4)
  674. workaround = (dev->dev->board_vendor != PCI_VENDOR_ID_BROADCOM
  675. && dev->dev->board_type == 0x46D
  676. && dev->dev->board_rev >= 0x41);
  677. else
  678. workaround =
  679. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  680. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  681. if (workaround) {
  682. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  683. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  684. }
  685. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  686. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  687. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  688. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  689. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  690. msleep(1);
  691. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  692. for (i = 0; i < 200; i++) {
  693. val = b43_radio_read(dev, B2055_CAL_COUT2);
  694. if (val & 0x80) {
  695. i = 0;
  696. break;
  697. }
  698. udelay(10);
  699. }
  700. if (i)
  701. b43err(dev->wl, "radio post init timeout\n");
  702. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  703. b43_switch_channel(dev, dev->phy.channel);
  704. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  705. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  706. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  707. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  708. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  709. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  710. if (!nphy->gain_boost) {
  711. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  712. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  713. } else {
  714. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  715. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  716. }
  717. udelay(2);
  718. }
  719. /*
  720. * Initialize a Broadcom 2055 N-radio
  721. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  722. */
  723. static void b43_radio_init2055(struct b43_wldev *dev)
  724. {
  725. b43_radio_init2055_pre(dev);
  726. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  727. /* Follow wl, not specs. Do not force uploading all regs */
  728. b2055_upload_inittab(dev, 0, 0);
  729. } else {
  730. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  731. b2055_upload_inittab(dev, ghz5, 0);
  732. }
  733. b43_radio_init2055_post(dev);
  734. }
  735. /**************************************************
  736. * Samples
  737. **************************************************/
  738. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  739. static int b43_nphy_load_samples(struct b43_wldev *dev,
  740. struct b43_c32 *samples, u16 len) {
  741. struct b43_phy_n *nphy = dev->phy.n;
  742. u16 i;
  743. u32 *data;
  744. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  745. if (!data) {
  746. b43err(dev->wl, "allocation for samples loading failed\n");
  747. return -ENOMEM;
  748. }
  749. if (nphy->hang_avoid)
  750. b43_nphy_stay_in_carrier_search(dev, 1);
  751. for (i = 0; i < len; i++) {
  752. data[i] = (samples[i].i & 0x3FF << 10);
  753. data[i] |= samples[i].q & 0x3FF;
  754. }
  755. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  756. kfree(data);
  757. if (nphy->hang_avoid)
  758. b43_nphy_stay_in_carrier_search(dev, 0);
  759. return 0;
  760. }
  761. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  762. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  763. bool test)
  764. {
  765. int i;
  766. u16 bw, len, rot, angle;
  767. struct b43_c32 *samples;
  768. bw = (dev->phy.is_40mhz) ? 40 : 20;
  769. len = bw << 3;
  770. if (test) {
  771. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  772. bw = 82;
  773. else
  774. bw = 80;
  775. if (dev->phy.is_40mhz)
  776. bw <<= 1;
  777. len = bw << 1;
  778. }
  779. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  780. if (!samples) {
  781. b43err(dev->wl, "allocation for samples generation failed\n");
  782. return 0;
  783. }
  784. rot = (((freq * 36) / bw) << 16) / 100;
  785. angle = 0;
  786. for (i = 0; i < len; i++) {
  787. samples[i] = b43_cordic(angle);
  788. angle += rot;
  789. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  790. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  791. }
  792. i = b43_nphy_load_samples(dev, samples, len);
  793. kfree(samples);
  794. return (i < 0) ? 0 : len;
  795. }
  796. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  797. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  798. u16 wait, bool iqmode, bool dac_test)
  799. {
  800. struct b43_phy_n *nphy = dev->phy.n;
  801. int i;
  802. u16 seq_mode;
  803. u32 tmp;
  804. if (nphy->hang_avoid)
  805. b43_nphy_stay_in_carrier_search(dev, true);
  806. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  807. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  808. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  809. }
  810. if (!dev->phy.is_40mhz)
  811. tmp = 0x6464;
  812. else
  813. tmp = 0x4747;
  814. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  815. if (nphy->hang_avoid)
  816. b43_nphy_stay_in_carrier_search(dev, false);
  817. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  818. if (loops != 0xFFFF)
  819. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  820. else
  821. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  822. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  823. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  824. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  825. if (iqmode) {
  826. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  827. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  828. } else {
  829. if (dac_test)
  830. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  831. else
  832. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  833. }
  834. for (i = 0; i < 100; i++) {
  835. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & 1)) {
  836. i = 0;
  837. break;
  838. }
  839. udelay(10);
  840. }
  841. if (i)
  842. b43err(dev->wl, "run samples timeout\n");
  843. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  844. }
  845. /**************************************************
  846. * RSSI
  847. **************************************************/
  848. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  849. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  850. s8 offset, u8 core, u8 rail,
  851. enum b43_nphy_rssi_type type)
  852. {
  853. u16 tmp;
  854. bool core1or5 = (core == 1) || (core == 5);
  855. bool core2or5 = (core == 2) || (core == 5);
  856. offset = clamp_val(offset, -32, 31);
  857. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  858. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  859. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  860. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  861. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  862. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  863. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  864. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  865. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  866. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  867. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  868. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  869. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  870. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  871. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  872. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  873. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  874. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  875. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  876. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  877. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  878. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  879. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  880. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  881. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  882. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  883. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  884. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  885. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  886. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  887. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  888. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  889. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  890. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  891. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  892. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  893. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  894. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  895. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  896. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  897. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  898. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  899. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  900. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  901. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  902. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  903. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  904. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  905. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  906. }
  907. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  908. {
  909. u8 i;
  910. u16 reg, val;
  911. if (code == 0) {
  912. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  913. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  914. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  915. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  916. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  917. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  918. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  919. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  920. } else {
  921. for (i = 0; i < 2; i++) {
  922. if ((code == 1 && i == 1) || (code == 2 && !i))
  923. continue;
  924. reg = (i == 0) ?
  925. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  926. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  927. if (type < 3) {
  928. reg = (i == 0) ?
  929. B43_NPHY_AFECTL_C1 :
  930. B43_NPHY_AFECTL_C2;
  931. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  932. reg = (i == 0) ?
  933. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  934. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  935. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  936. if (type == 0)
  937. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  938. else if (type == 1)
  939. val = 16;
  940. else
  941. val = 32;
  942. b43_phy_set(dev, reg, val);
  943. reg = (i == 0) ?
  944. B43_NPHY_TXF_40CO_B1S0 :
  945. B43_NPHY_TXF_40CO_B32S1;
  946. b43_phy_set(dev, reg, 0x0020);
  947. } else {
  948. if (type == 6)
  949. val = 0x0100;
  950. else if (type == 3)
  951. val = 0x0200;
  952. else
  953. val = 0x0300;
  954. reg = (i == 0) ?
  955. B43_NPHY_AFECTL_C1 :
  956. B43_NPHY_AFECTL_C2;
  957. b43_phy_maskset(dev, reg, 0xFCFF, val);
  958. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  959. if (type != 3 && type != 6) {
  960. enum ieee80211_band band =
  961. b43_current_band(dev->wl);
  962. if (b43_nphy_ipa(dev))
  963. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  964. else
  965. val = 0x11;
  966. reg = (i == 0) ? 0x2000 : 0x3000;
  967. reg |= B2055_PADDRV;
  968. b43_radio_write16(dev, reg, val);
  969. reg = (i == 0) ?
  970. B43_NPHY_AFECTL_OVER1 :
  971. B43_NPHY_AFECTL_OVER;
  972. b43_phy_set(dev, reg, 0x0200);
  973. }
  974. }
  975. }
  976. }
  977. }
  978. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  979. {
  980. u16 val;
  981. if (type < 3)
  982. val = 0;
  983. else if (type == 6)
  984. val = 1;
  985. else if (type == 3)
  986. val = 2;
  987. else
  988. val = 3;
  989. val = (val << 12) | (val << 14);
  990. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  991. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  992. if (type < 3) {
  993. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  994. (type + 1) << 4);
  995. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  996. (type + 1) << 4);
  997. }
  998. if (code == 0) {
  999. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1000. if (type < 3) {
  1001. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1002. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1003. B43_NPHY_RFCTL_CMD_CORESEL));
  1004. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1005. ~(0x1 << 12 |
  1006. 0x1 << 5 |
  1007. 0x1 << 1 |
  1008. 0x1));
  1009. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1010. ~B43_NPHY_RFCTL_CMD_START);
  1011. udelay(20);
  1012. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1013. }
  1014. } else {
  1015. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1016. if (type < 3) {
  1017. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1018. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1019. B43_NPHY_RFCTL_CMD_CORESEL),
  1020. (B43_NPHY_RFCTL_CMD_RXEN |
  1021. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1022. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1023. (0x1 << 12 |
  1024. 0x1 << 5 |
  1025. 0x1 << 1 |
  1026. 0x1));
  1027. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1028. B43_NPHY_RFCTL_CMD_START);
  1029. udelay(20);
  1030. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1031. }
  1032. }
  1033. }
  1034. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1035. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1036. {
  1037. if (dev->phy.rev >= 3)
  1038. b43_nphy_rev3_rssi_select(dev, code, type);
  1039. else
  1040. b43_nphy_rev2_rssi_select(dev, code, type);
  1041. }
  1042. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1043. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1044. {
  1045. int i;
  1046. for (i = 0; i < 2; i++) {
  1047. if (type == 2) {
  1048. if (i == 0) {
  1049. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1050. 0xFC, buf[0]);
  1051. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1052. 0xFC, buf[1]);
  1053. } else {
  1054. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1055. 0xFC, buf[2 * i]);
  1056. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1057. 0xFC, buf[2 * i + 1]);
  1058. }
  1059. } else {
  1060. if (i == 0)
  1061. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1062. 0xF3, buf[0] << 2);
  1063. else
  1064. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1065. 0xF3, buf[2 * i + 1] << 2);
  1066. }
  1067. }
  1068. }
  1069. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1070. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1071. u8 nsamp)
  1072. {
  1073. int i;
  1074. int out;
  1075. u16 save_regs_phy[9];
  1076. u16 s[2];
  1077. if (dev->phy.rev >= 3) {
  1078. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1079. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1080. save_regs_phy[2] = b43_phy_read(dev,
  1081. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1082. save_regs_phy[3] = b43_phy_read(dev,
  1083. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1084. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1085. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1086. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1087. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1088. save_regs_phy[8] = 0;
  1089. } else {
  1090. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1091. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1092. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1093. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1094. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1095. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1096. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1097. save_regs_phy[7] = 0;
  1098. save_regs_phy[8] = 0;
  1099. }
  1100. b43_nphy_rssi_select(dev, 5, type);
  1101. if (dev->phy.rev < 2) {
  1102. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1103. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1104. }
  1105. for (i = 0; i < 4; i++)
  1106. buf[i] = 0;
  1107. for (i = 0; i < nsamp; i++) {
  1108. if (dev->phy.rev < 2) {
  1109. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1110. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1111. } else {
  1112. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1113. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1114. }
  1115. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1116. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1117. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1118. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1119. }
  1120. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1121. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1122. if (dev->phy.rev < 2)
  1123. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1124. if (dev->phy.rev >= 3) {
  1125. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1126. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1127. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1128. save_regs_phy[2]);
  1129. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1130. save_regs_phy[3]);
  1131. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1132. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1133. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1134. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1135. } else {
  1136. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1137. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1138. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1139. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1140. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1141. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1142. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1143. }
  1144. return out;
  1145. }
  1146. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1147. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1148. {
  1149. struct b43_phy_n *nphy = dev->phy.n;
  1150. u16 saved_regs_phy_rfctl[2];
  1151. u16 saved_regs_phy[13];
  1152. u16 regs_to_store[] = {
  1153. B43_NPHY_AFECTL_OVER1, B43_NPHY_AFECTL_OVER,
  1154. B43_NPHY_AFECTL_C1, B43_NPHY_AFECTL_C2,
  1155. B43_NPHY_TXF_40CO_B1S1, B43_NPHY_RFCTL_OVER,
  1156. B43_NPHY_TXF_40CO_B1S0, B43_NPHY_TXF_40CO_B32S1,
  1157. B43_NPHY_RFCTL_CMD,
  1158. B43_NPHY_RFCTL_LUT_TRSW_UP1, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1159. B43_NPHY_RFCTL_RSSIO1, B43_NPHY_RFCTL_RSSIO2
  1160. };
  1161. u16 class;
  1162. u16 clip_state[2];
  1163. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1164. u8 vcm_final = 0;
  1165. s8 offset[4];
  1166. s32 results[8][4] = { };
  1167. s32 results_min[4] = { };
  1168. s32 poll_results[4] = { };
  1169. u16 *rssical_radio_regs = NULL;
  1170. u16 *rssical_phy_regs = NULL;
  1171. u16 r; /* routing */
  1172. u8 rx_core_state;
  1173. u8 core, i, j;
  1174. class = b43_nphy_classifier(dev, 0, 0);
  1175. b43_nphy_classifier(dev, 7, 4);
  1176. b43_nphy_read_clip_detection(dev, clip_state);
  1177. b43_nphy_write_clip_detection(dev, clip_off);
  1178. saved_regs_phy_rfctl[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1179. saved_regs_phy_rfctl[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1180. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1181. saved_regs_phy[i] = b43_phy_read(dev, regs_to_store[i]);
  1182. b43_nphy_rf_control_intc_override(dev, 0, 0, 7);
  1183. b43_nphy_rf_control_intc_override(dev, 1, 1, 7);
  1184. b43_nphy_rf_control_override(dev, 0x1, 0, 0, false);
  1185. b43_nphy_rf_control_override(dev, 0x2, 1, 0, false);
  1186. b43_nphy_rf_control_override(dev, 0x80, 1, 0, false);
  1187. b43_nphy_rf_control_override(dev, 0x40, 1, 0, false);
  1188. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1189. b43_nphy_rf_control_override(dev, 0x20, 0, 0, false);
  1190. b43_nphy_rf_control_override(dev, 0x10, 1, 0, false);
  1191. } else {
  1192. b43_nphy_rf_control_override(dev, 0x10, 0, 0, false);
  1193. b43_nphy_rf_control_override(dev, 0x20, 1, 0, false);
  1194. }
  1195. rx_core_state = b43_nphy_get_rx_core_state(dev);
  1196. for (core = 0; core < 2; core++) {
  1197. if (!(rx_core_state & (1 << core)))
  1198. continue;
  1199. r = core ? B2056_RX1 : B2056_RX0;
  1200. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, 0, 2);
  1201. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, 1, 2);
  1202. for (i = 0; i < 8; i++) {
  1203. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1204. i << 2);
  1205. b43_nphy_poll_rssi(dev, 2, results[i], 8);
  1206. }
  1207. for (i = 0; i < 4; i += 2) {
  1208. s32 curr;
  1209. s32 mind = 40;
  1210. s32 minpoll = 249;
  1211. u8 minvcm = 0;
  1212. if (2 * core != i)
  1213. continue;
  1214. for (j = 0; j < 8; j++) {
  1215. curr = results[j][i] * results[j][i] +
  1216. results[j][i + 1] * results[j][i];
  1217. if (curr < mind) {
  1218. mind = curr;
  1219. minvcm = j;
  1220. }
  1221. if (results[j][i] < minpoll)
  1222. minpoll = results[j][i];
  1223. }
  1224. vcm_final = minvcm;
  1225. results_min[i] = minpoll;
  1226. }
  1227. b43_radio_maskset(dev, r | B2056_RX_RSSI_MISC, 0xE3,
  1228. vcm_final << 2);
  1229. for (i = 0; i < 4; i++) {
  1230. if (core != i / 2)
  1231. continue;
  1232. offset[i] = -results[vcm_final][i];
  1233. if (offset[i] < 0)
  1234. offset[i] = -((abs(offset[i]) + 4) / 8);
  1235. else
  1236. offset[i] = (offset[i] + 4) / 8;
  1237. if (results_min[i] == 248)
  1238. offset[i] = -32;
  1239. b43_nphy_scale_offset_rssi(dev, 0, offset[i],
  1240. (i / 2 == 0) ? 1 : 2,
  1241. (i % 2 == 0) ? 0 : 1,
  1242. 2);
  1243. }
  1244. }
  1245. for (core = 0; core < 2; core++) {
  1246. if (!(rx_core_state & (1 << core)))
  1247. continue;
  1248. for (i = 0; i < 2; i++) {
  1249. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, 0, i);
  1250. b43_nphy_scale_offset_rssi(dev, 0, 0, core + 1, 1, i);
  1251. b43_nphy_poll_rssi(dev, i, poll_results, 8);
  1252. for (j = 0; j < 4; j++) {
  1253. if (j / 2 == core) {
  1254. offset[j] = 232 - poll_results[j];
  1255. if (offset[j] < 0)
  1256. offset[j] = -(abs(offset[j] + 4) / 8);
  1257. else
  1258. offset[j] = (offset[j] + 4) / 8;
  1259. b43_nphy_scale_offset_rssi(dev, 0,
  1260. offset[2 * core], core + 1, j % 2, i);
  1261. }
  1262. }
  1263. }
  1264. }
  1265. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, saved_regs_phy_rfctl[0]);
  1266. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, saved_regs_phy_rfctl[1]);
  1267. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1268. b43_phy_set(dev, B43_NPHY_TXF_40CO_B1S1, 0x1);
  1269. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_START);
  1270. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1271. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1272. b43_phy_set(dev, B43_NPHY_RFCTL_CMD, B43_NPHY_RFCTL_CMD_RXTX);
  1273. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1, ~0x1);
  1274. for (i = 0; i < ARRAY_SIZE(regs_to_store); i++)
  1275. b43_phy_write(dev, regs_to_store[i], saved_regs_phy[i]);
  1276. /* Store for future configuration */
  1277. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1278. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1279. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1280. } else {
  1281. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1282. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1283. }
  1284. rssical_radio_regs[0] = b43_radio_read(dev, 0x602B);
  1285. rssical_radio_regs[0] = b43_radio_read(dev, 0x702B);
  1286. rssical_phy_regs[0] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Z);
  1287. rssical_phy_regs[1] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z);
  1288. rssical_phy_regs[2] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Z);
  1289. rssical_phy_regs[3] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z);
  1290. rssical_phy_regs[4] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_X);
  1291. rssical_phy_regs[5] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_X);
  1292. rssical_phy_regs[6] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_X);
  1293. rssical_phy_regs[7] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_X);
  1294. rssical_phy_regs[8] = b43_phy_read(dev, B43_NPHY_RSSIMC_0I_RSSI_Y);
  1295. rssical_phy_regs[9] = b43_phy_read(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y);
  1296. rssical_phy_regs[10] = b43_phy_read(dev, B43_NPHY_RSSIMC_1I_RSSI_Y);
  1297. rssical_phy_regs[11] = b43_phy_read(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y);
  1298. /* Remember for which channel we store configuration */
  1299. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1300. nphy->rssical_chanspec_2G.center_freq = dev->phy.channel_freq;
  1301. else
  1302. nphy->rssical_chanspec_5G.center_freq = dev->phy.channel_freq;
  1303. /* End of calibration, restore configuration */
  1304. b43_nphy_classifier(dev, 7, class);
  1305. b43_nphy_write_clip_detection(dev, clip_state);
  1306. }
  1307. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1308. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1309. {
  1310. int i, j;
  1311. u8 state[4];
  1312. u8 code, val;
  1313. u16 class, override;
  1314. u8 regs_save_radio[2];
  1315. u16 regs_save_phy[2];
  1316. s8 offset[4];
  1317. u8 core;
  1318. u8 rail;
  1319. u16 clip_state[2];
  1320. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1321. s32 results_min[4] = { };
  1322. u8 vcm_final[4] = { };
  1323. s32 results[4][4] = { };
  1324. s32 miniq[4][2] = { };
  1325. if (type == 2) {
  1326. code = 0;
  1327. val = 6;
  1328. } else if (type < 2) {
  1329. code = 25;
  1330. val = 4;
  1331. } else {
  1332. B43_WARN_ON(1);
  1333. return;
  1334. }
  1335. class = b43_nphy_classifier(dev, 0, 0);
  1336. b43_nphy_classifier(dev, 7, 4);
  1337. b43_nphy_read_clip_detection(dev, clip_state);
  1338. b43_nphy_write_clip_detection(dev, clip_off);
  1339. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1340. override = 0x140;
  1341. else
  1342. override = 0x110;
  1343. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1344. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1345. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1346. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1347. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1348. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1349. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1350. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1351. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1352. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1353. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1354. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1355. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1356. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1357. b43_nphy_rssi_select(dev, 5, type);
  1358. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1359. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1360. for (i = 0; i < 4; i++) {
  1361. u8 tmp[4];
  1362. for (j = 0; j < 4; j++)
  1363. tmp[j] = i;
  1364. if (type != 1)
  1365. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1366. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1367. if (type < 2)
  1368. for (j = 0; j < 2; j++)
  1369. miniq[i][j] = min(results[i][2 * j],
  1370. results[i][2 * j + 1]);
  1371. }
  1372. for (i = 0; i < 4; i++) {
  1373. s32 mind = 40;
  1374. u8 minvcm = 0;
  1375. s32 minpoll = 249;
  1376. s32 curr;
  1377. for (j = 0; j < 4; j++) {
  1378. if (type == 2)
  1379. curr = abs(results[j][i]);
  1380. else
  1381. curr = abs(miniq[j][i / 2] - code * 8);
  1382. if (curr < mind) {
  1383. mind = curr;
  1384. minvcm = j;
  1385. }
  1386. if (results[j][i] < minpoll)
  1387. minpoll = results[j][i];
  1388. }
  1389. results_min[i] = minpoll;
  1390. vcm_final[i] = minvcm;
  1391. }
  1392. if (type != 1)
  1393. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1394. for (i = 0; i < 4; i++) {
  1395. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1396. if (offset[i] < 0)
  1397. offset[i] = -((abs(offset[i]) + 4) / 8);
  1398. else
  1399. offset[i] = (offset[i] + 4) / 8;
  1400. if (results_min[i] == 248)
  1401. offset[i] = code - 32;
  1402. core = (i / 2) ? 2 : 1;
  1403. rail = (i % 2) ? 1 : 0;
  1404. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1405. type);
  1406. }
  1407. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1408. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1409. switch (state[2]) {
  1410. case 1:
  1411. b43_nphy_rssi_select(dev, 1, 2);
  1412. break;
  1413. case 4:
  1414. b43_nphy_rssi_select(dev, 1, 0);
  1415. break;
  1416. case 2:
  1417. b43_nphy_rssi_select(dev, 1, 1);
  1418. break;
  1419. default:
  1420. b43_nphy_rssi_select(dev, 1, 1);
  1421. break;
  1422. }
  1423. switch (state[3]) {
  1424. case 1:
  1425. b43_nphy_rssi_select(dev, 2, 2);
  1426. break;
  1427. case 4:
  1428. b43_nphy_rssi_select(dev, 2, 0);
  1429. break;
  1430. default:
  1431. b43_nphy_rssi_select(dev, 2, 1);
  1432. break;
  1433. }
  1434. b43_nphy_rssi_select(dev, 0, type);
  1435. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1436. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1437. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1438. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1439. b43_nphy_classifier(dev, 7, class);
  1440. b43_nphy_write_clip_detection(dev, clip_state);
  1441. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1442. identical, it really seems wl performs this */
  1443. b43_nphy_reset_cca(dev);
  1444. }
  1445. /*
  1446. * RSSI Calibration
  1447. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1448. */
  1449. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1450. {
  1451. if (dev->phy.rev >= 3) {
  1452. b43_nphy_rev3_rssi_cal(dev);
  1453. } else {
  1454. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1455. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1456. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1457. }
  1458. }
  1459. /**************************************************
  1460. * Workarounds
  1461. **************************************************/
  1462. static void b43_nphy_gain_ctl_workarounds_rev3plus(struct b43_wldev *dev)
  1463. {
  1464. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1465. bool ghz5;
  1466. bool ext_lna;
  1467. u16 rssi_gain;
  1468. struct nphy_gain_ctl_workaround_entry *e;
  1469. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  1470. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  1471. /* Prepare values */
  1472. ghz5 = b43_phy_read(dev, B43_NPHY_BANDCTL)
  1473. & B43_NPHY_BANDCTL_5GHZ;
  1474. ext_lna = ghz5 ? sprom->boardflags_hi & B43_BFH_EXTLNA_5GHZ :
  1475. sprom->boardflags_lo & B43_BFL_EXTLNA;
  1476. e = b43_nphy_get_gain_ctl_workaround_ent(dev, ghz5, ext_lna);
  1477. if (ghz5 && dev->phy.rev >= 5)
  1478. rssi_gain = 0x90;
  1479. else
  1480. rssi_gain = 0x50;
  1481. b43_phy_set(dev, B43_NPHY_RXCTL, 0x0040);
  1482. /* Set Clip 2 detect */
  1483. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  1484. B43_NPHY_C1_CGAINI_CL2DETECT);
  1485. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  1486. B43_NPHY_C2_CGAINI_CL2DETECT);
  1487. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1488. 0x17);
  1489. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAG1_IDAC,
  1490. 0x17);
  1491. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAG2_IDAC, 0xF0);
  1492. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAG2_IDAC, 0xF0);
  1493. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_POLE, 0x00);
  1494. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_POLE, 0x00);
  1495. b43_radio_write(dev, B2056_RX0 | B2056_RX_RSSI_GAIN,
  1496. rssi_gain);
  1497. b43_radio_write(dev, B2056_RX1 | B2056_RX_RSSI_GAIN,
  1498. rssi_gain);
  1499. b43_radio_write(dev, B2056_RX0 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1500. 0x17);
  1501. b43_radio_write(dev, B2056_RX1 | B2056_RX_BIASPOLE_LNAA1_IDAC,
  1502. 0x17);
  1503. b43_radio_write(dev, B2056_RX0 | B2056_RX_LNAA2_IDAC, 0xFF);
  1504. b43_radio_write(dev, B2056_RX1 | B2056_RX_LNAA2_IDAC, 0xFF);
  1505. b43_ntab_write_bulk(dev, B43_NTAB8(0, 8), 4, e->lna1_gain);
  1506. b43_ntab_write_bulk(dev, B43_NTAB8(1, 8), 4, e->lna1_gain);
  1507. b43_ntab_write_bulk(dev, B43_NTAB8(0, 16), 4, e->lna2_gain);
  1508. b43_ntab_write_bulk(dev, B43_NTAB8(1, 16), 4, e->lna2_gain);
  1509. b43_ntab_write_bulk(dev, B43_NTAB8(0, 32), 10, e->gain_db);
  1510. b43_ntab_write_bulk(dev, B43_NTAB8(1, 32), 10, e->gain_db);
  1511. b43_ntab_write_bulk(dev, B43_NTAB8(2, 32), 10, e->gain_bits);
  1512. b43_ntab_write_bulk(dev, B43_NTAB8(3, 32), 10, e->gain_bits);
  1513. b43_ntab_write_bulk(dev, B43_NTAB8(0, 0x40), 6, lpf_gain);
  1514. b43_ntab_write_bulk(dev, B43_NTAB8(1, 0x40), 6, lpf_gain);
  1515. b43_ntab_write_bulk(dev, B43_NTAB8(2, 0x40), 6, lpf_bits);
  1516. b43_ntab_write_bulk(dev, B43_NTAB8(3, 0x40), 6, lpf_bits);
  1517. b43_phy_write(dev, B43_NPHY_C1_INITGAIN, e->init_gain);
  1518. b43_phy_write(dev, 0x2A7, e->init_gain);
  1519. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x106), 2,
  1520. e->rfseq_init);
  1521. /* TODO: check defines. Do not match variables names */
  1522. b43_phy_write(dev, B43_NPHY_C1_CLIP1_MEDGAIN, e->cliphi_gain);
  1523. b43_phy_write(dev, 0x2A9, e->cliphi_gain);
  1524. b43_phy_write(dev, B43_NPHY_C1_CLIP2_GAIN, e->clipmd_gain);
  1525. b43_phy_write(dev, 0x2AB, e->clipmd_gain);
  1526. b43_phy_write(dev, B43_NPHY_C2_CLIP1_HIGAIN, e->cliplo_gain);
  1527. b43_phy_write(dev, 0x2AD, e->cliplo_gain);
  1528. b43_phy_maskset(dev, 0x27D, 0xFF00, e->crsmin);
  1529. b43_phy_maskset(dev, 0x280, 0xFF00, e->crsminl);
  1530. b43_phy_maskset(dev, 0x283, 0xFF00, e->crsminu);
  1531. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, e->nbclip);
  1532. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, e->nbclip);
  1533. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1534. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, e->wlclip);
  1535. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1536. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, e->wlclip);
  1537. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1538. }
  1539. static void b43_nphy_gain_ctl_workarounds_rev1_2(struct b43_wldev *dev)
  1540. {
  1541. struct b43_phy_n *nphy = dev->phy.n;
  1542. u8 i, j;
  1543. u8 code;
  1544. u16 tmp;
  1545. u8 rfseq_events[3] = { 6, 8, 7 };
  1546. u8 rfseq_delays[3] = { 10, 30, 1 };
  1547. /* Set Clip 2 detect */
  1548. b43_phy_set(dev, B43_NPHY_C1_CGAINI, B43_NPHY_C1_CGAINI_CL2DETECT);
  1549. b43_phy_set(dev, B43_NPHY_C2_CGAINI, B43_NPHY_C2_CGAINI_CL2DETECT);
  1550. /* Set narrowband clip threshold */
  1551. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  1552. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  1553. if (!dev->phy.is_40mhz) {
  1554. /* Set dwell lengths */
  1555. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  1556. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  1557. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  1558. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  1559. }
  1560. /* Set wideband clip 2 threshold */
  1561. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  1562. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2, 21);
  1563. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  1564. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2, 21);
  1565. if (!dev->phy.is_40mhz) {
  1566. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  1567. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  1568. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  1569. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  1570. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  1571. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  1572. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  1573. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  1574. }
  1575. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  1576. if (nphy->gain_boost) {
  1577. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  1578. dev->phy.is_40mhz)
  1579. code = 4;
  1580. else
  1581. code = 5;
  1582. } else {
  1583. code = dev->phy.is_40mhz ? 6 : 7;
  1584. }
  1585. /* Set HPVGA2 index */
  1586. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN, ~B43_NPHY_C1_INITGAIN_HPVGA2,
  1587. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  1588. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN, ~B43_NPHY_C2_INITGAIN_HPVGA2,
  1589. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  1590. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1591. /* specs say about 2 loops, but wl does 4 */
  1592. for (i = 0; i < 4; i++)
  1593. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, (code << 8 | 0x7C));
  1594. b43_nphy_adjust_lna_gain_table(dev);
  1595. if (nphy->elna_gain_config) {
  1596. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  1597. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1598. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1599. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1600. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1601. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  1602. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  1603. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1604. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1605. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  1606. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  1607. /* specs say about 2 loops, but wl does 4 */
  1608. for (i = 0; i < 4; i++)
  1609. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1610. (code << 8 | 0x74));
  1611. }
  1612. if (dev->phy.rev == 2) {
  1613. for (i = 0; i < 4; i++) {
  1614. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1615. (0x0400 * i) + 0x0020);
  1616. for (j = 0; j < 21; j++) {
  1617. tmp = j * (i < 2 ? 3 : 1);
  1618. b43_phy_write(dev,
  1619. B43_NPHY_TABLE_DATALO, tmp);
  1620. }
  1621. }
  1622. }
  1623. b43_nphy_set_rf_sequence(dev, 5, rfseq_events, rfseq_delays, 3);
  1624. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1625. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1626. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1627. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1628. b43_phy_maskset(dev, B43_PHY_N(0xC5D), 0xFF80, 4);
  1629. }
  1630. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  1631. static void b43_nphy_gain_ctl_workarounds(struct b43_wldev *dev)
  1632. {
  1633. if (dev->phy.rev >= 3)
  1634. b43_nphy_gain_ctl_workarounds_rev3plus(dev);
  1635. else
  1636. b43_nphy_gain_ctl_workarounds_rev1_2(dev);
  1637. }
  1638. static void b43_nphy_workarounds_rev3plus(struct b43_wldev *dev)
  1639. {
  1640. struct b43_phy_n *nphy = dev->phy.n;
  1641. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1642. /* TX to RX */
  1643. u8 tx2rx_events[8] = { 0x4, 0x3, 0x6, 0x5, 0x2, 0x1, 0x8, 0x1F };
  1644. u8 tx2rx_delays[8] = { 8, 4, 2, 2, 4, 4, 6, 1 };
  1645. /* RX to TX */
  1646. u8 rx2tx_events_ipa[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0xF, 0x3,
  1647. 0x1F };
  1648. u8 rx2tx_delays_ipa[9] = { 8, 6, 6, 4, 4, 16, 43, 1, 1 };
  1649. u8 rx2tx_events[9] = { 0x0, 0x1, 0x2, 0x8, 0x5, 0x6, 0x3, 0x4, 0x1F };
  1650. u8 rx2tx_delays[9] = { 8, 6, 6, 4, 4, 18, 42, 1, 1 };
  1651. u16 tmp16;
  1652. u32 tmp32;
  1653. b43_phy_write(dev, 0x23f, 0x1f8);
  1654. b43_phy_write(dev, 0x240, 0x1f8);
  1655. tmp32 = b43_ntab_read(dev, B43_NTAB32(30, 0));
  1656. tmp32 &= 0xffffff;
  1657. b43_ntab_write(dev, B43_NTAB32(30, 0), tmp32);
  1658. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x0125);
  1659. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x01B3);
  1660. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x0105);
  1661. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x016E);
  1662. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0x00CD);
  1663. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x0020);
  1664. b43_phy_write(dev, B43_NPHY_C2_CLIP1_MEDGAIN, 0x000C);
  1665. b43_phy_write(dev, 0x2AE, 0x000C);
  1666. /* TX to RX */
  1667. b43_nphy_set_rf_sequence(dev, 1, tx2rx_events, tx2rx_delays,
  1668. ARRAY_SIZE(tx2rx_events));
  1669. /* RX to TX */
  1670. if (b43_nphy_ipa(dev))
  1671. b43_nphy_set_rf_sequence(dev, 0, rx2tx_events_ipa,
  1672. rx2tx_delays_ipa, ARRAY_SIZE(rx2tx_events_ipa));
  1673. if (nphy->hw_phyrxchain != 3 &&
  1674. nphy->hw_phyrxchain != nphy->hw_phytxchain) {
  1675. if (b43_nphy_ipa(dev)) {
  1676. rx2tx_delays[5] = 59;
  1677. rx2tx_delays[6] = 1;
  1678. rx2tx_events[7] = 0x1F;
  1679. }
  1680. b43_nphy_set_rf_sequence(dev, 1, rx2tx_events, rx2tx_delays,
  1681. ARRAY_SIZE(rx2tx_events));
  1682. }
  1683. tmp16 = (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ?
  1684. 0x2 : 0x9C40;
  1685. b43_phy_write(dev, B43_NPHY_ENDROP_TLEN, tmp16);
  1686. b43_phy_maskset(dev, 0x294, 0xF0FF, 0x0700);
  1687. b43_ntab_write(dev, B43_NTAB32(16, 3), 0x18D);
  1688. b43_ntab_write(dev, B43_NTAB32(16, 127), 0x18D);
  1689. b43_nphy_gain_ctl_workarounds(dev);
  1690. b43_ntab_write(dev, B43_NTAB16(8, 0), 2);
  1691. b43_ntab_write(dev, B43_NTAB16(8, 16), 2);
  1692. /* TODO */
  1693. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1694. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_MAST_BIAS, 0x00);
  1695. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1696. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_MAIN, 0x06);
  1697. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1698. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_BIAS_AUX, 0x07);
  1699. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1700. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_LOB_BIAS, 0x88);
  1701. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1702. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXA_CMFB_IDAC, 0x00);
  1703. b43_radio_write(dev, B2056_RX0 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1704. b43_radio_write(dev, B2056_RX1 | B2056_RX_MIXG_CMFB_IDAC, 0x00);
  1705. /* N PHY WAR TX Chain Update with hw_phytxchain as argument */
  1706. if ((sprom->boardflags2_lo & B43_BFL2_APLL_WAR &&
  1707. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ||
  1708. (sprom->boardflags2_lo & B43_BFL2_GPLL_WAR &&
  1709. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ))
  1710. tmp32 = 0x00088888;
  1711. else
  1712. tmp32 = 0x88888888;
  1713. b43_ntab_write(dev, B43_NTAB32(30, 1), tmp32);
  1714. b43_ntab_write(dev, B43_NTAB32(30, 2), tmp32);
  1715. b43_ntab_write(dev, B43_NTAB32(30, 3), tmp32);
  1716. if (dev->phy.rev == 4 &&
  1717. b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1718. b43_radio_write(dev, B2056_TX0 | B2056_TX_GMBB_IDAC,
  1719. 0x70);
  1720. b43_radio_write(dev, B2056_TX1 | B2056_TX_GMBB_IDAC,
  1721. 0x70);
  1722. }
  1723. b43_phy_write(dev, 0x224, 0x03eb);
  1724. b43_phy_write(dev, 0x225, 0x03eb);
  1725. b43_phy_write(dev, 0x226, 0x0341);
  1726. b43_phy_write(dev, 0x227, 0x0341);
  1727. b43_phy_write(dev, 0x228, 0x042b);
  1728. b43_phy_write(dev, 0x229, 0x042b);
  1729. b43_phy_write(dev, 0x22a, 0x0381);
  1730. b43_phy_write(dev, 0x22b, 0x0381);
  1731. b43_phy_write(dev, 0x22c, 0x042b);
  1732. b43_phy_write(dev, 0x22d, 0x042b);
  1733. b43_phy_write(dev, 0x22e, 0x0381);
  1734. b43_phy_write(dev, 0x22f, 0x0381);
  1735. }
  1736. static void b43_nphy_workarounds_rev1_2(struct b43_wldev *dev)
  1737. {
  1738. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  1739. struct b43_phy *phy = &dev->phy;
  1740. struct b43_phy_n *nphy = phy->n;
  1741. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1742. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1743. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1744. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1745. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1746. nphy->band5g_pwrgain) {
  1747. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1748. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1749. } else {
  1750. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1751. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1752. }
  1753. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0x000A);
  1754. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0x000A);
  1755. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  1756. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  1757. if (dev->phy.rev < 2) {
  1758. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0x0000);
  1759. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0x0000);
  1760. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  1761. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  1762. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x0800);
  1763. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x0800);
  1764. }
  1765. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1766. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1767. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1768. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1769. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD &&
  1770. dev->dev->board_type == 0x8B) {
  1771. delays1[0] = 0x1;
  1772. delays1[5] = 0x14;
  1773. }
  1774. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1775. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1776. b43_nphy_gain_ctl_workarounds(dev);
  1777. if (dev->phy.rev < 2) {
  1778. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1779. b43_hf_write(dev, b43_hf_read(dev) |
  1780. B43_HF_MLADVW);
  1781. } else if (dev->phy.rev == 2) {
  1782. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1783. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1784. }
  1785. if (dev->phy.rev < 2)
  1786. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1787. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1788. /* Set phase track alpha and beta */
  1789. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1790. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1791. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1792. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1793. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1794. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1795. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1796. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1797. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1798. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1799. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1800. if (dev->phy.rev == 2)
  1801. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1802. B43_NPHY_FINERX2_CGC_DECGC);
  1803. }
  1804. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1805. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1806. {
  1807. struct b43_phy *phy = &dev->phy;
  1808. struct b43_phy_n *nphy = phy->n;
  1809. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1810. b43_nphy_classifier(dev, 1, 0);
  1811. else
  1812. b43_nphy_classifier(dev, 1, 1);
  1813. if (nphy->hang_avoid)
  1814. b43_nphy_stay_in_carrier_search(dev, 1);
  1815. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1816. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1817. if (dev->phy.rev >= 3)
  1818. b43_nphy_workarounds_rev3plus(dev);
  1819. else
  1820. b43_nphy_workarounds_rev1_2(dev);
  1821. if (nphy->hang_avoid)
  1822. b43_nphy_stay_in_carrier_search(dev, 0);
  1823. }
  1824. /**************************************************
  1825. * Tx/Rx common
  1826. **************************************************/
  1827. /*
  1828. * Transmits a known value for LO calibration
  1829. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1830. */
  1831. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1832. bool iqmode, bool dac_test)
  1833. {
  1834. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1835. if (samp == 0)
  1836. return -1;
  1837. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1838. return 0;
  1839. }
  1840. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  1841. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  1842. {
  1843. struct b43_phy_n *nphy = dev->phy.n;
  1844. bool override = false;
  1845. u16 chain = 0x33;
  1846. if (nphy->txrx_chain == 0) {
  1847. chain = 0x11;
  1848. override = true;
  1849. } else if (nphy->txrx_chain == 1) {
  1850. chain = 0x22;
  1851. override = true;
  1852. }
  1853. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  1854. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  1855. chain);
  1856. if (override)
  1857. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1858. B43_NPHY_RFSEQMODE_CAOVER);
  1859. else
  1860. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  1861. ~B43_NPHY_RFSEQMODE_CAOVER);
  1862. }
  1863. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  1864. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  1865. {
  1866. struct b43_phy_n *nphy = dev->phy.n;
  1867. u16 tmp;
  1868. if (nphy->hang_avoid)
  1869. b43_nphy_stay_in_carrier_search(dev, 1);
  1870. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  1871. if (tmp & 0x1)
  1872. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  1873. else if (tmp & 0x2)
  1874. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1875. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  1876. if (nphy->bb_mult_save & 0x80000000) {
  1877. tmp = nphy->bb_mult_save & 0xFFFF;
  1878. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1879. nphy->bb_mult_save = 0;
  1880. }
  1881. if (nphy->hang_avoid)
  1882. b43_nphy_stay_in_carrier_search(dev, 0);
  1883. }
  1884. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1885. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1886. struct nphy_txgains target,
  1887. struct nphy_iqcal_params *params)
  1888. {
  1889. int i, j, indx;
  1890. u16 gain;
  1891. if (dev->phy.rev >= 3) {
  1892. params->txgm = target.txgm[core];
  1893. params->pga = target.pga[core];
  1894. params->pad = target.pad[core];
  1895. params->ipa = target.ipa[core];
  1896. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1897. (params->pad << 4) | (params->ipa);
  1898. for (j = 0; j < 5; j++)
  1899. params->ncorr[j] = 0x79;
  1900. } else {
  1901. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1902. (target.txgm[core] << 8);
  1903. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1904. 1 : 0;
  1905. for (i = 0; i < 9; i++)
  1906. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1907. break;
  1908. i = min(i, 8);
  1909. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1910. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1911. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1912. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1913. (params->pad << 2);
  1914. for (j = 0; j < 4; j++)
  1915. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1916. }
  1917. }
  1918. /**************************************************
  1919. * Tx and Rx
  1920. **************************************************/
  1921. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  1922. {//TODO
  1923. }
  1924. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  1925. {//TODO
  1926. }
  1927. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  1928. bool ignore_tssi)
  1929. {//TODO
  1930. return B43_TXPWR_RES_DONE;
  1931. }
  1932. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  1933. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  1934. {
  1935. struct b43_phy_n *nphy = dev->phy.n;
  1936. u8 i;
  1937. u16 bmask, val, tmp;
  1938. enum ieee80211_band band = b43_current_band(dev->wl);
  1939. if (nphy->hang_avoid)
  1940. b43_nphy_stay_in_carrier_search(dev, 1);
  1941. nphy->txpwrctrl = enable;
  1942. if (!enable) {
  1943. if (dev->phy.rev >= 3 &&
  1944. (b43_phy_read(dev, B43_NPHY_TXPCTL_CMD) &
  1945. (B43_NPHY_TXPCTL_CMD_COEFF |
  1946. B43_NPHY_TXPCTL_CMD_HWPCTLEN |
  1947. B43_NPHY_TXPCTL_CMD_PCTLEN))) {
  1948. /* We disable enabled TX pwr ctl, save it's state */
  1949. nphy->tx_pwr_idx[0] = b43_phy_read(dev,
  1950. B43_NPHY_C1_TXPCTL_STAT) & 0x7f;
  1951. nphy->tx_pwr_idx[1] = b43_phy_read(dev,
  1952. B43_NPHY_C2_TXPCTL_STAT) & 0x7f;
  1953. }
  1954. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  1955. for (i = 0; i < 84; i++)
  1956. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  1957. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  1958. for (i = 0; i < 84; i++)
  1959. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  1960. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  1961. if (dev->phy.rev >= 3)
  1962. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  1963. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  1964. if (dev->phy.rev >= 3) {
  1965. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  1966. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  1967. } else {
  1968. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  1969. }
  1970. if (dev->phy.rev == 2)
  1971. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1972. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  1973. else if (dev->phy.rev < 2)
  1974. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  1975. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  1976. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  1977. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_TSSIRPSMW);
  1978. } else {
  1979. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84,
  1980. nphy->adj_pwr_tbl);
  1981. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84,
  1982. nphy->adj_pwr_tbl);
  1983. bmask = B43_NPHY_TXPCTL_CMD_COEFF |
  1984. B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  1985. /* wl does useless check for "enable" param here */
  1986. val = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  1987. if (dev->phy.rev >= 3) {
  1988. bmask |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  1989. if (val)
  1990. val |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  1991. }
  1992. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD, ~(bmask), val);
  1993. if (band == IEEE80211_BAND_5GHZ) {
  1994. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  1995. ~B43_NPHY_TXPCTL_CMD_INIT, 0x64);
  1996. if (dev->phy.rev > 1)
  1997. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  1998. ~B43_NPHY_TXPCTL_INIT_PIDXI1,
  1999. 0x64);
  2000. }
  2001. if (dev->phy.rev >= 3) {
  2002. if (nphy->tx_pwr_idx[0] != 128 &&
  2003. nphy->tx_pwr_idx[1] != 128) {
  2004. /* Recover TX pwr ctl state */
  2005. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2006. ~B43_NPHY_TXPCTL_CMD_INIT,
  2007. nphy->tx_pwr_idx[0]);
  2008. if (dev->phy.rev > 1)
  2009. b43_phy_maskset(dev,
  2010. B43_NPHY_TXPCTL_INIT,
  2011. ~0xff, nphy->tx_pwr_idx[1]);
  2012. }
  2013. }
  2014. if (dev->phy.rev >= 3) {
  2015. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, ~0x100);
  2016. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x100);
  2017. } else {
  2018. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x4000);
  2019. }
  2020. if (dev->phy.rev == 2)
  2021. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x3b);
  2022. else if (dev->phy.rev < 2)
  2023. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3, ~0xFF, 0x40);
  2024. if (dev->phy.rev < 2 && dev->phy.is_40mhz)
  2025. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_TSSIRPSMW);
  2026. if (b43_nphy_ipa(dev)) {
  2027. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x4);
  2028. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x4);
  2029. }
  2030. }
  2031. if (nphy->hang_avoid)
  2032. b43_nphy_stay_in_carrier_search(dev, 0);
  2033. }
  2034. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  2035. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  2036. {
  2037. struct b43_phy_n *nphy = dev->phy.n;
  2038. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2039. u8 txpi[2], bbmult, i;
  2040. u16 tmp, radio_gain, dac_gain;
  2041. u16 freq = dev->phy.channel_freq;
  2042. u32 txgain;
  2043. /* u32 gaintbl; rev3+ */
  2044. if (nphy->hang_avoid)
  2045. b43_nphy_stay_in_carrier_search(dev, 1);
  2046. if (dev->phy.rev >= 7) {
  2047. txpi[0] = txpi[1] = 30;
  2048. } else if (dev->phy.rev >= 3) {
  2049. txpi[0] = 40;
  2050. txpi[1] = 40;
  2051. } else if (sprom->revision < 4) {
  2052. txpi[0] = 72;
  2053. txpi[1] = 72;
  2054. } else {
  2055. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2056. txpi[0] = sprom->txpid2g[0];
  2057. txpi[1] = sprom->txpid2g[1];
  2058. } else if (freq >= 4900 && freq < 5100) {
  2059. txpi[0] = sprom->txpid5gl[0];
  2060. txpi[1] = sprom->txpid5gl[1];
  2061. } else if (freq >= 5100 && freq < 5500) {
  2062. txpi[0] = sprom->txpid5g[0];
  2063. txpi[1] = sprom->txpid5g[1];
  2064. } else if (freq >= 5500) {
  2065. txpi[0] = sprom->txpid5gh[0];
  2066. txpi[1] = sprom->txpid5gh[1];
  2067. } else {
  2068. txpi[0] = 91;
  2069. txpi[1] = 91;
  2070. }
  2071. }
  2072. if (dev->phy.rev < 7 &&
  2073. (txpi[0] < 40 || txpi[0] > 100 || txpi[1] < 40 || txpi[1] > 100))
  2074. txpi[0] = txpi[1] = 91;
  2075. /*
  2076. for (i = 0; i < 2; i++) {
  2077. nphy->txpwrindex[i].index_internal = txpi[i];
  2078. nphy->txpwrindex[i].index_internal_save = txpi[i];
  2079. }
  2080. */
  2081. for (i = 0; i < 2; i++) {
  2082. txgain = *(b43_nphy_get_tx_gain_table(dev) + txpi[i]);
  2083. if (dev->phy.rev >= 3)
  2084. radio_gain = (txgain >> 16) & 0x1FFFF;
  2085. else
  2086. radio_gain = (txgain >> 16) & 0x1FFF;
  2087. if (dev->phy.rev >= 7)
  2088. dac_gain = (txgain >> 8) & 0x7;
  2089. else
  2090. dac_gain = (txgain >> 8) & 0x3F;
  2091. bbmult = txgain & 0xFF;
  2092. if (dev->phy.rev >= 3) {
  2093. if (i == 0)
  2094. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  2095. else
  2096. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  2097. } else {
  2098. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  2099. }
  2100. if (i == 0)
  2101. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  2102. else
  2103. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  2104. b43_ntab_write(dev, B43_NTAB16(0x7, 0x110 + i), radio_gain);
  2105. tmp = b43_ntab_read(dev, B43_NTAB16(0xF, 0x57));
  2106. if (i == 0)
  2107. tmp = (tmp & 0x00FF) | (bbmult << 8);
  2108. else
  2109. tmp = (tmp & 0xFF00) | bbmult;
  2110. b43_ntab_write(dev, B43_NTAB16(0xF, 0x57), tmp);
  2111. if (b43_nphy_ipa(dev)) {
  2112. u32 tmp32;
  2113. u16 reg = (i == 0) ?
  2114. B43_NPHY_PAPD_EN0 : B43_NPHY_PAPD_EN1;
  2115. tmp32 = b43_ntab_read(dev, B43_NTAB32(26 + i,
  2116. 576 + txpi[i]));
  2117. b43_phy_maskset(dev, reg, 0xE00F, (u32) tmp32 << 4);
  2118. b43_phy_set(dev, reg, 0x4);
  2119. }
  2120. }
  2121. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  2122. if (nphy->hang_avoid)
  2123. b43_nphy_stay_in_carrier_search(dev, 0);
  2124. }
  2125. static void b43_nphy_ipa_internal_tssi_setup(struct b43_wldev *dev)
  2126. {
  2127. struct b43_phy *phy = &dev->phy;
  2128. u8 core;
  2129. u16 r; /* routing */
  2130. if (phy->rev >= 7) {
  2131. for (core = 0; core < 2; core++) {
  2132. r = core ? 0x190 : 0x170;
  2133. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2134. b43_radio_write(dev, r + 0x5, 0x5);
  2135. b43_radio_write(dev, r + 0x9, 0xE);
  2136. if (phy->rev != 5)
  2137. b43_radio_write(dev, r + 0xA, 0);
  2138. if (phy->rev != 7)
  2139. b43_radio_write(dev, r + 0xB, 1);
  2140. else
  2141. b43_radio_write(dev, r + 0xB, 0x31);
  2142. } else {
  2143. b43_radio_write(dev, r + 0x5, 0x9);
  2144. b43_radio_write(dev, r + 0x9, 0xC);
  2145. b43_radio_write(dev, r + 0xB, 0x0);
  2146. if (phy->rev != 5)
  2147. b43_radio_write(dev, r + 0xA, 1);
  2148. else
  2149. b43_radio_write(dev, r + 0xA, 0x31);
  2150. }
  2151. b43_radio_write(dev, r + 0x6, 0);
  2152. b43_radio_write(dev, r + 0x7, 0);
  2153. b43_radio_write(dev, r + 0x8, 3);
  2154. b43_radio_write(dev, r + 0xC, 0);
  2155. }
  2156. } else {
  2157. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2158. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x128);
  2159. else
  2160. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR31, 0x80);
  2161. b43_radio_write(dev, B2056_SYN_RESERVED_ADDR30, 0);
  2162. b43_radio_write(dev, B2056_SYN_GPIO_MASTER1, 0x29);
  2163. for (core = 0; core < 2; core++) {
  2164. r = core ? B2056_TX1 : B2056_TX0;
  2165. b43_radio_write(dev, r | B2056_TX_IQCAL_VCM_HG, 0);
  2166. b43_radio_write(dev, r | B2056_TX_IQCAL_IDAC, 0);
  2167. b43_radio_write(dev, r | B2056_TX_TSSI_VCM, 3);
  2168. b43_radio_write(dev, r | B2056_TX_TX_AMP_DET, 0);
  2169. b43_radio_write(dev, r | B2056_TX_TSSI_MISC1, 8);
  2170. b43_radio_write(dev, r | B2056_TX_TSSI_MISC2, 0);
  2171. b43_radio_write(dev, r | B2056_TX_TSSI_MISC3, 0);
  2172. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2173. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2174. 0x5);
  2175. if (phy->rev != 5)
  2176. b43_radio_write(dev, r | B2056_TX_TSSIA,
  2177. 0x00);
  2178. if (phy->rev >= 5)
  2179. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2180. 0x31);
  2181. else
  2182. b43_radio_write(dev, r | B2056_TX_TSSIG,
  2183. 0x11);
  2184. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2185. 0xE);
  2186. } else {
  2187. b43_radio_write(dev, r | B2056_TX_TX_SSI_MASTER,
  2188. 0x9);
  2189. b43_radio_write(dev, r | B2056_TX_TSSIA, 0x31);
  2190. b43_radio_write(dev, r | B2056_TX_TSSIG, 0x0);
  2191. b43_radio_write(dev, r | B2056_TX_TX_SSI_MUX,
  2192. 0xC);
  2193. }
  2194. }
  2195. }
  2196. }
  2197. /*
  2198. * Stop radio and transmit known signal. Then check received signal strength to
  2199. * get TSSI (Transmit Signal Strength Indicator).
  2200. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlIdleTssi
  2201. */
  2202. static void b43_nphy_tx_power_ctl_idle_tssi(struct b43_wldev *dev)
  2203. {
  2204. struct b43_phy *phy = &dev->phy;
  2205. struct b43_phy_n *nphy = dev->phy.n;
  2206. u32 tmp;
  2207. s32 rssi[4] = { };
  2208. /* TODO: check if we can transmit */
  2209. if (b43_nphy_ipa(dev))
  2210. b43_nphy_ipa_internal_tssi_setup(dev);
  2211. if (phy->rev >= 7)
  2212. ; /* TODO: Override Rev7 with 0x2000, 0, 3, 0, 0 as arguments */
  2213. else if (phy->rev >= 3)
  2214. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, false);
  2215. b43_nphy_stop_playback(dev);
  2216. b43_nphy_tx_tone(dev, 0xFA0, 0, false, false);
  2217. udelay(20);
  2218. tmp = b43_nphy_poll_rssi(dev, 4, rssi, 1);
  2219. b43_nphy_stop_playback(dev);
  2220. b43_nphy_rssi_select(dev, 0, 0);
  2221. if (phy->rev >= 7)
  2222. ; /* TODO: Override Rev7 with 0x2000, 0, 3, 1, 0 as arguments */
  2223. else if (phy->rev >= 3)
  2224. b43_nphy_rf_control_override(dev, 0x2000, 0, 3, true);
  2225. if (phy->rev >= 3) {
  2226. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 24) & 0xFF;
  2227. nphy->pwr_ctl_info[1].idle_tssi_5g = (tmp >> 8) & 0xFF;
  2228. } else {
  2229. nphy->pwr_ctl_info[0].idle_tssi_5g = (tmp >> 16) & 0xFF;
  2230. nphy->pwr_ctl_info[1].idle_tssi_5g = tmp & 0xFF;
  2231. }
  2232. nphy->pwr_ctl_info[0].idle_tssi_2g = (tmp >> 24) & 0xFF;
  2233. nphy->pwr_ctl_info[1].idle_tssi_2g = (tmp >> 8) & 0xFF;
  2234. }
  2235. /* http://bcm-v4.sipsolutions.net/PHY/N/TxPwrLimitToTbl */
  2236. static void b43_nphy_tx_prepare_adjusted_power_table(struct b43_wldev *dev)
  2237. {
  2238. struct b43_phy_n *nphy = dev->phy.n;
  2239. u8 idx, delta;
  2240. u8 i, stf_mode;
  2241. for (i = 0; i < 4; i++)
  2242. nphy->adj_pwr_tbl[i] = nphy->tx_power_offset[i];
  2243. for (stf_mode = 0; stf_mode < 4; stf_mode++) {
  2244. delta = 0;
  2245. switch (stf_mode) {
  2246. case 0:
  2247. if (dev->phy.is_40mhz && dev->phy.rev >= 5) {
  2248. idx = 68;
  2249. } else {
  2250. delta = 1;
  2251. idx = dev->phy.is_40mhz ? 52 : 4;
  2252. }
  2253. break;
  2254. case 1:
  2255. idx = dev->phy.is_40mhz ? 76 : 28;
  2256. break;
  2257. case 2:
  2258. idx = dev->phy.is_40mhz ? 84 : 36;
  2259. break;
  2260. case 3:
  2261. idx = dev->phy.is_40mhz ? 92 : 44;
  2262. break;
  2263. }
  2264. for (i = 0; i < 20; i++) {
  2265. nphy->adj_pwr_tbl[4 + 4 * i + stf_mode] =
  2266. nphy->tx_power_offset[idx];
  2267. if (i == 0)
  2268. idx += delta;
  2269. if (i == 14)
  2270. idx += 1 - delta;
  2271. if (i == 3 || i == 4 || i == 7 || i == 8 || i == 11 ||
  2272. i == 13)
  2273. idx += 1;
  2274. }
  2275. }
  2276. }
  2277. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlSetup */
  2278. static void b43_nphy_tx_power_ctl_setup(struct b43_wldev *dev)
  2279. {
  2280. struct b43_phy_n *nphy = dev->phy.n;
  2281. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  2282. s16 a1[2], b0[2], b1[2];
  2283. u8 idle[2];
  2284. s8 target[2];
  2285. s32 num, den, pwr;
  2286. u32 regval[64];
  2287. u16 freq = dev->phy.channel_freq;
  2288. u16 tmp;
  2289. u16 r; /* routing */
  2290. u8 i, c;
  2291. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2292. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2293. b43_read32(dev, B43_MMIO_MACCTL);
  2294. udelay(1);
  2295. }
  2296. if (nphy->hang_avoid)
  2297. b43_nphy_stay_in_carrier_search(dev, true);
  2298. b43_phy_set(dev, B43_NPHY_TSSIMODE, B43_NPHY_TSSIMODE_EN);
  2299. if (dev->phy.rev >= 3)
  2300. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD,
  2301. ~B43_NPHY_TXPCTL_CMD_PCTLEN & 0xFFFF);
  2302. else
  2303. b43_phy_set(dev, B43_NPHY_TXPCTL_CMD,
  2304. B43_NPHY_TXPCTL_CMD_PCTLEN);
  2305. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2306. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2307. if (sprom->revision < 4) {
  2308. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_2g;
  2309. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_2g;
  2310. target[0] = target[1] = 52;
  2311. a1[0] = a1[1] = -424;
  2312. b0[0] = b0[1] = 5612;
  2313. b1[0] = b1[1] = -1393;
  2314. } else {
  2315. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2316. for (c = 0; c < 2; c++) {
  2317. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_2g;
  2318. target[c] = sprom->core_pwr_info[c].maxpwr_2g;
  2319. a1[c] = sprom->core_pwr_info[c].pa_2g[0];
  2320. b0[c] = sprom->core_pwr_info[c].pa_2g[1];
  2321. b1[c] = sprom->core_pwr_info[c].pa_2g[2];
  2322. }
  2323. } else if (freq >= 4900 && freq < 5100) {
  2324. for (c = 0; c < 2; c++) {
  2325. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2326. target[c] = sprom->core_pwr_info[c].maxpwr_5gl;
  2327. a1[c] = sprom->core_pwr_info[c].pa_5gl[0];
  2328. b0[c] = sprom->core_pwr_info[c].pa_5gl[1];
  2329. b1[c] = sprom->core_pwr_info[c].pa_5gl[2];
  2330. }
  2331. } else if (freq >= 5100 && freq < 5500) {
  2332. for (c = 0; c < 2; c++) {
  2333. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2334. target[c] = sprom->core_pwr_info[c].maxpwr_5g;
  2335. a1[c] = sprom->core_pwr_info[c].pa_5g[0];
  2336. b0[c] = sprom->core_pwr_info[c].pa_5g[1];
  2337. b1[c] = sprom->core_pwr_info[c].pa_5g[2];
  2338. }
  2339. } else if (freq >= 5500) {
  2340. for (c = 0; c < 2; c++) {
  2341. idle[c] = nphy->pwr_ctl_info[c].idle_tssi_5g;
  2342. target[c] = sprom->core_pwr_info[c].maxpwr_5gh;
  2343. a1[c] = sprom->core_pwr_info[c].pa_5gh[0];
  2344. b0[c] = sprom->core_pwr_info[c].pa_5gh[1];
  2345. b1[c] = sprom->core_pwr_info[c].pa_5gh[2];
  2346. }
  2347. } else {
  2348. idle[0] = nphy->pwr_ctl_info[0].idle_tssi_5g;
  2349. idle[1] = nphy->pwr_ctl_info[1].idle_tssi_5g;
  2350. target[0] = target[1] = 52;
  2351. a1[0] = a1[1] = -424;
  2352. b0[0] = b0[1] = 5612;
  2353. b1[0] = b1[1] = -1393;
  2354. }
  2355. }
  2356. /* target[0] = target[1] = nphy->tx_power_max; */
  2357. if (dev->phy.rev >= 3) {
  2358. if (sprom->fem.ghz2.tssipos)
  2359. b43_phy_set(dev, B43_NPHY_TXPCTL_ITSSI, 0x4000);
  2360. if (dev->phy.rev >= 7) {
  2361. for (c = 0; c < 2; c++) {
  2362. r = c ? 0x190 : 0x170;
  2363. if (b43_nphy_ipa(dev))
  2364. b43_radio_write(dev, r + 0x9, (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) ? 0xE : 0xC);
  2365. }
  2366. } else {
  2367. if (b43_nphy_ipa(dev)) {
  2368. tmp = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  2369. b43_radio_write(dev,
  2370. B2056_TX0 | B2056_TX_TX_SSI_MUX, tmp);
  2371. b43_radio_write(dev,
  2372. B2056_TX1 | B2056_TX_TX_SSI_MUX, tmp);
  2373. } else {
  2374. b43_radio_write(dev,
  2375. B2056_TX0 | B2056_TX_TX_SSI_MUX, 0x11);
  2376. b43_radio_write(dev,
  2377. B2056_TX1 | B2056_TX_TX_SSI_MUX, 0x11);
  2378. }
  2379. }
  2380. }
  2381. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12) {
  2382. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, 0x200000);
  2383. b43_read32(dev, B43_MMIO_MACCTL);
  2384. udelay(1);
  2385. }
  2386. if (dev->phy.rev >= 7) {
  2387. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2388. ~B43_NPHY_TXPCTL_CMD_INIT, 0x19);
  2389. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2390. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x19);
  2391. } else {
  2392. b43_phy_maskset(dev, B43_NPHY_TXPCTL_CMD,
  2393. ~B43_NPHY_TXPCTL_CMD_INIT, 0x40);
  2394. if (dev->phy.rev > 1)
  2395. b43_phy_maskset(dev, B43_NPHY_TXPCTL_INIT,
  2396. ~B43_NPHY_TXPCTL_INIT_PIDXI1, 0x40);
  2397. }
  2398. if (dev->dev->core_rev == 11 || dev->dev->core_rev == 12)
  2399. b43_maskset32(dev, B43_MMIO_MACCTL, ~0x200000, 0);
  2400. b43_phy_write(dev, B43_NPHY_TXPCTL_N,
  2401. 0xF0 << B43_NPHY_TXPCTL_N_TSSID_SHIFT |
  2402. 3 << B43_NPHY_TXPCTL_N_NPTIL2_SHIFT);
  2403. b43_phy_write(dev, B43_NPHY_TXPCTL_ITSSI,
  2404. idle[0] << B43_NPHY_TXPCTL_ITSSI_0_SHIFT |
  2405. idle[1] << B43_NPHY_TXPCTL_ITSSI_1_SHIFT |
  2406. B43_NPHY_TXPCTL_ITSSI_BINF);
  2407. b43_phy_write(dev, B43_NPHY_TXPCTL_TPWR,
  2408. target[0] << B43_NPHY_TXPCTL_TPWR_0_SHIFT |
  2409. target[1] << B43_NPHY_TXPCTL_TPWR_1_SHIFT);
  2410. for (c = 0; c < 2; c++) {
  2411. for (i = 0; i < 64; i++) {
  2412. num = 8 * (16 * b0[c] + b1[c] * i);
  2413. den = 32768 + a1[c] * i;
  2414. pwr = max((4 * num + den / 2) / den, -8);
  2415. if (dev->phy.rev < 3 && (i <= (31 - idle[c] + 1)))
  2416. pwr = max(pwr, target[c] + 1);
  2417. regval[i] = pwr;
  2418. }
  2419. b43_ntab_write_bulk(dev, B43_NTAB32(26 + c, 0), 64, regval);
  2420. }
  2421. b43_nphy_tx_prepare_adjusted_power_table(dev);
  2422. /*
  2423. b43_ntab_write_bulk(dev, B43_NTAB16(26, 64), 84, nphy->adj_pwr_tbl);
  2424. b43_ntab_write_bulk(dev, B43_NTAB16(27, 64), 84, nphy->adj_pwr_tbl);
  2425. */
  2426. if (nphy->hang_avoid)
  2427. b43_nphy_stay_in_carrier_search(dev, false);
  2428. }
  2429. static void b43_nphy_tx_gain_table_upload(struct b43_wldev *dev)
  2430. {
  2431. struct b43_phy *phy = &dev->phy;
  2432. const u32 *table = NULL;
  2433. u32 rfpwr_offset;
  2434. u8 pga_gain;
  2435. int i;
  2436. table = b43_nphy_get_tx_gain_table(dev);
  2437. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128, table);
  2438. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128, table);
  2439. if (phy->rev >= 3) {
  2440. #if 0
  2441. nphy->gmval = (table[0] >> 16) & 0x7000;
  2442. #endif
  2443. for (i = 0; i < 128; i++) {
  2444. pga_gain = (table[i] >> 24) & 0xF;
  2445. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2446. rfpwr_offset =
  2447. b43_ntab_papd_pga_gain_delta_ipa_2g[pga_gain];
  2448. else
  2449. rfpwr_offset =
  2450. 0; /* FIXME */
  2451. b43_ntab_write(dev, B43_NTAB32(26, 576 + i),
  2452. rfpwr_offset);
  2453. b43_ntab_write(dev, B43_NTAB32(27, 576 + i),
  2454. rfpwr_offset);
  2455. }
  2456. }
  2457. }
  2458. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  2459. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  2460. {
  2461. struct b43_phy_n *nphy = dev->phy.n;
  2462. enum ieee80211_band band;
  2463. u16 tmp;
  2464. if (!enable) {
  2465. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  2466. B43_NPHY_RFCTL_INTC1);
  2467. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  2468. B43_NPHY_RFCTL_INTC2);
  2469. band = b43_current_band(dev->wl);
  2470. if (dev->phy.rev >= 3) {
  2471. if (band == IEEE80211_BAND_5GHZ)
  2472. tmp = 0x600;
  2473. else
  2474. tmp = 0x480;
  2475. } else {
  2476. if (band == IEEE80211_BAND_5GHZ)
  2477. tmp = 0x180;
  2478. else
  2479. tmp = 0x120;
  2480. }
  2481. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2482. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2483. } else {
  2484. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  2485. nphy->rfctrl_intc1_save);
  2486. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  2487. nphy->rfctrl_intc2_save);
  2488. }
  2489. }
  2490. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  2491. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  2492. {
  2493. u16 tmp;
  2494. if (dev->phy.rev >= 3) {
  2495. if (b43_nphy_ipa(dev)) {
  2496. tmp = 4;
  2497. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  2498. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  2499. }
  2500. tmp = 1;
  2501. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  2502. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  2503. }
  2504. }
  2505. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  2506. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  2507. u16 samps, u8 time, bool wait)
  2508. {
  2509. int i;
  2510. u16 tmp;
  2511. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  2512. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  2513. if (wait)
  2514. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  2515. else
  2516. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  2517. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  2518. for (i = 1000; i; i--) {
  2519. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  2520. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  2521. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  2522. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  2523. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  2524. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  2525. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  2526. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  2527. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  2528. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  2529. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  2530. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  2531. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  2532. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  2533. return;
  2534. }
  2535. udelay(10);
  2536. }
  2537. memset(est, 0, sizeof(*est));
  2538. }
  2539. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  2540. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  2541. struct b43_phy_n_iq_comp *pcomp)
  2542. {
  2543. if (write) {
  2544. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  2545. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  2546. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  2547. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  2548. } else {
  2549. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  2550. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  2551. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  2552. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  2553. }
  2554. }
  2555. #if 0
  2556. /* Ready but not used anywhere */
  2557. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  2558. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  2559. {
  2560. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2561. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  2562. if (core == 0) {
  2563. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  2564. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2565. } else {
  2566. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2567. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2568. }
  2569. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  2570. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  2571. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  2572. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  2573. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  2574. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  2575. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2576. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2577. }
  2578. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  2579. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  2580. {
  2581. u8 rxval, txval;
  2582. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2583. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2584. if (core == 0) {
  2585. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2586. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2587. } else {
  2588. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2589. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2590. }
  2591. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2592. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2593. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  2594. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  2595. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  2596. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  2597. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2598. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2599. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2600. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2601. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2602. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2603. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2604. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2605. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  2606. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2607. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  2608. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  2609. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  2610. if (core == 0) {
  2611. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  2612. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  2613. } else {
  2614. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  2615. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  2616. }
  2617. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  2618. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  2619. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2620. if (core == 0) {
  2621. rxval = 1;
  2622. txval = 8;
  2623. } else {
  2624. rxval = 4;
  2625. txval = 2;
  2626. }
  2627. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  2628. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  2629. }
  2630. #endif
  2631. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  2632. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  2633. {
  2634. int i;
  2635. s32 iq;
  2636. u32 ii;
  2637. u32 qq;
  2638. int iq_nbits, qq_nbits;
  2639. int arsh, brsh;
  2640. u16 tmp, a, b;
  2641. struct nphy_iq_est est;
  2642. struct b43_phy_n_iq_comp old;
  2643. struct b43_phy_n_iq_comp new = { };
  2644. bool error = false;
  2645. if (mask == 0)
  2646. return;
  2647. b43_nphy_rx_iq_coeffs(dev, false, &old);
  2648. b43_nphy_rx_iq_coeffs(dev, true, &new);
  2649. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  2650. new = old;
  2651. for (i = 0; i < 2; i++) {
  2652. if (i == 0 && (mask & 1)) {
  2653. iq = est.iq0_prod;
  2654. ii = est.i0_pwr;
  2655. qq = est.q0_pwr;
  2656. } else if (i == 1 && (mask & 2)) {
  2657. iq = est.iq1_prod;
  2658. ii = est.i1_pwr;
  2659. qq = est.q1_pwr;
  2660. } else {
  2661. continue;
  2662. }
  2663. if (ii + qq < 2) {
  2664. error = true;
  2665. break;
  2666. }
  2667. iq_nbits = fls(abs(iq));
  2668. qq_nbits = fls(qq);
  2669. arsh = iq_nbits - 20;
  2670. if (arsh >= 0) {
  2671. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  2672. tmp = ii >> arsh;
  2673. } else {
  2674. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  2675. tmp = ii << -arsh;
  2676. }
  2677. if (tmp == 0) {
  2678. error = true;
  2679. break;
  2680. }
  2681. a /= tmp;
  2682. brsh = qq_nbits - 11;
  2683. if (brsh >= 0) {
  2684. b = (qq << (31 - qq_nbits));
  2685. tmp = ii >> brsh;
  2686. } else {
  2687. b = (qq << (31 - qq_nbits));
  2688. tmp = ii << -brsh;
  2689. }
  2690. if (tmp == 0) {
  2691. error = true;
  2692. break;
  2693. }
  2694. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  2695. if (i == 0 && (mask & 0x1)) {
  2696. if (dev->phy.rev >= 3) {
  2697. new.a0 = a & 0x3FF;
  2698. new.b0 = b & 0x3FF;
  2699. } else {
  2700. new.a0 = b & 0x3FF;
  2701. new.b0 = a & 0x3FF;
  2702. }
  2703. } else if (i == 1 && (mask & 0x2)) {
  2704. if (dev->phy.rev >= 3) {
  2705. new.a1 = a & 0x3FF;
  2706. new.b1 = b & 0x3FF;
  2707. } else {
  2708. new.a1 = b & 0x3FF;
  2709. new.b1 = a & 0x3FF;
  2710. }
  2711. }
  2712. }
  2713. if (error)
  2714. new = old;
  2715. b43_nphy_rx_iq_coeffs(dev, true, &new);
  2716. }
  2717. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  2718. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  2719. {
  2720. u16 array[4];
  2721. b43_ntab_read_bulk(dev, B43_NTAB16(0xF, 0x50), 4, array);
  2722. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  2723. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  2724. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  2725. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  2726. }
  2727. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  2728. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  2729. {
  2730. struct b43_phy_n *nphy = dev->phy.n;
  2731. u8 channel = dev->phy.channel;
  2732. int tone[2] = { 57, 58 };
  2733. u32 noise[2] = { 0x3FF, 0x3FF };
  2734. B43_WARN_ON(dev->phy.rev < 3);
  2735. if (nphy->hang_avoid)
  2736. b43_nphy_stay_in_carrier_search(dev, 1);
  2737. if (nphy->gband_spurwar_en) {
  2738. /* TODO: N PHY Adjust Analog Pfbw (7) */
  2739. if (channel == 11 && dev->phy.is_40mhz)
  2740. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  2741. else
  2742. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  2743. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  2744. }
  2745. if (nphy->aband_spurwar_en) {
  2746. if (channel == 54) {
  2747. tone[0] = 0x20;
  2748. noise[0] = 0x25F;
  2749. } else if (channel == 38 || channel == 102 || channel == 118) {
  2750. if (0 /* FIXME */) {
  2751. tone[0] = 0x20;
  2752. noise[0] = 0x21F;
  2753. } else {
  2754. tone[0] = 0;
  2755. noise[0] = 0;
  2756. }
  2757. } else if (channel == 134) {
  2758. tone[0] = 0x20;
  2759. noise[0] = 0x21F;
  2760. } else if (channel == 151) {
  2761. tone[0] = 0x10;
  2762. noise[0] = 0x23F;
  2763. } else if (channel == 153 || channel == 161) {
  2764. tone[0] = 0x30;
  2765. noise[0] = 0x23F;
  2766. } else {
  2767. tone[0] = 0;
  2768. noise[0] = 0;
  2769. }
  2770. if (!tone[0] && !noise[0])
  2771. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  2772. else
  2773. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  2774. }
  2775. if (nphy->hang_avoid)
  2776. b43_nphy_stay_in_carrier_search(dev, 0);
  2777. }
  2778. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  2779. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  2780. {
  2781. struct b43_phy_n *nphy = dev->phy.n;
  2782. int i, j;
  2783. u32 tmp;
  2784. u32 cur_real, cur_imag, real_part, imag_part;
  2785. u16 buffer[7];
  2786. if (nphy->hang_avoid)
  2787. b43_nphy_stay_in_carrier_search(dev, true);
  2788. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2789. for (i = 0; i < 2; i++) {
  2790. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  2791. (buffer[i * 2 + 1] & 0x3FF);
  2792. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  2793. (((i + 26) << 10) | 320));
  2794. for (j = 0; j < 128; j++) {
  2795. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  2796. ((tmp >> 16) & 0xFFFF));
  2797. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  2798. (tmp & 0xFFFF));
  2799. }
  2800. }
  2801. for (i = 0; i < 2; i++) {
  2802. tmp = buffer[5 + i];
  2803. real_part = (tmp >> 8) & 0xFF;
  2804. imag_part = (tmp & 0xFF);
  2805. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  2806. (((i + 26) << 10) | 448));
  2807. if (dev->phy.rev >= 3) {
  2808. cur_real = real_part;
  2809. cur_imag = imag_part;
  2810. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  2811. }
  2812. for (j = 0; j < 128; j++) {
  2813. if (dev->phy.rev < 3) {
  2814. cur_real = (real_part * loscale[j] + 128) >> 8;
  2815. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  2816. tmp = ((cur_real & 0xFF) << 8) |
  2817. (cur_imag & 0xFF);
  2818. }
  2819. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  2820. ((tmp >> 16) & 0xFFFF));
  2821. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  2822. (tmp & 0xFFFF));
  2823. }
  2824. }
  2825. if (dev->phy.rev >= 3) {
  2826. b43_shm_write16(dev, B43_SHM_SHARED,
  2827. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  2828. b43_shm_write16(dev, B43_SHM_SHARED,
  2829. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  2830. }
  2831. if (nphy->hang_avoid)
  2832. b43_nphy_stay_in_carrier_search(dev, false);
  2833. }
  2834. /*
  2835. * Restore RSSI Calibration
  2836. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  2837. */
  2838. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  2839. {
  2840. struct b43_phy_n *nphy = dev->phy.n;
  2841. u16 *rssical_radio_regs = NULL;
  2842. u16 *rssical_phy_regs = NULL;
  2843. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2844. if (!nphy->rssical_chanspec_2G.center_freq)
  2845. return;
  2846. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  2847. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  2848. } else {
  2849. if (!nphy->rssical_chanspec_5G.center_freq)
  2850. return;
  2851. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  2852. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  2853. }
  2854. /* TODO use some definitions */
  2855. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  2856. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  2857. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  2858. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  2859. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  2860. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  2861. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  2862. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  2863. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  2864. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  2865. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  2866. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  2867. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  2868. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  2869. }
  2870. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2871. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2872. {
  2873. struct b43_phy_n *nphy = dev->phy.n;
  2874. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2875. u16 tmp;
  2876. u8 offset, i;
  2877. if (dev->phy.rev >= 3) {
  2878. for (i = 0; i < 2; i++) {
  2879. tmp = (i == 0) ? 0x2000 : 0x3000;
  2880. offset = i * 11;
  2881. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2882. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2883. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2884. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2885. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2886. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2887. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2888. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2889. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2890. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2891. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2892. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2893. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2894. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2895. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2896. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2897. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2898. if (nphy->ipa5g_on) {
  2899. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2900. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2901. } else {
  2902. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2903. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2904. }
  2905. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2906. } else {
  2907. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2908. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2909. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2910. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2911. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2912. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2913. if (nphy->ipa2g_on) {
  2914. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2915. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2916. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2917. } else {
  2918. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2919. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2920. }
  2921. }
  2922. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2923. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2924. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2925. }
  2926. } else {
  2927. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2928. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2929. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2930. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2931. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2932. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2933. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2934. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2935. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2936. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2937. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2938. B43_NPHY_BANDCTL_5GHZ)) {
  2939. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2940. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2941. } else {
  2942. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2943. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2944. }
  2945. if (dev->phy.rev < 2) {
  2946. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2947. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2948. } else {
  2949. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2950. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2951. }
  2952. }
  2953. }
  2954. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2955. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2956. {
  2957. struct b43_phy_n *nphy = dev->phy.n;
  2958. int i;
  2959. u16 scale, entry;
  2960. u16 tmp = nphy->txcal_bbmult;
  2961. if (core == 0)
  2962. tmp >>= 8;
  2963. tmp &= 0xff;
  2964. for (i = 0; i < 18; i++) {
  2965. scale = (ladder_lo[i].percent * tmp) / 100;
  2966. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2967. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2968. scale = (ladder_iq[i].percent * tmp) / 100;
  2969. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2970. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2971. }
  2972. }
  2973. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2974. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2975. {
  2976. int i;
  2977. for (i = 0; i < 15; i++)
  2978. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2979. tbl_tx_filter_coef_rev4[2][i]);
  2980. }
  2981. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2982. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2983. {
  2984. int i, j;
  2985. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2986. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2987. for (i = 0; i < 3; i++)
  2988. for (j = 0; j < 15; j++)
  2989. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2990. tbl_tx_filter_coef_rev4[i][j]);
  2991. if (dev->phy.is_40mhz) {
  2992. for (j = 0; j < 15; j++)
  2993. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2994. tbl_tx_filter_coef_rev4[3][j]);
  2995. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2996. for (j = 0; j < 15; j++)
  2997. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2998. tbl_tx_filter_coef_rev4[5][j]);
  2999. }
  3000. if (dev->phy.channel == 14)
  3001. for (j = 0; j < 15; j++)
  3002. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  3003. tbl_tx_filter_coef_rev4[6][j]);
  3004. }
  3005. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  3006. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  3007. {
  3008. struct b43_phy_n *nphy = dev->phy.n;
  3009. u16 curr_gain[2];
  3010. struct nphy_txgains target;
  3011. const u32 *table = NULL;
  3012. if (!nphy->txpwrctrl) {
  3013. int i;
  3014. if (nphy->hang_avoid)
  3015. b43_nphy_stay_in_carrier_search(dev, true);
  3016. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  3017. if (nphy->hang_avoid)
  3018. b43_nphy_stay_in_carrier_search(dev, false);
  3019. for (i = 0; i < 2; ++i) {
  3020. if (dev->phy.rev >= 3) {
  3021. target.ipa[i] = curr_gain[i] & 0x000F;
  3022. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  3023. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  3024. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  3025. } else {
  3026. target.ipa[i] = curr_gain[i] & 0x0003;
  3027. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  3028. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  3029. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  3030. }
  3031. }
  3032. } else {
  3033. int i;
  3034. u16 index[2];
  3035. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  3036. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3037. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3038. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  3039. B43_NPHY_TXPCTL_STAT_BIDX) >>
  3040. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  3041. for (i = 0; i < 2; ++i) {
  3042. table = b43_nphy_get_tx_gain_table(dev);
  3043. if (dev->phy.rev >= 3) {
  3044. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  3045. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  3046. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  3047. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  3048. } else {
  3049. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  3050. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  3051. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  3052. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  3053. }
  3054. }
  3055. }
  3056. return target;
  3057. }
  3058. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  3059. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  3060. {
  3061. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3062. if (dev->phy.rev >= 3) {
  3063. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  3064. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  3065. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  3066. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  3067. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  3068. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  3069. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  3070. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  3071. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  3072. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  3073. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  3074. b43_nphy_reset_cca(dev);
  3075. } else {
  3076. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  3077. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  3078. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  3079. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  3080. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  3081. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  3082. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  3083. }
  3084. }
  3085. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  3086. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  3087. {
  3088. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  3089. u16 tmp;
  3090. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  3091. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  3092. if (dev->phy.rev >= 3) {
  3093. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  3094. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  3095. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  3096. regs[2] = tmp;
  3097. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  3098. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3099. regs[3] = tmp;
  3100. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  3101. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  3102. b43_phy_mask(dev, B43_NPHY_BBCFG,
  3103. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  3104. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  3105. regs[5] = tmp;
  3106. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  3107. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  3108. regs[6] = tmp;
  3109. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  3110. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3111. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3112. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  3113. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  3114. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  3115. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  3116. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  3117. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  3118. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  3119. } else {
  3120. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  3121. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  3122. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3123. regs[2] = tmp;
  3124. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  3125. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  3126. regs[3] = tmp;
  3127. tmp |= 0x2000;
  3128. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  3129. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  3130. regs[4] = tmp;
  3131. tmp |= 0x2000;
  3132. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  3133. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  3134. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  3135. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  3136. tmp = 0x0180;
  3137. else
  3138. tmp = 0x0120;
  3139. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  3140. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  3141. }
  3142. }
  3143. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  3144. static void b43_nphy_save_cal(struct b43_wldev *dev)
  3145. {
  3146. struct b43_phy_n *nphy = dev->phy.n;
  3147. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3148. u16 *txcal_radio_regs = NULL;
  3149. struct b43_chanspec *iqcal_chanspec;
  3150. u16 *table = NULL;
  3151. if (nphy->hang_avoid)
  3152. b43_nphy_stay_in_carrier_search(dev, 1);
  3153. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3154. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3155. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3156. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  3157. table = nphy->cal_cache.txcal_coeffs_2G;
  3158. } else {
  3159. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3160. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3161. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  3162. table = nphy->cal_cache.txcal_coeffs_5G;
  3163. }
  3164. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  3165. /* TODO use some definitions */
  3166. if (dev->phy.rev >= 3) {
  3167. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  3168. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  3169. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  3170. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  3171. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  3172. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  3173. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  3174. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  3175. } else {
  3176. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  3177. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  3178. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  3179. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  3180. }
  3181. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  3182. iqcal_chanspec->channel_type = dev->phy.channel_type;
  3183. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  3184. if (nphy->hang_avoid)
  3185. b43_nphy_stay_in_carrier_search(dev, 0);
  3186. }
  3187. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  3188. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  3189. {
  3190. struct b43_phy_n *nphy = dev->phy.n;
  3191. u16 coef[4];
  3192. u16 *loft = NULL;
  3193. u16 *table = NULL;
  3194. int i;
  3195. u16 *txcal_radio_regs = NULL;
  3196. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  3197. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3198. if (!nphy->iqcal_chanspec_2G.center_freq)
  3199. return;
  3200. table = nphy->cal_cache.txcal_coeffs_2G;
  3201. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  3202. } else {
  3203. if (!nphy->iqcal_chanspec_5G.center_freq)
  3204. return;
  3205. table = nphy->cal_cache.txcal_coeffs_5G;
  3206. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  3207. }
  3208. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  3209. for (i = 0; i < 4; i++) {
  3210. if (dev->phy.rev >= 3)
  3211. table[i] = coef[i];
  3212. else
  3213. coef[i] = 0;
  3214. }
  3215. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  3216. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  3217. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  3218. if (dev->phy.rev < 2)
  3219. b43_nphy_tx_iq_workaround(dev);
  3220. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3221. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  3222. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  3223. } else {
  3224. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  3225. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  3226. }
  3227. /* TODO use some definitions */
  3228. if (dev->phy.rev >= 3) {
  3229. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  3230. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  3231. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  3232. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  3233. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  3234. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  3235. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  3236. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  3237. } else {
  3238. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  3239. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  3240. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  3241. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  3242. }
  3243. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  3244. }
  3245. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  3246. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  3247. struct nphy_txgains target,
  3248. bool full, bool mphase)
  3249. {
  3250. struct b43_phy_n *nphy = dev->phy.n;
  3251. int i;
  3252. int error = 0;
  3253. int freq;
  3254. bool avoid = false;
  3255. u8 length;
  3256. u16 tmp, core, type, count, max, numb, last = 0, cmd;
  3257. const u16 *table;
  3258. bool phy6or5x;
  3259. u16 buffer[11];
  3260. u16 diq_start = 0;
  3261. u16 save[2];
  3262. u16 gain[2];
  3263. struct nphy_iqcal_params params[2];
  3264. bool updated[2] = { };
  3265. b43_nphy_stay_in_carrier_search(dev, true);
  3266. if (dev->phy.rev >= 4) {
  3267. avoid = nphy->hang_avoid;
  3268. nphy->hang_avoid = false;
  3269. }
  3270. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3271. for (i = 0; i < 2; i++) {
  3272. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  3273. gain[i] = params[i].cal_gain;
  3274. }
  3275. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  3276. b43_nphy_tx_cal_radio_setup(dev);
  3277. b43_nphy_tx_cal_phy_setup(dev);
  3278. phy6or5x = dev->phy.rev >= 6 ||
  3279. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  3280. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  3281. if (phy6or5x) {
  3282. if (dev->phy.is_40mhz) {
  3283. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3284. tbl_tx_iqlo_cal_loft_ladder_40);
  3285. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3286. tbl_tx_iqlo_cal_iqimb_ladder_40);
  3287. } else {
  3288. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  3289. tbl_tx_iqlo_cal_loft_ladder_20);
  3290. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  3291. tbl_tx_iqlo_cal_iqimb_ladder_20);
  3292. }
  3293. }
  3294. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  3295. if (!dev->phy.is_40mhz)
  3296. freq = 2500;
  3297. else
  3298. freq = 5000;
  3299. if (nphy->mphase_cal_phase_id > 2)
  3300. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  3301. 0xFFFF, 0, true, false);
  3302. else
  3303. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  3304. if (error == 0) {
  3305. if (nphy->mphase_cal_phase_id > 2) {
  3306. table = nphy->mphase_txcal_bestcoeffs;
  3307. length = 11;
  3308. if (dev->phy.rev < 3)
  3309. length -= 2;
  3310. } else {
  3311. if (!full && nphy->txiqlocal_coeffsvalid) {
  3312. table = nphy->txiqlocal_bestc;
  3313. length = 11;
  3314. if (dev->phy.rev < 3)
  3315. length -= 2;
  3316. } else {
  3317. full = true;
  3318. if (dev->phy.rev >= 3) {
  3319. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  3320. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  3321. } else {
  3322. table = tbl_tx_iqlo_cal_startcoefs;
  3323. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  3324. }
  3325. }
  3326. }
  3327. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  3328. if (full) {
  3329. if (dev->phy.rev >= 3)
  3330. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  3331. else
  3332. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  3333. } else {
  3334. if (dev->phy.rev >= 3)
  3335. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  3336. else
  3337. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  3338. }
  3339. if (mphase) {
  3340. count = nphy->mphase_txcal_cmdidx;
  3341. numb = min(max,
  3342. (u16)(count + nphy->mphase_txcal_numcmds));
  3343. } else {
  3344. count = 0;
  3345. numb = max;
  3346. }
  3347. for (; count < numb; count++) {
  3348. if (full) {
  3349. if (dev->phy.rev >= 3)
  3350. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  3351. else
  3352. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  3353. } else {
  3354. if (dev->phy.rev >= 3)
  3355. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  3356. else
  3357. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  3358. }
  3359. core = (cmd & 0x3000) >> 12;
  3360. type = (cmd & 0x0F00) >> 8;
  3361. if (phy6or5x && updated[core] == 0) {
  3362. b43_nphy_update_tx_cal_ladder(dev, core);
  3363. updated[core] = true;
  3364. }
  3365. tmp = (params[core].ncorr[type] << 8) | 0x66;
  3366. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  3367. if (type == 1 || type == 3 || type == 4) {
  3368. buffer[0] = b43_ntab_read(dev,
  3369. B43_NTAB16(15, 69 + core));
  3370. diq_start = buffer[0];
  3371. buffer[0] = 0;
  3372. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  3373. 0);
  3374. }
  3375. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  3376. for (i = 0; i < 2000; i++) {
  3377. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  3378. if (tmp & 0xC000)
  3379. break;
  3380. udelay(10);
  3381. }
  3382. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3383. buffer);
  3384. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  3385. buffer);
  3386. if (type == 1 || type == 3 || type == 4)
  3387. buffer[0] = diq_start;
  3388. }
  3389. if (mphase)
  3390. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  3391. last = (dev->phy.rev < 3) ? 6 : 7;
  3392. if (!mphase || nphy->mphase_cal_phase_id == last) {
  3393. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  3394. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  3395. if (dev->phy.rev < 3) {
  3396. buffer[0] = 0;
  3397. buffer[1] = 0;
  3398. buffer[2] = 0;
  3399. buffer[3] = 0;
  3400. }
  3401. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3402. buffer);
  3403. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  3404. buffer);
  3405. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3406. buffer);
  3407. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3408. buffer);
  3409. length = 11;
  3410. if (dev->phy.rev < 3)
  3411. length -= 2;
  3412. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3413. nphy->txiqlocal_bestc);
  3414. nphy->txiqlocal_coeffsvalid = true;
  3415. nphy->txiqlocal_chanspec.center_freq =
  3416. dev->phy.channel_freq;
  3417. nphy->txiqlocal_chanspec.channel_type =
  3418. dev->phy.channel_type;
  3419. } else {
  3420. length = 11;
  3421. if (dev->phy.rev < 3)
  3422. length -= 2;
  3423. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  3424. nphy->mphase_txcal_bestcoeffs);
  3425. }
  3426. b43_nphy_stop_playback(dev);
  3427. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  3428. }
  3429. b43_nphy_tx_cal_phy_cleanup(dev);
  3430. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  3431. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  3432. b43_nphy_tx_iq_workaround(dev);
  3433. if (dev->phy.rev >= 4)
  3434. nphy->hang_avoid = avoid;
  3435. b43_nphy_stay_in_carrier_search(dev, false);
  3436. return error;
  3437. }
  3438. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  3439. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  3440. {
  3441. struct b43_phy_n *nphy = dev->phy.n;
  3442. u8 i;
  3443. u16 buffer[7];
  3444. bool equal = true;
  3445. if (!nphy->txiqlocal_coeffsvalid ||
  3446. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  3447. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  3448. return;
  3449. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  3450. for (i = 0; i < 4; i++) {
  3451. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  3452. equal = false;
  3453. break;
  3454. }
  3455. }
  3456. if (!equal) {
  3457. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  3458. nphy->txiqlocal_bestc);
  3459. for (i = 0; i < 4; i++)
  3460. buffer[i] = 0;
  3461. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  3462. buffer);
  3463. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  3464. &nphy->txiqlocal_bestc[5]);
  3465. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  3466. &nphy->txiqlocal_bestc[5]);
  3467. }
  3468. }
  3469. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  3470. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  3471. struct nphy_txgains target, u8 type, bool debug)
  3472. {
  3473. struct b43_phy_n *nphy = dev->phy.n;
  3474. int i, j, index;
  3475. u8 rfctl[2];
  3476. u8 afectl_core;
  3477. u16 tmp[6];
  3478. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  3479. u32 real, imag;
  3480. enum ieee80211_band band;
  3481. u8 use;
  3482. u16 cur_hpf;
  3483. u16 lna[3] = { 3, 3, 1 };
  3484. u16 hpf1[3] = { 7, 2, 0 };
  3485. u16 hpf2[3] = { 2, 0, 0 };
  3486. u32 power[3] = { };
  3487. u16 gain_save[2];
  3488. u16 cal_gain[2];
  3489. struct nphy_iqcal_params cal_params[2];
  3490. struct nphy_iq_est est;
  3491. int ret = 0;
  3492. bool playtone = true;
  3493. int desired = 13;
  3494. b43_nphy_stay_in_carrier_search(dev, 1);
  3495. if (dev->phy.rev < 2)
  3496. b43_nphy_reapply_tx_cal_coeffs(dev);
  3497. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3498. for (i = 0; i < 2; i++) {
  3499. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  3500. cal_gain[i] = cal_params[i].cal_gain;
  3501. }
  3502. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  3503. for (i = 0; i < 2; i++) {
  3504. if (i == 0) {
  3505. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  3506. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  3507. afectl_core = B43_NPHY_AFECTL_C1;
  3508. } else {
  3509. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  3510. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  3511. afectl_core = B43_NPHY_AFECTL_C2;
  3512. }
  3513. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  3514. tmp[2] = b43_phy_read(dev, afectl_core);
  3515. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  3516. tmp[4] = b43_phy_read(dev, rfctl[0]);
  3517. tmp[5] = b43_phy_read(dev, rfctl[1]);
  3518. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  3519. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  3520. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  3521. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  3522. (1 - i));
  3523. b43_phy_set(dev, afectl_core, 0x0006);
  3524. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  3525. band = b43_current_band(dev->wl);
  3526. if (nphy->rxcalparams & 0xFF000000) {
  3527. if (band == IEEE80211_BAND_5GHZ)
  3528. b43_phy_write(dev, rfctl[0], 0x140);
  3529. else
  3530. b43_phy_write(dev, rfctl[0], 0x110);
  3531. } else {
  3532. if (band == IEEE80211_BAND_5GHZ)
  3533. b43_phy_write(dev, rfctl[0], 0x180);
  3534. else
  3535. b43_phy_write(dev, rfctl[0], 0x120);
  3536. }
  3537. if (band == IEEE80211_BAND_5GHZ)
  3538. b43_phy_write(dev, rfctl[1], 0x148);
  3539. else
  3540. b43_phy_write(dev, rfctl[1], 0x114);
  3541. if (nphy->rxcalparams & 0x10000) {
  3542. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  3543. (i + 1));
  3544. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  3545. (2 - i));
  3546. }
  3547. for (j = 0; j < 4; j++) {
  3548. if (j < 3) {
  3549. cur_lna = lna[j];
  3550. cur_hpf1 = hpf1[j];
  3551. cur_hpf2 = hpf2[j];
  3552. } else {
  3553. if (power[1] > 10000) {
  3554. use = 1;
  3555. cur_hpf = cur_hpf1;
  3556. index = 2;
  3557. } else {
  3558. if (power[0] > 10000) {
  3559. use = 1;
  3560. cur_hpf = cur_hpf1;
  3561. index = 1;
  3562. } else {
  3563. index = 0;
  3564. use = 2;
  3565. cur_hpf = cur_hpf2;
  3566. }
  3567. }
  3568. cur_lna = lna[index];
  3569. cur_hpf1 = hpf1[index];
  3570. cur_hpf2 = hpf2[index];
  3571. cur_hpf += desired - hweight32(power[index]);
  3572. cur_hpf = clamp_val(cur_hpf, 0, 10);
  3573. if (use == 1)
  3574. cur_hpf1 = cur_hpf;
  3575. else
  3576. cur_hpf2 = cur_hpf;
  3577. }
  3578. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  3579. (cur_lna << 2));
  3580. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  3581. false);
  3582. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3583. b43_nphy_stop_playback(dev);
  3584. if (playtone) {
  3585. ret = b43_nphy_tx_tone(dev, 4000,
  3586. (nphy->rxcalparams & 0xFFFF),
  3587. false, false);
  3588. playtone = false;
  3589. } else {
  3590. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  3591. false, false);
  3592. }
  3593. if (ret == 0) {
  3594. if (j < 3) {
  3595. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  3596. false);
  3597. if (i == 0) {
  3598. real = est.i0_pwr;
  3599. imag = est.q0_pwr;
  3600. } else {
  3601. real = est.i1_pwr;
  3602. imag = est.q1_pwr;
  3603. }
  3604. power[i] = ((real + imag) / 1024) + 1;
  3605. } else {
  3606. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  3607. }
  3608. b43_nphy_stop_playback(dev);
  3609. }
  3610. if (ret != 0)
  3611. break;
  3612. }
  3613. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  3614. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  3615. b43_phy_write(dev, rfctl[1], tmp[5]);
  3616. b43_phy_write(dev, rfctl[0], tmp[4]);
  3617. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  3618. b43_phy_write(dev, afectl_core, tmp[2]);
  3619. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  3620. if (ret != 0)
  3621. break;
  3622. }
  3623. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  3624. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3625. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  3626. b43_nphy_stay_in_carrier_search(dev, 0);
  3627. return ret;
  3628. }
  3629. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  3630. struct nphy_txgains target, u8 type, bool debug)
  3631. {
  3632. return -1;
  3633. }
  3634. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  3635. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  3636. struct nphy_txgains target, u8 type, bool debug)
  3637. {
  3638. if (dev->phy.rev >= 3)
  3639. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  3640. else
  3641. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  3642. }
  3643. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  3644. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  3645. {
  3646. struct b43_phy *phy = &dev->phy;
  3647. struct b43_phy_n *nphy = phy->n;
  3648. /* u16 buf[16]; it's rev3+ */
  3649. nphy->phyrxchain = mask;
  3650. if (0 /* FIXME clk */)
  3651. return;
  3652. b43_mac_suspend(dev);
  3653. if (nphy->hang_avoid)
  3654. b43_nphy_stay_in_carrier_search(dev, true);
  3655. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  3656. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  3657. if ((mask & 0x3) != 0x3) {
  3658. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  3659. if (dev->phy.rev >= 3) {
  3660. /* TODO */
  3661. }
  3662. } else {
  3663. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  3664. if (dev->phy.rev >= 3) {
  3665. /* TODO */
  3666. }
  3667. }
  3668. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3669. if (nphy->hang_avoid)
  3670. b43_nphy_stay_in_carrier_search(dev, false);
  3671. b43_mac_enable(dev);
  3672. }
  3673. /**************************************************
  3674. * N-PHY init
  3675. **************************************************/
  3676. /*
  3677. * Upload the N-PHY tables.
  3678. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  3679. */
  3680. static void b43_nphy_tables_init(struct b43_wldev *dev)
  3681. {
  3682. if (dev->phy.rev < 3)
  3683. b43_nphy_rev0_1_2_tables_init(dev);
  3684. else
  3685. b43_nphy_rev3plus_tables_init(dev);
  3686. }
  3687. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  3688. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  3689. {
  3690. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  3691. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  3692. if (preamble == 1)
  3693. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  3694. else
  3695. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  3696. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  3697. }
  3698. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  3699. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  3700. {
  3701. unsigned int i;
  3702. u16 val;
  3703. val = 0x1E1F;
  3704. for (i = 0; i < 16; i++) {
  3705. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  3706. val -= 0x202;
  3707. }
  3708. val = 0x3E3F;
  3709. for (i = 0; i < 16; i++) {
  3710. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  3711. val -= 0x202;
  3712. }
  3713. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  3714. }
  3715. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  3716. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  3717. {
  3718. if (dev->phy.rev >= 3) {
  3719. if (!init)
  3720. return;
  3721. if (0 /* FIXME */) {
  3722. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  3723. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  3724. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  3725. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  3726. }
  3727. } else {
  3728. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  3729. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  3730. switch (dev->dev->bus_type) {
  3731. #ifdef CONFIG_B43_BCMA
  3732. case B43_BUS_BCMA:
  3733. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc,
  3734. 0xFC00, 0xFC00);
  3735. break;
  3736. #endif
  3737. #ifdef CONFIG_B43_SSB
  3738. case B43_BUS_SSB:
  3739. ssb_chipco_gpio_control(&dev->dev->sdev->bus->chipco,
  3740. 0xFC00, 0xFC00);
  3741. break;
  3742. #endif
  3743. }
  3744. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  3745. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xFC00);
  3746. b43_maskset16(dev, B43_MMIO_GPIO_CONTROL, (~0xFC00 & 0xFFFF),
  3747. 0);
  3748. if (init) {
  3749. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  3750. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  3751. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  3752. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  3753. }
  3754. }
  3755. }
  3756. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N */
  3757. int b43_phy_initn(struct b43_wldev *dev)
  3758. {
  3759. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  3760. struct b43_phy *phy = &dev->phy;
  3761. struct b43_phy_n *nphy = phy->n;
  3762. u8 tx_pwr_state;
  3763. struct nphy_txgains target;
  3764. u16 tmp;
  3765. enum ieee80211_band tmp2;
  3766. bool do_rssi_cal;
  3767. u16 clip[2];
  3768. bool do_cal = false;
  3769. if ((dev->phy.rev >= 3) &&
  3770. (sprom->boardflags_lo & B43_BFL_EXTLNA) &&
  3771. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  3772. switch (dev->dev->bus_type) {
  3773. #ifdef CONFIG_B43_BCMA
  3774. case B43_BUS_BCMA:
  3775. bcma_cc_set32(&dev->dev->bdev->bus->drv_cc,
  3776. BCMA_CC_CHIPCTL, 0x40);
  3777. break;
  3778. #endif
  3779. #ifdef CONFIG_B43_SSB
  3780. case B43_BUS_SSB:
  3781. chipco_set32(&dev->dev->sdev->bus->chipco,
  3782. SSB_CHIPCO_CHIPCTL, 0x40);
  3783. break;
  3784. #endif
  3785. }
  3786. }
  3787. nphy->deaf_count = 0;
  3788. b43_nphy_tables_init(dev);
  3789. nphy->crsminpwr_adjusted = false;
  3790. nphy->noisevars_adjusted = false;
  3791. /* Clear all overrides */
  3792. if (dev->phy.rev >= 3) {
  3793. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  3794. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3795. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  3796. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  3797. } else {
  3798. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  3799. }
  3800. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  3801. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  3802. if (dev->phy.rev < 6) {
  3803. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  3804. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  3805. }
  3806. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  3807. ~(B43_NPHY_RFSEQMODE_CAOVER |
  3808. B43_NPHY_RFSEQMODE_TROVER));
  3809. if (dev->phy.rev >= 3)
  3810. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  3811. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  3812. if (dev->phy.rev <= 2) {
  3813. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  3814. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  3815. ~B43_NPHY_BPHY_CTL3_SCALE,
  3816. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  3817. }
  3818. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  3819. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  3820. if (sprom->boardflags2_lo & B43_BFL2_SKWRKFEM_BRD ||
  3821. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  3822. dev->dev->board_type == 0x8B))
  3823. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  3824. else
  3825. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  3826. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  3827. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  3828. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  3829. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  3830. b43_nphy_update_txrx_chain(dev);
  3831. if (phy->rev < 2) {
  3832. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  3833. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  3834. }
  3835. tmp2 = b43_current_band(dev->wl);
  3836. if (b43_nphy_ipa(dev)) {
  3837. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  3838. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  3839. nphy->papd_epsilon_offset[0] << 7);
  3840. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  3841. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  3842. nphy->papd_epsilon_offset[1] << 7);
  3843. b43_nphy_int_pa_set_tx_dig_filters(dev);
  3844. } else if (phy->rev >= 5) {
  3845. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  3846. }
  3847. b43_nphy_workarounds(dev);
  3848. /* Reset CCA, in init code it differs a little from standard way */
  3849. b43_phy_force_clock(dev, 1);
  3850. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  3851. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  3852. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  3853. b43_phy_force_clock(dev, 0);
  3854. b43_mac_phy_clock_set(dev, true);
  3855. b43_nphy_pa_override(dev, false);
  3856. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  3857. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  3858. b43_nphy_pa_override(dev, true);
  3859. b43_nphy_classifier(dev, 0, 0);
  3860. b43_nphy_read_clip_detection(dev, clip);
  3861. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3862. b43_nphy_bphy_init(dev);
  3863. tx_pwr_state = nphy->txpwrctrl;
  3864. b43_nphy_tx_power_ctrl(dev, false);
  3865. b43_nphy_tx_power_fix(dev);
  3866. b43_nphy_tx_power_ctl_idle_tssi(dev);
  3867. b43_nphy_tx_power_ctl_setup(dev);
  3868. b43_nphy_tx_gain_table_upload(dev);
  3869. if (nphy->phyrxchain != 3)
  3870. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  3871. if (nphy->mphase_cal_phase_id > 0)
  3872. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  3873. do_rssi_cal = false;
  3874. if (phy->rev >= 3) {
  3875. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3876. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3877. else
  3878. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3879. if (do_rssi_cal)
  3880. b43_nphy_rssi_cal(dev);
  3881. else
  3882. b43_nphy_restore_rssi_cal(dev);
  3883. } else {
  3884. b43_nphy_rssi_cal(dev);
  3885. }
  3886. if (!((nphy->measure_hold & 0x6) != 0)) {
  3887. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3888. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3889. else
  3890. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3891. if (nphy->mute)
  3892. do_cal = false;
  3893. if (do_cal) {
  3894. target = b43_nphy_get_tx_gains(dev);
  3895. if (nphy->antsel_type == 2)
  3896. b43_nphy_superswitch_init(dev, true);
  3897. if (nphy->perical != 2) {
  3898. b43_nphy_rssi_cal(dev);
  3899. if (phy->rev >= 3) {
  3900. nphy->cal_orig_pwr_idx[0] =
  3901. nphy->txpwrindex[0].index_internal;
  3902. nphy->cal_orig_pwr_idx[1] =
  3903. nphy->txpwrindex[1].index_internal;
  3904. /* TODO N PHY Pre Calibrate TX Gain */
  3905. target = b43_nphy_get_tx_gains(dev);
  3906. }
  3907. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3908. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3909. b43_nphy_save_cal(dev);
  3910. } else if (nphy->mphase_cal_phase_id == 0)
  3911. ;/* N PHY Periodic Calibration with arg 3 */
  3912. } else {
  3913. b43_nphy_restore_cal(dev);
  3914. }
  3915. }
  3916. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3917. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3918. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3919. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3920. if (phy->rev >= 3 && phy->rev <= 6)
  3921. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3922. b43_nphy_tx_lp_fbw(dev);
  3923. if (phy->rev >= 3)
  3924. b43_nphy_spur_workaround(dev);
  3925. return 0;
  3926. }
  3927. /**************************************************
  3928. * Channel switching ops.
  3929. **************************************************/
  3930. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  3931. const struct b43_phy_n_sfo_cfg *e)
  3932. {
  3933. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  3934. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  3935. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  3936. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  3937. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  3938. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  3939. }
  3940. /* http://bcm-v4.sipsolutions.net/802.11/PmuSpurAvoid */
  3941. static void b43_nphy_pmu_spur_avoid(struct b43_wldev *dev, bool avoid)
  3942. {
  3943. struct bcma_drv_cc __maybe_unused *cc;
  3944. u32 __maybe_unused pmu_ctl;
  3945. switch (dev->dev->bus_type) {
  3946. #ifdef CONFIG_B43_BCMA
  3947. case B43_BUS_BCMA:
  3948. cc = &dev->dev->bdev->bus->drv_cc;
  3949. if (dev->dev->chip_id == 43224 || dev->dev->chip_id == 43225) {
  3950. if (avoid) {
  3951. bcma_chipco_pll_write(cc, 0x0, 0x11500010);
  3952. bcma_chipco_pll_write(cc, 0x1, 0x000C0C06);
  3953. bcma_chipco_pll_write(cc, 0x2, 0x0F600a08);
  3954. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3955. bcma_chipco_pll_write(cc, 0x4, 0x2001E920);
  3956. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3957. } else {
  3958. bcma_chipco_pll_write(cc, 0x0, 0x11100010);
  3959. bcma_chipco_pll_write(cc, 0x1, 0x000c0c06);
  3960. bcma_chipco_pll_write(cc, 0x2, 0x03000a08);
  3961. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3962. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3963. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3964. }
  3965. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3966. } else if (dev->dev->chip_id == 0x4716) {
  3967. if (avoid) {
  3968. bcma_chipco_pll_write(cc, 0x0, 0x11500060);
  3969. bcma_chipco_pll_write(cc, 0x1, 0x080C0C06);
  3970. bcma_chipco_pll_write(cc, 0x2, 0x0F600000);
  3971. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3972. bcma_chipco_pll_write(cc, 0x4, 0x2001E924);
  3973. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3974. } else {
  3975. bcma_chipco_pll_write(cc, 0x0, 0x11100060);
  3976. bcma_chipco_pll_write(cc, 0x1, 0x080c0c06);
  3977. bcma_chipco_pll_write(cc, 0x2, 0x03000000);
  3978. bcma_chipco_pll_write(cc, 0x3, 0x00000000);
  3979. bcma_chipco_pll_write(cc, 0x4, 0x200005c0);
  3980. bcma_chipco_pll_write(cc, 0x5, 0x88888815);
  3981. }
  3982. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD |
  3983. BCMA_CC_PMU_CTL_NOILPONW;
  3984. } else if (dev->dev->chip_id == 0x4322 ||
  3985. dev->dev->chip_id == 0x4340 ||
  3986. dev->dev->chip_id == 0x4341) {
  3987. bcma_chipco_pll_write(cc, 0x0, 0x11100070);
  3988. bcma_chipco_pll_write(cc, 0x1, 0x1014140a);
  3989. bcma_chipco_pll_write(cc, 0x5, 0x88888854);
  3990. if (avoid)
  3991. bcma_chipco_pll_write(cc, 0x2, 0x05201828);
  3992. else
  3993. bcma_chipco_pll_write(cc, 0x2, 0x05001828);
  3994. pmu_ctl = BCMA_CC_PMU_CTL_PLL_UPD;
  3995. } else {
  3996. return;
  3997. }
  3998. bcma_cc_set32(cc, BCMA_CC_PMU_CTL, pmu_ctl);
  3999. break;
  4000. #endif
  4001. #ifdef CONFIG_B43_SSB
  4002. case B43_BUS_SSB:
  4003. /* FIXME */
  4004. break;
  4005. #endif
  4006. }
  4007. }
  4008. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  4009. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  4010. const struct b43_phy_n_sfo_cfg *e,
  4011. struct ieee80211_channel *new_channel)
  4012. {
  4013. struct b43_phy *phy = &dev->phy;
  4014. struct b43_phy_n *nphy = dev->phy.n;
  4015. int ch = new_channel->hw_value;
  4016. u16 old_band_5ghz;
  4017. u32 tmp32;
  4018. old_band_5ghz =
  4019. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  4020. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  4021. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4022. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4023. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  4024. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4025. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  4026. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  4027. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  4028. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  4029. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  4030. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  4031. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  4032. }
  4033. b43_chantab_phy_upload(dev, e);
  4034. if (new_channel->hw_value == 14) {
  4035. b43_nphy_classifier(dev, 2, 0);
  4036. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  4037. } else {
  4038. b43_nphy_classifier(dev, 2, 2);
  4039. if (new_channel->band == IEEE80211_BAND_2GHZ)
  4040. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  4041. }
  4042. if (!nphy->txpwrctrl)
  4043. b43_nphy_tx_power_fix(dev);
  4044. if (dev->phy.rev < 3)
  4045. b43_nphy_adjust_lna_gain_table(dev);
  4046. b43_nphy_tx_lp_fbw(dev);
  4047. if (dev->phy.rev >= 3 &&
  4048. dev->phy.n->spur_avoid != B43_SPUR_AVOID_DISABLE) {
  4049. bool avoid = false;
  4050. if (dev->phy.n->spur_avoid == B43_SPUR_AVOID_FORCE) {
  4051. avoid = true;
  4052. } else if (!b43_channel_type_is_40mhz(phy->channel_type)) {
  4053. if ((ch >= 5 && ch <= 8) || ch == 13 || ch == 14)
  4054. avoid = true;
  4055. } else { /* 40MHz */
  4056. if (nphy->aband_spurwar_en &&
  4057. (ch == 38 || ch == 102 || ch == 118))
  4058. avoid = dev->dev->chip_id == 0x4716;
  4059. }
  4060. b43_nphy_pmu_spur_avoid(dev, avoid);
  4061. if (dev->dev->chip_id == 43222 || dev->dev->chip_id == 43224 ||
  4062. dev->dev->chip_id == 43225) {
  4063. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW,
  4064. avoid ? 0x5341 : 0x8889);
  4065. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  4066. }
  4067. if (dev->phy.rev == 3 || dev->phy.rev == 4)
  4068. ; /* TODO: reset PLL */
  4069. if (avoid)
  4070. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTRX);
  4071. else
  4072. b43_phy_mask(dev, B43_NPHY_BBCFG,
  4073. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  4074. b43_nphy_reset_cca(dev);
  4075. /* wl sets useless phy_isspuravoid here */
  4076. }
  4077. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  4078. if (phy->rev >= 3)
  4079. b43_nphy_spur_workaround(dev);
  4080. }
  4081. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  4082. static int b43_nphy_set_channel(struct b43_wldev *dev,
  4083. struct ieee80211_channel *channel,
  4084. enum nl80211_channel_type channel_type)
  4085. {
  4086. struct b43_phy *phy = &dev->phy;
  4087. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2 = NULL;
  4088. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3 = NULL;
  4089. u8 tmp;
  4090. if (dev->phy.rev >= 3) {
  4091. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  4092. channel->center_freq);
  4093. if (!tabent_r3)
  4094. return -ESRCH;
  4095. } else {
  4096. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  4097. channel->hw_value);
  4098. if (!tabent_r2)
  4099. return -ESRCH;
  4100. }
  4101. /* Channel is set later in common code, but we need to set it on our
  4102. own to let this function's subcalls work properly. */
  4103. phy->channel = channel->hw_value;
  4104. phy->channel_freq = channel->center_freq;
  4105. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  4106. b43_channel_type_is_40mhz(channel_type))
  4107. ; /* TODO: BMAC BW Set (channel_type) */
  4108. if (channel_type == NL80211_CHAN_HT40PLUS)
  4109. b43_phy_set(dev, B43_NPHY_RXCTL,
  4110. B43_NPHY_RXCTL_BSELU20);
  4111. else if (channel_type == NL80211_CHAN_HT40MINUS)
  4112. b43_phy_mask(dev, B43_NPHY_RXCTL,
  4113. ~B43_NPHY_RXCTL_BSELU20);
  4114. if (dev->phy.rev >= 3) {
  4115. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  4116. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  4117. b43_radio_2056_setup(dev, tabent_r3);
  4118. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  4119. } else {
  4120. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  4121. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  4122. b43_radio_2055_setup(dev, tabent_r2);
  4123. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  4124. }
  4125. return 0;
  4126. }
  4127. /**************************************************
  4128. * Basic PHY ops.
  4129. **************************************************/
  4130. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  4131. {
  4132. struct b43_phy_n *nphy;
  4133. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  4134. if (!nphy)
  4135. return -ENOMEM;
  4136. dev->phy.n = nphy;
  4137. return 0;
  4138. }
  4139. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  4140. {
  4141. struct b43_phy *phy = &dev->phy;
  4142. struct b43_phy_n *nphy = phy->n;
  4143. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4144. memset(nphy, 0, sizeof(*nphy));
  4145. nphy->hang_avoid = (phy->rev == 3 || phy->rev == 4);
  4146. nphy->spur_avoid = (phy->rev >= 3) ?
  4147. B43_SPUR_AVOID_AUTO : B43_SPUR_AVOID_DISABLE;
  4148. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  4149. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  4150. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  4151. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  4152. /* 128 can mean disabled-by-default state of TX pwr ctl. Max value is
  4153. * 0x7f == 127 and we check for 128 when restoring TX pwr ctl. */
  4154. nphy->tx_pwr_idx[0] = 128;
  4155. nphy->tx_pwr_idx[1] = 128;
  4156. /* Hardware TX power control and 5GHz power gain */
  4157. nphy->txpwrctrl = false;
  4158. nphy->pwg_gain_5ghz = false;
  4159. if (dev->phy.rev >= 3 ||
  4160. (dev->dev->board_vendor == PCI_VENDOR_ID_APPLE &&
  4161. (dev->dev->core_rev == 11 || dev->dev->core_rev == 12))) {
  4162. nphy->txpwrctrl = true;
  4163. nphy->pwg_gain_5ghz = true;
  4164. } else if (sprom->revision >= 4) {
  4165. if (dev->phy.rev >= 2 &&
  4166. (sprom->boardflags2_lo & B43_BFL2_TXPWRCTRL_EN)) {
  4167. nphy->txpwrctrl = true;
  4168. #ifdef CONFIG_B43_SSB
  4169. if (dev->dev->bus_type == B43_BUS_SSB &&
  4170. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI) {
  4171. struct pci_dev *pdev =
  4172. dev->dev->sdev->bus->host_pci;
  4173. if (pdev->device == 0x4328 ||
  4174. pdev->device == 0x432a)
  4175. nphy->pwg_gain_5ghz = true;
  4176. }
  4177. #endif
  4178. } else if (sprom->boardflags2_lo & B43_BFL2_5G_PWRGAIN) {
  4179. nphy->pwg_gain_5ghz = true;
  4180. }
  4181. }
  4182. if (dev->phy.rev >= 3) {
  4183. nphy->ipa2g_on = sprom->fem.ghz2.extpa_gain == 2;
  4184. nphy->ipa5g_on = sprom->fem.ghz5.extpa_gain == 2;
  4185. }
  4186. }
  4187. static void b43_nphy_op_free(struct b43_wldev *dev)
  4188. {
  4189. struct b43_phy *phy = &dev->phy;
  4190. struct b43_phy_n *nphy = phy->n;
  4191. kfree(nphy);
  4192. phy->n = NULL;
  4193. }
  4194. static int b43_nphy_op_init(struct b43_wldev *dev)
  4195. {
  4196. return b43_phy_initn(dev);
  4197. }
  4198. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  4199. {
  4200. #if B43_DEBUG
  4201. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  4202. /* OFDM registers are onnly available on A/G-PHYs */
  4203. b43err(dev->wl, "Invalid OFDM PHY access at "
  4204. "0x%04X on N-PHY\n", offset);
  4205. dump_stack();
  4206. }
  4207. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  4208. /* Ext-G registers are only available on G-PHYs */
  4209. b43err(dev->wl, "Invalid EXT-G PHY access at "
  4210. "0x%04X on N-PHY\n", offset);
  4211. dump_stack();
  4212. }
  4213. #endif /* B43_DEBUG */
  4214. }
  4215. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  4216. {
  4217. check_phyreg(dev, reg);
  4218. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4219. return b43_read16(dev, B43_MMIO_PHY_DATA);
  4220. }
  4221. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  4222. {
  4223. check_phyreg(dev, reg);
  4224. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4225. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  4226. }
  4227. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  4228. u16 set)
  4229. {
  4230. check_phyreg(dev, reg);
  4231. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  4232. b43_maskset16(dev, B43_MMIO_PHY_DATA, mask, set);
  4233. }
  4234. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  4235. {
  4236. /* Register 1 is a 32-bit register. */
  4237. B43_WARN_ON(reg == 1);
  4238. /* N-PHY needs 0x100 for read access */
  4239. reg |= 0x100;
  4240. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4241. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  4242. }
  4243. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  4244. {
  4245. /* Register 1 is a 32-bit register. */
  4246. B43_WARN_ON(reg == 1);
  4247. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  4248. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  4249. }
  4250. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  4251. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  4252. bool blocked)
  4253. {
  4254. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  4255. b43err(dev->wl, "MAC not suspended\n");
  4256. if (blocked) {
  4257. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  4258. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  4259. if (dev->phy.rev >= 3) {
  4260. b43_radio_mask(dev, 0x09, ~0x2);
  4261. b43_radio_write(dev, 0x204D, 0);
  4262. b43_radio_write(dev, 0x2053, 0);
  4263. b43_radio_write(dev, 0x2058, 0);
  4264. b43_radio_write(dev, 0x205E, 0);
  4265. b43_radio_mask(dev, 0x2062, ~0xF0);
  4266. b43_radio_write(dev, 0x2064, 0);
  4267. b43_radio_write(dev, 0x304D, 0);
  4268. b43_radio_write(dev, 0x3053, 0);
  4269. b43_radio_write(dev, 0x3058, 0);
  4270. b43_radio_write(dev, 0x305E, 0);
  4271. b43_radio_mask(dev, 0x3062, ~0xF0);
  4272. b43_radio_write(dev, 0x3064, 0);
  4273. }
  4274. } else {
  4275. if (dev->phy.rev >= 3) {
  4276. b43_radio_init2056(dev);
  4277. b43_switch_channel(dev, dev->phy.channel);
  4278. } else {
  4279. b43_radio_init2055(dev);
  4280. }
  4281. }
  4282. }
  4283. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Anacore */
  4284. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  4285. {
  4286. u16 override = on ? 0x0 : 0x7FFF;
  4287. u16 core = on ? 0xD : 0x00FD;
  4288. if (dev->phy.rev >= 3) {
  4289. if (on) {
  4290. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4291. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4292. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4293. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4294. } else {
  4295. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, override);
  4296. b43_phy_write(dev, B43_NPHY_AFECTL_C1, core);
  4297. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4298. b43_phy_write(dev, B43_NPHY_AFECTL_C2, core);
  4299. }
  4300. } else {
  4301. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, override);
  4302. }
  4303. }
  4304. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  4305. unsigned int new_channel)
  4306. {
  4307. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  4308. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  4309. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  4310. if ((new_channel < 1) || (new_channel > 14))
  4311. return -EINVAL;
  4312. } else {
  4313. if (new_channel > 200)
  4314. return -EINVAL;
  4315. }
  4316. return b43_nphy_set_channel(dev, channel, channel_type);
  4317. }
  4318. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  4319. {
  4320. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  4321. return 1;
  4322. return 36;
  4323. }
  4324. const struct b43_phy_operations b43_phyops_n = {
  4325. .allocate = b43_nphy_op_allocate,
  4326. .free = b43_nphy_op_free,
  4327. .prepare_structs = b43_nphy_op_prepare_structs,
  4328. .init = b43_nphy_op_init,
  4329. .phy_read = b43_nphy_op_read,
  4330. .phy_write = b43_nphy_op_write,
  4331. .phy_maskset = b43_nphy_op_maskset,
  4332. .radio_read = b43_nphy_op_radio_read,
  4333. .radio_write = b43_nphy_op_radio_write,
  4334. .software_rfkill = b43_nphy_op_software_rfkill,
  4335. .switch_analog = b43_nphy_op_switch_analog,
  4336. .switch_channel = b43_nphy_op_switch_channel,
  4337. .get_default_chan = b43_nphy_op_get_default_chan,
  4338. .recalc_txpower = b43_nphy_op_recalc_txpower,
  4339. .adjust_txpower = b43_nphy_op_adjust_txpower,
  4340. };