pci.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/nl80211.h>
  18. #include <linux/pci.h>
  19. #include <linux/pci-aspm.h>
  20. #include <linux/ath9k_platform.h>
  21. #include <linux/module.h>
  22. #include "ath9k.h"
  23. static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
  24. { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
  25. { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
  26. { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
  27. { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
  28. { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
  29. { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
  30. { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
  31. { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
  32. { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
  33. { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
  34. { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
  35. { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
  36. { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
  37. { 0 }
  38. };
  39. /* return bus cachesize in 4B word units */
  40. static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
  41. {
  42. struct ath_softc *sc = (struct ath_softc *) common->priv;
  43. u8 u8tmp;
  44. pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
  45. *csz = (int)u8tmp;
  46. /*
  47. * This check was put in to avoid "unpleasant" consequences if
  48. * the bootrom has not fully initialized all PCI devices.
  49. * Sometimes the cache line size register is not set
  50. */
  51. if (*csz == 0)
  52. *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
  53. }
  54. static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  55. {
  56. struct ath_softc *sc = (struct ath_softc *) common->priv;
  57. struct ath9k_platform_data *pdata = sc->dev->platform_data;
  58. if (pdata) {
  59. if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
  60. ath_err(common,
  61. "%s: eeprom read failed, offset %08x is out of range\n",
  62. __func__, off);
  63. }
  64. *data = pdata->eeprom_data[off];
  65. } else {
  66. struct ath_hw *ah = (struct ath_hw *) common->ah;
  67. common->ops->read(ah, AR5416_EEPROM_OFFSET +
  68. (off << AR5416_EEPROM_S));
  69. if (!ath9k_hw_wait(ah,
  70. AR_EEPROM_STATUS_DATA,
  71. AR_EEPROM_STATUS_DATA_BUSY |
  72. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  73. AH_WAIT_TIMEOUT)) {
  74. return false;
  75. }
  76. *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
  77. AR_EEPROM_STATUS_DATA_VAL);
  78. }
  79. return true;
  80. }
  81. static void ath_pci_extn_synch_enable(struct ath_common *common)
  82. {
  83. struct ath_softc *sc = (struct ath_softc *) common->priv;
  84. struct pci_dev *pdev = to_pci_dev(sc->dev);
  85. u8 lnkctl;
  86. pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
  87. lnkctl |= PCI_EXP_LNKCTL_ES;
  88. pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
  89. }
  90. /* Need to be called after we discover btcoex capabilities */
  91. static void ath_pci_aspm_init(struct ath_common *common)
  92. {
  93. struct ath_softc *sc = (struct ath_softc *) common->priv;
  94. struct ath_hw *ah = sc->sc_ah;
  95. struct pci_dev *pdev = to_pci_dev(sc->dev);
  96. struct pci_dev *parent;
  97. int pos;
  98. u8 aspm;
  99. if (!ah->is_pciexpress)
  100. return;
  101. pos = pci_pcie_cap(pdev);
  102. if (!pos)
  103. return;
  104. parent = pdev->bus->self;
  105. if (!parent)
  106. return;
  107. if (ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) {
  108. /* Bluetooth coexistance requires disabling ASPM. */
  109. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
  110. aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
  111. pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
  112. /*
  113. * Both upstream and downstream PCIe components should
  114. * have the same ASPM settings.
  115. */
  116. pos = pci_pcie_cap(parent);
  117. pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
  118. aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
  119. pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
  120. ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
  121. return;
  122. }
  123. pos = pci_pcie_cap(parent);
  124. pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
  125. if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
  126. ah->aspm_enabled = true;
  127. /* Initialize PCIe PM and SERDES registers. */
  128. ath9k_hw_configpcipowersave(ah, false);
  129. ath_info(common, "ASPM enabled: 0x%x\n", aspm);
  130. }
  131. }
  132. static const struct ath_bus_ops ath_pci_bus_ops = {
  133. .ath_bus_type = ATH_PCI,
  134. .read_cachesize = ath_pci_read_cachesize,
  135. .eeprom_read = ath_pci_eeprom_read,
  136. .extn_synch_en = ath_pci_extn_synch_enable,
  137. .aspm_init = ath_pci_aspm_init,
  138. };
  139. static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  140. {
  141. void __iomem *mem;
  142. struct ath_softc *sc;
  143. struct ieee80211_hw *hw;
  144. u8 csz;
  145. u32 val;
  146. int ret = 0;
  147. char hw_name[64];
  148. if (pci_enable_device(pdev))
  149. return -EIO;
  150. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  151. if (ret) {
  152. pr_err("32-bit DMA not available\n");
  153. goto err_dma;
  154. }
  155. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  156. if (ret) {
  157. pr_err("32-bit DMA consistent DMA enable failed\n");
  158. goto err_dma;
  159. }
  160. /*
  161. * Cache line size is used to size and align various
  162. * structures used to communicate with the hardware.
  163. */
  164. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  165. if (csz == 0) {
  166. /*
  167. * Linux 2.4.18 (at least) writes the cache line size
  168. * register as a 16-bit wide register which is wrong.
  169. * We must have this setup properly for rx buffer
  170. * DMA to work so force a reasonable value here if it
  171. * comes up zero.
  172. */
  173. csz = L1_CACHE_BYTES / sizeof(u32);
  174. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  175. }
  176. /*
  177. * The default setting of latency timer yields poor results,
  178. * set it to the value used by other systems. It may be worth
  179. * tweaking this setting more.
  180. */
  181. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  182. pci_set_master(pdev);
  183. /*
  184. * Disable the RETRY_TIMEOUT register (0x41) to keep
  185. * PCI Tx retries from interfering with C3 CPU state.
  186. */
  187. pci_read_config_dword(pdev, 0x40, &val);
  188. if ((val & 0x0000ff00) != 0)
  189. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  190. ret = pci_request_region(pdev, 0, "ath9k");
  191. if (ret) {
  192. dev_err(&pdev->dev, "PCI memory region reserve error\n");
  193. ret = -ENODEV;
  194. goto err_region;
  195. }
  196. mem = pci_iomap(pdev, 0, 0);
  197. if (!mem) {
  198. pr_err("PCI memory map error\n") ;
  199. ret = -EIO;
  200. goto err_iomap;
  201. }
  202. hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
  203. if (!hw) {
  204. dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
  205. ret = -ENOMEM;
  206. goto err_alloc_hw;
  207. }
  208. SET_IEEE80211_DEV(hw, &pdev->dev);
  209. pci_set_drvdata(pdev, hw);
  210. sc = hw->priv;
  211. sc->hw = hw;
  212. sc->dev = &pdev->dev;
  213. sc->mem = mem;
  214. /* Will be cleared in ath9k_start() */
  215. set_bit(SC_OP_INVALID, &sc->sc_flags);
  216. ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
  217. if (ret) {
  218. dev_err(&pdev->dev, "request_irq failed\n");
  219. goto err_irq;
  220. }
  221. sc->irq = pdev->irq;
  222. ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
  223. if (ret) {
  224. dev_err(&pdev->dev, "Failed to initialize device\n");
  225. goto err_init;
  226. }
  227. ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
  228. wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
  229. hw_name, (unsigned long)mem, pdev->irq);
  230. return 0;
  231. err_init:
  232. free_irq(sc->irq, sc);
  233. err_irq:
  234. ieee80211_free_hw(hw);
  235. err_alloc_hw:
  236. pci_iounmap(pdev, mem);
  237. err_iomap:
  238. pci_release_region(pdev, 0);
  239. err_region:
  240. /* Nothing */
  241. err_dma:
  242. pci_disable_device(pdev);
  243. return ret;
  244. }
  245. static void ath_pci_remove(struct pci_dev *pdev)
  246. {
  247. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  248. struct ath_softc *sc = hw->priv;
  249. void __iomem *mem = sc->mem;
  250. if (!is_ath9k_unloaded)
  251. sc->sc_ah->ah_flags |= AH_UNPLUGGED;
  252. ath9k_deinit_device(sc);
  253. free_irq(sc->irq, sc);
  254. ieee80211_free_hw(sc->hw);
  255. pci_iounmap(pdev, mem);
  256. pci_disable_device(pdev);
  257. pci_release_region(pdev, 0);
  258. }
  259. #ifdef CONFIG_PM
  260. static int ath_pci_suspend(struct device *device)
  261. {
  262. struct pci_dev *pdev = to_pci_dev(device);
  263. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  264. struct ath_softc *sc = hw->priv;
  265. if (sc->wow_enabled)
  266. return 0;
  267. /* The device has to be moved to FULLSLEEP forcibly.
  268. * Otherwise the chip never moved to full sleep,
  269. * when no interface is up.
  270. */
  271. ath9k_hw_disable(sc->sc_ah);
  272. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
  273. return 0;
  274. }
  275. static int ath_pci_resume(struct device *device)
  276. {
  277. struct pci_dev *pdev = to_pci_dev(device);
  278. u32 val;
  279. /*
  280. * Suspend/Resume resets the PCI configuration space, so we have to
  281. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  282. * PCI Tx retries from interfering with C3 CPU state
  283. */
  284. pci_read_config_dword(pdev, 0x40, &val);
  285. if ((val & 0x0000ff00) != 0)
  286. pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
  287. return 0;
  288. }
  289. static const struct dev_pm_ops ath9k_pm_ops = {
  290. .suspend = ath_pci_suspend,
  291. .resume = ath_pci_resume,
  292. .freeze = ath_pci_suspend,
  293. .thaw = ath_pci_resume,
  294. .poweroff = ath_pci_suspend,
  295. .restore = ath_pci_resume,
  296. };
  297. #define ATH9K_PM_OPS (&ath9k_pm_ops)
  298. #else /* !CONFIG_PM */
  299. #define ATH9K_PM_OPS NULL
  300. #endif /* !CONFIG_PM */
  301. MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
  302. static struct pci_driver ath_pci_driver = {
  303. .name = "ath9k",
  304. .id_table = ath_pci_id_table,
  305. .probe = ath_pci_probe,
  306. .remove = ath_pci_remove,
  307. .driver.pm = ATH9K_PM_OPS,
  308. };
  309. int ath_pci_init(void)
  310. {
  311. return pci_register_driver(&ath_pci_driver);
  312. }
  313. void ath_pci_exit(void)
  314. {
  315. pci_unregister_driver(&ath_pci_driver);
  316. }