ath9k.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. #include "mci.h"
  26. #include "dfs.h"
  27. /*
  28. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  29. * should rely on this file or its contents.
  30. */
  31. struct ath_node;
  32. /* Macro to expand scalars to 64-bit objects */
  33. #define ito64(x) (sizeof(x) == 1) ? \
  34. (((unsigned long long int)(x)) & (0xff)) : \
  35. (sizeof(x) == 2) ? \
  36. (((unsigned long long int)(x)) & 0xffff) : \
  37. ((sizeof(x) == 4) ? \
  38. (((unsigned long long int)(x)) & 0xffffffff) : \
  39. (unsigned long long int)(x))
  40. /* increment with wrap-around */
  41. #define INCR(_l, _sz) do { \
  42. (_l)++; \
  43. (_l) &= ((_sz) - 1); \
  44. } while (0)
  45. /* decrement with wrap-around */
  46. #define DECR(_l, _sz) do { \
  47. (_l)--; \
  48. (_l) &= ((_sz) - 1); \
  49. } while (0)
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  53. struct ath_config {
  54. u16 txpowlimit;
  55. u8 cabqReadytime;
  56. };
  57. /*************************/
  58. /* Descriptor Management */
  59. /*************************/
  60. #define ATH_TXBUF_RESET(_bf) do { \
  61. (_bf)->bf_stale = false; \
  62. (_bf)->bf_lastbf = NULL; \
  63. (_bf)->bf_next = NULL; \
  64. memset(&((_bf)->bf_state), 0, \
  65. sizeof(struct ath_buf_state)); \
  66. } while (0)
  67. #define ATH_RXBUF_RESET(_bf) do { \
  68. (_bf)->bf_stale = false; \
  69. } while (0)
  70. /**
  71. * enum buffer_type - Buffer type flags
  72. *
  73. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  74. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  75. * (used in aggregation scheduling)
  76. */
  77. enum buffer_type {
  78. BUF_AMPDU = BIT(0),
  79. BUF_AGGR = BIT(1),
  80. };
  81. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  82. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  83. #define ATH_TXSTATUS_RING_SIZE 512
  84. #define DS2PHYS(_dd, _ds) \
  85. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  86. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  87. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  88. struct ath_descdma {
  89. void *dd_desc;
  90. dma_addr_t dd_desc_paddr;
  91. u32 dd_desc_len;
  92. struct ath_buf *dd_bufptr;
  93. };
  94. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  95. struct list_head *head, const char *name,
  96. int nbuf, int ndesc, bool is_tx);
  97. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  98. struct list_head *head);
  99. /***********/
  100. /* RX / TX */
  101. /***********/
  102. #define ATH_RXBUF 512
  103. #define ATH_TXBUF 512
  104. #define ATH_TXBUF_RESERVE 5
  105. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  106. #define ATH_TXMAXTRY 13
  107. #define TID_TO_WME_AC(_tid) \
  108. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  109. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  110. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  111. WME_AC_VO)
  112. #define ATH_AGGR_DELIM_SZ 4
  113. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  114. /* number of delimiters for encryption padding */
  115. #define ATH_AGGR_ENCRYPTDELIM 10
  116. /* minimum h/w qdepth to be sustained to maximize aggregation */
  117. #define ATH_AGGR_MIN_QDEPTH 2
  118. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  119. #define IEEE80211_SEQ_SEQ_SHIFT 4
  120. #define IEEE80211_SEQ_MAX 4096
  121. #define IEEE80211_WEP_IVLEN 3
  122. #define IEEE80211_WEP_KIDLEN 1
  123. #define IEEE80211_WEP_CRCLEN 4
  124. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  125. (IEEE80211_WEP_IVLEN + \
  126. IEEE80211_WEP_KIDLEN + \
  127. IEEE80211_WEP_CRCLEN))
  128. /* return whether a bit at index _n in bitmap _bm is set
  129. * _sz is the size of the bitmap */
  130. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  131. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  132. /* return block-ack bitmap index given sequence and starting sequence */
  133. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  134. /* return the seqno for _start + _offset */
  135. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  136. /* returns delimiter padding required given the packet length */
  137. #define ATH_AGGR_GET_NDELIM(_len) \
  138. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  139. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  140. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  141. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  142. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  143. #define ATH_TX_COMPLETE_POLL_INT 1000
  144. enum ATH_AGGR_STATUS {
  145. ATH_AGGR_DONE,
  146. ATH_AGGR_BAW_CLOSED,
  147. ATH_AGGR_LIMITED,
  148. };
  149. #define ATH_TXFIFO_DEPTH 8
  150. struct ath_txq {
  151. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  152. u32 axq_qnum; /* ath9k hardware queue number */
  153. void *axq_link;
  154. struct list_head axq_q;
  155. spinlock_t axq_lock;
  156. u32 axq_depth;
  157. u32 axq_ampdu_depth;
  158. bool stopped;
  159. bool axq_tx_inprogress;
  160. struct list_head axq_acq;
  161. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  162. u8 txq_headidx;
  163. u8 txq_tailidx;
  164. int pending_frames;
  165. struct sk_buff_head complete_q;
  166. };
  167. struct ath_atx_ac {
  168. struct ath_txq *txq;
  169. int sched;
  170. struct list_head list;
  171. struct list_head tid_q;
  172. bool clear_ps_filter;
  173. };
  174. struct ath_frame_info {
  175. struct ath_buf *bf;
  176. int framelen;
  177. enum ath9k_key_type keytype;
  178. u8 keyix;
  179. u8 retries;
  180. u8 rtscts_rate;
  181. };
  182. struct ath_buf_state {
  183. u8 bf_type;
  184. u8 bfs_paprd;
  185. u8 ndelim;
  186. u16 seqno;
  187. unsigned long bfs_paprd_timestamp;
  188. };
  189. struct ath_buf {
  190. struct list_head list;
  191. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  192. an aggregate) */
  193. struct ath_buf *bf_next; /* next subframe in the aggregate */
  194. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  195. void *bf_desc; /* virtual addr of desc */
  196. dma_addr_t bf_daddr; /* physical addr of desc */
  197. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  198. bool bf_stale;
  199. struct ath_buf_state bf_state;
  200. };
  201. struct ath_atx_tid {
  202. struct list_head list;
  203. struct sk_buff_head buf_q;
  204. struct ath_node *an;
  205. struct ath_atx_ac *ac;
  206. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  207. int bar_index;
  208. u16 seq_start;
  209. u16 seq_next;
  210. u16 baw_size;
  211. int tidno;
  212. int baw_head; /* first un-acked tx buffer */
  213. int baw_tail; /* next unused tx buffer slot */
  214. int sched;
  215. int paused;
  216. u8 state;
  217. };
  218. struct ath_node {
  219. #ifdef CONFIG_ATH9K_DEBUGFS
  220. struct list_head list; /* for sc->nodes */
  221. #endif
  222. struct ieee80211_sta *sta; /* station struct we're part of */
  223. struct ieee80211_vif *vif; /* interface with which we're associated */
  224. struct ath_atx_tid tid[WME_NUM_TID];
  225. struct ath_atx_ac ac[WME_NUM_AC];
  226. int ps_key;
  227. u16 maxampdu;
  228. u8 mpdudensity;
  229. bool sleeping;
  230. };
  231. #define AGGR_CLEANUP BIT(1)
  232. #define AGGR_ADDBA_COMPLETE BIT(2)
  233. #define AGGR_ADDBA_PROGRESS BIT(3)
  234. struct ath_tx_control {
  235. struct ath_txq *txq;
  236. struct ath_node *an;
  237. u8 paprd;
  238. };
  239. #define ATH_TX_ERROR 0x01
  240. /**
  241. * @txq_map: Index is mac80211 queue number. This is
  242. * not necessarily the same as the hardware queue number
  243. * (axq_qnum).
  244. */
  245. struct ath_tx {
  246. u16 seq_no;
  247. u32 txqsetup;
  248. spinlock_t txbuflock;
  249. struct list_head txbuf;
  250. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  251. struct ath_descdma txdma;
  252. struct ath_txq *txq_map[WME_NUM_AC];
  253. u32 txq_max_pending[WME_NUM_AC];
  254. u16 max_aggr_framelen[WME_NUM_AC][4][32];
  255. };
  256. struct ath_rx_edma {
  257. struct sk_buff_head rx_fifo;
  258. u32 rx_fifo_hwsize;
  259. };
  260. struct ath_rx {
  261. u8 defant;
  262. u8 rxotherant;
  263. u32 *rxlink;
  264. u32 num_pkts;
  265. unsigned int rxfilter;
  266. spinlock_t rxbuflock;
  267. struct list_head rxbuf;
  268. struct ath_descdma rxdma;
  269. struct ath_buf *rx_bufptr;
  270. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  271. struct sk_buff *frag;
  272. };
  273. int ath_startrecv(struct ath_softc *sc);
  274. bool ath_stoprecv(struct ath_softc *sc);
  275. void ath_flushrecv(struct ath_softc *sc);
  276. u32 ath_calcrxfilter(struct ath_softc *sc);
  277. int ath_rx_init(struct ath_softc *sc, int nbufs);
  278. void ath_rx_cleanup(struct ath_softc *sc);
  279. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  280. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  281. void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
  282. void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
  283. void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
  284. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  285. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  286. void ath_draintxq(struct ath_softc *sc,
  287. struct ath_txq *txq, bool retry_tx);
  288. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  289. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  290. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  291. int ath_tx_init(struct ath_softc *sc, int nbufs);
  292. void ath_tx_cleanup(struct ath_softc *sc);
  293. int ath_txq_update(struct ath_softc *sc, int qnum,
  294. struct ath9k_tx_queue_info *q);
  295. void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
  296. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  297. struct ath_tx_control *txctl);
  298. void ath_tx_tasklet(struct ath_softc *sc);
  299. void ath_tx_edma_tasklet(struct ath_softc *sc);
  300. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  301. u16 tid, u16 *ssn);
  302. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  303. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  304. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  305. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  306. struct ath_node *an);
  307. /********/
  308. /* VIFs */
  309. /********/
  310. struct ath_vif {
  311. int av_bslot;
  312. bool primary_sta_vif;
  313. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  314. struct ath_buf *av_bcbuf;
  315. };
  316. /*******************/
  317. /* Beacon Handling */
  318. /*******************/
  319. /*
  320. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  321. * number of BSSIDs) if a given beacon does not go out even after waiting this
  322. * number of beacon intervals, the game's up.
  323. */
  324. #define BSTUCK_THRESH 9
  325. #define ATH_BCBUF 8
  326. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  327. #define ATH_DEFAULT_BMISS_LIMIT 10
  328. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  329. struct ath_beacon_config {
  330. int beacon_interval;
  331. u16 listen_interval;
  332. u16 dtim_period;
  333. u16 bmiss_timeout;
  334. u8 dtim_count;
  335. bool enable_beacon;
  336. };
  337. struct ath_beacon {
  338. enum {
  339. OK, /* no change needed */
  340. UPDATE, /* update pending */
  341. COMMIT /* beacon sent, commit change */
  342. } updateslot; /* slot time update fsm */
  343. u32 beaconq;
  344. u32 bmisscnt;
  345. u32 bc_tstamp;
  346. struct ieee80211_vif *bslot[ATH_BCBUF];
  347. int slottime;
  348. int slotupdate;
  349. struct ath9k_tx_queue_info beacon_qi;
  350. struct ath_descdma bdma;
  351. struct ath_txq *cabq;
  352. struct list_head bbuf;
  353. bool tx_processed;
  354. bool tx_last;
  355. };
  356. void ath9k_beacon_tasklet(unsigned long data);
  357. bool ath9k_allow_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  358. void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
  359. u32 changed);
  360. void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  361. void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  362. void ath9k_set_tsfadjust(struct ath_softc *sc, struct ieee80211_vif *vif);
  363. void ath9k_set_beacon(struct ath_softc *sc);
  364. void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
  365. /*******************/
  366. /* Link Monitoring */
  367. /*******************/
  368. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  369. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  370. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  371. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  372. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  373. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  374. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  375. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  376. #define ATH_PLL_WORK_INTERVAL 100
  377. void ath_tx_complete_poll_work(struct work_struct *work);
  378. void ath_reset_work(struct work_struct *work);
  379. void ath_hw_check(struct work_struct *work);
  380. void ath_hw_pll_work(struct work_struct *work);
  381. void ath_rx_poll(unsigned long data);
  382. void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
  383. void ath_paprd_calibrate(struct work_struct *work);
  384. void ath_ani_calibrate(unsigned long data);
  385. void ath_start_ani(struct ath_softc *sc);
  386. void ath_stop_ani(struct ath_softc *sc);
  387. void ath_check_ani(struct ath_softc *sc);
  388. int ath_update_survey_stats(struct ath_softc *sc);
  389. void ath_update_survey_nf(struct ath_softc *sc, int channel);
  390. void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
  391. /**********/
  392. /* BTCOEX */
  393. /**********/
  394. enum bt_op_flags {
  395. BT_OP_PRIORITY_DETECTED,
  396. BT_OP_SCAN,
  397. };
  398. struct ath_btcoex {
  399. bool hw_timer_enabled;
  400. spinlock_t btcoex_lock;
  401. struct timer_list period_timer; /* Timer for BT period */
  402. u32 bt_priority_cnt;
  403. unsigned long bt_priority_time;
  404. unsigned long op_flags;
  405. int bt_stomp_type; /* Types of BT stomping */
  406. u32 btcoex_no_stomp; /* in usec */
  407. u32 btcoex_period; /* in usec */
  408. u32 btscan_no_stomp; /* in usec */
  409. u32 duty_cycle;
  410. u32 bt_wait_time;
  411. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  412. struct ath_mci_profile mci;
  413. };
  414. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  415. int ath9k_init_btcoex(struct ath_softc *sc);
  416. void ath9k_deinit_btcoex(struct ath_softc *sc);
  417. void ath9k_start_btcoex(struct ath_softc *sc);
  418. void ath9k_stop_btcoex(struct ath_softc *sc);
  419. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  420. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  421. void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
  422. u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
  423. void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
  424. #else
  425. static inline int ath9k_init_btcoex(struct ath_softc *sc)
  426. {
  427. return 0;
  428. }
  429. static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
  430. {
  431. }
  432. static inline void ath9k_start_btcoex(struct ath_softc *sc)
  433. {
  434. }
  435. static inline void ath9k_stop_btcoex(struct ath_softc *sc)
  436. {
  437. }
  438. static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
  439. u32 status)
  440. {
  441. }
  442. static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
  443. u32 max_4ms_framelen)
  444. {
  445. return 0;
  446. }
  447. static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
  448. {
  449. }
  450. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  451. struct ath9k_wow_pattern {
  452. u8 pattern_bytes[MAX_PATTERN_SIZE];
  453. u8 mask_bytes[MAX_PATTERN_SIZE];
  454. u32 pattern_len;
  455. };
  456. /********************/
  457. /* LED Control */
  458. /********************/
  459. #define ATH_LED_PIN_DEF 1
  460. #define ATH_LED_PIN_9287 8
  461. #define ATH_LED_PIN_9300 10
  462. #define ATH_LED_PIN_9485 6
  463. #define ATH_LED_PIN_9462 4
  464. #ifdef CONFIG_MAC80211_LEDS
  465. void ath_init_leds(struct ath_softc *sc);
  466. void ath_deinit_leds(struct ath_softc *sc);
  467. #else
  468. static inline void ath_init_leds(struct ath_softc *sc)
  469. {
  470. }
  471. static inline void ath_deinit_leds(struct ath_softc *sc)
  472. {
  473. }
  474. #endif
  475. /*******************************/
  476. /* Antenna diversity/combining */
  477. /*******************************/
  478. #define ATH_ANT_RX_CURRENT_SHIFT 4
  479. #define ATH_ANT_RX_MAIN_SHIFT 2
  480. #define ATH_ANT_RX_MASK 0x3
  481. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  482. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  483. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  484. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  485. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  486. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  487. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  488. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  489. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  490. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  491. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  492. enum ath9k_ant_div_comb_lna_conf {
  493. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  494. ATH_ANT_DIV_COMB_LNA2,
  495. ATH_ANT_DIV_COMB_LNA1,
  496. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  497. };
  498. struct ath_ant_comb {
  499. u16 count;
  500. u16 total_pkt_count;
  501. bool scan;
  502. bool scan_not_start;
  503. int main_total_rssi;
  504. int alt_total_rssi;
  505. int alt_recv_cnt;
  506. int main_recv_cnt;
  507. int rssi_lna1;
  508. int rssi_lna2;
  509. int rssi_add;
  510. int rssi_sub;
  511. int rssi_first;
  512. int rssi_second;
  513. int rssi_third;
  514. bool alt_good;
  515. int quick_scan_cnt;
  516. int main_conf;
  517. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  518. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  519. int first_bias;
  520. int second_bias;
  521. bool first_ratio;
  522. bool second_ratio;
  523. unsigned long scan_start_time;
  524. };
  525. void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
  526. void ath_ant_comb_update(struct ath_softc *sc);
  527. /********************/
  528. /* Main driver core */
  529. /********************/
  530. /*
  531. * Default cache line size, in bytes.
  532. * Used when PCI device not fully initialized by bootrom/BIOS
  533. */
  534. #define DEFAULT_CACHELINE 32
  535. #define ATH_REGCLASSIDS_MAX 10
  536. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  537. #define ATH_MAX_SW_RETRIES 30
  538. #define ATH_CHAN_MAX 255
  539. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  540. #define ATH_RATE_DUMMY_MARKER 0
  541. enum sc_op_flags {
  542. SC_OP_INVALID,
  543. SC_OP_BEACONS,
  544. SC_OP_RXFLUSH,
  545. SC_OP_ANI_RUN,
  546. SC_OP_PRIM_STA_VIF,
  547. SC_OP_HW_RESET,
  548. };
  549. /* Powersave flags */
  550. #define PS_WAIT_FOR_BEACON BIT(0)
  551. #define PS_WAIT_FOR_CAB BIT(1)
  552. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  553. #define PS_WAIT_FOR_TX_ACK BIT(3)
  554. #define PS_BEACON_SYNC BIT(4)
  555. struct ath_rate_table;
  556. struct ath9k_vif_iter_data {
  557. const u8 *hw_macaddr; /* phy's hardware address, set
  558. * before starting iteration for
  559. * valid bssid mask.
  560. */
  561. u8 mask[ETH_ALEN]; /* bssid mask */
  562. int naps; /* number of AP vifs */
  563. int nmeshes; /* number of mesh vifs */
  564. int nstations; /* number of station vifs */
  565. int nwds; /* number of WDS vifs */
  566. int nadhocs; /* number of adhoc vifs */
  567. };
  568. struct ath_softc {
  569. struct ieee80211_hw *hw;
  570. struct device *dev;
  571. struct survey_info *cur_survey;
  572. struct survey_info survey[ATH9K_NUM_CHANNELS];
  573. struct tasklet_struct intr_tq;
  574. struct tasklet_struct bcon_tasklet;
  575. struct ath_hw *sc_ah;
  576. void __iomem *mem;
  577. int irq;
  578. spinlock_t sc_serial_rw;
  579. spinlock_t sc_pm_lock;
  580. spinlock_t sc_pcu_lock;
  581. struct mutex mutex;
  582. struct work_struct paprd_work;
  583. struct work_struct hw_check_work;
  584. struct work_struct hw_reset_work;
  585. struct completion paprd_complete;
  586. unsigned int hw_busy_count;
  587. unsigned long sc_flags;
  588. u32 intrstatus;
  589. u16 ps_flags; /* PS_* */
  590. u16 curtxpow;
  591. bool ps_enabled;
  592. bool ps_idle;
  593. short nbcnvifs;
  594. short nvifs;
  595. unsigned long ps_usecount;
  596. struct ath_config config;
  597. struct ath_rx rx;
  598. struct ath_tx tx;
  599. struct ath_beacon beacon;
  600. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  601. #ifdef CONFIG_MAC80211_LEDS
  602. bool led_registered;
  603. char led_name[32];
  604. struct led_classdev led_cdev;
  605. #endif
  606. struct ath9k_hw_cal_data caldata;
  607. int last_rssi;
  608. #ifdef CONFIG_ATH9K_DEBUGFS
  609. struct ath9k_debug debug;
  610. spinlock_t nodes_lock;
  611. struct list_head nodes; /* basically, stations */
  612. unsigned int tx_complete_poll_work_seen;
  613. #endif
  614. struct ath_beacon_config cur_beacon_conf;
  615. struct delayed_work tx_complete_work;
  616. struct delayed_work hw_pll_work;
  617. struct timer_list rx_poll_timer;
  618. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  619. struct ath_btcoex btcoex;
  620. struct ath_mci_coex mci_coex;
  621. struct work_struct mci_work;
  622. #endif
  623. struct ath_descdma txsdma;
  624. struct ath_ant_comb ant_comb;
  625. u8 ant_tx, ant_rx;
  626. struct dfs_pattern_detector *dfs_detector;
  627. u32 wow_enabled;
  628. #ifdef CONFIG_PM_SLEEP
  629. atomic_t wow_got_bmiss_intr;
  630. atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
  631. u32 wow_intr_before_sleep;
  632. #endif
  633. };
  634. void ath9k_tasklet(unsigned long data);
  635. int ath_cabq_update(struct ath_softc *);
  636. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  637. {
  638. common->bus_ops->read_cachesize(common, csz);
  639. }
  640. extern struct ieee80211_ops ath9k_ops;
  641. extern int ath9k_modparam_nohwcrypt;
  642. extern int led_blink;
  643. extern bool is_ath9k_unloaded;
  644. u8 ath9k_parse_mpdudensity(u8 mpdudensity);
  645. irqreturn_t ath_isr(int irq, void *dev);
  646. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  647. const struct ath_bus_ops *bus_ops);
  648. void ath9k_deinit_device(struct ath_softc *sc);
  649. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  650. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  651. bool ath9k_uses_beacons(int type);
  652. #ifdef CONFIG_ATH9K_PCI
  653. int ath_pci_init(void);
  654. void ath_pci_exit(void);
  655. #else
  656. static inline int ath_pci_init(void) { return 0; };
  657. static inline void ath_pci_exit(void) {};
  658. #endif
  659. #ifdef CONFIG_ATH9K_AHB
  660. int ath_ahb_init(void);
  661. void ath_ahb_exit(void);
  662. #else
  663. static inline int ath_ahb_init(void) { return 0; };
  664. static inline void ath_ahb_exit(void) {};
  665. #endif
  666. void ath9k_ps_wakeup(struct ath_softc *sc);
  667. void ath9k_ps_restore(struct ath_softc *sc);
  668. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  669. void ath_start_rfkill_poll(struct ath_softc *sc);
  670. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  671. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  672. struct ieee80211_vif *vif,
  673. struct ath9k_vif_iter_data *iter_data);
  674. #endif /* ATH9K_H */