ar9003_mac.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/export.h>
  17. #include "hw.h"
  18. #include "ar9003_mac.h"
  19. #include "ar9003_mci.h"
  20. static void ar9003_hw_rx_enable(struct ath_hw *hw)
  21. {
  22. REG_WRITE(hw, AR_CR, 0);
  23. }
  24. static void
  25. ar9003_set_txdesc(struct ath_hw *ah, void *ds, struct ath_tx_info *i)
  26. {
  27. struct ar9003_txc *ads = ds;
  28. int checksum = 0;
  29. u32 val, ctl12, ctl17;
  30. u8 desc_len;
  31. desc_len = (AR_SREV_9462(ah) ? 0x18 : 0x17);
  32. val = (ATHEROS_VENDOR_ID << AR_DescId_S) |
  33. (1 << AR_TxRxDesc_S) |
  34. (1 << AR_CtrlStat_S) |
  35. (i->qcu << AR_TxQcuNum_S) | desc_len;
  36. checksum += val;
  37. ACCESS_ONCE(ads->info) = val;
  38. checksum += i->link;
  39. ACCESS_ONCE(ads->link) = i->link;
  40. checksum += i->buf_addr[0];
  41. ACCESS_ONCE(ads->data0) = i->buf_addr[0];
  42. checksum += i->buf_addr[1];
  43. ACCESS_ONCE(ads->data1) = i->buf_addr[1];
  44. checksum += i->buf_addr[2];
  45. ACCESS_ONCE(ads->data2) = i->buf_addr[2];
  46. checksum += i->buf_addr[3];
  47. ACCESS_ONCE(ads->data3) = i->buf_addr[3];
  48. checksum += (val = (i->buf_len[0] << AR_BufLen_S) & AR_BufLen);
  49. ACCESS_ONCE(ads->ctl3) = val;
  50. checksum += (val = (i->buf_len[1] << AR_BufLen_S) & AR_BufLen);
  51. ACCESS_ONCE(ads->ctl5) = val;
  52. checksum += (val = (i->buf_len[2] << AR_BufLen_S) & AR_BufLen);
  53. ACCESS_ONCE(ads->ctl7) = val;
  54. checksum += (val = (i->buf_len[3] << AR_BufLen_S) & AR_BufLen);
  55. ACCESS_ONCE(ads->ctl9) = val;
  56. checksum = (u16) (((checksum & 0xffff) + (checksum >> 16)) & 0xffff);
  57. ACCESS_ONCE(ads->ctl10) = checksum;
  58. if (i->is_first || i->is_last) {
  59. ACCESS_ONCE(ads->ctl13) = set11nTries(i->rates, 0)
  60. | set11nTries(i->rates, 1)
  61. | set11nTries(i->rates, 2)
  62. | set11nTries(i->rates, 3)
  63. | (i->dur_update ? AR_DurUpdateEna : 0)
  64. | SM(0, AR_BurstDur);
  65. ACCESS_ONCE(ads->ctl14) = set11nRate(i->rates, 0)
  66. | set11nRate(i->rates, 1)
  67. | set11nRate(i->rates, 2)
  68. | set11nRate(i->rates, 3);
  69. } else {
  70. ACCESS_ONCE(ads->ctl13) = 0;
  71. ACCESS_ONCE(ads->ctl14) = 0;
  72. }
  73. ads->ctl20 = 0;
  74. ads->ctl21 = 0;
  75. ads->ctl22 = 0;
  76. ads->ctl23 = 0;
  77. ctl17 = SM(i->keytype, AR_EncrType);
  78. if (!i->is_first) {
  79. ACCESS_ONCE(ads->ctl11) = 0;
  80. ACCESS_ONCE(ads->ctl12) = i->is_last ? 0 : AR_TxMore;
  81. ACCESS_ONCE(ads->ctl15) = 0;
  82. ACCESS_ONCE(ads->ctl16) = 0;
  83. ACCESS_ONCE(ads->ctl17) = ctl17;
  84. ACCESS_ONCE(ads->ctl18) = 0;
  85. ACCESS_ONCE(ads->ctl19) = 0;
  86. return;
  87. }
  88. ACCESS_ONCE(ads->ctl11) = (i->pkt_len & AR_FrameLen)
  89. | (i->flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0)
  90. | SM(i->txpower, AR_XmitPower)
  91. | (i->flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0)
  92. | (i->keyix != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0)
  93. | (i->flags & ATH9K_TXDESC_LOWRXCHAIN ? AR_LowRxChain : 0)
  94. | (i->flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0)
  95. | (i->flags & ATH9K_TXDESC_RTSENA ? AR_RTSEnable :
  96. (i->flags & ATH9K_TXDESC_CTSENA ? AR_CTSEnable : 0));
  97. ctl12 = (i->keyix != ATH9K_TXKEYIX_INVALID ?
  98. SM(i->keyix, AR_DestIdx) : 0)
  99. | SM(i->type, AR_FrameType)
  100. | (i->flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0)
  101. | (i->flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0)
  102. | (i->flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
  103. ctl17 |= (i->flags & ATH9K_TXDESC_LDPC ? AR_LDPC : 0);
  104. switch (i->aggr) {
  105. case AGGR_BUF_FIRST:
  106. ctl17 |= SM(i->aggr_len, AR_AggrLen);
  107. /* fall through */
  108. case AGGR_BUF_MIDDLE:
  109. ctl12 |= AR_IsAggr | AR_MoreAggr;
  110. ctl17 |= SM(i->ndelim, AR_PadDelim);
  111. break;
  112. case AGGR_BUF_LAST:
  113. ctl12 |= AR_IsAggr;
  114. break;
  115. case AGGR_BUF_NONE:
  116. break;
  117. }
  118. val = (i->flags & ATH9K_TXDESC_PAPRD) >> ATH9K_TXDESC_PAPRD_S;
  119. ctl12 |= SM(val, AR_PAPRDChainMask);
  120. ACCESS_ONCE(ads->ctl12) = ctl12;
  121. ACCESS_ONCE(ads->ctl17) = ctl17;
  122. ACCESS_ONCE(ads->ctl15) = set11nPktDurRTSCTS(i->rates, 0)
  123. | set11nPktDurRTSCTS(i->rates, 1);
  124. ACCESS_ONCE(ads->ctl16) = set11nPktDurRTSCTS(i->rates, 2)
  125. | set11nPktDurRTSCTS(i->rates, 3);
  126. ACCESS_ONCE(ads->ctl18) = set11nRateFlags(i->rates, 0)
  127. | set11nRateFlags(i->rates, 1)
  128. | set11nRateFlags(i->rates, 2)
  129. | set11nRateFlags(i->rates, 3)
  130. | SM(i->rtscts_rate, AR_RTSCTSRate);
  131. ACCESS_ONCE(ads->ctl19) = AR_Not_Sounding;
  132. }
  133. static u16 ar9003_calc_ptr_chksum(struct ar9003_txc *ads)
  134. {
  135. int checksum;
  136. checksum = ads->info + ads->link
  137. + ads->data0 + ads->ctl3
  138. + ads->data1 + ads->ctl5
  139. + ads->data2 + ads->ctl7
  140. + ads->data3 + ads->ctl9;
  141. return ((checksum & 0xffff) + (checksum >> 16)) & AR_TxPtrChkSum;
  142. }
  143. static void ar9003_hw_set_desc_link(void *ds, u32 ds_link)
  144. {
  145. struct ar9003_txc *ads = ds;
  146. ads->link = ds_link;
  147. ads->ctl10 &= ~AR_TxPtrChkSum;
  148. ads->ctl10 |= ar9003_calc_ptr_chksum(ads);
  149. }
  150. static bool ar9003_hw_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
  151. {
  152. u32 isr = 0;
  153. u32 mask2 = 0;
  154. struct ath9k_hw_capabilities *pCap = &ah->caps;
  155. struct ath_common *common = ath9k_hw_common(ah);
  156. u32 sync_cause = 0, async_cause, async_mask = AR_INTR_MAC_IRQ;
  157. if (ath9k_hw_mci_is_enabled(ah))
  158. async_mask |= AR_INTR_ASYNC_MASK_MCI;
  159. async_cause = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
  160. if (async_cause & async_mask) {
  161. if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
  162. == AR_RTC_STATUS_ON)
  163. isr = REG_READ(ah, AR_ISR);
  164. }
  165. sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) & AR_INTR_SYNC_DEFAULT;
  166. *masked = 0;
  167. if (!isr && !sync_cause && !async_cause)
  168. return false;
  169. if (isr) {
  170. if (isr & AR_ISR_BCNMISC) {
  171. u32 isr2;
  172. isr2 = REG_READ(ah, AR_ISR_S2);
  173. mask2 |= ((isr2 & AR_ISR_S2_TIM) >>
  174. MAP_ISR_S2_TIM);
  175. mask2 |= ((isr2 & AR_ISR_S2_DTIM) >>
  176. MAP_ISR_S2_DTIM);
  177. mask2 |= ((isr2 & AR_ISR_S2_DTIMSYNC) >>
  178. MAP_ISR_S2_DTIMSYNC);
  179. mask2 |= ((isr2 & AR_ISR_S2_CABEND) >>
  180. MAP_ISR_S2_CABEND);
  181. mask2 |= ((isr2 & AR_ISR_S2_GTT) <<
  182. MAP_ISR_S2_GTT);
  183. mask2 |= ((isr2 & AR_ISR_S2_CST) <<
  184. MAP_ISR_S2_CST);
  185. mask2 |= ((isr2 & AR_ISR_S2_TSFOOR) >>
  186. MAP_ISR_S2_TSFOOR);
  187. mask2 |= ((isr2 & AR_ISR_S2_BB_WATCHDOG) >>
  188. MAP_ISR_S2_BB_WATCHDOG);
  189. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  190. REG_WRITE(ah, AR_ISR_S2, isr2);
  191. isr &= ~AR_ISR_BCNMISC;
  192. }
  193. }
  194. if ((pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED))
  195. isr = REG_READ(ah, AR_ISR_RAC);
  196. if (isr == 0xffffffff) {
  197. *masked = 0;
  198. return false;
  199. }
  200. *masked = isr & ATH9K_INT_COMMON;
  201. if (ah->config.rx_intr_mitigation)
  202. if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
  203. *masked |= ATH9K_INT_RXLP;
  204. if (ah->config.tx_intr_mitigation)
  205. if (isr & (AR_ISR_TXMINTR | AR_ISR_TXINTM))
  206. *masked |= ATH9K_INT_TX;
  207. if (isr & (AR_ISR_LP_RXOK | AR_ISR_RXERR))
  208. *masked |= ATH9K_INT_RXLP;
  209. if (isr & AR_ISR_HP_RXOK)
  210. *masked |= ATH9K_INT_RXHP;
  211. if (isr & (AR_ISR_TXOK | AR_ISR_TXERR | AR_ISR_TXEOL)) {
  212. *masked |= ATH9K_INT_TX;
  213. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  214. u32 s0, s1;
  215. s0 = REG_READ(ah, AR_ISR_S0);
  216. REG_WRITE(ah, AR_ISR_S0, s0);
  217. s1 = REG_READ(ah, AR_ISR_S1);
  218. REG_WRITE(ah, AR_ISR_S1, s1);
  219. isr &= ~(AR_ISR_TXOK | AR_ISR_TXERR |
  220. AR_ISR_TXEOL);
  221. }
  222. }
  223. if (isr & AR_ISR_GENTMR) {
  224. u32 s5;
  225. if (pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)
  226. s5 = REG_READ(ah, AR_ISR_S5_S);
  227. else
  228. s5 = REG_READ(ah, AR_ISR_S5);
  229. ah->intr_gen_timer_trigger =
  230. MS(s5, AR_ISR_S5_GENTIMER_TRIG);
  231. ah->intr_gen_timer_thresh =
  232. MS(s5, AR_ISR_S5_GENTIMER_THRESH);
  233. if (ah->intr_gen_timer_trigger)
  234. *masked |= ATH9K_INT_GENTIMER;
  235. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  236. REG_WRITE(ah, AR_ISR_S5, s5);
  237. isr &= ~AR_ISR_GENTMR;
  238. }
  239. }
  240. *masked |= mask2;
  241. if (!(pCap->hw_caps & ATH9K_HW_CAP_RAC_SUPPORTED)) {
  242. REG_WRITE(ah, AR_ISR, isr);
  243. (void) REG_READ(ah, AR_ISR);
  244. }
  245. if (*masked & ATH9K_INT_BB_WATCHDOG)
  246. ar9003_hw_bb_watchdog_read(ah);
  247. }
  248. if (async_cause & AR_INTR_ASYNC_MASK_MCI)
  249. ar9003_mci_get_isr(ah, masked);
  250. if (sync_cause) {
  251. ath9k_debug_sync_cause(common, sync_cause);
  252. if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
  253. REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
  254. REG_WRITE(ah, AR_RC, 0);
  255. *masked |= ATH9K_INT_FATAL;
  256. }
  257. if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
  258. ath_dbg(common, INTERRUPT,
  259. "AR_INTR_SYNC_LOCAL_TIMEOUT\n");
  260. REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
  261. (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
  262. }
  263. return true;
  264. }
  265. static int ar9003_hw_proc_txdesc(struct ath_hw *ah, void *ds,
  266. struct ath_tx_status *ts)
  267. {
  268. struct ar9003_txs *ads;
  269. u32 status;
  270. ads = &ah->ts_ring[ah->ts_tail];
  271. status = ACCESS_ONCE(ads->status8);
  272. if ((status & AR_TxDone) == 0)
  273. return -EINPROGRESS;
  274. ah->ts_tail = (ah->ts_tail + 1) % ah->ts_size;
  275. if ((MS(ads->ds_info, AR_DescId) != ATHEROS_VENDOR_ID) ||
  276. (MS(ads->ds_info, AR_TxRxDesc) != 1)) {
  277. ath_dbg(ath9k_hw_common(ah), XMIT,
  278. "Tx Descriptor error %x\n", ads->ds_info);
  279. memset(ads, 0, sizeof(*ads));
  280. return -EIO;
  281. }
  282. ts->ts_rateindex = MS(status, AR_FinalTxIdx);
  283. ts->ts_seqnum = MS(status, AR_SeqNum);
  284. ts->tid = MS(status, AR_TxTid);
  285. ts->qid = MS(ads->ds_info, AR_TxQcuNum);
  286. ts->desc_id = MS(ads->status1, AR_TxDescId);
  287. ts->ts_tstamp = ads->status4;
  288. ts->ts_status = 0;
  289. ts->ts_flags = 0;
  290. if (status & AR_TxOpExceeded)
  291. ts->ts_status |= ATH9K_TXERR_XTXOP;
  292. status = ACCESS_ONCE(ads->status2);
  293. ts->ts_rssi_ctl0 = MS(status, AR_TxRSSIAnt00);
  294. ts->ts_rssi_ctl1 = MS(status, AR_TxRSSIAnt01);
  295. ts->ts_rssi_ctl2 = MS(status, AR_TxRSSIAnt02);
  296. if (status & AR_TxBaStatus) {
  297. ts->ts_flags |= ATH9K_TX_BA;
  298. ts->ba_low = ads->status5;
  299. ts->ba_high = ads->status6;
  300. }
  301. status = ACCESS_ONCE(ads->status3);
  302. if (status & AR_ExcessiveRetries)
  303. ts->ts_status |= ATH9K_TXERR_XRETRY;
  304. if (status & AR_Filtered)
  305. ts->ts_status |= ATH9K_TXERR_FILT;
  306. if (status & AR_FIFOUnderrun) {
  307. ts->ts_status |= ATH9K_TXERR_FIFO;
  308. ath9k_hw_updatetxtriglevel(ah, true);
  309. }
  310. if (status & AR_TxTimerExpired)
  311. ts->ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
  312. if (status & AR_DescCfgErr)
  313. ts->ts_flags |= ATH9K_TX_DESC_CFG_ERR;
  314. if (status & AR_TxDataUnderrun) {
  315. ts->ts_flags |= ATH9K_TX_DATA_UNDERRUN;
  316. ath9k_hw_updatetxtriglevel(ah, true);
  317. }
  318. if (status & AR_TxDelimUnderrun) {
  319. ts->ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
  320. ath9k_hw_updatetxtriglevel(ah, true);
  321. }
  322. ts->ts_shortretry = MS(status, AR_RTSFailCnt);
  323. ts->ts_longretry = MS(status, AR_DataFailCnt);
  324. ts->ts_virtcol = MS(status, AR_VirtRetryCnt);
  325. status = ACCESS_ONCE(ads->status7);
  326. ts->ts_rssi = MS(status, AR_TxRSSICombined);
  327. ts->ts_rssi_ext0 = MS(status, AR_TxRSSIAnt10);
  328. ts->ts_rssi_ext1 = MS(status, AR_TxRSSIAnt11);
  329. ts->ts_rssi_ext2 = MS(status, AR_TxRSSIAnt12);
  330. memset(ads, 0, sizeof(*ads));
  331. return 0;
  332. }
  333. void ar9003_hw_attach_mac_ops(struct ath_hw *hw)
  334. {
  335. struct ath_hw_ops *ops = ath9k_hw_ops(hw);
  336. ops->rx_enable = ar9003_hw_rx_enable;
  337. ops->set_desc_link = ar9003_hw_set_desc_link;
  338. ops->get_isr = ar9003_hw_get_isr;
  339. ops->set_txdesc = ar9003_set_txdesc;
  340. ops->proc_txdesc = ar9003_hw_proc_txdesc;
  341. }
  342. void ath9k_hw_set_rx_bufsize(struct ath_hw *ah, u16 buf_size)
  343. {
  344. REG_WRITE(ah, AR_DATABUF_SIZE, buf_size & AR_DATABUF_SIZE_MASK);
  345. }
  346. EXPORT_SYMBOL(ath9k_hw_set_rx_bufsize);
  347. void ath9k_hw_addrxbuf_edma(struct ath_hw *ah, u32 rxdp,
  348. enum ath9k_rx_qtype qtype)
  349. {
  350. if (qtype == ATH9K_RX_QUEUE_HP)
  351. REG_WRITE(ah, AR_HP_RXDP, rxdp);
  352. else
  353. REG_WRITE(ah, AR_LP_RXDP, rxdp);
  354. }
  355. EXPORT_SYMBOL(ath9k_hw_addrxbuf_edma);
  356. int ath9k_hw_process_rxdesc_edma(struct ath_hw *ah, struct ath_rx_status *rxs,
  357. void *buf_addr)
  358. {
  359. struct ar9003_rxs *rxsp = (struct ar9003_rxs *) buf_addr;
  360. unsigned int phyerr;
  361. if ((rxsp->status11 & AR_RxDone) == 0)
  362. return -EINPROGRESS;
  363. if (MS(rxsp->ds_info, AR_DescId) != 0x168c)
  364. return -EINVAL;
  365. if ((rxsp->ds_info & (AR_TxRxDesc | AR_CtrlStat)) != 0)
  366. return -EINPROGRESS;
  367. rxs->rs_status = 0;
  368. rxs->rs_flags = 0;
  369. rxs->rs_datalen = rxsp->status2 & AR_DataLen;
  370. rxs->rs_tstamp = rxsp->status3;
  371. /* XXX: Keycache */
  372. rxs->rs_rssi = MS(rxsp->status5, AR_RxRSSICombined);
  373. rxs->rs_rssi_ctl0 = MS(rxsp->status1, AR_RxRSSIAnt00);
  374. rxs->rs_rssi_ctl1 = MS(rxsp->status1, AR_RxRSSIAnt01);
  375. rxs->rs_rssi_ctl2 = MS(rxsp->status1, AR_RxRSSIAnt02);
  376. rxs->rs_rssi_ext0 = MS(rxsp->status5, AR_RxRSSIAnt10);
  377. rxs->rs_rssi_ext1 = MS(rxsp->status5, AR_RxRSSIAnt11);
  378. rxs->rs_rssi_ext2 = MS(rxsp->status5, AR_RxRSSIAnt12);
  379. if (rxsp->status11 & AR_RxKeyIdxValid)
  380. rxs->rs_keyix = MS(rxsp->status11, AR_KeyIdx);
  381. else
  382. rxs->rs_keyix = ATH9K_RXKEYIX_INVALID;
  383. rxs->rs_rate = MS(rxsp->status1, AR_RxRate);
  384. rxs->rs_more = (rxsp->status2 & AR_RxMore) ? 1 : 0;
  385. rxs->rs_isaggr = (rxsp->status11 & AR_RxAggr) ? 1 : 0;
  386. rxs->rs_moreaggr = (rxsp->status11 & AR_RxMoreAggr) ? 1 : 0;
  387. rxs->rs_antenna = (MS(rxsp->status4, AR_RxAntenna) & 0x7);
  388. rxs->rs_flags = (rxsp->status4 & AR_GI) ? ATH9K_RX_GI : 0;
  389. rxs->rs_flags |= (rxsp->status4 & AR_2040) ? ATH9K_RX_2040 : 0;
  390. rxs->evm0 = rxsp->status6;
  391. rxs->evm1 = rxsp->status7;
  392. rxs->evm2 = rxsp->status8;
  393. rxs->evm3 = rxsp->status9;
  394. rxs->evm4 = (rxsp->status10 & 0xffff);
  395. if (rxsp->status11 & AR_PreDelimCRCErr)
  396. rxs->rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
  397. if (rxsp->status11 & AR_PostDelimCRCErr)
  398. rxs->rs_flags |= ATH9K_RX_DELIM_CRC_POST;
  399. if (rxsp->status11 & AR_DecryptBusyErr)
  400. rxs->rs_flags |= ATH9K_RX_DECRYPT_BUSY;
  401. if ((rxsp->status11 & AR_RxFrameOK) == 0) {
  402. /*
  403. * AR_CRCErr will bet set to true if we're on the last
  404. * subframe and the AR_PostDelimCRCErr is caught.
  405. * In a way this also gives us a guarantee that when
  406. * (!(AR_CRCErr) && (AR_PostDelimCRCErr)) we cannot
  407. * possibly be reviewing the last subframe. AR_CRCErr
  408. * is the CRC of the actual data.
  409. */
  410. if (rxsp->status11 & AR_CRCErr)
  411. rxs->rs_status |= ATH9K_RXERR_CRC;
  412. else if (rxsp->status11 & AR_DecryptCRCErr)
  413. rxs->rs_status |= ATH9K_RXERR_DECRYPT;
  414. else if (rxsp->status11 & AR_MichaelErr)
  415. rxs->rs_status |= ATH9K_RXERR_MIC;
  416. if (rxsp->status11 & AR_PHYErr) {
  417. phyerr = MS(rxsp->status11, AR_PHYErrCode);
  418. /*
  419. * If we reach a point here where AR_PostDelimCRCErr is
  420. * true it implies we're *not* on the last subframe. In
  421. * in that case that we know already that the CRC of
  422. * the frame was OK, and MAC would send an ACK for that
  423. * subframe, even if we did get a phy error of type
  424. * ATH9K_PHYERR_OFDM_RESTART. This is only applicable
  425. * to frame that are prior to the last subframe.
  426. * The AR_PostDelimCRCErr is the CRC for the MPDU
  427. * delimiter, which contains the 4 reserved bits,
  428. * the MPDU length (12 bits), and follows the MPDU
  429. * delimiter for an A-MPDU subframe (0x4E = 'N' ASCII).
  430. */
  431. if ((phyerr == ATH9K_PHYERR_OFDM_RESTART) &&
  432. (rxsp->status11 & AR_PostDelimCRCErr)) {
  433. rxs->rs_phyerr = 0;
  434. } else {
  435. rxs->rs_status |= ATH9K_RXERR_PHY;
  436. rxs->rs_phyerr = phyerr;
  437. }
  438. };
  439. }
  440. if (rxsp->status11 & AR_KeyMiss)
  441. rxs->rs_status |= ATH9K_RXERR_KEYMISS;
  442. return 0;
  443. }
  444. EXPORT_SYMBOL(ath9k_hw_process_rxdesc_edma);
  445. void ath9k_hw_reset_txstatus_ring(struct ath_hw *ah)
  446. {
  447. ah->ts_tail = 0;
  448. memset((void *) ah->ts_ring, 0,
  449. ah->ts_size * sizeof(struct ar9003_txs));
  450. ath_dbg(ath9k_hw_common(ah), XMIT,
  451. "TS Start 0x%x End 0x%x Virt %p, Size %d\n",
  452. ah->ts_paddr_start, ah->ts_paddr_end,
  453. ah->ts_ring, ah->ts_size);
  454. REG_WRITE(ah, AR_Q_STATUS_RING_START, ah->ts_paddr_start);
  455. REG_WRITE(ah, AR_Q_STATUS_RING_END, ah->ts_paddr_end);
  456. }
  457. void ath9k_hw_setup_statusring(struct ath_hw *ah, void *ts_start,
  458. u32 ts_paddr_start,
  459. u16 size)
  460. {
  461. ah->ts_paddr_start = ts_paddr_start;
  462. ah->ts_paddr_end = ts_paddr_start + (size * sizeof(struct ar9003_txs));
  463. ah->ts_size = size;
  464. ah->ts_ring = (struct ar9003_txs *) ts_start;
  465. ath9k_hw_reset_txstatus_ring(ah);
  466. }
  467. EXPORT_SYMBOL(ath9k_hw_setup_statusring);