mcdi_pcol.h 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2009-2011 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #ifndef MCDI_PCOL_H
  10. #define MCDI_PCOL_H
  11. /* Values to be written into FMCR_CZ_RESET_STATE_REG to control boot. */
  12. /* Power-on reset state */
  13. #define MC_FW_STATE_POR (1)
  14. /* If this is set in MC_RESET_STATE_REG then it should be
  15. * possible to jump into IMEM without loading code from flash. */
  16. #define MC_FW_WARM_BOOT_OK (2)
  17. /* The MC main image has started to boot. */
  18. #define MC_FW_STATE_BOOTING (4)
  19. /* The Scheduler has started. */
  20. #define MC_FW_STATE_SCHED (8)
  21. /* Siena MC shared memmory offsets */
  22. /* The 'doorbell' addresses are hard-wired to alert the MC when written */
  23. #define MC_SMEM_P0_DOORBELL_OFST 0x000
  24. #define MC_SMEM_P1_DOORBELL_OFST 0x004
  25. /* The rest of these are firmware-defined */
  26. #define MC_SMEM_P0_PDU_OFST 0x008
  27. #define MC_SMEM_P1_PDU_OFST 0x108
  28. #define MC_SMEM_PDU_LEN 0x100
  29. #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0
  30. #define MC_SMEM_P0_STATUS_OFST 0x7f8
  31. #define MC_SMEM_P1_STATUS_OFST 0x7fc
  32. /* Values to be written to the per-port status dword in shared
  33. * memory on reboot and assert */
  34. #define MC_STATUS_DWORD_REBOOT (0xb007b007)
  35. #define MC_STATUS_DWORD_ASSERT (0xdeaddead)
  36. /* The current version of the MCDI protocol.
  37. *
  38. * Note that the ROM burnt into the card only talks V0, so at the very
  39. * least every driver must support version 0 and MCDI_PCOL_VERSION
  40. */
  41. #define MCDI_PCOL_VERSION 1
  42. /* Unused commands: 0x23, 0x27, 0x30, 0x31 */
  43. /* MCDI version 1
  44. *
  45. * Each MCDI request starts with an MCDI_HEADER, which is a 32byte
  46. * structure, filled in by the client.
  47. *
  48. * 0 7 8 16 20 22 23 24 31
  49. * | CODE | R | LEN | SEQ | Rsvd | E | R | XFLAGS |
  50. * | | |
  51. * | | \--- Response
  52. * | \------- Error
  53. * \------------------------------ Resync (always set)
  54. *
  55. * The client writes it's request into MC shared memory, and rings the
  56. * doorbell. Each request is completed by either by the MC writting
  57. * back into shared memory, or by writting out an event.
  58. *
  59. * All MCDI commands support completion by shared memory response. Each
  60. * request may also contain additional data (accounted for by HEADER.LEN),
  61. * and some response's may also contain additional data (again, accounted
  62. * for by HEADER.LEN).
  63. *
  64. * Some MCDI commands support completion by event, in which any associated
  65. * response data is included in the event.
  66. *
  67. * The protocol requires one response to be delivered for every request, a
  68. * request should not be sent unless the response for the previous request
  69. * has been received (either by polling shared memory, or by receiving
  70. * an event).
  71. */
  72. /** Request/Response structure */
  73. #define MCDI_HEADER_OFST 0
  74. #define MCDI_HEADER_CODE_LBN 0
  75. #define MCDI_HEADER_CODE_WIDTH 7
  76. #define MCDI_HEADER_RESYNC_LBN 7
  77. #define MCDI_HEADER_RESYNC_WIDTH 1
  78. #define MCDI_HEADER_DATALEN_LBN 8
  79. #define MCDI_HEADER_DATALEN_WIDTH 8
  80. #define MCDI_HEADER_SEQ_LBN 16
  81. #define MCDI_HEADER_RSVD_LBN 20
  82. #define MCDI_HEADER_RSVD_WIDTH 2
  83. #define MCDI_HEADER_SEQ_WIDTH 4
  84. #define MCDI_HEADER_ERROR_LBN 22
  85. #define MCDI_HEADER_ERROR_WIDTH 1
  86. #define MCDI_HEADER_RESPONSE_LBN 23
  87. #define MCDI_HEADER_RESPONSE_WIDTH 1
  88. #define MCDI_HEADER_XFLAGS_LBN 24
  89. #define MCDI_HEADER_XFLAGS_WIDTH 8
  90. /* Request response using event */
  91. #define MCDI_HEADER_XFLAGS_EVREQ 0x01
  92. /* Maximum number of payload bytes */
  93. #define MCDI_CTL_SDU_LEN_MAX 0xfc
  94. /* The MC can generate events for two reasons:
  95. * - To complete a shared memory request if XFLAGS_EVREQ was set
  96. * - As a notification (link state, i2c event), controlled
  97. * via MC_CMD_LOG_CTRL
  98. *
  99. * Both events share a common structure:
  100. *
  101. * 0 32 33 36 44 52 60
  102. * | Data | Cont | Level | Src | Code | Rsvd |
  103. * |
  104. * \ There is another event pending in this notification
  105. *
  106. * If Code==CMDDONE, then the fields are further interpreted as:
  107. *
  108. * - LEVEL==INFO Command succeeded
  109. * - LEVEL==ERR Command failed
  110. *
  111. * 0 8 16 24 32
  112. * | Seq | Datalen | Errno | Rsvd |
  113. *
  114. * These fields are taken directly out of the standard MCDI header, i.e.,
  115. * LEVEL==ERR, Datalen == 0 => Reboot
  116. *
  117. * Events can be squirted out of the UART (using LOG_CTRL) without a
  118. * MCDI header. An event can be distinguished from a MCDI response by
  119. * examining the first byte which is 0xc0. This corresponds to the
  120. * non-existent MCDI command MC_CMD_DEBUG_LOG.
  121. *
  122. * 0 7 8
  123. * | command | Resync | = 0xc0
  124. *
  125. * Since the event is written in big-endian byte order, this works
  126. * providing bits 56-63 of the event are 0xc0.
  127. *
  128. * 56 60 63
  129. * | Rsvd | Code | = 0xc0
  130. *
  131. * Which means for convenience the event code is 0xc for all MC
  132. * generated events.
  133. */
  134. #define FSE_AZ_EV_CODE_MCDI_EVRESPONSE 0xc
  135. /* Non-existent command target */
  136. #define MC_CMD_ERR_ENOENT 2
  137. /* assert() has killed the MC */
  138. #define MC_CMD_ERR_EINTR 4
  139. /* Caller does not hold required locks */
  140. #define MC_CMD_ERR_EACCES 13
  141. /* Resource is currently unavailable (e.g. lock contention) */
  142. #define MC_CMD_ERR_EBUSY 16
  143. /* Invalid argument to target */
  144. #define MC_CMD_ERR_EINVAL 22
  145. /* Non-recursive resource is already acquired */
  146. #define MC_CMD_ERR_EDEADLK 35
  147. /* Operation not implemented */
  148. #define MC_CMD_ERR_ENOSYS 38
  149. /* Operation timed out */
  150. #define MC_CMD_ERR_ETIME 62
  151. #define MC_CMD_ERR_CODE_OFST 0
  152. /* We define 8 "escape" commands to allow
  153. for command number space extension */
  154. #define MC_CMD_CMD_SPACE_ESCAPE_0 0x78
  155. #define MC_CMD_CMD_SPACE_ESCAPE_1 0x79
  156. #define MC_CMD_CMD_SPACE_ESCAPE_2 0x7A
  157. #define MC_CMD_CMD_SPACE_ESCAPE_3 0x7B
  158. #define MC_CMD_CMD_SPACE_ESCAPE_4 0x7C
  159. #define MC_CMD_CMD_SPACE_ESCAPE_5 0x7D
  160. #define MC_CMD_CMD_SPACE_ESCAPE_6 0x7E
  161. #define MC_CMD_CMD_SPACE_ESCAPE_7 0x7F
  162. /* Vectors in the boot ROM */
  163. /* Point to the copycode entry point. */
  164. #define MC_BOOTROM_COPYCODE_VEC (0x7f4)
  165. /* Points to the recovery mode entry point. */
  166. #define MC_BOOTROM_NOFLASH_VEC (0x7f8)
  167. /* The command set exported by the boot ROM (MCDI v0) */
  168. #define MC_CMD_GET_VERSION_V0_SUPPORTED_FUNCS { \
  169. (1 << MC_CMD_READ32) | \
  170. (1 << MC_CMD_WRITE32) | \
  171. (1 << MC_CMD_COPYCODE) | \
  172. (1 << MC_CMD_GET_VERSION), \
  173. 0, 0, 0 }
  174. #define MC_CMD_SENSOR_INFO_OUT_OFFSET_OFST(_x) \
  175. (MC_CMD_SENSOR_ENTRY_OFST + (_x))
  176. #define MC_CMD_DBI_WRITE_IN_ADDRESS_OFST(n) \
  177. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  178. MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST + \
  179. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  180. #define MC_CMD_DBI_WRITE_IN_BYTE_MASK_OFST(n) \
  181. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  182. MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST + \
  183. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  184. #define MC_CMD_DBI_WRITE_IN_VALUE_OFST(n) \
  185. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  186. MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST + \
  187. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  188. /* MCDI_EVENT structuredef */
  189. #define MCDI_EVENT_LEN 8
  190. #define MCDI_EVENT_CONT_LBN 32
  191. #define MCDI_EVENT_CONT_WIDTH 1
  192. #define MCDI_EVENT_LEVEL_LBN 33
  193. #define MCDI_EVENT_LEVEL_WIDTH 3
  194. #define MCDI_EVENT_LEVEL_INFO 0x0 /* enum */
  195. #define MCDI_EVENT_LEVEL_WARN 0x1 /* enum */
  196. #define MCDI_EVENT_LEVEL_ERR 0x2 /* enum */
  197. #define MCDI_EVENT_LEVEL_FATAL 0x3 /* enum */
  198. #define MCDI_EVENT_DATA_OFST 0
  199. #define MCDI_EVENT_CMDDONE_SEQ_LBN 0
  200. #define MCDI_EVENT_CMDDONE_SEQ_WIDTH 8
  201. #define MCDI_EVENT_CMDDONE_DATALEN_LBN 8
  202. #define MCDI_EVENT_CMDDONE_DATALEN_WIDTH 8
  203. #define MCDI_EVENT_CMDDONE_ERRNO_LBN 16
  204. #define MCDI_EVENT_CMDDONE_ERRNO_WIDTH 8
  205. #define MCDI_EVENT_LINKCHANGE_LP_CAP_LBN 0
  206. #define MCDI_EVENT_LINKCHANGE_LP_CAP_WIDTH 16
  207. #define MCDI_EVENT_LINKCHANGE_SPEED_LBN 16
  208. #define MCDI_EVENT_LINKCHANGE_SPEED_WIDTH 4
  209. #define MCDI_EVENT_LINKCHANGE_SPEED_100M 0x1 /* enum */
  210. #define MCDI_EVENT_LINKCHANGE_SPEED_1G 0x2 /* enum */
  211. #define MCDI_EVENT_LINKCHANGE_SPEED_10G 0x3 /* enum */
  212. #define MCDI_EVENT_LINKCHANGE_FCNTL_LBN 20
  213. #define MCDI_EVENT_LINKCHANGE_FCNTL_WIDTH 4
  214. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_LBN 24
  215. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_WIDTH 8
  216. #define MCDI_EVENT_SENSOREVT_MONITOR_LBN 0
  217. #define MCDI_EVENT_SENSOREVT_MONITOR_WIDTH 8
  218. #define MCDI_EVENT_SENSOREVT_STATE_LBN 8
  219. #define MCDI_EVENT_SENSOREVT_STATE_WIDTH 8
  220. #define MCDI_EVENT_SENSOREVT_VALUE_LBN 16
  221. #define MCDI_EVENT_SENSOREVT_VALUE_WIDTH 16
  222. #define MCDI_EVENT_FWALERT_DATA_LBN 8
  223. #define MCDI_EVENT_FWALERT_DATA_WIDTH 24
  224. #define MCDI_EVENT_FWALERT_REASON_LBN 0
  225. #define MCDI_EVENT_FWALERT_REASON_WIDTH 8
  226. #define MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS 0x1 /* enum */
  227. #define MCDI_EVENT_FLR_VF_LBN 0
  228. #define MCDI_EVENT_FLR_VF_WIDTH 8
  229. #define MCDI_EVENT_TX_ERR_TXQ_LBN 0
  230. #define MCDI_EVENT_TX_ERR_TXQ_WIDTH 12
  231. #define MCDI_EVENT_TX_ERR_TYPE_LBN 12
  232. #define MCDI_EVENT_TX_ERR_TYPE_WIDTH 4
  233. #define MCDI_EVENT_TX_ERR_DL_FAIL 0x1 /* enum */
  234. #define MCDI_EVENT_TX_ERR_NO_EOP 0x2 /* enum */
  235. #define MCDI_EVENT_TX_ERR_2BIG 0x3 /* enum */
  236. #define MCDI_EVENT_TX_ERR_INFO_LBN 16
  237. #define MCDI_EVENT_TX_ERR_INFO_WIDTH 16
  238. #define MCDI_EVENT_TX_FLUSH_TXQ_LBN 0
  239. #define MCDI_EVENT_TX_FLUSH_TXQ_WIDTH 12
  240. #define MCDI_EVENT_PTP_ERR_TYPE_LBN 0
  241. #define MCDI_EVENT_PTP_ERR_TYPE_WIDTH 8
  242. #define MCDI_EVENT_PTP_ERR_PLL_LOST 0x1 /* enum */
  243. #define MCDI_EVENT_PTP_ERR_FILTER 0x2 /* enum */
  244. #define MCDI_EVENT_PTP_ERR_FIFO 0x3 /* enum */
  245. #define MCDI_EVENT_PTP_ERR_QUEUE 0x4 /* enum */
  246. #define MCDI_EVENT_DATA_LBN 0
  247. #define MCDI_EVENT_DATA_WIDTH 32
  248. #define MCDI_EVENT_SRC_LBN 36
  249. #define MCDI_EVENT_SRC_WIDTH 8
  250. #define MCDI_EVENT_EV_CODE_LBN 60
  251. #define MCDI_EVENT_EV_CODE_WIDTH 4
  252. #define MCDI_EVENT_CODE_LBN 44
  253. #define MCDI_EVENT_CODE_WIDTH 8
  254. #define MCDI_EVENT_CODE_BADSSERT 0x1 /* enum */
  255. #define MCDI_EVENT_CODE_PMNOTICE 0x2 /* enum */
  256. #define MCDI_EVENT_CODE_CMDDONE 0x3 /* enum */
  257. #define MCDI_EVENT_CODE_LINKCHANGE 0x4 /* enum */
  258. #define MCDI_EVENT_CODE_SENSOREVT 0x5 /* enum */
  259. #define MCDI_EVENT_CODE_SCHEDERR 0x6 /* enum */
  260. #define MCDI_EVENT_CODE_REBOOT 0x7 /* enum */
  261. #define MCDI_EVENT_CODE_MAC_STATS_DMA 0x8 /* enum */
  262. #define MCDI_EVENT_CODE_FWALERT 0x9 /* enum */
  263. #define MCDI_EVENT_CODE_FLR 0xa /* enum */
  264. #define MCDI_EVENT_CODE_TX_ERR 0xb /* enum */
  265. #define MCDI_EVENT_CODE_TX_FLUSH 0xc /* enum */
  266. #define MCDI_EVENT_CODE_PTP_RX 0xd /* enum */
  267. #define MCDI_EVENT_CODE_PTP_FAULT 0xe /* enum */
  268. #define MCDI_EVENT_CMDDONE_DATA_OFST 0
  269. #define MCDI_EVENT_CMDDONE_DATA_LBN 0
  270. #define MCDI_EVENT_CMDDONE_DATA_WIDTH 32
  271. #define MCDI_EVENT_LINKCHANGE_DATA_OFST 0
  272. #define MCDI_EVENT_LINKCHANGE_DATA_LBN 0
  273. #define MCDI_EVENT_LINKCHANGE_DATA_WIDTH 32
  274. #define MCDI_EVENT_SENSOREVT_DATA_OFST 0
  275. #define MCDI_EVENT_SENSOREVT_DATA_LBN 0
  276. #define MCDI_EVENT_SENSOREVT_DATA_WIDTH 32
  277. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_OFST 0
  278. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LBN 0
  279. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_WIDTH 32
  280. #define MCDI_EVENT_TX_ERR_DATA_OFST 0
  281. #define MCDI_EVENT_TX_ERR_DATA_LBN 0
  282. #define MCDI_EVENT_TX_ERR_DATA_WIDTH 32
  283. #define MCDI_EVENT_PTP_SECONDS_OFST 0
  284. #define MCDI_EVENT_PTP_SECONDS_LBN 0
  285. #define MCDI_EVENT_PTP_SECONDS_WIDTH 32
  286. #define MCDI_EVENT_PTP_NANOSECONDS_OFST 0
  287. #define MCDI_EVENT_PTP_NANOSECONDS_LBN 0
  288. #define MCDI_EVENT_PTP_NANOSECONDS_WIDTH 32
  289. #define MCDI_EVENT_PTP_UUID_OFST 0
  290. #define MCDI_EVENT_PTP_UUID_LBN 0
  291. #define MCDI_EVENT_PTP_UUID_WIDTH 32
  292. /***********************************/
  293. /* MC_CMD_READ32
  294. * Read multiple 32byte words from MC memory.
  295. */
  296. #define MC_CMD_READ32 0x1
  297. /* MC_CMD_READ32_IN msgrequest */
  298. #define MC_CMD_READ32_IN_LEN 8
  299. #define MC_CMD_READ32_IN_ADDR_OFST 0
  300. #define MC_CMD_READ32_IN_NUMWORDS_OFST 4
  301. /* MC_CMD_READ32_OUT msgresponse */
  302. #define MC_CMD_READ32_OUT_LENMIN 4
  303. #define MC_CMD_READ32_OUT_LENMAX 252
  304. #define MC_CMD_READ32_OUT_LEN(num) (0+4*(num))
  305. #define MC_CMD_READ32_OUT_BUFFER_OFST 0
  306. #define MC_CMD_READ32_OUT_BUFFER_LEN 4
  307. #define MC_CMD_READ32_OUT_BUFFER_MINNUM 1
  308. #define MC_CMD_READ32_OUT_BUFFER_MAXNUM 63
  309. /***********************************/
  310. /* MC_CMD_WRITE32
  311. * Write multiple 32byte words to MC memory.
  312. */
  313. #define MC_CMD_WRITE32 0x2
  314. /* MC_CMD_WRITE32_IN msgrequest */
  315. #define MC_CMD_WRITE32_IN_LENMIN 8
  316. #define MC_CMD_WRITE32_IN_LENMAX 252
  317. #define MC_CMD_WRITE32_IN_LEN(num) (4+4*(num))
  318. #define MC_CMD_WRITE32_IN_ADDR_OFST 0
  319. #define MC_CMD_WRITE32_IN_BUFFER_OFST 4
  320. #define MC_CMD_WRITE32_IN_BUFFER_LEN 4
  321. #define MC_CMD_WRITE32_IN_BUFFER_MINNUM 1
  322. #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM 62
  323. /* MC_CMD_WRITE32_OUT msgresponse */
  324. #define MC_CMD_WRITE32_OUT_LEN 0
  325. /***********************************/
  326. /* MC_CMD_COPYCODE
  327. * Copy MC code between two locations and jump.
  328. */
  329. #define MC_CMD_COPYCODE 0x3
  330. /* MC_CMD_COPYCODE_IN msgrequest */
  331. #define MC_CMD_COPYCODE_IN_LEN 16
  332. #define MC_CMD_COPYCODE_IN_SRC_ADDR_OFST 0
  333. #define MC_CMD_COPYCODE_IN_DEST_ADDR_OFST 4
  334. #define MC_CMD_COPYCODE_IN_NUMWORDS_OFST 8
  335. #define MC_CMD_COPYCODE_IN_JUMP_OFST 12
  336. #define MC_CMD_COPYCODE_JUMP_NONE 0x1 /* enum */
  337. /* MC_CMD_COPYCODE_OUT msgresponse */
  338. #define MC_CMD_COPYCODE_OUT_LEN 0
  339. /***********************************/
  340. /* MC_CMD_SET_FUNC
  341. */
  342. #define MC_CMD_SET_FUNC 0x4
  343. /* MC_CMD_SET_FUNC_IN msgrequest */
  344. #define MC_CMD_SET_FUNC_IN_LEN 4
  345. #define MC_CMD_SET_FUNC_IN_FUNC_OFST 0
  346. /* MC_CMD_SET_FUNC_OUT msgresponse */
  347. #define MC_CMD_SET_FUNC_OUT_LEN 0
  348. /***********************************/
  349. /* MC_CMD_GET_BOOT_STATUS
  350. */
  351. #define MC_CMD_GET_BOOT_STATUS 0x5
  352. /* MC_CMD_GET_BOOT_STATUS_IN msgrequest */
  353. #define MC_CMD_GET_BOOT_STATUS_IN_LEN 0
  354. /* MC_CMD_GET_BOOT_STATUS_OUT msgresponse */
  355. #define MC_CMD_GET_BOOT_STATUS_OUT_LEN 8
  356. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_OFST 0
  357. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_OFST 4
  358. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_LBN 0
  359. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_WIDTH 1
  360. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_LBN 1
  361. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_WIDTH 1
  362. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_LBN 2
  363. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_WIDTH 1
  364. /***********************************/
  365. /* MC_CMD_GET_ASSERTS
  366. * Get and clear any assertion status.
  367. */
  368. #define MC_CMD_GET_ASSERTS 0x6
  369. /* MC_CMD_GET_ASSERTS_IN msgrequest */
  370. #define MC_CMD_GET_ASSERTS_IN_LEN 4
  371. #define MC_CMD_GET_ASSERTS_IN_CLEAR_OFST 0
  372. /* MC_CMD_GET_ASSERTS_OUT msgresponse */
  373. #define MC_CMD_GET_ASSERTS_OUT_LEN 140
  374. #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_OFST 0
  375. #define MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1 /* enum */
  376. #define MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2 /* enum */
  377. #define MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3 /* enum */
  378. #define MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4 /* enum */
  379. #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_OFST 4
  380. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST 8
  381. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_LEN 4
  382. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_NUM 31
  383. #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_OFST 132
  384. #define MC_CMD_GET_ASSERTS_OUT_RESERVED_OFST 136
  385. /***********************************/
  386. /* MC_CMD_LOG_CTRL
  387. * Configure the output stream for various events and messages.
  388. */
  389. #define MC_CMD_LOG_CTRL 0x7
  390. /* MC_CMD_LOG_CTRL_IN msgrequest */
  391. #define MC_CMD_LOG_CTRL_IN_LEN 8
  392. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_OFST 0
  393. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_UART 0x1 /* enum */
  394. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ 0x2 /* enum */
  395. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_OFST 4
  396. /* MC_CMD_LOG_CTRL_OUT msgresponse */
  397. #define MC_CMD_LOG_CTRL_OUT_LEN 0
  398. /***********************************/
  399. /* MC_CMD_GET_VERSION
  400. * Get version information about the MC firmware.
  401. */
  402. #define MC_CMD_GET_VERSION 0x8
  403. /* MC_CMD_GET_VERSION_IN msgrequest */
  404. #define MC_CMD_GET_VERSION_IN_LEN 0
  405. /* MC_CMD_GET_VERSION_V0_OUT msgresponse */
  406. #define MC_CMD_GET_VERSION_V0_OUT_LEN 4
  407. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0
  408. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_ANY 0xffffffff /* enum */
  409. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_BOOTROM 0xb0070000 /* enum */
  410. /* MC_CMD_GET_VERSION_OUT msgresponse */
  411. #define MC_CMD_GET_VERSION_OUT_LEN 32
  412. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  413. /* Enum values, see field(s): */
  414. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  415. #define MC_CMD_GET_VERSION_OUT_PCOL_OFST 4
  416. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_OFST 8
  417. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_LEN 16
  418. #define MC_CMD_GET_VERSION_OUT_VERSION_OFST 24
  419. #define MC_CMD_GET_VERSION_OUT_VERSION_LEN 8
  420. #define MC_CMD_GET_VERSION_OUT_VERSION_LO_OFST 24
  421. #define MC_CMD_GET_VERSION_OUT_VERSION_HI_OFST 28
  422. /***********************************/
  423. /* MC_CMD_GET_FPGAREG
  424. * Read multiple bytes from PTP FPGA.
  425. */
  426. #define MC_CMD_GET_FPGAREG 0x9
  427. /* MC_CMD_GET_FPGAREG_IN msgrequest */
  428. #define MC_CMD_GET_FPGAREG_IN_LEN 8
  429. #define MC_CMD_GET_FPGAREG_IN_ADDR_OFST 0
  430. #define MC_CMD_GET_FPGAREG_IN_NUMBYTES_OFST 4
  431. /* MC_CMD_GET_FPGAREG_OUT msgresponse */
  432. #define MC_CMD_GET_FPGAREG_OUT_LENMIN 1
  433. #define MC_CMD_GET_FPGAREG_OUT_LENMAX 255
  434. #define MC_CMD_GET_FPGAREG_OUT_LEN(num) (0+1*(num))
  435. #define MC_CMD_GET_FPGAREG_OUT_BUFFER_OFST 0
  436. #define MC_CMD_GET_FPGAREG_OUT_BUFFER_LEN 1
  437. #define MC_CMD_GET_FPGAREG_OUT_BUFFER_MINNUM 1
  438. #define MC_CMD_GET_FPGAREG_OUT_BUFFER_MAXNUM 255
  439. /***********************************/
  440. /* MC_CMD_PUT_FPGAREG
  441. * Write multiple bytes to PTP FPGA.
  442. */
  443. #define MC_CMD_PUT_FPGAREG 0xa
  444. /* MC_CMD_PUT_FPGAREG_IN msgrequest */
  445. #define MC_CMD_PUT_FPGAREG_IN_LENMIN 5
  446. #define MC_CMD_PUT_FPGAREG_IN_LENMAX 255
  447. #define MC_CMD_PUT_FPGAREG_IN_LEN(num) (4+1*(num))
  448. #define MC_CMD_PUT_FPGAREG_IN_ADDR_OFST 0
  449. #define MC_CMD_PUT_FPGAREG_IN_BUFFER_OFST 4
  450. #define MC_CMD_PUT_FPGAREG_IN_BUFFER_LEN 1
  451. #define MC_CMD_PUT_FPGAREG_IN_BUFFER_MINNUM 1
  452. #define MC_CMD_PUT_FPGAREG_IN_BUFFER_MAXNUM 251
  453. /* MC_CMD_PUT_FPGAREG_OUT msgresponse */
  454. #define MC_CMD_PUT_FPGAREG_OUT_LEN 0
  455. /***********************************/
  456. /* MC_CMD_PTP
  457. * Perform PTP operation
  458. */
  459. #define MC_CMD_PTP 0xb
  460. /* MC_CMD_PTP_IN msgrequest */
  461. #define MC_CMD_PTP_IN_LEN 1
  462. #define MC_CMD_PTP_IN_OP_OFST 0
  463. #define MC_CMD_PTP_IN_OP_LEN 1
  464. #define MC_CMD_PTP_OP_ENABLE 0x1 /* enum */
  465. #define MC_CMD_PTP_OP_DISABLE 0x2 /* enum */
  466. #define MC_CMD_PTP_OP_TRANSMIT 0x3 /* enum */
  467. #define MC_CMD_PTP_OP_READ_NIC_TIME 0x4 /* enum */
  468. #define MC_CMD_PTP_OP_STATUS 0x5 /* enum */
  469. #define MC_CMD_PTP_OP_ADJUST 0x6 /* enum */
  470. #define MC_CMD_PTP_OP_SYNCHRONIZE 0x7 /* enum */
  471. #define MC_CMD_PTP_OP_MANFTEST_BASIC 0x8 /* enum */
  472. #define MC_CMD_PTP_OP_MANFTEST_PACKET 0x9 /* enum */
  473. #define MC_CMD_PTP_OP_RESET_STATS 0xa /* enum */
  474. #define MC_CMD_PTP_OP_DEBUG 0xb /* enum */
  475. #define MC_CMD_PTP_OP_MAX 0xc /* enum */
  476. /* MC_CMD_PTP_IN_ENABLE msgrequest */
  477. #define MC_CMD_PTP_IN_ENABLE_LEN 16
  478. #define MC_CMD_PTP_IN_CMD_OFST 0
  479. #define MC_CMD_PTP_IN_PERIPH_ID_OFST 4
  480. #define MC_CMD_PTP_IN_ENABLE_QUEUE_OFST 8
  481. #define MC_CMD_PTP_IN_ENABLE_MODE_OFST 12
  482. #define MC_CMD_PTP_MODE_V1 0x0 /* enum */
  483. #define MC_CMD_PTP_MODE_V1_VLAN 0x1 /* enum */
  484. #define MC_CMD_PTP_MODE_V2 0x2 /* enum */
  485. #define MC_CMD_PTP_MODE_V2_VLAN 0x3 /* enum */
  486. /* MC_CMD_PTP_IN_DISABLE msgrequest */
  487. #define MC_CMD_PTP_IN_DISABLE_LEN 8
  488. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  489. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  490. /* MC_CMD_PTP_IN_TRANSMIT msgrequest */
  491. #define MC_CMD_PTP_IN_TRANSMIT_LENMIN 13
  492. #define MC_CMD_PTP_IN_TRANSMIT_LENMAX 255
  493. #define MC_CMD_PTP_IN_TRANSMIT_LEN(num) (12+1*(num))
  494. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  495. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  496. #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_OFST 8
  497. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_OFST 12
  498. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_LEN 1
  499. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MINNUM 1
  500. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM 243
  501. /* MC_CMD_PTP_IN_READ_NIC_TIME msgrequest */
  502. #define MC_CMD_PTP_IN_READ_NIC_TIME_LEN 8
  503. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  504. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  505. /* MC_CMD_PTP_IN_STATUS msgrequest */
  506. #define MC_CMD_PTP_IN_STATUS_LEN 8
  507. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  508. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  509. /* MC_CMD_PTP_IN_ADJUST msgrequest */
  510. #define MC_CMD_PTP_IN_ADJUST_LEN 24
  511. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  512. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  513. #define MC_CMD_PTP_IN_ADJUST_FREQ_OFST 8
  514. #define MC_CMD_PTP_IN_ADJUST_FREQ_LEN 8
  515. #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_OFST 8
  516. #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_OFST 12
  517. #define MC_CMD_PTP_IN_ADJUST_BITS 0x28 /* enum */
  518. #define MC_CMD_PTP_IN_ADJUST_SECONDS_OFST 16
  519. #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_OFST 20
  520. /* MC_CMD_PTP_IN_SYNCHRONIZE msgrequest */
  521. #define MC_CMD_PTP_IN_SYNCHRONIZE_LEN 20
  522. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  523. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  524. #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_OFST 8
  525. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_OFST 12
  526. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LEN 8
  527. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_OFST 12
  528. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_OFST 16
  529. /* MC_CMD_PTP_IN_MANFTEST_BASIC msgrequest */
  530. #define MC_CMD_PTP_IN_MANFTEST_BASIC_LEN 8
  531. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  532. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  533. /* MC_CMD_PTP_IN_MANFTEST_PACKET msgrequest */
  534. #define MC_CMD_PTP_IN_MANFTEST_PACKET_LEN 12
  535. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  536. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  537. #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_OFST 8
  538. /* MC_CMD_PTP_IN_RESET_STATS msgrequest */
  539. #define MC_CMD_PTP_IN_RESET_STATS_LEN 8
  540. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  541. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  542. /* MC_CMD_PTP_IN_DEBUG msgrequest */
  543. #define MC_CMD_PTP_IN_DEBUG_LEN 12
  544. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  545. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  546. #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_OFST 8
  547. /* MC_CMD_PTP_OUT msgresponse */
  548. #define MC_CMD_PTP_OUT_LEN 0
  549. /* MC_CMD_PTP_OUT_TRANSMIT msgresponse */
  550. #define MC_CMD_PTP_OUT_TRANSMIT_LEN 8
  551. #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_OFST 0
  552. #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_OFST 4
  553. /* MC_CMD_PTP_OUT_READ_NIC_TIME msgresponse */
  554. #define MC_CMD_PTP_OUT_READ_NIC_TIME_LEN 8
  555. #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_OFST 0
  556. #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_OFST 4
  557. /* MC_CMD_PTP_OUT_STATUS msgresponse */
  558. #define MC_CMD_PTP_OUT_STATUS_LEN 64
  559. #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_OFST 0
  560. #define MC_CMD_PTP_OUT_STATUS_STATS_TX_OFST 4
  561. #define MC_CMD_PTP_OUT_STATUS_STATS_RX_OFST 8
  562. #define MC_CMD_PTP_OUT_STATUS_STATS_TS_OFST 12
  563. #define MC_CMD_PTP_OUT_STATUS_STATS_FM_OFST 16
  564. #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_OFST 20
  565. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_OFST 24
  566. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_OFST 28
  567. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_OFST 32
  568. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_OFST 36
  569. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_OFST 40
  570. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_OFST 44
  571. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_OFST 48
  572. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_OFST 52
  573. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_OFST 56
  574. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_OFST 60
  575. /* MC_CMD_PTP_OUT_SYNCHRONIZE msgresponse */
  576. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMIN 20
  577. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX 240
  578. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LEN(num) (0+20*(num))
  579. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_OFST 0
  580. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_LEN 20
  581. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MINNUM 1
  582. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM 12
  583. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_OFST 0
  584. #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_OFST 4
  585. #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_OFST 8
  586. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_OFST 12
  587. #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_OFST 16
  588. /* MC_CMD_PTP_OUT_MANFTEST_BASIC msgresponse */
  589. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_LEN 8
  590. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_OFST 0
  591. #define MC_CMD_PTP_MANF_SUCCESS 0x0 /* enum */
  592. #define MC_CMD_PTP_MANF_FPGA_LOAD 0x1 /* enum */
  593. #define MC_CMD_PTP_MANF_FPGA_VERSION 0x2 /* enum */
  594. #define MC_CMD_PTP_MANF_FPGA_REGISTERS 0x3 /* enum */
  595. #define MC_CMD_PTP_MANF_OSCILLATOR 0x4 /* enum */
  596. #define MC_CMD_PTP_MANF_TIMESTAMPS 0x5 /* enum */
  597. #define MC_CMD_PTP_MANF_PACKET_COUNT 0x6 /* enum */
  598. #define MC_CMD_PTP_MANF_FILTER_COUNT 0x7 /* enum */
  599. #define MC_CMD_PTP_MANF_PACKET_ENOUGH 0x8 /* enum */
  600. #define MC_CMD_PTP_MANF_GPIO_TRIGGER 0x9 /* enum */
  601. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_OFST 4
  602. /* MC_CMD_PTP_OUT_MANFTEST_PACKET msgresponse */
  603. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_LEN 12
  604. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_OFST 0
  605. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_OFST 4
  606. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_OFST 8
  607. /***********************************/
  608. /* MC_CMD_CSR_READ32
  609. * Read 32bit words from the indirect memory map.
  610. */
  611. #define MC_CMD_CSR_READ32 0xc
  612. /* MC_CMD_CSR_READ32_IN msgrequest */
  613. #define MC_CMD_CSR_READ32_IN_LEN 12
  614. #define MC_CMD_CSR_READ32_IN_ADDR_OFST 0
  615. #define MC_CMD_CSR_READ32_IN_STEP_OFST 4
  616. #define MC_CMD_CSR_READ32_IN_NUMWORDS_OFST 8
  617. /* MC_CMD_CSR_READ32_OUT msgresponse */
  618. #define MC_CMD_CSR_READ32_OUT_LENMIN 4
  619. #define MC_CMD_CSR_READ32_OUT_LENMAX 252
  620. #define MC_CMD_CSR_READ32_OUT_LEN(num) (0+4*(num))
  621. #define MC_CMD_CSR_READ32_OUT_BUFFER_OFST 0
  622. #define MC_CMD_CSR_READ32_OUT_BUFFER_LEN 4
  623. #define MC_CMD_CSR_READ32_OUT_BUFFER_MINNUM 1
  624. #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM 63
  625. /***********************************/
  626. /* MC_CMD_CSR_WRITE32
  627. * Write 32bit dwords to the indirect memory map.
  628. */
  629. #define MC_CMD_CSR_WRITE32 0xd
  630. /* MC_CMD_CSR_WRITE32_IN msgrequest */
  631. #define MC_CMD_CSR_WRITE32_IN_LENMIN 12
  632. #define MC_CMD_CSR_WRITE32_IN_LENMAX 252
  633. #define MC_CMD_CSR_WRITE32_IN_LEN(num) (8+4*(num))
  634. #define MC_CMD_CSR_WRITE32_IN_ADDR_OFST 0
  635. #define MC_CMD_CSR_WRITE32_IN_STEP_OFST 4
  636. #define MC_CMD_CSR_WRITE32_IN_BUFFER_OFST 8
  637. #define MC_CMD_CSR_WRITE32_IN_BUFFER_LEN 4
  638. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MINNUM 1
  639. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM 61
  640. /* MC_CMD_CSR_WRITE32_OUT msgresponse */
  641. #define MC_CMD_CSR_WRITE32_OUT_LEN 4
  642. #define MC_CMD_CSR_WRITE32_OUT_STATUS_OFST 0
  643. /***********************************/
  644. /* MC_CMD_STACKINFO
  645. * Get stack information.
  646. */
  647. #define MC_CMD_STACKINFO 0xf
  648. /* MC_CMD_STACKINFO_IN msgrequest */
  649. #define MC_CMD_STACKINFO_IN_LEN 0
  650. /* MC_CMD_STACKINFO_OUT msgresponse */
  651. #define MC_CMD_STACKINFO_OUT_LENMIN 12
  652. #define MC_CMD_STACKINFO_OUT_LENMAX 252
  653. #define MC_CMD_STACKINFO_OUT_LEN(num) (0+12*(num))
  654. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_OFST 0
  655. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_LEN 12
  656. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MINNUM 1
  657. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM 21
  658. /***********************************/
  659. /* MC_CMD_MDIO_READ
  660. * MDIO register read.
  661. */
  662. #define MC_CMD_MDIO_READ 0x10
  663. /* MC_CMD_MDIO_READ_IN msgrequest */
  664. #define MC_CMD_MDIO_READ_IN_LEN 16
  665. #define MC_CMD_MDIO_READ_IN_BUS_OFST 0
  666. #define MC_CMD_MDIO_BUS_INTERNAL 0x0 /* enum */
  667. #define MC_CMD_MDIO_BUS_EXTERNAL 0x1 /* enum */
  668. #define MC_CMD_MDIO_READ_IN_PRTAD_OFST 4
  669. #define MC_CMD_MDIO_READ_IN_DEVAD_OFST 8
  670. #define MC_CMD_MDIO_CLAUSE22 0x20 /* enum */
  671. #define MC_CMD_MDIO_READ_IN_ADDR_OFST 12
  672. /* MC_CMD_MDIO_READ_OUT msgresponse */
  673. #define MC_CMD_MDIO_READ_OUT_LEN 8
  674. #define MC_CMD_MDIO_READ_OUT_VALUE_OFST 0
  675. #define MC_CMD_MDIO_READ_OUT_STATUS_OFST 4
  676. #define MC_CMD_MDIO_STATUS_GOOD 0x8 /* enum */
  677. /***********************************/
  678. /* MC_CMD_MDIO_WRITE
  679. * MDIO register write.
  680. */
  681. #define MC_CMD_MDIO_WRITE 0x11
  682. /* MC_CMD_MDIO_WRITE_IN msgrequest */
  683. #define MC_CMD_MDIO_WRITE_IN_LEN 20
  684. #define MC_CMD_MDIO_WRITE_IN_BUS_OFST 0
  685. /* MC_CMD_MDIO_BUS_INTERNAL 0x0 */
  686. /* MC_CMD_MDIO_BUS_EXTERNAL 0x1 */
  687. #define MC_CMD_MDIO_WRITE_IN_PRTAD_OFST 4
  688. #define MC_CMD_MDIO_WRITE_IN_DEVAD_OFST 8
  689. /* MC_CMD_MDIO_CLAUSE22 0x20 */
  690. #define MC_CMD_MDIO_WRITE_IN_ADDR_OFST 12
  691. #define MC_CMD_MDIO_WRITE_IN_VALUE_OFST 16
  692. /* MC_CMD_MDIO_WRITE_OUT msgresponse */
  693. #define MC_CMD_MDIO_WRITE_OUT_LEN 4
  694. #define MC_CMD_MDIO_WRITE_OUT_STATUS_OFST 0
  695. /* MC_CMD_MDIO_STATUS_GOOD 0x8 */
  696. /***********************************/
  697. /* MC_CMD_DBI_WRITE
  698. * Write DBI register(s).
  699. */
  700. #define MC_CMD_DBI_WRITE 0x12
  701. /* MC_CMD_DBI_WRITE_IN msgrequest */
  702. #define MC_CMD_DBI_WRITE_IN_LENMIN 12
  703. #define MC_CMD_DBI_WRITE_IN_LENMAX 252
  704. #define MC_CMD_DBI_WRITE_IN_LEN(num) (0+12*(num))
  705. #define MC_CMD_DBI_WRITE_IN_DBIWROP_OFST 0
  706. #define MC_CMD_DBI_WRITE_IN_DBIWROP_LEN 12
  707. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MINNUM 1
  708. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM 21
  709. /* MC_CMD_DBI_WRITE_OUT msgresponse */
  710. #define MC_CMD_DBI_WRITE_OUT_LEN 0
  711. /* MC_CMD_DBIWROP_TYPEDEF structuredef */
  712. #define MC_CMD_DBIWROP_TYPEDEF_LEN 12
  713. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST 0
  714. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LBN 0
  715. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_WIDTH 32
  716. #define MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST 4
  717. #define MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_LBN 32
  718. #define MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_WIDTH 32
  719. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST 8
  720. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LBN 64
  721. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_WIDTH 32
  722. /***********************************/
  723. /* MC_CMD_PORT_READ32
  724. * Read a 32-bit register from the indirect port register map.
  725. */
  726. #define MC_CMD_PORT_READ32 0x14
  727. /* MC_CMD_PORT_READ32_IN msgrequest */
  728. #define MC_CMD_PORT_READ32_IN_LEN 4
  729. #define MC_CMD_PORT_READ32_IN_ADDR_OFST 0
  730. /* MC_CMD_PORT_READ32_OUT msgresponse */
  731. #define MC_CMD_PORT_READ32_OUT_LEN 8
  732. #define MC_CMD_PORT_READ32_OUT_VALUE_OFST 0
  733. #define MC_CMD_PORT_READ32_OUT_STATUS_OFST 4
  734. /***********************************/
  735. /* MC_CMD_PORT_WRITE32
  736. * Write a 32-bit register to the indirect port register map.
  737. */
  738. #define MC_CMD_PORT_WRITE32 0x15
  739. /* MC_CMD_PORT_WRITE32_IN msgrequest */
  740. #define MC_CMD_PORT_WRITE32_IN_LEN 8
  741. #define MC_CMD_PORT_WRITE32_IN_ADDR_OFST 0
  742. #define MC_CMD_PORT_WRITE32_IN_VALUE_OFST 4
  743. /* MC_CMD_PORT_WRITE32_OUT msgresponse */
  744. #define MC_CMD_PORT_WRITE32_OUT_LEN 4
  745. #define MC_CMD_PORT_WRITE32_OUT_STATUS_OFST 0
  746. /***********************************/
  747. /* MC_CMD_PORT_READ128
  748. * Read a 128-bit register from the indirect port register map.
  749. */
  750. #define MC_CMD_PORT_READ128 0x16
  751. /* MC_CMD_PORT_READ128_IN msgrequest */
  752. #define MC_CMD_PORT_READ128_IN_LEN 4
  753. #define MC_CMD_PORT_READ128_IN_ADDR_OFST 0
  754. /* MC_CMD_PORT_READ128_OUT msgresponse */
  755. #define MC_CMD_PORT_READ128_OUT_LEN 20
  756. #define MC_CMD_PORT_READ128_OUT_VALUE_OFST 0
  757. #define MC_CMD_PORT_READ128_OUT_VALUE_LEN 16
  758. #define MC_CMD_PORT_READ128_OUT_STATUS_OFST 16
  759. /***********************************/
  760. /* MC_CMD_PORT_WRITE128
  761. * Write a 128-bit register to the indirect port register map.
  762. */
  763. #define MC_CMD_PORT_WRITE128 0x17
  764. /* MC_CMD_PORT_WRITE128_IN msgrequest */
  765. #define MC_CMD_PORT_WRITE128_IN_LEN 20
  766. #define MC_CMD_PORT_WRITE128_IN_ADDR_OFST 0
  767. #define MC_CMD_PORT_WRITE128_IN_VALUE_OFST 4
  768. #define MC_CMD_PORT_WRITE128_IN_VALUE_LEN 16
  769. /* MC_CMD_PORT_WRITE128_OUT msgresponse */
  770. #define MC_CMD_PORT_WRITE128_OUT_LEN 4
  771. #define MC_CMD_PORT_WRITE128_OUT_STATUS_OFST 0
  772. /***********************************/
  773. /* MC_CMD_GET_BOARD_CFG
  774. * Returns the MC firmware configuration structure.
  775. */
  776. #define MC_CMD_GET_BOARD_CFG 0x18
  777. /* MC_CMD_GET_BOARD_CFG_IN msgrequest */
  778. #define MC_CMD_GET_BOARD_CFG_IN_LEN 0
  779. /* MC_CMD_GET_BOARD_CFG_OUT msgresponse */
  780. #define MC_CMD_GET_BOARD_CFG_OUT_LENMIN 96
  781. #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX 136
  782. #define MC_CMD_GET_BOARD_CFG_OUT_LEN(num) (72+2*(num))
  783. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_OFST 0
  784. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_OFST 4
  785. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_LEN 32
  786. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_OFST 36
  787. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_LBN 0x0 /* enum */
  788. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_WIDTH 0x1 /* enum */
  789. #define MC_CMD_CAPABILITIES_TURBO_LBN 0x1 /* enum */
  790. #define MC_CMD_CAPABILITIES_TURBO_WIDTH 0x1 /* enum */
  791. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN 0x2 /* enum */
  792. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_WIDTH 0x1 /* enum */
  793. #define MC_CMD_CAPABILITIES_PTP_LBN 0x3 /* enum */
  794. #define MC_CMD_CAPABILITIES_PTP_WIDTH 0x1 /* enum */
  795. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_OFST 40
  796. /* Enum values, see field(s): */
  797. /* CAPABILITIES_PORT0 */
  798. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST 44
  799. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_LEN 6
  800. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST 50
  801. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_LEN 6
  802. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_OFST 56
  803. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_OFST 60
  804. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_OFST 64
  805. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_OFST 68
  806. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST 72
  807. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN 2
  808. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MINNUM 12
  809. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM 32
  810. /***********************************/
  811. /* MC_CMD_DBI_READX
  812. * Read DBI register(s).
  813. */
  814. #define MC_CMD_DBI_READX 0x19
  815. /* MC_CMD_DBI_READX_IN msgrequest */
  816. #define MC_CMD_DBI_READX_IN_LENMIN 8
  817. #define MC_CMD_DBI_READX_IN_LENMAX 248
  818. #define MC_CMD_DBI_READX_IN_LEN(num) (0+8*(num))
  819. #define MC_CMD_DBI_READX_IN_DBIRDOP_OFST 0
  820. #define MC_CMD_DBI_READX_IN_DBIRDOP_LEN 8
  821. #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_OFST 0
  822. #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_OFST 4
  823. #define MC_CMD_DBI_READX_IN_DBIRDOP_MINNUM 1
  824. #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM 31
  825. /* MC_CMD_DBI_READX_OUT msgresponse */
  826. #define MC_CMD_DBI_READX_OUT_LENMIN 4
  827. #define MC_CMD_DBI_READX_OUT_LENMAX 252
  828. #define MC_CMD_DBI_READX_OUT_LEN(num) (0+4*(num))
  829. #define MC_CMD_DBI_READX_OUT_VALUE_OFST 0
  830. #define MC_CMD_DBI_READX_OUT_VALUE_LEN 4
  831. #define MC_CMD_DBI_READX_OUT_VALUE_MINNUM 1
  832. #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM 63
  833. /***********************************/
  834. /* MC_CMD_SET_RAND_SEED
  835. * Set the 16byte seed for the MC pseudo-random generator.
  836. */
  837. #define MC_CMD_SET_RAND_SEED 0x1a
  838. /* MC_CMD_SET_RAND_SEED_IN msgrequest */
  839. #define MC_CMD_SET_RAND_SEED_IN_LEN 16
  840. #define MC_CMD_SET_RAND_SEED_IN_SEED_OFST 0
  841. #define MC_CMD_SET_RAND_SEED_IN_SEED_LEN 16
  842. /* MC_CMD_SET_RAND_SEED_OUT msgresponse */
  843. #define MC_CMD_SET_RAND_SEED_OUT_LEN 0
  844. /***********************************/
  845. /* MC_CMD_LTSSM_HIST
  846. * Retrieve the history of the PCIE LTSSM.
  847. */
  848. #define MC_CMD_LTSSM_HIST 0x1b
  849. /* MC_CMD_LTSSM_HIST_IN msgrequest */
  850. #define MC_CMD_LTSSM_HIST_IN_LEN 0
  851. /* MC_CMD_LTSSM_HIST_OUT msgresponse */
  852. #define MC_CMD_LTSSM_HIST_OUT_LENMIN 0
  853. #define MC_CMD_LTSSM_HIST_OUT_LENMAX 252
  854. #define MC_CMD_LTSSM_HIST_OUT_LEN(num) (0+4*(num))
  855. #define MC_CMD_LTSSM_HIST_OUT_DATA_OFST 0
  856. #define MC_CMD_LTSSM_HIST_OUT_DATA_LEN 4
  857. #define MC_CMD_LTSSM_HIST_OUT_DATA_MINNUM 0
  858. #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM 63
  859. /***********************************/
  860. /* MC_CMD_DRV_ATTACH
  861. * Inform MCPU that this port is managed on the host.
  862. */
  863. #define MC_CMD_DRV_ATTACH 0x1c
  864. /* MC_CMD_DRV_ATTACH_IN msgrequest */
  865. #define MC_CMD_DRV_ATTACH_IN_LEN 8
  866. #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_OFST 0
  867. #define MC_CMD_DRV_ATTACH_IN_UPDATE_OFST 4
  868. /* MC_CMD_DRV_ATTACH_OUT msgresponse */
  869. #define MC_CMD_DRV_ATTACH_OUT_LEN 4
  870. #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_OFST 0
  871. /***********************************/
  872. /* MC_CMD_NCSI_PROD
  873. * Trigger an NC-SI event.
  874. */
  875. #define MC_CMD_NCSI_PROD 0x1d
  876. /* MC_CMD_NCSI_PROD_IN msgrequest */
  877. #define MC_CMD_NCSI_PROD_IN_LEN 4
  878. #define MC_CMD_NCSI_PROD_IN_EVENTS_OFST 0
  879. #define MC_CMD_NCSI_PROD_LINKCHANGE 0x0 /* enum */
  880. #define MC_CMD_NCSI_PROD_RESET 0x1 /* enum */
  881. #define MC_CMD_NCSI_PROD_DRVATTACH 0x2 /* enum */
  882. #define MC_CMD_NCSI_PROD_IN_LINKCHANGE_LBN 0
  883. #define MC_CMD_NCSI_PROD_IN_LINKCHANGE_WIDTH 1
  884. #define MC_CMD_NCSI_PROD_IN_RESET_LBN 1
  885. #define MC_CMD_NCSI_PROD_IN_RESET_WIDTH 1
  886. #define MC_CMD_NCSI_PROD_IN_DRVATTACH_LBN 2
  887. #define MC_CMD_NCSI_PROD_IN_DRVATTACH_WIDTH 1
  888. /* MC_CMD_NCSI_PROD_OUT msgresponse */
  889. #define MC_CMD_NCSI_PROD_OUT_LEN 0
  890. /***********************************/
  891. /* MC_CMD_SHMUART
  892. * Route UART output to circular buffer in shared memory instead.
  893. */
  894. #define MC_CMD_SHMUART 0x1f
  895. /* MC_CMD_SHMUART_IN msgrequest */
  896. #define MC_CMD_SHMUART_IN_LEN 4
  897. #define MC_CMD_SHMUART_IN_FLAG_OFST 0
  898. /* MC_CMD_SHMUART_OUT msgresponse */
  899. #define MC_CMD_SHMUART_OUT_LEN 0
  900. /***********************************/
  901. /* MC_CMD_ENTITY_RESET
  902. * Generic per-port reset.
  903. */
  904. #define MC_CMD_ENTITY_RESET 0x20
  905. /* MC_CMD_ENTITY_RESET_IN msgrequest */
  906. #define MC_CMD_ENTITY_RESET_IN_LEN 4
  907. #define MC_CMD_ENTITY_RESET_IN_FLAG_OFST 0
  908. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_LBN 0
  909. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_WIDTH 1
  910. /* MC_CMD_ENTITY_RESET_OUT msgresponse */
  911. #define MC_CMD_ENTITY_RESET_OUT_LEN 0
  912. /***********************************/
  913. /* MC_CMD_PCIE_CREDITS
  914. * Read instantaneous and minimum flow control thresholds.
  915. */
  916. #define MC_CMD_PCIE_CREDITS 0x21
  917. /* MC_CMD_PCIE_CREDITS_IN msgrequest */
  918. #define MC_CMD_PCIE_CREDITS_IN_LEN 8
  919. #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_OFST 0
  920. #define MC_CMD_PCIE_CREDITS_IN_WIPE_OFST 4
  921. /* MC_CMD_PCIE_CREDITS_OUT msgresponse */
  922. #define MC_CMD_PCIE_CREDITS_OUT_LEN 16
  923. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_OFST 0
  924. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_LEN 2
  925. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_OFST 2
  926. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_LEN 2
  927. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_OFST 4
  928. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_LEN 2
  929. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_OFST 6
  930. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_LEN 2
  931. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_OFST 8
  932. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_LEN 2
  933. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_OFST 10
  934. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_LEN 2
  935. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_OFST 12
  936. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_LEN 2
  937. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_OFST 14
  938. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_LEN 2
  939. /***********************************/
  940. /* MC_CMD_RXD_MONITOR
  941. * Get histogram of RX queue fill level.
  942. */
  943. #define MC_CMD_RXD_MONITOR 0x22
  944. /* MC_CMD_RXD_MONITOR_IN msgrequest */
  945. #define MC_CMD_RXD_MONITOR_IN_LEN 12
  946. #define MC_CMD_RXD_MONITOR_IN_QID_OFST 0
  947. #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_OFST 4
  948. #define MC_CMD_RXD_MONITOR_IN_WIPE_OFST 8
  949. /* MC_CMD_RXD_MONITOR_OUT msgresponse */
  950. #define MC_CMD_RXD_MONITOR_OUT_LEN 80
  951. #define MC_CMD_RXD_MONITOR_OUT_QID_OFST 0
  952. #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_OFST 4
  953. #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_OFST 8
  954. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_OFST 12
  955. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_OFST 16
  956. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_OFST 20
  957. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_OFST 24
  958. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_OFST 28
  959. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_OFST 32
  960. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_OFST 36
  961. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_OFST 40
  962. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_OFST 44
  963. #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_OFST 48
  964. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_OFST 52
  965. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_OFST 56
  966. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_OFST 60
  967. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_OFST 64
  968. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_OFST 68
  969. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_OFST 72
  970. #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_OFST 76
  971. /***********************************/
  972. /* MC_CMD_PUTS
  973. * puts(3) implementation over MCDI
  974. */
  975. #define MC_CMD_PUTS 0x23
  976. /* MC_CMD_PUTS_IN msgrequest */
  977. #define MC_CMD_PUTS_IN_LENMIN 13
  978. #define MC_CMD_PUTS_IN_LENMAX 255
  979. #define MC_CMD_PUTS_IN_LEN(num) (12+1*(num))
  980. #define MC_CMD_PUTS_IN_DEST_OFST 0
  981. #define MC_CMD_PUTS_IN_UART_LBN 0
  982. #define MC_CMD_PUTS_IN_UART_WIDTH 1
  983. #define MC_CMD_PUTS_IN_PORT_LBN 1
  984. #define MC_CMD_PUTS_IN_PORT_WIDTH 1
  985. #define MC_CMD_PUTS_IN_DHOST_OFST 4
  986. #define MC_CMD_PUTS_IN_DHOST_LEN 6
  987. #define MC_CMD_PUTS_IN_STRING_OFST 12
  988. #define MC_CMD_PUTS_IN_STRING_LEN 1
  989. #define MC_CMD_PUTS_IN_STRING_MINNUM 1
  990. #define MC_CMD_PUTS_IN_STRING_MAXNUM 243
  991. /* MC_CMD_PUTS_OUT msgresponse */
  992. #define MC_CMD_PUTS_OUT_LEN 0
  993. /***********************************/
  994. /* MC_CMD_GET_PHY_CFG
  995. * Report PHY configuration.
  996. */
  997. #define MC_CMD_GET_PHY_CFG 0x24
  998. /* MC_CMD_GET_PHY_CFG_IN msgrequest */
  999. #define MC_CMD_GET_PHY_CFG_IN_LEN 0
  1000. /* MC_CMD_GET_PHY_CFG_OUT msgresponse */
  1001. #define MC_CMD_GET_PHY_CFG_OUT_LEN 72
  1002. #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_OFST 0
  1003. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_LBN 0
  1004. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_WIDTH 1
  1005. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_LBN 1
  1006. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_WIDTH 1
  1007. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_LBN 2
  1008. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_WIDTH 1
  1009. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_LBN 3
  1010. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_WIDTH 1
  1011. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_LBN 4
  1012. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_WIDTH 1
  1013. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_LBN 5
  1014. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_WIDTH 1
  1015. #define MC_CMD_GET_PHY_CFG_OUT_BIST_LBN 6
  1016. #define MC_CMD_GET_PHY_CFG_OUT_BIST_WIDTH 1
  1017. #define MC_CMD_GET_PHY_CFG_OUT_TYPE_OFST 4
  1018. #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_OFST 8
  1019. #define MC_CMD_PHY_CAP_10HDX_LBN 1
  1020. #define MC_CMD_PHY_CAP_10HDX_WIDTH 1
  1021. #define MC_CMD_PHY_CAP_10FDX_LBN 2
  1022. #define MC_CMD_PHY_CAP_10FDX_WIDTH 1
  1023. #define MC_CMD_PHY_CAP_100HDX_LBN 3
  1024. #define MC_CMD_PHY_CAP_100HDX_WIDTH 1
  1025. #define MC_CMD_PHY_CAP_100FDX_LBN 4
  1026. #define MC_CMD_PHY_CAP_100FDX_WIDTH 1
  1027. #define MC_CMD_PHY_CAP_1000HDX_LBN 5
  1028. #define MC_CMD_PHY_CAP_1000HDX_WIDTH 1
  1029. #define MC_CMD_PHY_CAP_1000FDX_LBN 6
  1030. #define MC_CMD_PHY_CAP_1000FDX_WIDTH 1
  1031. #define MC_CMD_PHY_CAP_10000FDX_LBN 7
  1032. #define MC_CMD_PHY_CAP_10000FDX_WIDTH 1
  1033. #define MC_CMD_PHY_CAP_PAUSE_LBN 8
  1034. #define MC_CMD_PHY_CAP_PAUSE_WIDTH 1
  1035. #define MC_CMD_PHY_CAP_ASYM_LBN 9
  1036. #define MC_CMD_PHY_CAP_ASYM_WIDTH 1
  1037. #define MC_CMD_PHY_CAP_AN_LBN 10
  1038. #define MC_CMD_PHY_CAP_AN_WIDTH 1
  1039. #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_OFST 12
  1040. #define MC_CMD_GET_PHY_CFG_OUT_PRT_OFST 16
  1041. #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_OFST 20
  1042. #define MC_CMD_GET_PHY_CFG_OUT_NAME_OFST 24
  1043. #define MC_CMD_GET_PHY_CFG_OUT_NAME_LEN 20
  1044. #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_OFST 44
  1045. #define MC_CMD_MEDIA_XAUI 0x1 /* enum */
  1046. #define MC_CMD_MEDIA_CX4 0x2 /* enum */
  1047. #define MC_CMD_MEDIA_KX4 0x3 /* enum */
  1048. #define MC_CMD_MEDIA_XFP 0x4 /* enum */
  1049. #define MC_CMD_MEDIA_SFP_PLUS 0x5 /* enum */
  1050. #define MC_CMD_MEDIA_BASE_T 0x6 /* enum */
  1051. #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_OFST 48
  1052. #define MC_CMD_MMD_CLAUSE22 0x0 /* enum */
  1053. #define MC_CMD_MMD_CLAUSE45_PMAPMD 0x1 /* enum */
  1054. #define MC_CMD_MMD_CLAUSE45_WIS 0x2 /* enum */
  1055. #define MC_CMD_MMD_CLAUSE45_PCS 0x3 /* enum */
  1056. #define MC_CMD_MMD_CLAUSE45_PHYXS 0x4 /* enum */
  1057. #define MC_CMD_MMD_CLAUSE45_DTEXS 0x5 /* enum */
  1058. #define MC_CMD_MMD_CLAUSE45_TC 0x6 /* enum */
  1059. #define MC_CMD_MMD_CLAUSE45_AN 0x7 /* enum */
  1060. #define MC_CMD_MMD_CLAUSE45_C22EXT 0x1d /* enum */
  1061. #define MC_CMD_MMD_CLAUSE45_VEND1 0x1e /* enum */
  1062. #define MC_CMD_MMD_CLAUSE45_VEND2 0x1f /* enum */
  1063. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_OFST 52
  1064. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_LEN 20
  1065. /***********************************/
  1066. /* MC_CMD_START_BIST
  1067. * Start a BIST test on the PHY.
  1068. */
  1069. #define MC_CMD_START_BIST 0x25
  1070. /* MC_CMD_START_BIST_IN msgrequest */
  1071. #define MC_CMD_START_BIST_IN_LEN 4
  1072. #define MC_CMD_START_BIST_IN_TYPE_OFST 0
  1073. #define MC_CMD_PHY_BIST_CABLE_SHORT 0x1 /* enum */
  1074. #define MC_CMD_PHY_BIST_CABLE_LONG 0x2 /* enum */
  1075. #define MC_CMD_BPX_SERDES_BIST 0x3 /* enum */
  1076. #define MC_CMD_MC_LOOPBACK_BIST 0x4 /* enum */
  1077. #define MC_CMD_PHY_BIST 0x5 /* enum */
  1078. /* MC_CMD_START_BIST_OUT msgresponse */
  1079. #define MC_CMD_START_BIST_OUT_LEN 0
  1080. /***********************************/
  1081. /* MC_CMD_POLL_BIST
  1082. * Poll for BIST completion.
  1083. */
  1084. #define MC_CMD_POLL_BIST 0x26
  1085. /* MC_CMD_POLL_BIST_IN msgrequest */
  1086. #define MC_CMD_POLL_BIST_IN_LEN 0
  1087. /* MC_CMD_POLL_BIST_OUT msgresponse */
  1088. #define MC_CMD_POLL_BIST_OUT_LEN 8
  1089. #define MC_CMD_POLL_BIST_OUT_RESULT_OFST 0
  1090. #define MC_CMD_POLL_BIST_RUNNING 0x1 /* enum */
  1091. #define MC_CMD_POLL_BIST_PASSED 0x2 /* enum */
  1092. #define MC_CMD_POLL_BIST_FAILED 0x3 /* enum */
  1093. #define MC_CMD_POLL_BIST_TIMEOUT 0x4 /* enum */
  1094. #define MC_CMD_POLL_BIST_OUT_PRIVATE_OFST 4
  1095. /* MC_CMD_POLL_BIST_OUT_SFT9001 msgresponse */
  1096. #define MC_CMD_POLL_BIST_OUT_SFT9001_LEN 36
  1097. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  1098. /* Enum values, see field(s): */
  1099. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  1100. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_OFST 4
  1101. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_OFST 8
  1102. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_OFST 12
  1103. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_OFST 16
  1104. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_OFST 20
  1105. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OK 0x1 /* enum */
  1106. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OPEN 0x2 /* enum */
  1107. #define MC_CMD_POLL_BIST_SFT9001_INTRA_PAIR_SHORT 0x3 /* enum */
  1108. #define MC_CMD_POLL_BIST_SFT9001_INTER_PAIR_SHORT 0x4 /* enum */
  1109. #define MC_CMD_POLL_BIST_SFT9001_PAIR_BUSY 0x9 /* enum */
  1110. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_OFST 24
  1111. /* Enum values, see field(s): */
  1112. /* CABLE_STATUS_A */
  1113. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_OFST 28
  1114. /* Enum values, see field(s): */
  1115. /* CABLE_STATUS_A */
  1116. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_OFST 32
  1117. /* Enum values, see field(s): */
  1118. /* CABLE_STATUS_A */
  1119. /* MC_CMD_POLL_BIST_OUT_MRSFP msgresponse */
  1120. #define MC_CMD_POLL_BIST_OUT_MRSFP_LEN 8
  1121. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  1122. /* Enum values, see field(s): */
  1123. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  1124. #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_OFST 4
  1125. #define MC_CMD_POLL_BIST_MRSFP_TEST_COMPLETE 0x0 /* enum */
  1126. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_WRITE 0x1 /* enum */
  1127. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_IO_EXP 0x2 /* enum */
  1128. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_MODULE 0x3 /* enum */
  1129. #define MC_CMD_POLL_BIST_MRSFP_TEST_IO_EXP_I2C_CONFIGURE 0x4 /* enum */
  1130. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_I2C_NO_CROSSTALK 0x5 /* enum */
  1131. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_PRESENCE 0x6 /* enum */
  1132. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_I2C_ACCESS 0x7 /* enum */
  1133. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_SANE_VALUE 0x8 /* enum */
  1134. /***********************************/
  1135. /* MC_CMD_FLUSH_RX_QUEUES
  1136. * Flush receive queue(s).
  1137. */
  1138. #define MC_CMD_FLUSH_RX_QUEUES 0x27
  1139. /* MC_CMD_FLUSH_RX_QUEUES_IN msgrequest */
  1140. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMIN 4
  1141. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX 252
  1142. #define MC_CMD_FLUSH_RX_QUEUES_IN_LEN(num) (0+4*(num))
  1143. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_OFST 0
  1144. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_LEN 4
  1145. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MINNUM 1
  1146. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM 63
  1147. /* MC_CMD_FLUSH_RX_QUEUES_OUT msgresponse */
  1148. #define MC_CMD_FLUSH_RX_QUEUES_OUT_LEN 0
  1149. /***********************************/
  1150. /* MC_CMD_GET_LOOPBACK_MODES
  1151. * Get port's loopback modes.
  1152. */
  1153. #define MC_CMD_GET_LOOPBACK_MODES 0x28
  1154. /* MC_CMD_GET_LOOPBACK_MODES_IN msgrequest */
  1155. #define MC_CMD_GET_LOOPBACK_MODES_IN_LEN 0
  1156. /* MC_CMD_GET_LOOPBACK_MODES_OUT msgresponse */
  1157. #define MC_CMD_GET_LOOPBACK_MODES_OUT_LEN 32
  1158. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_OFST 0
  1159. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LEN 8
  1160. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_OFST 0
  1161. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_OFST 4
  1162. #define MC_CMD_LOOPBACK_NONE 0x0 /* enum */
  1163. #define MC_CMD_LOOPBACK_DATA 0x1 /* enum */
  1164. #define MC_CMD_LOOPBACK_GMAC 0x2 /* enum */
  1165. #define MC_CMD_LOOPBACK_XGMII 0x3 /* enum */
  1166. #define MC_CMD_LOOPBACK_XGXS 0x4 /* enum */
  1167. #define MC_CMD_LOOPBACK_XAUI 0x5 /* enum */
  1168. #define MC_CMD_LOOPBACK_GMII 0x6 /* enum */
  1169. #define MC_CMD_LOOPBACK_SGMII 0x7 /* enum */
  1170. #define MC_CMD_LOOPBACK_XGBR 0x8 /* enum */
  1171. #define MC_CMD_LOOPBACK_XFI 0x9 /* enum */
  1172. #define MC_CMD_LOOPBACK_XAUI_FAR 0xa /* enum */
  1173. #define MC_CMD_LOOPBACK_GMII_FAR 0xb /* enum */
  1174. #define MC_CMD_LOOPBACK_SGMII_FAR 0xc /* enum */
  1175. #define MC_CMD_LOOPBACK_XFI_FAR 0xd /* enum */
  1176. #define MC_CMD_LOOPBACK_GPHY 0xe /* enum */
  1177. #define MC_CMD_LOOPBACK_PHYXS 0xf /* enum */
  1178. #define MC_CMD_LOOPBACK_PCS 0x10 /* enum */
  1179. #define MC_CMD_LOOPBACK_PMAPMD 0x11 /* enum */
  1180. #define MC_CMD_LOOPBACK_XPORT 0x12 /* enum */
  1181. #define MC_CMD_LOOPBACK_XGMII_WS 0x13 /* enum */
  1182. #define MC_CMD_LOOPBACK_XAUI_WS 0x14 /* enum */
  1183. #define MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15 /* enum */
  1184. #define MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16 /* enum */
  1185. #define MC_CMD_LOOPBACK_GMII_WS 0x17 /* enum */
  1186. #define MC_CMD_LOOPBACK_XFI_WS 0x18 /* enum */
  1187. #define MC_CMD_LOOPBACK_XFI_WS_FAR 0x19 /* enum */
  1188. #define MC_CMD_LOOPBACK_PHYXS_WS 0x1a /* enum */
  1189. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_OFST 8
  1190. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LEN 8
  1191. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_OFST 8
  1192. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_OFST 12
  1193. /* Enum values, see field(s): */
  1194. /* 100M */
  1195. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_OFST 16
  1196. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LEN 8
  1197. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_OFST 16
  1198. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_OFST 20
  1199. /* Enum values, see field(s): */
  1200. /* 100M */
  1201. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_OFST 24
  1202. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LEN 8
  1203. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_OFST 24
  1204. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_OFST 28
  1205. /* Enum values, see field(s): */
  1206. /* 100M */
  1207. /***********************************/
  1208. /* MC_CMD_GET_LINK
  1209. * Read the unified MAC/PHY link state.
  1210. */
  1211. #define MC_CMD_GET_LINK 0x29
  1212. /* MC_CMD_GET_LINK_IN msgrequest */
  1213. #define MC_CMD_GET_LINK_IN_LEN 0
  1214. /* MC_CMD_GET_LINK_OUT msgresponse */
  1215. #define MC_CMD_GET_LINK_OUT_LEN 28
  1216. #define MC_CMD_GET_LINK_OUT_CAP_OFST 0
  1217. #define MC_CMD_GET_LINK_OUT_LP_CAP_OFST 4
  1218. #define MC_CMD_GET_LINK_OUT_LINK_SPEED_OFST 8
  1219. #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_OFST 12
  1220. /* Enum values, see field(s): */
  1221. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  1222. #define MC_CMD_GET_LINK_OUT_FLAGS_OFST 16
  1223. #define MC_CMD_GET_LINK_OUT_LINK_UP_LBN 0
  1224. #define MC_CMD_GET_LINK_OUT_LINK_UP_WIDTH 1
  1225. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_LBN 1
  1226. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_WIDTH 1
  1227. #define MC_CMD_GET_LINK_OUT_BPX_LINK_LBN 2
  1228. #define MC_CMD_GET_LINK_OUT_BPX_LINK_WIDTH 1
  1229. #define MC_CMD_GET_LINK_OUT_PHY_LINK_LBN 3
  1230. #define MC_CMD_GET_LINK_OUT_PHY_LINK_WIDTH 1
  1231. #define MC_CMD_GET_LINK_OUT_FCNTL_OFST 20
  1232. #define MC_CMD_FCNTL_OFF 0x0 /* enum */
  1233. #define MC_CMD_FCNTL_RESPOND 0x1 /* enum */
  1234. #define MC_CMD_FCNTL_BIDIR 0x2 /* enum */
  1235. #define MC_CMD_GET_LINK_OUT_MAC_FAULT_OFST 24
  1236. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0
  1237. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1
  1238. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1
  1239. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1
  1240. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2
  1241. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1
  1242. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3
  1243. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1
  1244. /***********************************/
  1245. /* MC_CMD_SET_LINK
  1246. * Write the unified MAC/PHY link configuration.
  1247. */
  1248. #define MC_CMD_SET_LINK 0x2a
  1249. /* MC_CMD_SET_LINK_IN msgrequest */
  1250. #define MC_CMD_SET_LINK_IN_LEN 16
  1251. #define MC_CMD_SET_LINK_IN_CAP_OFST 0
  1252. #define MC_CMD_SET_LINK_IN_FLAGS_OFST 4
  1253. #define MC_CMD_SET_LINK_IN_LOWPOWER_LBN 0
  1254. #define MC_CMD_SET_LINK_IN_LOWPOWER_WIDTH 1
  1255. #define MC_CMD_SET_LINK_IN_POWEROFF_LBN 1
  1256. #define MC_CMD_SET_LINK_IN_POWEROFF_WIDTH 1
  1257. #define MC_CMD_SET_LINK_IN_TXDIS_LBN 2
  1258. #define MC_CMD_SET_LINK_IN_TXDIS_WIDTH 1
  1259. #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_OFST 8
  1260. /* Enum values, see field(s): */
  1261. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  1262. #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_OFST 12
  1263. /* MC_CMD_SET_LINK_OUT msgresponse */
  1264. #define MC_CMD_SET_LINK_OUT_LEN 0
  1265. /***********************************/
  1266. /* MC_CMD_SET_ID_LED
  1267. * Set indentification LED state.
  1268. */
  1269. #define MC_CMD_SET_ID_LED 0x2b
  1270. /* MC_CMD_SET_ID_LED_IN msgrequest */
  1271. #define MC_CMD_SET_ID_LED_IN_LEN 4
  1272. #define MC_CMD_SET_ID_LED_IN_STATE_OFST 0
  1273. #define MC_CMD_LED_OFF 0x0 /* enum */
  1274. #define MC_CMD_LED_ON 0x1 /* enum */
  1275. #define MC_CMD_LED_DEFAULT 0x2 /* enum */
  1276. /* MC_CMD_SET_ID_LED_OUT msgresponse */
  1277. #define MC_CMD_SET_ID_LED_OUT_LEN 0
  1278. /***********************************/
  1279. /* MC_CMD_SET_MAC
  1280. * Set MAC configuration.
  1281. */
  1282. #define MC_CMD_SET_MAC 0x2c
  1283. /* MC_CMD_SET_MAC_IN msgrequest */
  1284. #define MC_CMD_SET_MAC_IN_LEN 24
  1285. #define MC_CMD_SET_MAC_IN_MTU_OFST 0
  1286. #define MC_CMD_SET_MAC_IN_DRAIN_OFST 4
  1287. #define MC_CMD_SET_MAC_IN_ADDR_OFST 8
  1288. #define MC_CMD_SET_MAC_IN_ADDR_LEN 8
  1289. #define MC_CMD_SET_MAC_IN_ADDR_LO_OFST 8
  1290. #define MC_CMD_SET_MAC_IN_ADDR_HI_OFST 12
  1291. #define MC_CMD_SET_MAC_IN_REJECT_OFST 16
  1292. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_LBN 0
  1293. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_WIDTH 1
  1294. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_LBN 1
  1295. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_WIDTH 1
  1296. #define MC_CMD_SET_MAC_IN_FCNTL_OFST 20
  1297. /* MC_CMD_FCNTL_OFF 0x0 */
  1298. /* MC_CMD_FCNTL_RESPOND 0x1 */
  1299. /* MC_CMD_FCNTL_BIDIR 0x2 */
  1300. #define MC_CMD_FCNTL_AUTO 0x3 /* enum */
  1301. /* MC_CMD_SET_MAC_OUT msgresponse */
  1302. #define MC_CMD_SET_MAC_OUT_LEN 0
  1303. /***********************************/
  1304. /* MC_CMD_PHY_STATS
  1305. * Get generic PHY statistics.
  1306. */
  1307. #define MC_CMD_PHY_STATS 0x2d
  1308. /* MC_CMD_PHY_STATS_IN msgrequest */
  1309. #define MC_CMD_PHY_STATS_IN_LEN 8
  1310. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_OFST 0
  1311. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LEN 8
  1312. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_OFST 0
  1313. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_OFST 4
  1314. /* MC_CMD_PHY_STATS_OUT_DMA msgresponse */
  1315. #define MC_CMD_PHY_STATS_OUT_DMA_LEN 0
  1316. /* MC_CMD_PHY_STATS_OUT_NO_DMA msgresponse */
  1317. #define MC_CMD_PHY_STATS_OUT_NO_DMA_LEN (((MC_CMD_PHY_NSTATS*32))>>3)
  1318. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  1319. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_LEN 4
  1320. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_PHY_NSTATS
  1321. #define MC_CMD_OUI 0x0 /* enum */
  1322. #define MC_CMD_PMA_PMD_LINK_UP 0x1 /* enum */
  1323. #define MC_CMD_PMA_PMD_RX_FAULT 0x2 /* enum */
  1324. #define MC_CMD_PMA_PMD_TX_FAULT 0x3 /* enum */
  1325. #define MC_CMD_PMA_PMD_SIGNAL 0x4 /* enum */
  1326. #define MC_CMD_PMA_PMD_SNR_A 0x5 /* enum */
  1327. #define MC_CMD_PMA_PMD_SNR_B 0x6 /* enum */
  1328. #define MC_CMD_PMA_PMD_SNR_C 0x7 /* enum */
  1329. #define MC_CMD_PMA_PMD_SNR_D 0x8 /* enum */
  1330. #define MC_CMD_PCS_LINK_UP 0x9 /* enum */
  1331. #define MC_CMD_PCS_RX_FAULT 0xa /* enum */
  1332. #define MC_CMD_PCS_TX_FAULT 0xb /* enum */
  1333. #define MC_CMD_PCS_BER 0xc /* enum */
  1334. #define MC_CMD_PCS_BLOCK_ERRORS 0xd /* enum */
  1335. #define MC_CMD_PHYXS_LINK_UP 0xe /* enum */
  1336. #define MC_CMD_PHYXS_RX_FAULT 0xf /* enum */
  1337. #define MC_CMD_PHYXS_TX_FAULT 0x10 /* enum */
  1338. #define MC_CMD_PHYXS_ALIGN 0x11 /* enum */
  1339. #define MC_CMD_PHYXS_SYNC 0x12 /* enum */
  1340. #define MC_CMD_AN_LINK_UP 0x13 /* enum */
  1341. #define MC_CMD_AN_COMPLETE 0x14 /* enum */
  1342. #define MC_CMD_AN_10GBT_STATUS 0x15 /* enum */
  1343. #define MC_CMD_CL22_LINK_UP 0x16 /* enum */
  1344. #define MC_CMD_PHY_NSTATS 0x17 /* enum */
  1345. /***********************************/
  1346. /* MC_CMD_MAC_STATS
  1347. * Get generic MAC statistics.
  1348. */
  1349. #define MC_CMD_MAC_STATS 0x2e
  1350. /* MC_CMD_MAC_STATS_IN msgrequest */
  1351. #define MC_CMD_MAC_STATS_IN_LEN 16
  1352. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_OFST 0
  1353. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LEN 8
  1354. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_OFST 0
  1355. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_OFST 4
  1356. #define MC_CMD_MAC_STATS_IN_CMD_OFST 8
  1357. #define MC_CMD_MAC_STATS_IN_DMA_LBN 0
  1358. #define MC_CMD_MAC_STATS_IN_DMA_WIDTH 1
  1359. #define MC_CMD_MAC_STATS_IN_CLEAR_LBN 1
  1360. #define MC_CMD_MAC_STATS_IN_CLEAR_WIDTH 1
  1361. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_LBN 2
  1362. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_WIDTH 1
  1363. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_LBN 3
  1364. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_WIDTH 1
  1365. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_LBN 4
  1366. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_WIDTH 1
  1367. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_LBN 5
  1368. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_WIDTH 1
  1369. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_LBN 16
  1370. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_WIDTH 16
  1371. #define MC_CMD_MAC_STATS_IN_DMA_LEN_OFST 12
  1372. /* MC_CMD_MAC_STATS_OUT_DMA msgresponse */
  1373. #define MC_CMD_MAC_STATS_OUT_DMA_LEN 0
  1374. /* MC_CMD_MAC_STATS_OUT_NO_DMA msgresponse */
  1375. #define MC_CMD_MAC_STATS_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS*64))>>3)
  1376. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  1377. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LEN 8
  1378. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_OFST 0
  1379. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_OFST 4
  1380. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS
  1381. #define MC_CMD_MAC_GENERATION_START 0x0 /* enum */
  1382. #define MC_CMD_MAC_TX_PKTS 0x1 /* enum */
  1383. #define MC_CMD_MAC_TX_PAUSE_PKTS 0x2 /* enum */
  1384. #define MC_CMD_MAC_TX_CONTROL_PKTS 0x3 /* enum */
  1385. #define MC_CMD_MAC_TX_UNICAST_PKTS 0x4 /* enum */
  1386. #define MC_CMD_MAC_TX_MULTICAST_PKTS 0x5 /* enum */
  1387. #define MC_CMD_MAC_TX_BROADCAST_PKTS 0x6 /* enum */
  1388. #define MC_CMD_MAC_TX_BYTES 0x7 /* enum */
  1389. #define MC_CMD_MAC_TX_BAD_BYTES 0x8 /* enum */
  1390. #define MC_CMD_MAC_TX_LT64_PKTS 0x9 /* enum */
  1391. #define MC_CMD_MAC_TX_64_PKTS 0xa /* enum */
  1392. #define MC_CMD_MAC_TX_65_TO_127_PKTS 0xb /* enum */
  1393. #define MC_CMD_MAC_TX_128_TO_255_PKTS 0xc /* enum */
  1394. #define MC_CMD_MAC_TX_256_TO_511_PKTS 0xd /* enum */
  1395. #define MC_CMD_MAC_TX_512_TO_1023_PKTS 0xe /* enum */
  1396. #define MC_CMD_MAC_TX_1024_TO_15XX_PKTS 0xf /* enum */
  1397. #define MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS 0x10 /* enum */
  1398. #define MC_CMD_MAC_TX_GTJUMBO_PKTS 0x11 /* enum */
  1399. #define MC_CMD_MAC_TX_BAD_FCS_PKTS 0x12 /* enum */
  1400. #define MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS 0x13 /* enum */
  1401. #define MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS 0x14 /* enum */
  1402. #define MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS 0x15 /* enum */
  1403. #define MC_CMD_MAC_TX_LATE_COLLISION_PKTS 0x16 /* enum */
  1404. #define MC_CMD_MAC_TX_DEFERRED_PKTS 0x17 /* enum */
  1405. #define MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS 0x18 /* enum */
  1406. #define MC_CMD_MAC_TX_NON_TCPUDP_PKTS 0x19 /* enum */
  1407. #define MC_CMD_MAC_TX_MAC_SRC_ERR_PKTS 0x1a /* enum */
  1408. #define MC_CMD_MAC_TX_IP_SRC_ERR_PKTS 0x1b /* enum */
  1409. #define MC_CMD_MAC_RX_PKTS 0x1c /* enum */
  1410. #define MC_CMD_MAC_RX_PAUSE_PKTS 0x1d /* enum */
  1411. #define MC_CMD_MAC_RX_GOOD_PKTS 0x1e /* enum */
  1412. #define MC_CMD_MAC_RX_CONTROL_PKTS 0x1f /* enum */
  1413. #define MC_CMD_MAC_RX_UNICAST_PKTS 0x20 /* enum */
  1414. #define MC_CMD_MAC_RX_MULTICAST_PKTS 0x21 /* enum */
  1415. #define MC_CMD_MAC_RX_BROADCAST_PKTS 0x22 /* enum */
  1416. #define MC_CMD_MAC_RX_BYTES 0x23 /* enum */
  1417. #define MC_CMD_MAC_RX_BAD_BYTES 0x24 /* enum */
  1418. #define MC_CMD_MAC_RX_64_PKTS 0x25 /* enum */
  1419. #define MC_CMD_MAC_RX_65_TO_127_PKTS 0x26 /* enum */
  1420. #define MC_CMD_MAC_RX_128_TO_255_PKTS 0x27 /* enum */
  1421. #define MC_CMD_MAC_RX_256_TO_511_PKTS 0x28 /* enum */
  1422. #define MC_CMD_MAC_RX_512_TO_1023_PKTS 0x29 /* enum */
  1423. #define MC_CMD_MAC_RX_1024_TO_15XX_PKTS 0x2a /* enum */
  1424. #define MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS 0x2b /* enum */
  1425. #define MC_CMD_MAC_RX_GTJUMBO_PKTS 0x2c /* enum */
  1426. #define MC_CMD_MAC_RX_UNDERSIZE_PKTS 0x2d /* enum */
  1427. #define MC_CMD_MAC_RX_BAD_FCS_PKTS 0x2e /* enum */
  1428. #define MC_CMD_MAC_RX_OVERFLOW_PKTS 0x2f /* enum */
  1429. #define MC_CMD_MAC_RX_FALSE_CARRIER_PKTS 0x30 /* enum */
  1430. #define MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS 0x31 /* enum */
  1431. #define MC_CMD_MAC_RX_ALIGN_ERROR_PKTS 0x32 /* enum */
  1432. #define MC_CMD_MAC_RX_LENGTH_ERROR_PKTS 0x33 /* enum */
  1433. #define MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS 0x34 /* enum */
  1434. #define MC_CMD_MAC_RX_JABBER_PKTS 0x35 /* enum */
  1435. #define MC_CMD_MAC_RX_NODESC_DROPS 0x36 /* enum */
  1436. #define MC_CMD_MAC_RX_LANES01_CHAR_ERR 0x37 /* enum */
  1437. #define MC_CMD_MAC_RX_LANES23_CHAR_ERR 0x38 /* enum */
  1438. #define MC_CMD_MAC_RX_LANES01_DISP_ERR 0x39 /* enum */
  1439. #define MC_CMD_MAC_RX_LANES23_DISP_ERR 0x3a /* enum */
  1440. #define MC_CMD_MAC_RX_MATCH_FAULT 0x3b /* enum */
  1441. #define MC_CMD_GMAC_DMABUF_START 0x40 /* enum */
  1442. #define MC_CMD_GMAC_DMABUF_END 0x5f /* enum */
  1443. #define MC_CMD_MAC_GENERATION_END 0x60 /* enum */
  1444. #define MC_CMD_MAC_NSTATS 0x61 /* enum */
  1445. /***********************************/
  1446. /* MC_CMD_SRIOV
  1447. * to be documented
  1448. */
  1449. #define MC_CMD_SRIOV 0x30
  1450. /* MC_CMD_SRIOV_IN msgrequest */
  1451. #define MC_CMD_SRIOV_IN_LEN 12
  1452. #define MC_CMD_SRIOV_IN_ENABLE_OFST 0
  1453. #define MC_CMD_SRIOV_IN_VI_BASE_OFST 4
  1454. #define MC_CMD_SRIOV_IN_VF_COUNT_OFST 8
  1455. /* MC_CMD_SRIOV_OUT msgresponse */
  1456. #define MC_CMD_SRIOV_OUT_LEN 8
  1457. #define MC_CMD_SRIOV_OUT_VI_SCALE_OFST 0
  1458. #define MC_CMD_SRIOV_OUT_VF_TOTAL_OFST 4
  1459. /* MC_CMD_MEMCPY_RECORD_TYPEDEF structuredef */
  1460. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LEN 32
  1461. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_OFST 0
  1462. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LBN 0
  1463. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_WIDTH 32
  1464. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_OFST 4
  1465. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LBN 32
  1466. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_WIDTH 32
  1467. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_OFST 8
  1468. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LEN 8
  1469. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_OFST 8
  1470. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_OFST 12
  1471. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LBN 64
  1472. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_WIDTH 64
  1473. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_OFST 16
  1474. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_RID_INLINE 0x100 /* enum */
  1475. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LBN 128
  1476. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_WIDTH 32
  1477. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_OFST 20
  1478. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LEN 8
  1479. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_OFST 20
  1480. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_OFST 24
  1481. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LBN 160
  1482. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_WIDTH 64
  1483. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_OFST 28
  1484. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LBN 224
  1485. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_WIDTH 32
  1486. /***********************************/
  1487. /* MC_CMD_MEMCPY
  1488. * Perform memory copy operation.
  1489. */
  1490. #define MC_CMD_MEMCPY 0x31
  1491. /* MC_CMD_MEMCPY_IN msgrequest */
  1492. #define MC_CMD_MEMCPY_IN_LENMIN 32
  1493. #define MC_CMD_MEMCPY_IN_LENMAX 224
  1494. #define MC_CMD_MEMCPY_IN_LEN(num) (0+32*(num))
  1495. #define MC_CMD_MEMCPY_IN_RECORD_OFST 0
  1496. #define MC_CMD_MEMCPY_IN_RECORD_LEN 32
  1497. #define MC_CMD_MEMCPY_IN_RECORD_MINNUM 1
  1498. #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM 7
  1499. /* MC_CMD_MEMCPY_OUT msgresponse */
  1500. #define MC_CMD_MEMCPY_OUT_LEN 0
  1501. /***********************************/
  1502. /* MC_CMD_WOL_FILTER_SET
  1503. * Set a WoL filter.
  1504. */
  1505. #define MC_CMD_WOL_FILTER_SET 0x32
  1506. /* MC_CMD_WOL_FILTER_SET_IN msgrequest */
  1507. #define MC_CMD_WOL_FILTER_SET_IN_LEN 192
  1508. #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0
  1509. #define MC_CMD_FILTER_MODE_SIMPLE 0x0 /* enum */
  1510. #define MC_CMD_FILTER_MODE_STRUCTURED 0xffffffff /* enum */
  1511. #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4
  1512. #define MC_CMD_WOL_TYPE_MAGIC 0x0 /* enum */
  1513. #define MC_CMD_WOL_TYPE_WIN_MAGIC 0x2 /* enum */
  1514. #define MC_CMD_WOL_TYPE_IPV4_SYN 0x3 /* enum */
  1515. #define MC_CMD_WOL_TYPE_IPV6_SYN 0x4 /* enum */
  1516. #define MC_CMD_WOL_TYPE_BITMAP 0x5 /* enum */
  1517. #define MC_CMD_WOL_TYPE_LINK 0x6 /* enum */
  1518. #define MC_CMD_WOL_TYPE_MAX 0x7 /* enum */
  1519. #define MC_CMD_WOL_FILTER_SET_IN_DATA_OFST 8
  1520. #define MC_CMD_WOL_FILTER_SET_IN_DATA_LEN 4
  1521. #define MC_CMD_WOL_FILTER_SET_IN_DATA_NUM 46
  1522. /* MC_CMD_WOL_FILTER_SET_IN_MAGIC msgrequest */
  1523. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_LEN 16
  1524. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1525. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1526. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_OFST 8
  1527. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LEN 8
  1528. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_OFST 8
  1529. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_OFST 12
  1530. /* MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN msgrequest */
  1531. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_LEN 20
  1532. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1533. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1534. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_OFST 8
  1535. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_OFST 12
  1536. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_OFST 16
  1537. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_LEN 2
  1538. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_OFST 18
  1539. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_LEN 2
  1540. /* MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN msgrequest */
  1541. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_LEN 44
  1542. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1543. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1544. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_OFST 8
  1545. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_LEN 16
  1546. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_OFST 24
  1547. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_LEN 16
  1548. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_OFST 40
  1549. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_LEN 2
  1550. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_OFST 42
  1551. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_LEN 2
  1552. /* MC_CMD_WOL_FILTER_SET_IN_BITMAP msgrequest */
  1553. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN 187
  1554. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1555. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1556. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_OFST 8
  1557. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_LEN 48
  1558. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_OFST 56
  1559. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_LEN 128
  1560. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_OFST 184
  1561. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_LEN 1
  1562. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_OFST 185
  1563. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_LEN 1
  1564. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_OFST 186
  1565. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_LEN 1
  1566. /* MC_CMD_WOL_FILTER_SET_IN_LINK msgrequest */
  1567. #define MC_CMD_WOL_FILTER_SET_IN_LINK_LEN 12
  1568. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  1569. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  1570. #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_OFST 8
  1571. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_LBN 0
  1572. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_WIDTH 1
  1573. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_LBN 1
  1574. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_WIDTH 1
  1575. /* MC_CMD_WOL_FILTER_SET_OUT msgresponse */
  1576. #define MC_CMD_WOL_FILTER_SET_OUT_LEN 4
  1577. #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_OFST 0
  1578. /***********************************/
  1579. /* MC_CMD_WOL_FILTER_REMOVE
  1580. * Remove a WoL filter.
  1581. */
  1582. #define MC_CMD_WOL_FILTER_REMOVE 0x33
  1583. /* MC_CMD_WOL_FILTER_REMOVE_IN msgrequest */
  1584. #define MC_CMD_WOL_FILTER_REMOVE_IN_LEN 4
  1585. #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_OFST 0
  1586. /* MC_CMD_WOL_FILTER_REMOVE_OUT msgresponse */
  1587. #define MC_CMD_WOL_FILTER_REMOVE_OUT_LEN 0
  1588. /***********************************/
  1589. /* MC_CMD_WOL_FILTER_RESET
  1590. * Reset (i.e. remove all) WoL filters.
  1591. */
  1592. #define MC_CMD_WOL_FILTER_RESET 0x34
  1593. /* MC_CMD_WOL_FILTER_RESET_IN msgrequest */
  1594. #define MC_CMD_WOL_FILTER_RESET_IN_LEN 4
  1595. #define MC_CMD_WOL_FILTER_RESET_IN_MASK_OFST 0
  1596. #define MC_CMD_WOL_FILTER_RESET_IN_WAKE_FILTERS 0x1 /* enum */
  1597. #define MC_CMD_WOL_FILTER_RESET_IN_LIGHTSOUT_OFFLOADS 0x2 /* enum */
  1598. /* MC_CMD_WOL_FILTER_RESET_OUT msgresponse */
  1599. #define MC_CMD_WOL_FILTER_RESET_OUT_LEN 0
  1600. /***********************************/
  1601. /* MC_CMD_SET_MCAST_HASH
  1602. * Set the MCASH hash value.
  1603. */
  1604. #define MC_CMD_SET_MCAST_HASH 0x35
  1605. /* MC_CMD_SET_MCAST_HASH_IN msgrequest */
  1606. #define MC_CMD_SET_MCAST_HASH_IN_LEN 32
  1607. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST 0
  1608. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_LEN 16
  1609. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_OFST 16
  1610. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_LEN 16
  1611. /* MC_CMD_SET_MCAST_HASH_OUT msgresponse */
  1612. #define MC_CMD_SET_MCAST_HASH_OUT_LEN 0
  1613. /***********************************/
  1614. /* MC_CMD_NVRAM_TYPES
  1615. * Get virtual NVRAM partitions information.
  1616. */
  1617. #define MC_CMD_NVRAM_TYPES 0x36
  1618. /* MC_CMD_NVRAM_TYPES_IN msgrequest */
  1619. #define MC_CMD_NVRAM_TYPES_IN_LEN 0
  1620. /* MC_CMD_NVRAM_TYPES_OUT msgresponse */
  1621. #define MC_CMD_NVRAM_TYPES_OUT_LEN 4
  1622. #define MC_CMD_NVRAM_TYPES_OUT_TYPES_OFST 0
  1623. #define MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO 0x0 /* enum */
  1624. #define MC_CMD_NVRAM_TYPE_MC_FW 0x1 /* enum */
  1625. #define MC_CMD_NVRAM_TYPE_MC_FW_BACKUP 0x2 /* enum */
  1626. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0 0x3 /* enum */
  1627. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1 0x4 /* enum */
  1628. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0 0x5 /* enum */
  1629. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1 0x6 /* enum */
  1630. #define MC_CMD_NVRAM_TYPE_EXP_ROM 0x7 /* enum */
  1631. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0 0x8 /* enum */
  1632. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1 0x9 /* enum */
  1633. #define MC_CMD_NVRAM_TYPE_PHY_PORT0 0xa /* enum */
  1634. #define MC_CMD_NVRAM_TYPE_PHY_PORT1 0xb /* enum */
  1635. #define MC_CMD_NVRAM_TYPE_LOG 0xc /* enum */
  1636. #define MC_CMD_NVRAM_TYPE_FPGA 0xd /* enum */
  1637. /***********************************/
  1638. /* MC_CMD_NVRAM_INFO
  1639. * Read info about a virtual NVRAM partition.
  1640. */
  1641. #define MC_CMD_NVRAM_INFO 0x37
  1642. /* MC_CMD_NVRAM_INFO_IN msgrequest */
  1643. #define MC_CMD_NVRAM_INFO_IN_LEN 4
  1644. #define MC_CMD_NVRAM_INFO_IN_TYPE_OFST 0
  1645. /* Enum values, see field(s): */
  1646. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1647. /* MC_CMD_NVRAM_INFO_OUT msgresponse */
  1648. #define MC_CMD_NVRAM_INFO_OUT_LEN 24
  1649. #define MC_CMD_NVRAM_INFO_OUT_TYPE_OFST 0
  1650. /* Enum values, see field(s): */
  1651. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1652. #define MC_CMD_NVRAM_INFO_OUT_SIZE_OFST 4
  1653. #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_OFST 8
  1654. #define MC_CMD_NVRAM_INFO_OUT_FLAGS_OFST 12
  1655. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_LBN 0
  1656. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_WIDTH 1
  1657. #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_OFST 16
  1658. #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_OFST 20
  1659. /***********************************/
  1660. /* MC_CMD_NVRAM_UPDATE_START
  1661. * Start a group of update operations on a virtual NVRAM partition.
  1662. */
  1663. #define MC_CMD_NVRAM_UPDATE_START 0x38
  1664. /* MC_CMD_NVRAM_UPDATE_START_IN msgrequest */
  1665. #define MC_CMD_NVRAM_UPDATE_START_IN_LEN 4
  1666. #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_OFST 0
  1667. /* Enum values, see field(s): */
  1668. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1669. /* MC_CMD_NVRAM_UPDATE_START_OUT msgresponse */
  1670. #define MC_CMD_NVRAM_UPDATE_START_OUT_LEN 0
  1671. /***********************************/
  1672. /* MC_CMD_NVRAM_READ
  1673. * Read data from a virtual NVRAM partition.
  1674. */
  1675. #define MC_CMD_NVRAM_READ 0x39
  1676. /* MC_CMD_NVRAM_READ_IN msgrequest */
  1677. #define MC_CMD_NVRAM_READ_IN_LEN 12
  1678. #define MC_CMD_NVRAM_READ_IN_TYPE_OFST 0
  1679. /* Enum values, see field(s): */
  1680. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1681. #define MC_CMD_NVRAM_READ_IN_OFFSET_OFST 4
  1682. #define MC_CMD_NVRAM_READ_IN_LENGTH_OFST 8
  1683. /* MC_CMD_NVRAM_READ_OUT msgresponse */
  1684. #define MC_CMD_NVRAM_READ_OUT_LENMIN 1
  1685. #define MC_CMD_NVRAM_READ_OUT_LENMAX 255
  1686. #define MC_CMD_NVRAM_READ_OUT_LEN(num) (0+1*(num))
  1687. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_OFST 0
  1688. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_LEN 1
  1689. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MINNUM 1
  1690. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM 255
  1691. /***********************************/
  1692. /* MC_CMD_NVRAM_WRITE
  1693. * Write data to a virtual NVRAM partition.
  1694. */
  1695. #define MC_CMD_NVRAM_WRITE 0x3a
  1696. /* MC_CMD_NVRAM_WRITE_IN msgrequest */
  1697. #define MC_CMD_NVRAM_WRITE_IN_LENMIN 13
  1698. #define MC_CMD_NVRAM_WRITE_IN_LENMAX 255
  1699. #define MC_CMD_NVRAM_WRITE_IN_LEN(num) (12+1*(num))
  1700. #define MC_CMD_NVRAM_WRITE_IN_TYPE_OFST 0
  1701. /* Enum values, see field(s): */
  1702. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1703. #define MC_CMD_NVRAM_WRITE_IN_OFFSET_OFST 4
  1704. #define MC_CMD_NVRAM_WRITE_IN_LENGTH_OFST 8
  1705. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_OFST 12
  1706. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_LEN 1
  1707. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MINNUM 1
  1708. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM 243
  1709. /* MC_CMD_NVRAM_WRITE_OUT msgresponse */
  1710. #define MC_CMD_NVRAM_WRITE_OUT_LEN 0
  1711. /***********************************/
  1712. /* MC_CMD_NVRAM_ERASE
  1713. * Erase sector(s) from a virtual NVRAM partition.
  1714. */
  1715. #define MC_CMD_NVRAM_ERASE 0x3b
  1716. /* MC_CMD_NVRAM_ERASE_IN msgrequest */
  1717. #define MC_CMD_NVRAM_ERASE_IN_LEN 12
  1718. #define MC_CMD_NVRAM_ERASE_IN_TYPE_OFST 0
  1719. /* Enum values, see field(s): */
  1720. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1721. #define MC_CMD_NVRAM_ERASE_IN_OFFSET_OFST 4
  1722. #define MC_CMD_NVRAM_ERASE_IN_LENGTH_OFST 8
  1723. /* MC_CMD_NVRAM_ERASE_OUT msgresponse */
  1724. #define MC_CMD_NVRAM_ERASE_OUT_LEN 0
  1725. /***********************************/
  1726. /* MC_CMD_NVRAM_UPDATE_FINISH
  1727. * Finish a group of update operations on a virtual NVRAM partition.
  1728. */
  1729. #define MC_CMD_NVRAM_UPDATE_FINISH 0x3c
  1730. /* MC_CMD_NVRAM_UPDATE_FINISH_IN msgrequest */
  1731. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN 8
  1732. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_OFST 0
  1733. /* Enum values, see field(s): */
  1734. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1735. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_OFST 4
  1736. /* MC_CMD_NVRAM_UPDATE_FINISH_OUT msgresponse */
  1737. #define MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN 0
  1738. /***********************************/
  1739. /* MC_CMD_REBOOT
  1740. * Reboot the MC.
  1741. */
  1742. #define MC_CMD_REBOOT 0x3d
  1743. /* MC_CMD_REBOOT_IN msgrequest */
  1744. #define MC_CMD_REBOOT_IN_LEN 4
  1745. #define MC_CMD_REBOOT_IN_FLAGS_OFST 0
  1746. #define MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION 0x1 /* enum */
  1747. /* MC_CMD_REBOOT_OUT msgresponse */
  1748. #define MC_CMD_REBOOT_OUT_LEN 0
  1749. /***********************************/
  1750. /* MC_CMD_SCHEDINFO
  1751. * Request scheduler info.
  1752. */
  1753. #define MC_CMD_SCHEDINFO 0x3e
  1754. /* MC_CMD_SCHEDINFO_IN msgrequest */
  1755. #define MC_CMD_SCHEDINFO_IN_LEN 0
  1756. /* MC_CMD_SCHEDINFO_OUT msgresponse */
  1757. #define MC_CMD_SCHEDINFO_OUT_LENMIN 4
  1758. #define MC_CMD_SCHEDINFO_OUT_LENMAX 252
  1759. #define MC_CMD_SCHEDINFO_OUT_LEN(num) (0+4*(num))
  1760. #define MC_CMD_SCHEDINFO_OUT_DATA_OFST 0
  1761. #define MC_CMD_SCHEDINFO_OUT_DATA_LEN 4
  1762. #define MC_CMD_SCHEDINFO_OUT_DATA_MINNUM 1
  1763. #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM 63
  1764. /***********************************/
  1765. /* MC_CMD_REBOOT_MODE
  1766. */
  1767. #define MC_CMD_REBOOT_MODE 0x3f
  1768. /* MC_CMD_REBOOT_MODE_IN msgrequest */
  1769. #define MC_CMD_REBOOT_MODE_IN_LEN 4
  1770. #define MC_CMD_REBOOT_MODE_IN_VALUE_OFST 0
  1771. #define MC_CMD_REBOOT_MODE_NORMAL 0x0 /* enum */
  1772. #define MC_CMD_REBOOT_MODE_SNAPPER 0x3 /* enum */
  1773. /* MC_CMD_REBOOT_MODE_OUT msgresponse */
  1774. #define MC_CMD_REBOOT_MODE_OUT_LEN 4
  1775. #define MC_CMD_REBOOT_MODE_OUT_VALUE_OFST 0
  1776. /***********************************/
  1777. /* MC_CMD_SENSOR_INFO
  1778. * Returns information about every available sensor.
  1779. */
  1780. #define MC_CMD_SENSOR_INFO 0x41
  1781. /* MC_CMD_SENSOR_INFO_IN msgrequest */
  1782. #define MC_CMD_SENSOR_INFO_IN_LEN 0
  1783. /* MC_CMD_SENSOR_INFO_OUT msgresponse */
  1784. #define MC_CMD_SENSOR_INFO_OUT_LENMIN 12
  1785. #define MC_CMD_SENSOR_INFO_OUT_LENMAX 252
  1786. #define MC_CMD_SENSOR_INFO_OUT_LEN(num) (4+8*(num))
  1787. #define MC_CMD_SENSOR_INFO_OUT_MASK_OFST 0
  1788. #define MC_CMD_SENSOR_CONTROLLER_TEMP 0x0 /* enum */
  1789. #define MC_CMD_SENSOR_PHY_COMMON_TEMP 0x1 /* enum */
  1790. #define MC_CMD_SENSOR_CONTROLLER_COOLING 0x2 /* enum */
  1791. #define MC_CMD_SENSOR_PHY0_TEMP 0x3 /* enum */
  1792. #define MC_CMD_SENSOR_PHY0_COOLING 0x4 /* enum */
  1793. #define MC_CMD_SENSOR_PHY1_TEMP 0x5 /* enum */
  1794. #define MC_CMD_SENSOR_PHY1_COOLING 0x6 /* enum */
  1795. #define MC_CMD_SENSOR_IN_1V0 0x7 /* enum */
  1796. #define MC_CMD_SENSOR_IN_1V2 0x8 /* enum */
  1797. #define MC_CMD_SENSOR_IN_1V8 0x9 /* enum */
  1798. #define MC_CMD_SENSOR_IN_2V5 0xa /* enum */
  1799. #define MC_CMD_SENSOR_IN_3V3 0xb /* enum */
  1800. #define MC_CMD_SENSOR_IN_12V0 0xc /* enum */
  1801. #define MC_CMD_SENSOR_IN_1V2A 0xd /* enum */
  1802. #define MC_CMD_SENSOR_IN_VREF 0xe /* enum */
  1803. #define MC_CMD_SENSOR_ENTRY_OFST 4
  1804. #define MC_CMD_SENSOR_ENTRY_LEN 8
  1805. #define MC_CMD_SENSOR_ENTRY_LO_OFST 4
  1806. #define MC_CMD_SENSOR_ENTRY_HI_OFST 8
  1807. #define MC_CMD_SENSOR_ENTRY_MINNUM 1
  1808. #define MC_CMD_SENSOR_ENTRY_MAXNUM 31
  1809. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF structuredef */
  1810. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_LEN 8
  1811. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_OFST 0
  1812. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LEN 2
  1813. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LBN 0
  1814. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_WIDTH 16
  1815. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_OFST 2
  1816. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LEN 2
  1817. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LBN 16
  1818. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_WIDTH 16
  1819. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_OFST 4
  1820. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LEN 2
  1821. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LBN 32
  1822. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_WIDTH 16
  1823. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_OFST 6
  1824. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LEN 2
  1825. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LBN 48
  1826. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_WIDTH 16
  1827. /***********************************/
  1828. /* MC_CMD_READ_SENSORS
  1829. * Returns the current reading from each sensor.
  1830. */
  1831. #define MC_CMD_READ_SENSORS 0x42
  1832. /* MC_CMD_READ_SENSORS_IN msgrequest */
  1833. #define MC_CMD_READ_SENSORS_IN_LEN 8
  1834. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_OFST 0
  1835. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LEN 8
  1836. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_OFST 0
  1837. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_OFST 4
  1838. /* MC_CMD_READ_SENSORS_OUT msgresponse */
  1839. #define MC_CMD_READ_SENSORS_OUT_LEN 0
  1840. /* MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF structuredef */
  1841. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_LEN 3
  1842. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_OFST 0
  1843. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LEN 2
  1844. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LBN 0
  1845. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_WIDTH 16
  1846. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_OFST 2
  1847. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LEN 1
  1848. #define MC_CMD_SENSOR_STATE_OK 0x0 /* enum */
  1849. #define MC_CMD_SENSOR_STATE_WARNING 0x1 /* enum */
  1850. #define MC_CMD_SENSOR_STATE_FATAL 0x2 /* enum */
  1851. #define MC_CMD_SENSOR_STATE_BROKEN 0x3 /* enum */
  1852. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LBN 16
  1853. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_WIDTH 8
  1854. /***********************************/
  1855. /* MC_CMD_GET_PHY_STATE
  1856. * Report current state of PHY.
  1857. */
  1858. #define MC_CMD_GET_PHY_STATE 0x43
  1859. /* MC_CMD_GET_PHY_STATE_IN msgrequest */
  1860. #define MC_CMD_GET_PHY_STATE_IN_LEN 0
  1861. /* MC_CMD_GET_PHY_STATE_OUT msgresponse */
  1862. #define MC_CMD_GET_PHY_STATE_OUT_LEN 4
  1863. #define MC_CMD_GET_PHY_STATE_OUT_STATE_OFST 0
  1864. #define MC_CMD_PHY_STATE_OK 0x1 /* enum */
  1865. #define MC_CMD_PHY_STATE_ZOMBIE 0x2 /* enum */
  1866. /***********************************/
  1867. /* MC_CMD_SETUP_8021QBB
  1868. * 802.1Qbb control.
  1869. */
  1870. #define MC_CMD_SETUP_8021QBB 0x44
  1871. /* MC_CMD_SETUP_8021QBB_IN msgrequest */
  1872. #define MC_CMD_SETUP_8021QBB_IN_LEN 32
  1873. #define MC_CMD_SETUP_8021QBB_IN_TXQS_OFST 0
  1874. #define MC_CMD_SETUP_8021QBB_IN_TXQS_LEN 32
  1875. /* MC_CMD_SETUP_8021QBB_OUT msgresponse */
  1876. #define MC_CMD_SETUP_8021QBB_OUT_LEN 0
  1877. /***********************************/
  1878. /* MC_CMD_WOL_FILTER_GET
  1879. * Retrieve ID of any WoL filters.
  1880. */
  1881. #define MC_CMD_WOL_FILTER_GET 0x45
  1882. /* MC_CMD_WOL_FILTER_GET_IN msgrequest */
  1883. #define MC_CMD_WOL_FILTER_GET_IN_LEN 0
  1884. /* MC_CMD_WOL_FILTER_GET_OUT msgresponse */
  1885. #define MC_CMD_WOL_FILTER_GET_OUT_LEN 4
  1886. #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_OFST 0
  1887. /***********************************/
  1888. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD
  1889. * Add a protocol offload to NIC for lights-out state.
  1890. */
  1891. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD 0x46
  1892. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN msgrequest */
  1893. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMIN 8
  1894. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX 252
  1895. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LEN(num) (4+4*(num))
  1896. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  1897. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_ARP 0x1 /* enum */
  1898. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_NS 0x2 /* enum */
  1899. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_OFST 4
  1900. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_LEN 4
  1901. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MINNUM 1
  1902. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM 62
  1903. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP msgrequest */
  1904. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_LEN 14
  1905. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  1906. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_OFST 4
  1907. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_LEN 6
  1908. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_OFST 10
  1909. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS msgrequest */
  1910. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_LEN 42
  1911. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  1912. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_OFST 4
  1913. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_LEN 6
  1914. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_OFST 10
  1915. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_LEN 16
  1916. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_OFST 26
  1917. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_LEN 16
  1918. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  1919. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_LEN 4
  1920. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_OFST 0
  1921. /***********************************/
  1922. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD
  1923. * Remove a protocol offload from NIC for lights-out state.
  1924. */
  1925. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 0x47
  1926. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN msgrequest */
  1927. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_LEN 8
  1928. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  1929. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_OFST 4
  1930. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  1931. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT_LEN 0
  1932. /***********************************/
  1933. /* MC_CMD_MAC_RESET_RESTORE
  1934. * Restore MAC after block reset.
  1935. */
  1936. #define MC_CMD_MAC_RESET_RESTORE 0x48
  1937. /* MC_CMD_MAC_RESET_RESTORE_IN msgrequest */
  1938. #define MC_CMD_MAC_RESET_RESTORE_IN_LEN 0
  1939. /* MC_CMD_MAC_RESET_RESTORE_OUT msgresponse */
  1940. #define MC_CMD_MAC_RESET_RESTORE_OUT_LEN 0
  1941. /***********************************/
  1942. /* MC_CMD_TESTASSERT
  1943. */
  1944. #define MC_CMD_TESTASSERT 0x49
  1945. /* MC_CMD_TESTASSERT_IN msgrequest */
  1946. #define MC_CMD_TESTASSERT_IN_LEN 0
  1947. /* MC_CMD_TESTASSERT_OUT msgresponse */
  1948. #define MC_CMD_TESTASSERT_OUT_LEN 0
  1949. /***********************************/
  1950. /* MC_CMD_WORKAROUND
  1951. * Enable/Disable a given workaround.
  1952. */
  1953. #define MC_CMD_WORKAROUND 0x4a
  1954. /* MC_CMD_WORKAROUND_IN msgrequest */
  1955. #define MC_CMD_WORKAROUND_IN_LEN 8
  1956. #define MC_CMD_WORKAROUND_IN_TYPE_OFST 0
  1957. #define MC_CMD_WORKAROUND_BUG17230 0x1 /* enum */
  1958. #define MC_CMD_WORKAROUND_IN_ENABLED_OFST 4
  1959. /* MC_CMD_WORKAROUND_OUT msgresponse */
  1960. #define MC_CMD_WORKAROUND_OUT_LEN 0
  1961. /***********************************/
  1962. /* MC_CMD_GET_PHY_MEDIA_INFO
  1963. * Read media-specific data from PHY.
  1964. */
  1965. #define MC_CMD_GET_PHY_MEDIA_INFO 0x4b
  1966. /* MC_CMD_GET_PHY_MEDIA_INFO_IN msgrequest */
  1967. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_LEN 4
  1968. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_OFST 0
  1969. /* MC_CMD_GET_PHY_MEDIA_INFO_OUT msgresponse */
  1970. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMIN 5
  1971. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX 255
  1972. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LEN(num) (4+1*(num))
  1973. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_OFST 0
  1974. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_OFST 4
  1975. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_LEN 1
  1976. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MINNUM 1
  1977. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM 251
  1978. /***********************************/
  1979. /* MC_CMD_NVRAM_TEST
  1980. * Test a particular NVRAM partition.
  1981. */
  1982. #define MC_CMD_NVRAM_TEST 0x4c
  1983. /* MC_CMD_NVRAM_TEST_IN msgrequest */
  1984. #define MC_CMD_NVRAM_TEST_IN_LEN 4
  1985. #define MC_CMD_NVRAM_TEST_IN_TYPE_OFST 0
  1986. /* Enum values, see field(s): */
  1987. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  1988. /* MC_CMD_NVRAM_TEST_OUT msgresponse */
  1989. #define MC_CMD_NVRAM_TEST_OUT_LEN 4
  1990. #define MC_CMD_NVRAM_TEST_OUT_RESULT_OFST 0
  1991. #define MC_CMD_NVRAM_TEST_PASS 0x0 /* enum */
  1992. #define MC_CMD_NVRAM_TEST_FAIL 0x1 /* enum */
  1993. #define MC_CMD_NVRAM_TEST_NOTSUPP 0x2 /* enum */
  1994. /***********************************/
  1995. /* MC_CMD_MRSFP_TWEAK
  1996. * Read status and/or set parameters for the 'mrsfp' driver.
  1997. */
  1998. #define MC_CMD_MRSFP_TWEAK 0x4d
  1999. /* MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG msgrequest */
  2000. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_LEN 16
  2001. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_OFST 0
  2002. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_OFST 4
  2003. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_OFST 8
  2004. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_OFST 12
  2005. /* MC_CMD_MRSFP_TWEAK_IN_READ_ONLY msgrequest */
  2006. #define MC_CMD_MRSFP_TWEAK_IN_READ_ONLY_LEN 0
  2007. /* MC_CMD_MRSFP_TWEAK_OUT msgresponse */
  2008. #define MC_CMD_MRSFP_TWEAK_OUT_LEN 12
  2009. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_OFST 0
  2010. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_OFST 4
  2011. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OFST 8
  2012. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OUT 0x0 /* enum */
  2013. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_IN 0x1 /* enum */
  2014. /***********************************/
  2015. /* MC_CMD_SENSOR_SET_LIMS
  2016. * Adjusts the sensor limits.
  2017. */
  2018. #define MC_CMD_SENSOR_SET_LIMS 0x4e
  2019. /* MC_CMD_SENSOR_SET_LIMS_IN msgrequest */
  2020. #define MC_CMD_SENSOR_SET_LIMS_IN_LEN 20
  2021. #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_OFST 0
  2022. /* Enum values, see field(s): */
  2023. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  2024. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_OFST 4
  2025. #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_OFST 8
  2026. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_OFST 12
  2027. #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_OFST 16
  2028. /* MC_CMD_SENSOR_SET_LIMS_OUT msgresponse */
  2029. #define MC_CMD_SENSOR_SET_LIMS_OUT_LEN 0
  2030. /***********************************/
  2031. /* MC_CMD_GET_RESOURCE_LIMITS
  2032. */
  2033. #define MC_CMD_GET_RESOURCE_LIMITS 0x4f
  2034. /* MC_CMD_GET_RESOURCE_LIMITS_IN msgrequest */
  2035. #define MC_CMD_GET_RESOURCE_LIMITS_IN_LEN 0
  2036. /* MC_CMD_GET_RESOURCE_LIMITS_OUT msgresponse */
  2037. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_LEN 16
  2038. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_OFST 0
  2039. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_OFST 4
  2040. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_OFST 8
  2041. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_OFST 12
  2042. /* MC_CMD_RESOURCE_SPECIFIER enum */
  2043. #define MC_CMD_RESOURCE_INSTANCE_ANY 0xffffffff /* enum */
  2044. #define MC_CMD_RESOURCE_INSTANCE_NONE 0xfffffffe /* enum */
  2045. #endif /* MCDI_PCOL_H */