qlcnic.h 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #ifndef _QLCNIC_H_
  8. #define _QLCNIC_H_
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/types.h>
  12. #include <linux/ioport.h>
  13. #include <linux/pci.h>
  14. #include <linux/netdevice.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ip.h>
  17. #include <linux/in.h>
  18. #include <linux/tcp.h>
  19. #include <linux/skbuff.h>
  20. #include <linux/firmware.h>
  21. #include <linux/ethtool.h>
  22. #include <linux/mii.h>
  23. #include <linux/timer.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/io.h>
  26. #include <asm/byteorder.h>
  27. #include <linux/bitops.h>
  28. #include <linux/if_vlan.h>
  29. #include "qlcnic_hdr.h"
  30. #define _QLCNIC_LINUX_MAJOR 5
  31. #define _QLCNIC_LINUX_MINOR 0
  32. #define _QLCNIC_LINUX_SUBVERSION 29
  33. #define QLCNIC_LINUX_VERSIONID "5.0.29"
  34. #define QLCNIC_DRV_IDC_VER 0x01
  35. #define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
  36. (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
  37. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  38. #define _major(v) (((v) >> 24) & 0xff)
  39. #define _minor(v) (((v) >> 16) & 0xff)
  40. #define _build(v) ((v) & 0xffff)
  41. /* version in image has weird encoding:
  42. * 7:0 - major
  43. * 15:8 - minor
  44. * 31:16 - build (little endian)
  45. */
  46. #define QLCNIC_DECODE_VERSION(v) \
  47. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  48. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  49. #define QLCNIC_NUM_FLASH_SECTORS (64)
  50. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  51. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  52. * QLCNIC_FLASH_SECTOR_SIZE)
  53. #define RCV_DESC_RINGSIZE(rds_ring) \
  54. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  55. #define RCV_BUFF_RINGSIZE(rds_ring) \
  56. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  57. #define STATUS_DESC_RINGSIZE(sds_ring) \
  58. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  59. #define TX_BUFF_RINGSIZE(tx_ring) \
  60. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  61. #define TX_DESC_RINGSIZE(tx_ring) \
  62. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  63. #define QLCNIC_P3P_A0 0x50
  64. #define QLCNIC_P3P_C0 0x58
  65. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  66. #define FIRST_PAGE_GROUP_START 0
  67. #define FIRST_PAGE_GROUP_END 0x100000
  68. #define P3P_MAX_MTU (9600)
  69. #define P3P_MIN_MTU (68)
  70. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  71. #define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  72. #define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
  73. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  74. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  75. /* Opcodes to be used with the commands */
  76. #define TX_ETHER_PKT 0x01
  77. #define TX_TCP_PKT 0x02
  78. #define TX_UDP_PKT 0x03
  79. #define TX_IP_PKT 0x04
  80. #define TX_TCP_LSO 0x05
  81. #define TX_TCP_LSO6 0x06
  82. #define TX_TCPV6_PKT 0x0b
  83. #define TX_UDPV6_PKT 0x0c
  84. /* Tx defines */
  85. #define QLCNIC_MAX_FRAGS_PER_TX 14
  86. #define MAX_TSO_HEADER_DESC 2
  87. #define MGMT_CMD_DESC_RESV 4
  88. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  89. + MGMT_CMD_DESC_RESV)
  90. #define QLCNIC_MAX_TX_TIMEOUTS 2
  91. /*
  92. * Following are the states of the Phantom. Phantom will set them and
  93. * Host will read to check if the fields are correct.
  94. */
  95. #define PHAN_INITIALIZE_FAILED 0xffff
  96. #define PHAN_INITIALIZE_COMPLETE 0xff01
  97. /* Host writes the following to notify that it has done the init-handshake */
  98. #define PHAN_INITIALIZE_ACK 0xf00f
  99. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  100. #define NUM_RCV_DESC_RINGS 3
  101. #define RCV_RING_NORMAL 0
  102. #define RCV_RING_JUMBO 1
  103. #define MIN_CMD_DESCRIPTORS 64
  104. #define MIN_RCV_DESCRIPTORS 64
  105. #define MIN_JUMBO_DESCRIPTORS 32
  106. #define MAX_CMD_DESCRIPTORS 1024
  107. #define MAX_RCV_DESCRIPTORS_1G 4096
  108. #define MAX_RCV_DESCRIPTORS_10G 8192
  109. #define MAX_RCV_DESCRIPTORS_VF 2048
  110. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  111. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  112. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  113. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  114. #define DEFAULT_RCV_DESCRIPTORS_VF 1024
  115. #define MAX_RDS_RINGS 2
  116. #define get_next_index(index, length) \
  117. (((index) + 1) & ((length) - 1))
  118. /*
  119. * Following data structures describe the descriptors that will be used.
  120. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  121. * we are doing LSO (above the 1500 size packet) only.
  122. */
  123. #define FLAGS_VLAN_TAGGED 0x10
  124. #define FLAGS_VLAN_OOB 0x40
  125. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  126. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  127. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  128. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  129. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  130. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  131. #define qlcnic_set_tx_port(_desc, _port) \
  132. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  133. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  134. ((_desc)->flags_opcode |= \
  135. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  136. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  137. ((_desc)->nfrags__length = \
  138. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  139. struct cmd_desc_type0 {
  140. u8 tcp_hdr_offset; /* For LSO only */
  141. u8 ip_hdr_offset; /* For LSO only */
  142. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  143. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  144. __le64 addr_buffer2;
  145. __le16 reference_handle;
  146. __le16 mss;
  147. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  148. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  149. __le16 conn_id; /* IPSec offoad only */
  150. __le64 addr_buffer3;
  151. __le64 addr_buffer1;
  152. __le16 buffer_length[4];
  153. __le64 addr_buffer4;
  154. u8 eth_addr[ETH_ALEN];
  155. __le16 vlan_TCI;
  156. } __attribute__ ((aligned(64)));
  157. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  158. struct rcv_desc {
  159. __le16 reference_handle;
  160. __le16 reserved;
  161. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  162. __le64 addr_buffer;
  163. } __packed;
  164. /* opcode field in status_desc */
  165. #define QLCNIC_SYN_OFFLOAD 0x03
  166. #define QLCNIC_RXPKT_DESC 0x04
  167. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  168. #define QLCNIC_RESPONSE_DESC 0x05
  169. #define QLCNIC_LRO_DESC 0x12
  170. /* for status field in status_desc */
  171. #define STATUS_CKSUM_LOOP 0
  172. #define STATUS_CKSUM_OK 2
  173. /* owner bits of status_desc */
  174. #define STATUS_OWNER_HOST (0x1ULL << 56)
  175. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  176. /* Status descriptor:
  177. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  178. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  179. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  180. */
  181. #define qlcnic_get_sts_port(sts_data) \
  182. ((sts_data) & 0x0F)
  183. #define qlcnic_get_sts_status(sts_data) \
  184. (((sts_data) >> 4) & 0x0F)
  185. #define qlcnic_get_sts_type(sts_data) \
  186. (((sts_data) >> 8) & 0x0F)
  187. #define qlcnic_get_sts_totallength(sts_data) \
  188. (((sts_data) >> 12) & 0xFFFF)
  189. #define qlcnic_get_sts_refhandle(sts_data) \
  190. (((sts_data) >> 28) & 0xFFFF)
  191. #define qlcnic_get_sts_prot(sts_data) \
  192. (((sts_data) >> 44) & 0x0F)
  193. #define qlcnic_get_sts_pkt_offset(sts_data) \
  194. (((sts_data) >> 48) & 0x1F)
  195. #define qlcnic_get_sts_desc_cnt(sts_data) \
  196. (((sts_data) >> 53) & 0x7)
  197. #define qlcnic_get_sts_opcode(sts_data) \
  198. (((sts_data) >> 58) & 0x03F)
  199. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  200. ((sts_data) & 0x0FFFF)
  201. #define qlcnic_get_lro_sts_length(sts_data) \
  202. (((sts_data) >> 16) & 0x0FFFF)
  203. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  204. (((sts_data) >> 32) & 0x0FF)
  205. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  206. (((sts_data) >> 40) & 0x0FF)
  207. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  208. (((sts_data) >> 48) & 0x1)
  209. #define qlcnic_get_lro_sts_type(sts_data) \
  210. (((sts_data) >> 49) & 0x7)
  211. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  212. (((sts_data) >> 52) & 0x1)
  213. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  214. ((sts_data) & 0x0FFFFFFFF)
  215. #define qlcnic_get_lro_sts_mss(sts_data1) \
  216. ((sts_data1 >> 32) & 0x0FFFF)
  217. struct status_desc {
  218. __le64 status_desc_data[2];
  219. } __attribute__ ((aligned(16)));
  220. /* UNIFIED ROMIMAGE */
  221. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  222. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  223. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  224. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  225. /*Offsets */
  226. #define QLCNIC_UNI_CHIP_REV_OFF 10
  227. #define QLCNIC_UNI_FLAGS_OFF 11
  228. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  229. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  230. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  231. struct uni_table_desc{
  232. u32 findex;
  233. u32 num_entries;
  234. u32 entry_size;
  235. u32 reserved[5];
  236. };
  237. struct uni_data_desc{
  238. u32 findex;
  239. u32 size;
  240. u32 reserved[5];
  241. };
  242. /* Flash Defines and Structures */
  243. #define QLCNIC_FLT_LOCATION 0x3F1000
  244. #define QLCNIC_B0_FW_IMAGE_REGION 0x74
  245. #define QLCNIC_C0_FW_IMAGE_REGION 0x97
  246. #define QLCNIC_BOOTLD_REGION 0X72
  247. struct qlcnic_flt_header {
  248. u16 version;
  249. u16 len;
  250. u16 checksum;
  251. u16 reserved;
  252. };
  253. struct qlcnic_flt_entry {
  254. u8 region;
  255. u8 reserved0;
  256. u8 attrib;
  257. u8 reserved1;
  258. u32 size;
  259. u32 start_addr;
  260. u32 end_addr;
  261. };
  262. /* Magic number to let user know flash is programmed */
  263. #define QLCNIC_BDINFO_MAGIC 0x12345678
  264. #define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
  265. #define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
  266. #define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
  267. #define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
  268. #define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
  269. #define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
  270. #define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
  271. #define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
  272. #define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
  273. #define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
  274. #define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
  275. #define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
  276. #define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
  277. #define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
  278. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  279. /* Flash memory map */
  280. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  281. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  282. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  283. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  284. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  285. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  286. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  287. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  288. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  289. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  290. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  291. #define QLCNIC_UNIFIED_ROMIMAGE 0
  292. #define QLCNIC_FLASH_ROMIMAGE 1
  293. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  294. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  295. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  296. extern char qlcnic_driver_name[];
  297. /* Number of status descriptors to handle per interrupt */
  298. #define MAX_STATUS_HANDLE (64)
  299. /*
  300. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  301. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  302. */
  303. struct qlcnic_skb_frag {
  304. u64 dma;
  305. u64 length;
  306. };
  307. /* Following defines are for the state of the buffers */
  308. #define QLCNIC_BUFFER_FREE 0
  309. #define QLCNIC_BUFFER_BUSY 1
  310. /*
  311. * There will be one qlcnic_buffer per skb packet. These will be
  312. * used to save the dma info for pci_unmap_page()
  313. */
  314. struct qlcnic_cmd_buffer {
  315. struct sk_buff *skb;
  316. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  317. u32 frag_count;
  318. };
  319. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  320. struct qlcnic_rx_buffer {
  321. u16 ref_handle;
  322. struct sk_buff *skb;
  323. struct list_head list;
  324. u64 dma;
  325. };
  326. /* Board types */
  327. #define QLCNIC_GBE 0x01
  328. #define QLCNIC_XGBE 0x02
  329. /*
  330. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  331. * adjusted based on configured MTU.
  332. */
  333. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  334. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  335. #define QLCNIC_INTR_DEFAULT 0x04
  336. #define QLCNIC_CONFIG_INTR_COALESCE 3
  337. struct qlcnic_nic_intr_coalesce {
  338. u8 type;
  339. u8 sts_ring_mask;
  340. u16 rx_packets;
  341. u16 rx_time_us;
  342. u16 flag;
  343. u32 timer_out;
  344. };
  345. struct qlcnic_dump_template_hdr {
  346. __le32 type;
  347. __le32 offset;
  348. __le32 size;
  349. __le32 cap_mask;
  350. __le32 num_entries;
  351. __le32 version;
  352. __le32 timestamp;
  353. __le32 checksum;
  354. __le32 drv_cap_mask;
  355. __le32 sys_info[3];
  356. __le32 saved_state[16];
  357. __le32 cap_sizes[8];
  358. __le32 rsvd[0];
  359. };
  360. struct qlcnic_fw_dump {
  361. u8 clr; /* flag to indicate if dump is cleared */
  362. u8 enable; /* enable/disable dump */
  363. u32 size; /* total size of the dump */
  364. void *data; /* dump data area */
  365. struct qlcnic_dump_template_hdr *tmpl_hdr;
  366. };
  367. /*
  368. * One hardware_context{} per adapter
  369. * contains interrupt info as well shared hardware info.
  370. */
  371. struct qlcnic_hardware_context {
  372. void __iomem *pci_base0;
  373. void __iomem *ocm_win_crb;
  374. unsigned long pci_len0;
  375. rwlock_t crb_lock;
  376. struct mutex mem_lock;
  377. u8 revision_id;
  378. u8 pci_func;
  379. u8 linkup;
  380. u8 loopback_state;
  381. u16 port_type;
  382. u16 board_type;
  383. u8 beacon_state;
  384. struct qlcnic_nic_intr_coalesce coal;
  385. struct qlcnic_fw_dump fw_dump;
  386. };
  387. struct qlcnic_adapter_stats {
  388. u64 xmitcalled;
  389. u64 xmitfinished;
  390. u64 rxdropped;
  391. u64 txdropped;
  392. u64 csummed;
  393. u64 rx_pkts;
  394. u64 lro_pkts;
  395. u64 rxbytes;
  396. u64 txbytes;
  397. u64 lrobytes;
  398. u64 lso_frames;
  399. u64 xmit_on;
  400. u64 xmit_off;
  401. u64 skb_alloc_failure;
  402. u64 null_rxbuf;
  403. u64 rx_dma_map_error;
  404. u64 tx_dma_map_error;
  405. };
  406. /*
  407. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  408. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  409. */
  410. struct qlcnic_host_rds_ring {
  411. void __iomem *crb_rcv_producer;
  412. struct rcv_desc *desc_head;
  413. struct qlcnic_rx_buffer *rx_buf_arr;
  414. u32 num_desc;
  415. u32 producer;
  416. u32 dma_size;
  417. u32 skb_size;
  418. u32 flags;
  419. struct list_head free_list;
  420. spinlock_t lock;
  421. dma_addr_t phys_addr;
  422. } ____cacheline_internodealigned_in_smp;
  423. struct qlcnic_host_sds_ring {
  424. u32 consumer;
  425. u32 num_desc;
  426. void __iomem *crb_sts_consumer;
  427. struct status_desc *desc_head;
  428. struct qlcnic_adapter *adapter;
  429. struct napi_struct napi;
  430. struct list_head free_list[NUM_RCV_DESC_RINGS];
  431. void __iomem *crb_intr_mask;
  432. int irq;
  433. dma_addr_t phys_addr;
  434. char name[IFNAMSIZ+4];
  435. } ____cacheline_internodealigned_in_smp;
  436. struct qlcnic_host_tx_ring {
  437. u32 producer;
  438. u32 sw_consumer;
  439. u32 num_desc;
  440. void __iomem *crb_cmd_producer;
  441. struct cmd_desc_type0 *desc_head;
  442. struct qlcnic_cmd_buffer *cmd_buf_arr;
  443. __le32 *hw_consumer;
  444. dma_addr_t phys_addr;
  445. dma_addr_t hw_cons_phys_addr;
  446. struct netdev_queue *txq;
  447. } ____cacheline_internodealigned_in_smp;
  448. /*
  449. * Receive context. There is one such structure per instance of the
  450. * receive processing. Any state information that is relevant to
  451. * the receive, and is must be in this structure. The global data may be
  452. * present elsewhere.
  453. */
  454. struct qlcnic_recv_context {
  455. struct qlcnic_host_rds_ring *rds_rings;
  456. struct qlcnic_host_sds_ring *sds_rings;
  457. u32 state;
  458. u16 context_id;
  459. u16 virt_port;
  460. };
  461. /* HW context creation */
  462. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  463. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  464. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  465. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  466. /*
  467. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  468. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  469. */
  470. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  471. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  472. #define QLCNIC_CDRP_RSP_OK 0x00000001
  473. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  474. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  475. /*
  476. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  477. * the crb QLCNIC_CDRP_CRB_OFFSET.
  478. */
  479. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  480. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  481. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  482. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  483. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  484. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  485. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  486. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  487. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  488. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  489. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  490. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  491. #define QLCNIC_CDRP_CMD_INTRPT_TEST 0x00000011
  492. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  493. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  494. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  495. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  496. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  497. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  498. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  499. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  500. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  501. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  502. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  503. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  504. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  505. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  506. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  507. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  508. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  509. #define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
  510. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
  511. #define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
  512. #define QLCNIC_CDRP_CMD_TEMP_SIZE 0x0000002f
  513. #define QLCNIC_CDRP_CMD_GET_TEMP_HDR 0x00000030
  514. #define QLCNIC_CDRP_CMD_GET_MAC_STATS 0x00000037
  515. #define QLCNIC_RCODE_SUCCESS 0
  516. #define QLCNIC_RCODE_INVALID_ARGS 6
  517. #define QLCNIC_RCODE_NOT_SUPPORTED 9
  518. #define QLCNIC_RCODE_NOT_PERMITTED 10
  519. #define QLCNIC_RCODE_NOT_IMPL 15
  520. #define QLCNIC_RCODE_INVALID 16
  521. #define QLCNIC_RCODE_TIMEOUT 17
  522. #define QLCNIC_DESTROY_CTX_RESET 0
  523. /*
  524. * Capabilities Announced
  525. */
  526. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  527. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  528. #define QLCNIC_CAP0_LSO (1 << 6)
  529. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  530. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  531. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  532. #define QLCNIC_CAP0_LRO_MSS (1 << 21)
  533. /*
  534. * Context state
  535. */
  536. #define QLCNIC_HOST_CTX_STATE_FREED 0
  537. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  538. /*
  539. * Rx context
  540. */
  541. struct qlcnic_hostrq_sds_ring {
  542. __le64 host_phys_addr; /* Ring base addr */
  543. __le32 ring_size; /* Ring entries */
  544. __le16 msi_index;
  545. __le16 rsvd; /* Padding */
  546. } __packed;
  547. struct qlcnic_hostrq_rds_ring {
  548. __le64 host_phys_addr; /* Ring base addr */
  549. __le64 buff_size; /* Packet buffer size */
  550. __le32 ring_size; /* Ring entries */
  551. __le32 ring_kind; /* Class of ring */
  552. } __packed;
  553. struct qlcnic_hostrq_rx_ctx {
  554. __le64 host_rsp_dma_addr; /* Response dma'd here */
  555. __le32 capabilities[4]; /* Flag bit vector */
  556. __le32 host_int_crb_mode; /* Interrupt crb usage */
  557. __le32 host_rds_crb_mode; /* RDS crb usage */
  558. /* These ring offsets are relative to data[0] below */
  559. __le32 rds_ring_offset; /* Offset to RDS config */
  560. __le32 sds_ring_offset; /* Offset to SDS config */
  561. __le16 num_rds_rings; /* Count of RDS rings */
  562. __le16 num_sds_rings; /* Count of SDS rings */
  563. __le16 valid_field_offset;
  564. u8 txrx_sds_binding;
  565. u8 msix_handler;
  566. u8 reserved[128]; /* reserve space for future expansion*/
  567. /* MUST BE 64-bit aligned.
  568. The following is packed:
  569. - N hostrq_rds_rings
  570. - N hostrq_sds_rings */
  571. char data[0];
  572. } __packed;
  573. struct qlcnic_cardrsp_rds_ring{
  574. __le32 host_producer_crb; /* Crb to use */
  575. __le32 rsvd1; /* Padding */
  576. } __packed;
  577. struct qlcnic_cardrsp_sds_ring {
  578. __le32 host_consumer_crb; /* Crb to use */
  579. __le32 interrupt_crb; /* Crb to use */
  580. } __packed;
  581. struct qlcnic_cardrsp_rx_ctx {
  582. /* These ring offsets are relative to data[0] below */
  583. __le32 rds_ring_offset; /* Offset to RDS config */
  584. __le32 sds_ring_offset; /* Offset to SDS config */
  585. __le32 host_ctx_state; /* Starting State */
  586. __le32 num_fn_per_port; /* How many PCI fn share the port */
  587. __le16 num_rds_rings; /* Count of RDS rings */
  588. __le16 num_sds_rings; /* Count of SDS rings */
  589. __le16 context_id; /* Handle for context */
  590. u8 phys_port; /* Physical id of port */
  591. u8 virt_port; /* Virtual/Logical id of port */
  592. u8 reserved[128]; /* save space for future expansion */
  593. /* MUST BE 64-bit aligned.
  594. The following is packed:
  595. - N cardrsp_rds_rings
  596. - N cardrs_sds_rings */
  597. char data[0];
  598. } __packed;
  599. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  600. (sizeof(HOSTRQ_RX) + \
  601. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  602. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  603. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  604. (sizeof(CARDRSP_RX) + \
  605. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  606. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  607. /*
  608. * Tx context
  609. */
  610. struct qlcnic_hostrq_cds_ring {
  611. __le64 host_phys_addr; /* Ring base addr */
  612. __le32 ring_size; /* Ring entries */
  613. __le32 rsvd; /* Padding */
  614. } __packed;
  615. struct qlcnic_hostrq_tx_ctx {
  616. __le64 host_rsp_dma_addr; /* Response dma'd here */
  617. __le64 cmd_cons_dma_addr; /* */
  618. __le64 dummy_dma_addr; /* */
  619. __le32 capabilities[4]; /* Flag bit vector */
  620. __le32 host_int_crb_mode; /* Interrupt crb usage */
  621. __le32 rsvd1; /* Padding */
  622. __le16 rsvd2; /* Padding */
  623. __le16 interrupt_ctl;
  624. __le16 msi_index;
  625. __le16 rsvd3; /* Padding */
  626. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  627. u8 reserved[128]; /* future expansion */
  628. } __packed;
  629. struct qlcnic_cardrsp_cds_ring {
  630. __le32 host_producer_crb; /* Crb to use */
  631. __le32 interrupt_crb; /* Crb to use */
  632. } __packed;
  633. struct qlcnic_cardrsp_tx_ctx {
  634. __le32 host_ctx_state; /* Starting state */
  635. __le16 context_id; /* Handle for context */
  636. u8 phys_port; /* Physical id of port */
  637. u8 virt_port; /* Virtual/Logical id of port */
  638. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  639. u8 reserved[128]; /* future expansion */
  640. } __packed;
  641. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  642. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  643. /* CRB */
  644. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  645. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  646. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  647. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  648. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  649. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  650. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  651. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  652. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  653. /* MAC */
  654. #define MC_COUNT_P3P 38
  655. #define QLCNIC_MAC_NOOP 0
  656. #define QLCNIC_MAC_ADD 1
  657. #define QLCNIC_MAC_DEL 2
  658. #define QLCNIC_MAC_VLAN_ADD 3
  659. #define QLCNIC_MAC_VLAN_DEL 4
  660. struct qlcnic_mac_list_s {
  661. struct list_head list;
  662. uint8_t mac_addr[ETH_ALEN+2];
  663. };
  664. #define QLCNIC_HOST_REQUEST 0x13
  665. #define QLCNIC_REQUEST 0x14
  666. #define QLCNIC_MAC_EVENT 0x1
  667. #define QLCNIC_IP_UP 2
  668. #define QLCNIC_IP_DOWN 3
  669. #define QLCNIC_ILB_MODE 0x1
  670. #define QLCNIC_ELB_MODE 0x2
  671. #define QLCNIC_LINKEVENT 0x1
  672. #define QLCNIC_LB_RESPONSE 0x2
  673. #define QLCNIC_IS_LB_CONFIGURED(VAL) \
  674. (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
  675. /*
  676. * Driver --> Firmware
  677. */
  678. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
  679. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
  680. #define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
  681. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
  682. #define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
  683. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
  684. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
  685. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
  686. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
  687. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
  688. /*
  689. * Firmware --> Driver
  690. */
  691. #define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
  692. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  693. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  694. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  695. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  696. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  697. /* Capabilites received */
  698. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  699. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  700. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  701. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  702. #define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
  703. #define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
  704. #define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
  705. /* module types */
  706. #define LINKEVENT_MODULE_NOT_PRESENT 1
  707. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  708. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  709. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  710. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  711. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  712. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  713. #define LINKEVENT_MODULE_TWINAX 8
  714. #define LINKSPEED_10GBPS 10000
  715. #define LINKSPEED_1GBPS 1000
  716. #define LINKSPEED_100MBPS 100
  717. #define LINKSPEED_10MBPS 10
  718. #define LINKSPEED_ENCODED_10MBPS 0
  719. #define LINKSPEED_ENCODED_100MBPS 1
  720. #define LINKSPEED_ENCODED_1GBPS 2
  721. #define LINKEVENT_AUTONEG_DISABLED 0
  722. #define LINKEVENT_AUTONEG_ENABLED 1
  723. #define LINKEVENT_HALF_DUPLEX 0
  724. #define LINKEVENT_FULL_DUPLEX 1
  725. #define LINKEVENT_LINKSPEED_MBPS 0
  726. #define LINKEVENT_LINKSPEED_ENCODED 1
  727. /* firmware response header:
  728. * 63:58 - message type
  729. * 57:56 - owner
  730. * 55:53 - desc count
  731. * 52:48 - reserved
  732. * 47:40 - completion id
  733. * 39:32 - opcode
  734. * 31:16 - error code
  735. * 15:00 - reserved
  736. */
  737. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  738. ((msg_hdr >> 32) & 0xFF)
  739. struct qlcnic_fw_msg {
  740. union {
  741. struct {
  742. u64 hdr;
  743. u64 body[7];
  744. };
  745. u64 words[8];
  746. };
  747. };
  748. struct qlcnic_nic_req {
  749. __le64 qhdr;
  750. __le64 req_hdr;
  751. __le64 words[6];
  752. } __packed;
  753. struct qlcnic_mac_req {
  754. u8 op;
  755. u8 tag;
  756. u8 mac_addr[6];
  757. };
  758. struct qlcnic_vlan_req {
  759. __le16 vlan_id;
  760. __le16 rsvd[3];
  761. } __packed;
  762. struct qlcnic_ipaddr {
  763. __be32 ipv4;
  764. __be32 ipv6[4];
  765. };
  766. #define QLCNIC_MSI_ENABLED 0x02
  767. #define QLCNIC_MSIX_ENABLED 0x04
  768. #define QLCNIC_LRO_ENABLED 0x08
  769. #define QLCNIC_LRO_DISABLED 0x00
  770. #define QLCNIC_BRIDGE_ENABLED 0X10
  771. #define QLCNIC_DIAG_ENABLED 0x20
  772. #define QLCNIC_ESWITCH_ENABLED 0x40
  773. #define QLCNIC_ADAPTER_INITIALIZED 0x80
  774. #define QLCNIC_TAGGING_ENABLED 0x100
  775. #define QLCNIC_MACSPOOF 0x200
  776. #define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
  777. #define QLCNIC_PROMISC_DISABLED 0x800
  778. #define QLCNIC_NEED_FLR 0x1000
  779. #define QLCNIC_FW_RESET_OWNER 0x2000
  780. #define QLCNIC_FW_HANG 0x4000
  781. #define QLCNIC_FW_LRO_MSS_CAP 0x8000
  782. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  783. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  784. #define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
  785. #define QLCNIC_MSIX_TBL_SPACE 8192
  786. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  787. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  788. #define QLCNIC_NETDEV_WEIGHT 128
  789. #define QLCNIC_ADAPTER_UP_MAGIC 777
  790. #define __QLCNIC_FW_ATTACHED 0
  791. #define __QLCNIC_DEV_UP 1
  792. #define __QLCNIC_RESETTING 2
  793. #define __QLCNIC_START_FW 4
  794. #define __QLCNIC_AER 5
  795. #define __QLCNIC_DIAG_RES_ALLOC 6
  796. #define __QLCNIC_LED_ENABLE 7
  797. #define QLCNIC_INTERRUPT_TEST 1
  798. #define QLCNIC_LOOPBACK_TEST 2
  799. #define QLCNIC_LED_TEST 3
  800. #define QLCNIC_FILTER_AGE 80
  801. #define QLCNIC_READD_AGE 20
  802. #define QLCNIC_LB_MAX_FILTERS 64
  803. /* QLCNIC Driver Error Code */
  804. #define QLCNIC_FW_NOT_RESPOND 51
  805. #define QLCNIC_TEST_IN_PROGRESS 52
  806. #define QLCNIC_UNDEFINED_ERROR 53
  807. #define QLCNIC_LB_CABLE_NOT_CONN 54
  808. struct qlcnic_filter {
  809. struct hlist_node fnode;
  810. u8 faddr[ETH_ALEN];
  811. __le16 vlan_id;
  812. unsigned long ftime;
  813. };
  814. struct qlcnic_filter_hash {
  815. struct hlist_head *fhead;
  816. u8 fnum;
  817. u8 fmax;
  818. };
  819. struct qlcnic_adapter {
  820. struct qlcnic_hardware_context *ahw;
  821. struct qlcnic_recv_context *recv_ctx;
  822. struct qlcnic_host_tx_ring *tx_ring;
  823. struct net_device *netdev;
  824. struct pci_dev *pdev;
  825. unsigned long state;
  826. u32 flags;
  827. u16 num_txd;
  828. u16 num_rxd;
  829. u16 num_jumbo_rxd;
  830. u16 max_rxd;
  831. u16 max_jumbo_rxd;
  832. u8 max_rds_rings;
  833. u8 max_sds_rings;
  834. u8 msix_supported;
  835. u8 portnum;
  836. u8 physical_port;
  837. u8 reset_context;
  838. u8 mc_enabled;
  839. u8 max_mc_count;
  840. u8 fw_wait_cnt;
  841. u8 fw_fail_cnt;
  842. u8 tx_timeo_cnt;
  843. u8 need_fw_reset;
  844. u8 has_link_events;
  845. u8 fw_type;
  846. u16 tx_context_id;
  847. u16 is_up;
  848. u16 link_speed;
  849. u16 link_duplex;
  850. u16 link_autoneg;
  851. u16 module_type;
  852. u16 op_mode;
  853. u16 switch_mode;
  854. u16 max_tx_ques;
  855. u16 max_rx_ques;
  856. u16 max_mtu;
  857. u16 pvid;
  858. u32 fw_hal_version;
  859. u32 capabilities;
  860. u32 irq;
  861. u32 temp;
  862. u32 int_vec_bit;
  863. u32 heartbeat;
  864. u8 max_mac_filters;
  865. u8 dev_state;
  866. u8 diag_test;
  867. char diag_cnt;
  868. u8 reset_ack_timeo;
  869. u8 dev_init_timeo;
  870. u16 msg_enable;
  871. u8 mac_addr[ETH_ALEN];
  872. u64 dev_rst_time;
  873. u8 mac_learn;
  874. unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
  875. struct qlcnic_npar_info *npars;
  876. struct qlcnic_eswitch *eswitch;
  877. struct qlcnic_nic_template *nic_ops;
  878. struct qlcnic_adapter_stats stats;
  879. struct list_head mac_list;
  880. void __iomem *tgt_mask_reg;
  881. void __iomem *tgt_status_reg;
  882. void __iomem *crb_int_state_reg;
  883. void __iomem *isr_int_vec;
  884. struct msix_entry *msix_entries;
  885. struct delayed_work fw_work;
  886. struct qlcnic_filter_hash fhash;
  887. spinlock_t tx_clean_lock;
  888. spinlock_t mac_learn_lock;
  889. __le32 file_prd_off; /*File fw product offset*/
  890. u32 fw_version;
  891. const struct firmware *fw;
  892. };
  893. struct qlcnic_info {
  894. __le16 pci_func;
  895. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  896. __le16 phys_port;
  897. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  898. __le32 capabilities;
  899. u8 max_mac_filters;
  900. u8 reserved1;
  901. __le16 max_mtu;
  902. __le16 max_tx_ques;
  903. __le16 max_rx_ques;
  904. __le16 min_tx_bw;
  905. __le16 max_tx_bw;
  906. u8 reserved2[104];
  907. } __packed;
  908. struct qlcnic_pci_info {
  909. __le16 id; /* pci function id */
  910. __le16 active; /* 1 = Enabled */
  911. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  912. __le16 default_port; /* default port number */
  913. __le16 tx_min_bw; /* Multiple of 100mbpc */
  914. __le16 tx_max_bw;
  915. __le16 reserved1[2];
  916. u8 mac[ETH_ALEN];
  917. u8 reserved2[106];
  918. } __packed;
  919. struct qlcnic_npar_info {
  920. u16 pvid;
  921. u16 min_bw;
  922. u16 max_bw;
  923. u8 phy_port;
  924. u8 type;
  925. u8 active;
  926. u8 enable_pm;
  927. u8 dest_npar;
  928. u8 discard_tagged;
  929. u8 mac_override;
  930. u8 mac_anti_spoof;
  931. u8 promisc_mode;
  932. u8 offload_flags;
  933. };
  934. struct qlcnic_eswitch {
  935. u8 port;
  936. u8 active_vports;
  937. u8 active_vlans;
  938. u8 active_ucast_filters;
  939. u8 max_ucast_filters;
  940. u8 max_active_vlans;
  941. u32 flags;
  942. #define QLCNIC_SWITCH_ENABLE BIT_1
  943. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  944. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  945. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  946. };
  947. /* Return codes for Error handling */
  948. #define QL_STATUS_INVALID_PARAM -1
  949. #define MAX_BW 100 /* % of link speed */
  950. #define MAX_VLAN_ID 4095
  951. #define MIN_VLAN_ID 2
  952. #define DEFAULT_MAC_LEARN 1
  953. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
  954. #define IS_VALID_BW(bw) (bw <= MAX_BW)
  955. struct qlcnic_pci_func_cfg {
  956. u16 func_type;
  957. u16 min_bw;
  958. u16 max_bw;
  959. u16 port_num;
  960. u8 pci_func;
  961. u8 func_state;
  962. u8 def_mac_addr[6];
  963. };
  964. struct qlcnic_npar_func_cfg {
  965. u32 fw_capab;
  966. u16 port_num;
  967. u16 min_bw;
  968. u16 max_bw;
  969. u16 max_tx_queues;
  970. u16 max_rx_queues;
  971. u8 pci_func;
  972. u8 op_mode;
  973. };
  974. struct qlcnic_pm_func_cfg {
  975. u8 pci_func;
  976. u8 action;
  977. u8 dest_npar;
  978. u8 reserved[5];
  979. };
  980. struct qlcnic_esw_func_cfg {
  981. u16 vlan_id;
  982. u8 op_mode;
  983. u8 op_type;
  984. u8 pci_func;
  985. u8 host_vlan_tag;
  986. u8 promisc_mode;
  987. u8 discard_tagged;
  988. u8 mac_override;
  989. u8 mac_anti_spoof;
  990. u8 offload_flags;
  991. u8 reserved[5];
  992. };
  993. #define QLCNIC_STATS_VERSION 1
  994. #define QLCNIC_STATS_PORT 1
  995. #define QLCNIC_STATS_ESWITCH 2
  996. #define QLCNIC_QUERY_RX_COUNTER 0
  997. #define QLCNIC_QUERY_TX_COUNTER 1
  998. #define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
  999. #define QLCNIC_FILL_STATS(VAL1) \
  1000. (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
  1001. #define QLCNIC_MAC_STATS 1
  1002. #define QLCNIC_ESW_STATS 2
  1003. #define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
  1004. do { \
  1005. if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
  1006. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1007. (VAL1) = (VAL2); \
  1008. else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
  1009. ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
  1010. (VAL1) += (VAL2); \
  1011. } while (0)
  1012. struct qlcnic_mac_statistics{
  1013. __le64 mac_tx_frames;
  1014. __le64 mac_tx_bytes;
  1015. __le64 mac_tx_mcast_pkts;
  1016. __le64 mac_tx_bcast_pkts;
  1017. __le64 mac_tx_pause_cnt;
  1018. __le64 mac_tx_ctrl_pkt;
  1019. __le64 mac_tx_lt_64b_pkts;
  1020. __le64 mac_tx_lt_127b_pkts;
  1021. __le64 mac_tx_lt_255b_pkts;
  1022. __le64 mac_tx_lt_511b_pkts;
  1023. __le64 mac_tx_lt_1023b_pkts;
  1024. __le64 mac_tx_lt_1518b_pkts;
  1025. __le64 mac_tx_gt_1518b_pkts;
  1026. __le64 rsvd1[3];
  1027. __le64 mac_rx_frames;
  1028. __le64 mac_rx_bytes;
  1029. __le64 mac_rx_mcast_pkts;
  1030. __le64 mac_rx_bcast_pkts;
  1031. __le64 mac_rx_pause_cnt;
  1032. __le64 mac_rx_ctrl_pkt;
  1033. __le64 mac_rx_lt_64b_pkts;
  1034. __le64 mac_rx_lt_127b_pkts;
  1035. __le64 mac_rx_lt_255b_pkts;
  1036. __le64 mac_rx_lt_511b_pkts;
  1037. __le64 mac_rx_lt_1023b_pkts;
  1038. __le64 mac_rx_lt_1518b_pkts;
  1039. __le64 mac_rx_gt_1518b_pkts;
  1040. __le64 rsvd2[3];
  1041. __le64 mac_rx_length_error;
  1042. __le64 mac_rx_length_small;
  1043. __le64 mac_rx_length_large;
  1044. __le64 mac_rx_jabber;
  1045. __le64 mac_rx_dropped;
  1046. __le64 mac_rx_crc_error;
  1047. __le64 mac_align_error;
  1048. } __packed;
  1049. struct __qlcnic_esw_statistics {
  1050. __le16 context_id;
  1051. __le16 version;
  1052. __le16 size;
  1053. __le16 unused;
  1054. __le64 unicast_frames;
  1055. __le64 multicast_frames;
  1056. __le64 broadcast_frames;
  1057. __le64 dropped_frames;
  1058. __le64 errors;
  1059. __le64 local_frames;
  1060. __le64 numbytes;
  1061. __le64 rsvd[3];
  1062. } __packed;
  1063. struct qlcnic_esw_statistics {
  1064. struct __qlcnic_esw_statistics rx;
  1065. struct __qlcnic_esw_statistics tx;
  1066. };
  1067. struct qlcnic_common_entry_hdr {
  1068. __le32 type;
  1069. __le32 offset;
  1070. __le32 cap_size;
  1071. u8 mask;
  1072. u8 rsvd[2];
  1073. u8 flags;
  1074. } __packed;
  1075. struct __crb {
  1076. __le32 addr;
  1077. u8 stride;
  1078. u8 rsvd1[3];
  1079. __le32 data_size;
  1080. __le32 no_ops;
  1081. __le32 rsvd2[4];
  1082. } __packed;
  1083. struct __ctrl {
  1084. __le32 addr;
  1085. u8 stride;
  1086. u8 index_a;
  1087. __le16 timeout;
  1088. __le32 data_size;
  1089. __le32 no_ops;
  1090. u8 opcode;
  1091. u8 index_v;
  1092. u8 shl_val;
  1093. u8 shr_val;
  1094. __le32 val1;
  1095. __le32 val2;
  1096. __le32 val3;
  1097. } __packed;
  1098. struct __cache {
  1099. __le32 addr;
  1100. __le16 stride;
  1101. __le16 init_tag_val;
  1102. __le32 size;
  1103. __le32 no_ops;
  1104. __le32 ctrl_addr;
  1105. __le32 ctrl_val;
  1106. __le32 read_addr;
  1107. u8 read_addr_stride;
  1108. u8 read_addr_num;
  1109. u8 rsvd1[2];
  1110. } __packed;
  1111. struct __ocm {
  1112. u8 rsvd[8];
  1113. __le32 size;
  1114. __le32 no_ops;
  1115. u8 rsvd1[8];
  1116. __le32 read_addr;
  1117. __le32 read_addr_stride;
  1118. } __packed;
  1119. struct __mem {
  1120. u8 rsvd[24];
  1121. __le32 addr;
  1122. __le32 size;
  1123. } __packed;
  1124. struct __mux {
  1125. __le32 addr;
  1126. u8 rsvd[4];
  1127. __le32 size;
  1128. __le32 no_ops;
  1129. __le32 val;
  1130. __le32 val_stride;
  1131. __le32 read_addr;
  1132. u8 rsvd2[4];
  1133. } __packed;
  1134. struct __queue {
  1135. __le32 sel_addr;
  1136. __le16 stride;
  1137. u8 rsvd[2];
  1138. __le32 size;
  1139. __le32 no_ops;
  1140. u8 rsvd2[8];
  1141. __le32 read_addr;
  1142. u8 read_addr_stride;
  1143. u8 read_addr_cnt;
  1144. u8 rsvd3[2];
  1145. } __packed;
  1146. struct qlcnic_dump_entry {
  1147. struct qlcnic_common_entry_hdr hdr;
  1148. union {
  1149. struct __crb crb;
  1150. struct __cache cache;
  1151. struct __ocm ocm;
  1152. struct __mem mem;
  1153. struct __mux mux;
  1154. struct __queue que;
  1155. struct __ctrl ctrl;
  1156. } region;
  1157. } __packed;
  1158. enum op_codes {
  1159. QLCNIC_DUMP_NOP = 0,
  1160. QLCNIC_DUMP_READ_CRB = 1,
  1161. QLCNIC_DUMP_READ_MUX = 2,
  1162. QLCNIC_DUMP_QUEUE = 3,
  1163. QLCNIC_DUMP_BRD_CONFIG = 4,
  1164. QLCNIC_DUMP_READ_OCM = 6,
  1165. QLCNIC_DUMP_PEG_REG = 7,
  1166. QLCNIC_DUMP_L1_DTAG = 8,
  1167. QLCNIC_DUMP_L1_ITAG = 9,
  1168. QLCNIC_DUMP_L1_DATA = 11,
  1169. QLCNIC_DUMP_L1_INST = 12,
  1170. QLCNIC_DUMP_L2_DTAG = 21,
  1171. QLCNIC_DUMP_L2_ITAG = 22,
  1172. QLCNIC_DUMP_L2_DATA = 23,
  1173. QLCNIC_DUMP_L2_INST = 24,
  1174. QLCNIC_DUMP_READ_ROM = 71,
  1175. QLCNIC_DUMP_READ_MEM = 72,
  1176. QLCNIC_DUMP_READ_CTRL = 98,
  1177. QLCNIC_DUMP_TLHDR = 99,
  1178. QLCNIC_DUMP_RDEND = 255
  1179. };
  1180. #define QLCNIC_DUMP_WCRB BIT_0
  1181. #define QLCNIC_DUMP_RWCRB BIT_1
  1182. #define QLCNIC_DUMP_ANDCRB BIT_2
  1183. #define QLCNIC_DUMP_ORCRB BIT_3
  1184. #define QLCNIC_DUMP_POLLCRB BIT_4
  1185. #define QLCNIC_DUMP_RD_SAVE BIT_5
  1186. #define QLCNIC_DUMP_WRT_SAVED BIT_6
  1187. #define QLCNIC_DUMP_MOD_SAVE_ST BIT_7
  1188. #define QLCNIC_DUMP_SKIP BIT_7
  1189. #define QLCNIC_DUMP_MASK_MIN 3
  1190. #define QLCNIC_DUMP_MASK_DEF 0x1f
  1191. #define QLCNIC_DUMP_MASK_MAX 0xff
  1192. #define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
  1193. #define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
  1194. #define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
  1195. #define QLCNIC_FORCE_FW_RESET 0xdeaddead
  1196. #define QLCNIC_SET_QUIESCENT 0xadd00010
  1197. #define QLCNIC_RESET_QUIESCENT 0xadd00020
  1198. struct qlcnic_dump_operations {
  1199. enum op_codes opcode;
  1200. u32 (*handler)(struct qlcnic_adapter *,
  1201. struct qlcnic_dump_entry *, u32 *);
  1202. };
  1203. struct _cdrp_cmd {
  1204. u32 cmd;
  1205. u32 arg1;
  1206. u32 arg2;
  1207. u32 arg3;
  1208. };
  1209. struct qlcnic_cmd_args {
  1210. struct _cdrp_cmd req;
  1211. struct _cdrp_cmd rsp;
  1212. };
  1213. int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
  1214. int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
  1215. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  1216. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  1217. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  1218. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  1219. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  1220. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  1221. #define ADDR_IN_RANGE(addr, low, high) \
  1222. (((addr) < (high)) && ((addr) >= (low)))
  1223. #define QLCRD32(adapter, off) \
  1224. (qlcnic_hw_read_wx_2M(adapter, off))
  1225. #define QLCWR32(adapter, off, val) \
  1226. (qlcnic_hw_write_wx_2M(adapter, off, val))
  1227. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  1228. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  1229. #define qlcnic_rom_lock(a) \
  1230. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  1231. #define qlcnic_rom_unlock(a) \
  1232. qlcnic_pcie_sem_unlock((a), 2)
  1233. #define qlcnic_phy_lock(a) \
  1234. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  1235. #define qlcnic_phy_unlock(a) \
  1236. qlcnic_pcie_sem_unlock((a), 3)
  1237. #define qlcnic_api_lock(a) \
  1238. qlcnic_pcie_sem_lock((a), 5, 0)
  1239. #define qlcnic_api_unlock(a) \
  1240. qlcnic_pcie_sem_unlock((a), 5)
  1241. #define qlcnic_sw_lock(a) \
  1242. qlcnic_pcie_sem_lock((a), 6, 0)
  1243. #define qlcnic_sw_unlock(a) \
  1244. qlcnic_pcie_sem_unlock((a), 6)
  1245. #define crb_win_lock(a) \
  1246. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  1247. #define crb_win_unlock(a) \
  1248. qlcnic_pcie_sem_unlock((a), 7)
  1249. #define __QLCNIC_MAX_LED_RATE 0xf
  1250. #define __QLCNIC_MAX_LED_STATE 0x2
  1251. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  1252. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  1253. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  1254. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
  1255. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
  1256. int qlcnic_dump_fw(struct qlcnic_adapter *);
  1257. /* Functions from qlcnic_init.c */
  1258. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  1259. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  1260. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  1261. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  1262. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  1263. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  1264. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  1265. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
  1266. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  1267. u8 *bytes, size_t size);
  1268. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  1269. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  1270. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  1271. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1272. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1273. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1274. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1275. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1276. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1277. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1278. int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
  1279. void qlcnic_watchdog_task(struct work_struct *work);
  1280. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
  1281. struct qlcnic_host_rds_ring *rds_ring);
  1282. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1283. void qlcnic_set_multi(struct net_device *netdev);
  1284. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1285. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  1286. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  1287. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  1288. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip, int cmd);
  1289. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  1290. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  1291. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1292. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1293. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  1294. netdev_features_t features);
  1295. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
  1296. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  1297. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1298. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1299. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  1300. struct qlcnic_host_tx_ring *tx_ring);
  1301. void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
  1302. void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
  1303. void qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter);
  1304. int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode);
  1305. /* Functions from qlcnic_ethtool.c */
  1306. int qlcnic_check_loopback_buff(unsigned char *data, u8 mac[]);
  1307. /* Functions from qlcnic_main.c */
  1308. int qlcnic_reset_context(struct qlcnic_adapter *);
  1309. void qlcnic_issue_cmd(struct qlcnic_adapter *adapter, struct qlcnic_cmd_args *);
  1310. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1311. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1312. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1313. int qlcnic_validate_max_rss(struct net_device *netdev, u8 max_hw, u8 val);
  1314. int qlcnic_set_max_rss(struct qlcnic_adapter *adapter, u8 data);
  1315. void qlcnic_dev_request_reset(struct qlcnic_adapter *);
  1316. void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
  1317. /* Management functions */
  1318. int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
  1319. int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1320. int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  1321. int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
  1322. /* eSwitch management functions */
  1323. int qlcnic_config_switch_port(struct qlcnic_adapter *,
  1324. struct qlcnic_esw_func_cfg *);
  1325. int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
  1326. struct qlcnic_esw_func_cfg *);
  1327. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1328. int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
  1329. struct __qlcnic_esw_statistics *);
  1330. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
  1331. struct __qlcnic_esw_statistics *);
  1332. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
  1333. int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
  1334. extern int qlcnic_config_tso;
  1335. /*
  1336. * QLOGIC Board information
  1337. */
  1338. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1339. struct qlcnic_brdinfo {
  1340. unsigned short vendor;
  1341. unsigned short device;
  1342. unsigned short sub_vendor;
  1343. unsigned short sub_device;
  1344. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1345. };
  1346. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  1347. {0x1077, 0x8020, 0x1077, 0x203,
  1348. "8200 Series Single Port 10GbE Converged Network Adapter "
  1349. "(TCP/IP Networking)"},
  1350. {0x1077, 0x8020, 0x1077, 0x207,
  1351. "8200 Series Dual Port 10GbE Converged Network Adapter "
  1352. "(TCP/IP Networking)"},
  1353. {0x1077, 0x8020, 0x1077, 0x20b,
  1354. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  1355. {0x1077, 0x8020, 0x1077, 0x20c,
  1356. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  1357. {0x1077, 0x8020, 0x1077, 0x20f,
  1358. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  1359. {0x1077, 0x8020, 0x103c, 0x3733,
  1360. "NC523SFP 10Gb 2-port Server Adapter"},
  1361. {0x1077, 0x8020, 0x103c, 0x3346,
  1362. "CN1000Q Dual Port Converged Network Adapter"},
  1363. {0x1077, 0x8020, 0x1077, 0x210,
  1364. "QME8242-k 10GbE Dual Port Mezzanine Card"},
  1365. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  1366. };
  1367. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  1368. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1369. {
  1370. if (likely(tx_ring->producer < tx_ring->sw_consumer))
  1371. return tx_ring->sw_consumer - tx_ring->producer;
  1372. else
  1373. return tx_ring->sw_consumer + tx_ring->num_desc -
  1374. tx_ring->producer;
  1375. }
  1376. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1377. extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
  1378. struct qlcnic_nic_template {
  1379. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1380. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1381. int (*start_firmware) (struct qlcnic_adapter *);
  1382. };
  1383. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1384. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  1385. printk(KERN_INFO "%s: %s: " _fmt, \
  1386. dev_name(&adapter->pdev->dev), \
  1387. __func__, ##_args); \
  1388. } while (0)
  1389. #endif /* __QLCNIC_H_ */