lpc_eth.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628
  1. /*
  2. * drivers/net/ethernet/nxp/lpc_eth.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sched.h>
  24. #include <linux/slab.h>
  25. #include <linux/delay.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/errno.h>
  28. #include <linux/ioport.h>
  29. #include <linux/crc32.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/clk.h>
  35. #include <linux/workqueue.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/etherdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/phy.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/of.h>
  42. #include <linux/of_net.h>
  43. #include <linux/types.h>
  44. #include <linux/io.h>
  45. #include <mach/board.h>
  46. #include <mach/platform.h>
  47. #include <mach/hardware.h>
  48. #define MODNAME "lpc-eth"
  49. #define DRV_VERSION "1.00"
  50. #define ENET_MAXF_SIZE 1536
  51. #define ENET_RX_DESC 48
  52. #define ENET_TX_DESC 16
  53. #define NAPI_WEIGHT 16
  54. /*
  55. * Ethernet MAC controller Register offsets
  56. */
  57. #define LPC_ENET_MAC1(x) (x + 0x000)
  58. #define LPC_ENET_MAC2(x) (x + 0x004)
  59. #define LPC_ENET_IPGT(x) (x + 0x008)
  60. #define LPC_ENET_IPGR(x) (x + 0x00C)
  61. #define LPC_ENET_CLRT(x) (x + 0x010)
  62. #define LPC_ENET_MAXF(x) (x + 0x014)
  63. #define LPC_ENET_SUPP(x) (x + 0x018)
  64. #define LPC_ENET_TEST(x) (x + 0x01C)
  65. #define LPC_ENET_MCFG(x) (x + 0x020)
  66. #define LPC_ENET_MCMD(x) (x + 0x024)
  67. #define LPC_ENET_MADR(x) (x + 0x028)
  68. #define LPC_ENET_MWTD(x) (x + 0x02C)
  69. #define LPC_ENET_MRDD(x) (x + 0x030)
  70. #define LPC_ENET_MIND(x) (x + 0x034)
  71. #define LPC_ENET_SA0(x) (x + 0x040)
  72. #define LPC_ENET_SA1(x) (x + 0x044)
  73. #define LPC_ENET_SA2(x) (x + 0x048)
  74. #define LPC_ENET_COMMAND(x) (x + 0x100)
  75. #define LPC_ENET_STATUS(x) (x + 0x104)
  76. #define LPC_ENET_RXDESCRIPTOR(x) (x + 0x108)
  77. #define LPC_ENET_RXSTATUS(x) (x + 0x10C)
  78. #define LPC_ENET_RXDESCRIPTORNUMBER(x) (x + 0x110)
  79. #define LPC_ENET_RXPRODUCEINDEX(x) (x + 0x114)
  80. #define LPC_ENET_RXCONSUMEINDEX(x) (x + 0x118)
  81. #define LPC_ENET_TXDESCRIPTOR(x) (x + 0x11C)
  82. #define LPC_ENET_TXSTATUS(x) (x + 0x120)
  83. #define LPC_ENET_TXDESCRIPTORNUMBER(x) (x + 0x124)
  84. #define LPC_ENET_TXPRODUCEINDEX(x) (x + 0x128)
  85. #define LPC_ENET_TXCONSUMEINDEX(x) (x + 0x12C)
  86. #define LPC_ENET_TSV0(x) (x + 0x158)
  87. #define LPC_ENET_TSV1(x) (x + 0x15C)
  88. #define LPC_ENET_RSV(x) (x + 0x160)
  89. #define LPC_ENET_FLOWCONTROLCOUNTER(x) (x + 0x170)
  90. #define LPC_ENET_FLOWCONTROLSTATUS(x) (x + 0x174)
  91. #define LPC_ENET_RXFILTER_CTRL(x) (x + 0x200)
  92. #define LPC_ENET_RXFILTERWOLSTATUS(x) (x + 0x204)
  93. #define LPC_ENET_RXFILTERWOLCLEAR(x) (x + 0x208)
  94. #define LPC_ENET_HASHFILTERL(x) (x + 0x210)
  95. #define LPC_ENET_HASHFILTERH(x) (x + 0x214)
  96. #define LPC_ENET_INTSTATUS(x) (x + 0xFE0)
  97. #define LPC_ENET_INTENABLE(x) (x + 0xFE4)
  98. #define LPC_ENET_INTCLEAR(x) (x + 0xFE8)
  99. #define LPC_ENET_INTSET(x) (x + 0xFEC)
  100. #define LPC_ENET_POWERDOWN(x) (x + 0xFF4)
  101. /*
  102. * mac1 register definitions
  103. */
  104. #define LPC_MAC1_RECV_ENABLE (1 << 0)
  105. #define LPC_MAC1_PASS_ALL_RX_FRAMES (1 << 1)
  106. #define LPC_MAC1_RX_FLOW_CONTROL (1 << 2)
  107. #define LPC_MAC1_TX_FLOW_CONTROL (1 << 3)
  108. #define LPC_MAC1_LOOPBACK (1 << 4)
  109. #define LPC_MAC1_RESET_TX (1 << 8)
  110. #define LPC_MAC1_RESET_MCS_TX (1 << 9)
  111. #define LPC_MAC1_RESET_RX (1 << 10)
  112. #define LPC_MAC1_RESET_MCS_RX (1 << 11)
  113. #define LPC_MAC1_SIMULATION_RESET (1 << 14)
  114. #define LPC_MAC1_SOFT_RESET (1 << 15)
  115. /*
  116. * mac2 register definitions
  117. */
  118. #define LPC_MAC2_FULL_DUPLEX (1 << 0)
  119. #define LPC_MAC2_FRAME_LENGTH_CHECKING (1 << 1)
  120. #define LPC_MAC2_HUGH_LENGTH_CHECKING (1 << 2)
  121. #define LPC_MAC2_DELAYED_CRC (1 << 3)
  122. #define LPC_MAC2_CRC_ENABLE (1 << 4)
  123. #define LPC_MAC2_PAD_CRC_ENABLE (1 << 5)
  124. #define LPC_MAC2_VLAN_PAD_ENABLE (1 << 6)
  125. #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE (1 << 7)
  126. #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT (1 << 8)
  127. #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT (1 << 9)
  128. #define LPC_MAC2_NO_BACKOFF (1 << 12)
  129. #define LPC_MAC2_BACK_PRESSURE (1 << 13)
  130. #define LPC_MAC2_EXCESS_DEFER (1 << 14)
  131. /*
  132. * ipgt register definitions
  133. */
  134. #define LPC_IPGT_LOAD(n) ((n) & 0x7F)
  135. /*
  136. * ipgr register definitions
  137. */
  138. #define LPC_IPGR_LOAD_PART2(n) ((n) & 0x7F)
  139. #define LPC_IPGR_LOAD_PART1(n) (((n) & 0x7F) << 8)
  140. /*
  141. * clrt register definitions
  142. */
  143. #define LPC_CLRT_LOAD_RETRY_MAX(n) ((n) & 0xF)
  144. #define LPC_CLRT_LOAD_COLLISION_WINDOW(n) (((n) & 0x3F) << 8)
  145. /*
  146. * maxf register definitions
  147. */
  148. #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n) ((n) & 0xFFFF)
  149. /*
  150. * supp register definitions
  151. */
  152. #define LPC_SUPP_SPEED (1 << 8)
  153. #define LPC_SUPP_RESET_RMII (1 << 11)
  154. /*
  155. * test register definitions
  156. */
  157. #define LPC_TEST_SHORTCUT_PAUSE_QUANTA (1 << 0)
  158. #define LPC_TEST_PAUSE (1 << 1)
  159. #define LPC_TEST_BACKPRESSURE (1 << 2)
  160. /*
  161. * mcfg register definitions
  162. */
  163. #define LPC_MCFG_SCAN_INCREMENT (1 << 0)
  164. #define LPC_MCFG_SUPPRESS_PREAMBLE (1 << 1)
  165. #define LPC_MCFG_CLOCK_SELECT(n) (((n) & 0x7) << 2)
  166. #define LPC_MCFG_CLOCK_HOST_DIV_4 0
  167. #define LPC_MCFG_CLOCK_HOST_DIV_6 2
  168. #define LPC_MCFG_CLOCK_HOST_DIV_8 3
  169. #define LPC_MCFG_CLOCK_HOST_DIV_10 4
  170. #define LPC_MCFG_CLOCK_HOST_DIV_14 5
  171. #define LPC_MCFG_CLOCK_HOST_DIV_20 6
  172. #define LPC_MCFG_CLOCK_HOST_DIV_28 7
  173. #define LPC_MCFG_RESET_MII_MGMT (1 << 15)
  174. /*
  175. * mcmd register definitions
  176. */
  177. #define LPC_MCMD_READ (1 << 0)
  178. #define LPC_MCMD_SCAN (1 << 1)
  179. /*
  180. * madr register definitions
  181. */
  182. #define LPC_MADR_REGISTER_ADDRESS(n) ((n) & 0x1F)
  183. #define LPC_MADR_PHY_0ADDRESS(n) (((n) & 0x1F) << 8)
  184. /*
  185. * mwtd register definitions
  186. */
  187. #define LPC_MWDT_WRITE(n) ((n) & 0xFFFF)
  188. /*
  189. * mrdd register definitions
  190. */
  191. #define LPC_MRDD_READ_MASK 0xFFFF
  192. /*
  193. * mind register definitions
  194. */
  195. #define LPC_MIND_BUSY (1 << 0)
  196. #define LPC_MIND_SCANNING (1 << 1)
  197. #define LPC_MIND_NOT_VALID (1 << 2)
  198. #define LPC_MIND_MII_LINK_FAIL (1 << 3)
  199. /*
  200. * command register definitions
  201. */
  202. #define LPC_COMMAND_RXENABLE (1 << 0)
  203. #define LPC_COMMAND_TXENABLE (1 << 1)
  204. #define LPC_COMMAND_REG_RESET (1 << 3)
  205. #define LPC_COMMAND_TXRESET (1 << 4)
  206. #define LPC_COMMAND_RXRESET (1 << 5)
  207. #define LPC_COMMAND_PASSRUNTFRAME (1 << 6)
  208. #define LPC_COMMAND_PASSRXFILTER (1 << 7)
  209. #define LPC_COMMAND_TXFLOWCONTROL (1 << 8)
  210. #define LPC_COMMAND_RMII (1 << 9)
  211. #define LPC_COMMAND_FULLDUPLEX (1 << 10)
  212. /*
  213. * status register definitions
  214. */
  215. #define LPC_STATUS_RXACTIVE (1 << 0)
  216. #define LPC_STATUS_TXACTIVE (1 << 1)
  217. /*
  218. * tsv0 register definitions
  219. */
  220. #define LPC_TSV0_CRC_ERROR (1 << 0)
  221. #define LPC_TSV0_LENGTH_CHECK_ERROR (1 << 1)
  222. #define LPC_TSV0_LENGTH_OUT_OF_RANGE (1 << 2)
  223. #define LPC_TSV0_DONE (1 << 3)
  224. #define LPC_TSV0_MULTICAST (1 << 4)
  225. #define LPC_TSV0_BROADCAST (1 << 5)
  226. #define LPC_TSV0_PACKET_DEFER (1 << 6)
  227. #define LPC_TSV0_ESCESSIVE_DEFER (1 << 7)
  228. #define LPC_TSV0_ESCESSIVE_COLLISION (1 << 8)
  229. #define LPC_TSV0_LATE_COLLISION (1 << 9)
  230. #define LPC_TSV0_GIANT (1 << 10)
  231. #define LPC_TSV0_UNDERRUN (1 << 11)
  232. #define LPC_TSV0_TOTAL_BYTES(n) (((n) >> 12) & 0xFFFF)
  233. #define LPC_TSV0_CONTROL_FRAME (1 << 28)
  234. #define LPC_TSV0_PAUSE (1 << 29)
  235. #define LPC_TSV0_BACKPRESSURE (1 << 30)
  236. #define LPC_TSV0_VLAN (1 << 31)
  237. /*
  238. * tsv1 register definitions
  239. */
  240. #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n) ((n) & 0xFFFF)
  241. #define LPC_TSV1_COLLISION_COUNT(n) (((n) >> 16) & 0xF)
  242. /*
  243. * rsv register definitions
  244. */
  245. #define LPC_RSV_RECEIVED_BYTE_COUNT(n) ((n) & 0xFFFF)
  246. #define LPC_RSV_RXDV_EVENT_IGNORED (1 << 16)
  247. #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN (1 << 17)
  248. #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN (1 << 18)
  249. #define LPC_RSV_RECEIVE_CODE_VIOLATION (1 << 19)
  250. #define LPC_RSV_CRC_ERROR (1 << 20)
  251. #define LPC_RSV_LENGTH_CHECK_ERROR (1 << 21)
  252. #define LPC_RSV_LENGTH_OUT_OF_RANGE (1 << 22)
  253. #define LPC_RSV_RECEIVE_OK (1 << 23)
  254. #define LPC_RSV_MULTICAST (1 << 24)
  255. #define LPC_RSV_BROADCAST (1 << 25)
  256. #define LPC_RSV_DRIBBLE_NIBBLE (1 << 26)
  257. #define LPC_RSV_CONTROL_FRAME (1 << 27)
  258. #define LPC_RSV_PAUSE (1 << 28)
  259. #define LPC_RSV_UNSUPPORTED_OPCODE (1 << 29)
  260. #define LPC_RSV_VLAN (1 << 30)
  261. /*
  262. * flowcontrolcounter register definitions
  263. */
  264. #define LPC_FCCR_MIRRORCOUNTER(n) ((n) & 0xFFFF)
  265. #define LPC_FCCR_PAUSETIMER(n) (((n) >> 16) & 0xFFFF)
  266. /*
  267. * flowcontrolstatus register definitions
  268. */
  269. #define LPC_FCCR_MIRRORCOUNTERCURRENT(n) ((n) & 0xFFFF)
  270. /*
  271. * rxfliterctrl, rxfilterwolstatus, and rxfilterwolclear shared
  272. * register definitions
  273. */
  274. #define LPC_RXFLTRW_ACCEPTUNICAST (1 << 0)
  275. #define LPC_RXFLTRW_ACCEPTUBROADCAST (1 << 1)
  276. #define LPC_RXFLTRW_ACCEPTUMULTICAST (1 << 2)
  277. #define LPC_RXFLTRW_ACCEPTUNICASTHASH (1 << 3)
  278. #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH (1 << 4)
  279. #define LPC_RXFLTRW_ACCEPTPERFECT (1 << 5)
  280. /*
  281. * rxfliterctrl register definitions
  282. */
  283. #define LPC_RXFLTRWSTS_MAGICPACKETENWOL (1 << 12)
  284. #define LPC_RXFLTRWSTS_RXFILTERENWOL (1 << 13)
  285. /*
  286. * rxfilterwolstatus/rxfilterwolclear register definitions
  287. */
  288. #define LPC_RXFLTRWSTS_RXFILTERWOL (1 << 7)
  289. #define LPC_RXFLTRWSTS_MAGICPACKETWOL (1 << 8)
  290. /*
  291. * intstatus, intenable, intclear, and Intset shared register
  292. * definitions
  293. */
  294. #define LPC_MACINT_RXOVERRUNINTEN (1 << 0)
  295. #define LPC_MACINT_RXERRORONINT (1 << 1)
  296. #define LPC_MACINT_RXFINISHEDINTEN (1 << 2)
  297. #define LPC_MACINT_RXDONEINTEN (1 << 3)
  298. #define LPC_MACINT_TXUNDERRUNINTEN (1 << 4)
  299. #define LPC_MACINT_TXERRORINTEN (1 << 5)
  300. #define LPC_MACINT_TXFINISHEDINTEN (1 << 6)
  301. #define LPC_MACINT_TXDONEINTEN (1 << 7)
  302. #define LPC_MACINT_SOFTINTEN (1 << 12)
  303. #define LPC_MACINT_WAKEUPINTEN (1 << 13)
  304. /*
  305. * powerdown register definitions
  306. */
  307. #define LPC_POWERDOWN_MACAHB (1 << 31)
  308. static phy_interface_t lpc_phy_interface_mode(struct device *dev)
  309. {
  310. if (dev && dev->of_node) {
  311. const char *mode = of_get_property(dev->of_node,
  312. "phy-mode", NULL);
  313. if (mode && !strcmp(mode, "mii"))
  314. return PHY_INTERFACE_MODE_MII;
  315. return PHY_INTERFACE_MODE_RMII;
  316. }
  317. /* non-DT */
  318. #ifdef CONFIG_ARCH_LPC32XX_MII_SUPPORT
  319. return PHY_INTERFACE_MODE_MII;
  320. #else
  321. return PHY_INTERFACE_MODE_RMII;
  322. #endif
  323. }
  324. static bool use_iram_for_net(struct device *dev)
  325. {
  326. if (dev && dev->of_node)
  327. return of_property_read_bool(dev->of_node, "use-iram");
  328. /* non-DT */
  329. #ifdef CONFIG_ARCH_LPC32XX_IRAM_FOR_NET
  330. return true;
  331. #else
  332. return false;
  333. #endif
  334. }
  335. /* Receive Status information word */
  336. #define RXSTATUS_SIZE 0x000007FF
  337. #define RXSTATUS_CONTROL (1 << 18)
  338. #define RXSTATUS_VLAN (1 << 19)
  339. #define RXSTATUS_FILTER (1 << 20)
  340. #define RXSTATUS_MULTICAST (1 << 21)
  341. #define RXSTATUS_BROADCAST (1 << 22)
  342. #define RXSTATUS_CRC (1 << 23)
  343. #define RXSTATUS_SYMBOL (1 << 24)
  344. #define RXSTATUS_LENGTH (1 << 25)
  345. #define RXSTATUS_RANGE (1 << 26)
  346. #define RXSTATUS_ALIGN (1 << 27)
  347. #define RXSTATUS_OVERRUN (1 << 28)
  348. #define RXSTATUS_NODESC (1 << 29)
  349. #define RXSTATUS_LAST (1 << 30)
  350. #define RXSTATUS_ERROR (1 << 31)
  351. #define RXSTATUS_STATUS_ERROR \
  352. (RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
  353. RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
  354. /* Receive Descriptor control word */
  355. #define RXDESC_CONTROL_SIZE 0x000007FF
  356. #define RXDESC_CONTROL_INT (1 << 31)
  357. /* Transmit Status information word */
  358. #define TXSTATUS_COLLISIONS_GET(x) (((x) >> 21) & 0xF)
  359. #define TXSTATUS_DEFER (1 << 25)
  360. #define TXSTATUS_EXCESSDEFER (1 << 26)
  361. #define TXSTATUS_EXCESSCOLL (1 << 27)
  362. #define TXSTATUS_LATECOLL (1 << 28)
  363. #define TXSTATUS_UNDERRUN (1 << 29)
  364. #define TXSTATUS_NODESC (1 << 30)
  365. #define TXSTATUS_ERROR (1 << 31)
  366. /* Transmit Descriptor control word */
  367. #define TXDESC_CONTROL_SIZE 0x000007FF
  368. #define TXDESC_CONTROL_OVERRIDE (1 << 26)
  369. #define TXDESC_CONTROL_HUGE (1 << 27)
  370. #define TXDESC_CONTROL_PAD (1 << 28)
  371. #define TXDESC_CONTROL_CRC (1 << 29)
  372. #define TXDESC_CONTROL_LAST (1 << 30)
  373. #define TXDESC_CONTROL_INT (1 << 31)
  374. /*
  375. * Structure of a TX/RX descriptors and RX status
  376. */
  377. struct txrx_desc_t {
  378. __le32 packet;
  379. __le32 control;
  380. };
  381. struct rx_status_t {
  382. __le32 statusinfo;
  383. __le32 statushashcrc;
  384. };
  385. /*
  386. * Device driver data structure
  387. */
  388. struct netdata_local {
  389. struct platform_device *pdev;
  390. struct net_device *ndev;
  391. spinlock_t lock;
  392. void __iomem *net_base;
  393. u32 msg_enable;
  394. unsigned int skblen[ENET_TX_DESC];
  395. unsigned int last_tx_idx;
  396. unsigned int num_used_tx_buffs;
  397. struct mii_bus *mii_bus;
  398. struct phy_device *phy_dev;
  399. struct clk *clk;
  400. dma_addr_t dma_buff_base_p;
  401. void *dma_buff_base_v;
  402. size_t dma_buff_size;
  403. struct txrx_desc_t *tx_desc_v;
  404. u32 *tx_stat_v;
  405. void *tx_buff_v;
  406. struct txrx_desc_t *rx_desc_v;
  407. struct rx_status_t *rx_stat_v;
  408. void *rx_buff_v;
  409. int link;
  410. int speed;
  411. int duplex;
  412. struct napi_struct napi;
  413. };
  414. /*
  415. * MAC support functions
  416. */
  417. static void __lpc_set_mac(struct netdata_local *pldat, u8 *mac)
  418. {
  419. u32 tmp;
  420. /* Set station address */
  421. tmp = mac[0] | ((u32)mac[1] << 8);
  422. writel(tmp, LPC_ENET_SA2(pldat->net_base));
  423. tmp = mac[2] | ((u32)mac[3] << 8);
  424. writel(tmp, LPC_ENET_SA1(pldat->net_base));
  425. tmp = mac[4] | ((u32)mac[5] << 8);
  426. writel(tmp, LPC_ENET_SA0(pldat->net_base));
  427. netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
  428. }
  429. static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
  430. {
  431. u32 tmp;
  432. /* Get station address */
  433. tmp = readl(LPC_ENET_SA2(pldat->net_base));
  434. mac[0] = tmp & 0xFF;
  435. mac[1] = tmp >> 8;
  436. tmp = readl(LPC_ENET_SA1(pldat->net_base));
  437. mac[2] = tmp & 0xFF;
  438. mac[3] = tmp >> 8;
  439. tmp = readl(LPC_ENET_SA0(pldat->net_base));
  440. mac[4] = tmp & 0xFF;
  441. mac[5] = tmp >> 8;
  442. }
  443. static void __lpc_eth_clock_enable(struct netdata_local *pldat,
  444. bool enable)
  445. {
  446. if (enable)
  447. clk_enable(pldat->clk);
  448. else
  449. clk_disable(pldat->clk);
  450. }
  451. static void __lpc_params_setup(struct netdata_local *pldat)
  452. {
  453. u32 tmp;
  454. if (pldat->duplex == DUPLEX_FULL) {
  455. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  456. tmp |= LPC_MAC2_FULL_DUPLEX;
  457. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  458. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  459. tmp |= LPC_COMMAND_FULLDUPLEX;
  460. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  461. writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
  462. } else {
  463. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  464. tmp &= ~LPC_MAC2_FULL_DUPLEX;
  465. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  466. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  467. tmp &= ~LPC_COMMAND_FULLDUPLEX;
  468. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  469. writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
  470. }
  471. if (pldat->speed == SPEED_100)
  472. writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
  473. else
  474. writel(0, LPC_ENET_SUPP(pldat->net_base));
  475. }
  476. static void __lpc_eth_reset(struct netdata_local *pldat)
  477. {
  478. /* Reset all MAC logic */
  479. writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
  480. LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
  481. LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
  482. writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
  483. LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
  484. }
  485. static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
  486. {
  487. /* Reset MII management hardware */
  488. writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
  489. /* Setup MII clock to slowest rate with a /28 divider */
  490. writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
  491. LPC_ENET_MCFG(pldat->net_base));
  492. return 0;
  493. }
  494. static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
  495. {
  496. phys_addr_t phaddr;
  497. phaddr = addr - pldat->dma_buff_base_v;
  498. phaddr += pldat->dma_buff_base_p;
  499. return phaddr;
  500. }
  501. static void lpc_eth_enable_int(void __iomem *regbase)
  502. {
  503. writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
  504. LPC_ENET_INTENABLE(regbase));
  505. }
  506. static void lpc_eth_disable_int(void __iomem *regbase)
  507. {
  508. writel(0, LPC_ENET_INTENABLE(regbase));
  509. }
  510. /* Setup TX/RX descriptors */
  511. static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
  512. {
  513. u32 *ptxstat;
  514. void *tbuff;
  515. int i;
  516. struct txrx_desc_t *ptxrxdesc;
  517. struct rx_status_t *prxstat;
  518. tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
  519. /* Setup TX descriptors, status, and buffers */
  520. pldat->tx_desc_v = tbuff;
  521. tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
  522. pldat->tx_stat_v = tbuff;
  523. tbuff += sizeof(u32) * ENET_TX_DESC;
  524. tbuff = PTR_ALIGN(tbuff, 16);
  525. pldat->tx_buff_v = tbuff;
  526. tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
  527. /* Setup RX descriptors, status, and buffers */
  528. pldat->rx_desc_v = tbuff;
  529. tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
  530. tbuff = PTR_ALIGN(tbuff, 16);
  531. pldat->rx_stat_v = tbuff;
  532. tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
  533. tbuff = PTR_ALIGN(tbuff, 16);
  534. pldat->rx_buff_v = tbuff;
  535. tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
  536. /* Map the TX descriptors to the TX buffers in hardware */
  537. for (i = 0; i < ENET_TX_DESC; i++) {
  538. ptxstat = &pldat->tx_stat_v[i];
  539. ptxrxdesc = &pldat->tx_desc_v[i];
  540. ptxrxdesc->packet = __va_to_pa(
  541. pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
  542. ptxrxdesc->control = 0;
  543. *ptxstat = 0;
  544. }
  545. /* Map the RX descriptors to the RX buffers in hardware */
  546. for (i = 0; i < ENET_RX_DESC; i++) {
  547. prxstat = &pldat->rx_stat_v[i];
  548. ptxrxdesc = &pldat->rx_desc_v[i];
  549. ptxrxdesc->packet = __va_to_pa(
  550. pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
  551. ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
  552. prxstat->statusinfo = 0;
  553. prxstat->statushashcrc = 0;
  554. }
  555. /* Setup base addresses in hardware to point to buffers and
  556. * descriptors
  557. */
  558. writel((ENET_TX_DESC - 1),
  559. LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
  560. writel(__va_to_pa(pldat->tx_desc_v, pldat),
  561. LPC_ENET_TXDESCRIPTOR(pldat->net_base));
  562. writel(__va_to_pa(pldat->tx_stat_v, pldat),
  563. LPC_ENET_TXSTATUS(pldat->net_base));
  564. writel((ENET_RX_DESC - 1),
  565. LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
  566. writel(__va_to_pa(pldat->rx_desc_v, pldat),
  567. LPC_ENET_RXDESCRIPTOR(pldat->net_base));
  568. writel(__va_to_pa(pldat->rx_stat_v, pldat),
  569. LPC_ENET_RXSTATUS(pldat->net_base));
  570. }
  571. static void __lpc_eth_init(struct netdata_local *pldat)
  572. {
  573. u32 tmp;
  574. /* Disable controller and reset */
  575. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  576. tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  577. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  578. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  579. tmp &= ~LPC_MAC1_RECV_ENABLE;
  580. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  581. /* Initial MAC setup */
  582. writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
  583. writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
  584. LPC_ENET_MAC2(pldat->net_base));
  585. writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
  586. /* Collision window, gap */
  587. writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
  588. LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
  589. LPC_ENET_CLRT(pldat->net_base));
  590. writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
  591. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  592. writel(LPC_COMMAND_PASSRUNTFRAME,
  593. LPC_ENET_COMMAND(pldat->net_base));
  594. else {
  595. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  596. LPC_ENET_COMMAND(pldat->net_base));
  597. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  598. }
  599. __lpc_params_setup(pldat);
  600. /* Setup TX and RX descriptors */
  601. __lpc_txrx_desc_setup(pldat);
  602. /* Setup packet filtering */
  603. writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
  604. LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  605. /* Get the next TX buffer output index */
  606. pldat->num_used_tx_buffs = 0;
  607. pldat->last_tx_idx =
  608. readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  609. /* Clear and enable interrupts */
  610. writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
  611. smp_wmb();
  612. lpc_eth_enable_int(pldat->net_base);
  613. /* Enable controller */
  614. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  615. tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  616. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  617. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  618. tmp |= LPC_MAC1_RECV_ENABLE;
  619. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  620. }
  621. static void __lpc_eth_shutdown(struct netdata_local *pldat)
  622. {
  623. /* Reset ethernet and power down PHY */
  624. __lpc_eth_reset(pldat);
  625. writel(0, LPC_ENET_MAC1(pldat->net_base));
  626. writel(0, LPC_ENET_MAC2(pldat->net_base));
  627. }
  628. /*
  629. * MAC<--->PHY support functions
  630. */
  631. static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
  632. {
  633. struct netdata_local *pldat = bus->priv;
  634. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  635. int lps;
  636. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  637. writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
  638. /* Wait for unbusy status */
  639. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  640. if (time_after(jiffies, timeout))
  641. return -EIO;
  642. cpu_relax();
  643. }
  644. lps = readl(LPC_ENET_MRDD(pldat->net_base));
  645. writel(0, LPC_ENET_MCMD(pldat->net_base));
  646. return lps;
  647. }
  648. static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
  649. u16 phydata)
  650. {
  651. struct netdata_local *pldat = bus->priv;
  652. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  653. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  654. writel(phydata, LPC_ENET_MWTD(pldat->net_base));
  655. /* Wait for completion */
  656. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  657. if (time_after(jiffies, timeout))
  658. return -EIO;
  659. cpu_relax();
  660. }
  661. return 0;
  662. }
  663. static int lpc_mdio_reset(struct mii_bus *bus)
  664. {
  665. return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
  666. }
  667. static void lpc_handle_link_change(struct net_device *ndev)
  668. {
  669. struct netdata_local *pldat = netdev_priv(ndev);
  670. struct phy_device *phydev = pldat->phy_dev;
  671. unsigned long flags;
  672. bool status_change = false;
  673. spin_lock_irqsave(&pldat->lock, flags);
  674. if (phydev->link) {
  675. if ((pldat->speed != phydev->speed) ||
  676. (pldat->duplex != phydev->duplex)) {
  677. pldat->speed = phydev->speed;
  678. pldat->duplex = phydev->duplex;
  679. status_change = true;
  680. }
  681. }
  682. if (phydev->link != pldat->link) {
  683. if (!phydev->link) {
  684. pldat->speed = 0;
  685. pldat->duplex = -1;
  686. }
  687. pldat->link = phydev->link;
  688. status_change = true;
  689. }
  690. spin_unlock_irqrestore(&pldat->lock, flags);
  691. if (status_change)
  692. __lpc_params_setup(pldat);
  693. }
  694. static int lpc_mii_probe(struct net_device *ndev)
  695. {
  696. struct netdata_local *pldat = netdev_priv(ndev);
  697. struct phy_device *phydev = phy_find_first(pldat->mii_bus);
  698. if (!phydev) {
  699. netdev_err(ndev, "no PHY found\n");
  700. return -ENODEV;
  701. }
  702. /* Attach to the PHY */
  703. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  704. netdev_info(ndev, "using MII interface\n");
  705. else
  706. netdev_info(ndev, "using RMII interface\n");
  707. phydev = phy_connect(ndev, dev_name(&phydev->dev),
  708. &lpc_handle_link_change, 0,
  709. lpc_phy_interface_mode(&pldat->pdev->dev));
  710. if (IS_ERR(phydev)) {
  711. netdev_err(ndev, "Could not attach to PHY\n");
  712. return PTR_ERR(phydev);
  713. }
  714. /* mask with MAC supported features */
  715. phydev->supported &= PHY_BASIC_FEATURES;
  716. phydev->advertising = phydev->supported;
  717. pldat->link = 0;
  718. pldat->speed = 0;
  719. pldat->duplex = -1;
  720. pldat->phy_dev = phydev;
  721. netdev_info(ndev,
  722. "attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  723. phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  724. return 0;
  725. }
  726. static int lpc_mii_init(struct netdata_local *pldat)
  727. {
  728. int err = -ENXIO, i;
  729. pldat->mii_bus = mdiobus_alloc();
  730. if (!pldat->mii_bus) {
  731. err = -ENOMEM;
  732. goto err_out;
  733. }
  734. /* Setup MII mode */
  735. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  736. writel(LPC_COMMAND_PASSRUNTFRAME,
  737. LPC_ENET_COMMAND(pldat->net_base));
  738. else {
  739. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  740. LPC_ENET_COMMAND(pldat->net_base));
  741. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  742. }
  743. pldat->mii_bus->name = "lpc_mii_bus";
  744. pldat->mii_bus->read = &lpc_mdio_read;
  745. pldat->mii_bus->write = &lpc_mdio_write;
  746. pldat->mii_bus->reset = &lpc_mdio_reset;
  747. snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  748. pldat->pdev->name, pldat->pdev->id);
  749. pldat->mii_bus->priv = pldat;
  750. pldat->mii_bus->parent = &pldat->pdev->dev;
  751. pldat->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  752. if (!pldat->mii_bus->irq) {
  753. err = -ENOMEM;
  754. goto err_out_1;
  755. }
  756. for (i = 0; i < PHY_MAX_ADDR; i++)
  757. pldat->mii_bus->irq[i] = PHY_POLL;
  758. platform_set_drvdata(pldat->pdev, pldat->mii_bus);
  759. if (mdiobus_register(pldat->mii_bus))
  760. goto err_out_free_mdio_irq;
  761. if (lpc_mii_probe(pldat->ndev) != 0)
  762. goto err_out_unregister_bus;
  763. return 0;
  764. err_out_unregister_bus:
  765. mdiobus_unregister(pldat->mii_bus);
  766. err_out_free_mdio_irq:
  767. kfree(pldat->mii_bus->irq);
  768. err_out_1:
  769. mdiobus_free(pldat->mii_bus);
  770. err_out:
  771. return err;
  772. }
  773. static void __lpc_handle_xmit(struct net_device *ndev)
  774. {
  775. struct netdata_local *pldat = netdev_priv(ndev);
  776. u32 txcidx, *ptxstat, txstat;
  777. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  778. while (pldat->last_tx_idx != txcidx) {
  779. unsigned int skblen = pldat->skblen[pldat->last_tx_idx];
  780. /* A buffer is available, get buffer status */
  781. ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
  782. txstat = *ptxstat;
  783. /* Next buffer and decrement used buffer counter */
  784. pldat->num_used_tx_buffs--;
  785. pldat->last_tx_idx++;
  786. if (pldat->last_tx_idx >= ENET_TX_DESC)
  787. pldat->last_tx_idx = 0;
  788. /* Update collision counter */
  789. ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
  790. /* Any errors occurred? */
  791. if (txstat & TXSTATUS_ERROR) {
  792. if (txstat & TXSTATUS_UNDERRUN) {
  793. /* FIFO underrun */
  794. ndev->stats.tx_fifo_errors++;
  795. }
  796. if (txstat & TXSTATUS_LATECOLL) {
  797. /* Late collision */
  798. ndev->stats.tx_aborted_errors++;
  799. }
  800. if (txstat & TXSTATUS_EXCESSCOLL) {
  801. /* Excessive collision */
  802. ndev->stats.tx_aborted_errors++;
  803. }
  804. if (txstat & TXSTATUS_EXCESSDEFER) {
  805. /* Defer limit */
  806. ndev->stats.tx_aborted_errors++;
  807. }
  808. ndev->stats.tx_errors++;
  809. } else {
  810. /* Update stats */
  811. ndev->stats.tx_packets++;
  812. ndev->stats.tx_bytes += skblen;
  813. }
  814. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  815. }
  816. if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
  817. if (netif_queue_stopped(ndev))
  818. netif_wake_queue(ndev);
  819. }
  820. }
  821. static int __lpc_handle_recv(struct net_device *ndev, int budget)
  822. {
  823. struct netdata_local *pldat = netdev_priv(ndev);
  824. struct sk_buff *skb;
  825. u32 rxconsidx, len, ethst;
  826. struct rx_status_t *prxstat;
  827. u8 *prdbuf;
  828. int rx_done = 0;
  829. /* Get the current RX buffer indexes */
  830. rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  831. while (rx_done < budget && rxconsidx !=
  832. readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
  833. /* Get pointer to receive status */
  834. prxstat = &pldat->rx_stat_v[rxconsidx];
  835. len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
  836. /* Status error? */
  837. ethst = prxstat->statusinfo;
  838. if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
  839. (RXSTATUS_ERROR | RXSTATUS_RANGE))
  840. ethst &= ~RXSTATUS_ERROR;
  841. if (ethst & RXSTATUS_ERROR) {
  842. int si = prxstat->statusinfo;
  843. /* Check statuses */
  844. if (si & RXSTATUS_OVERRUN) {
  845. /* Overrun error */
  846. ndev->stats.rx_fifo_errors++;
  847. } else if (si & RXSTATUS_CRC) {
  848. /* CRC error */
  849. ndev->stats.rx_crc_errors++;
  850. } else if (si & RXSTATUS_LENGTH) {
  851. /* Length error */
  852. ndev->stats.rx_length_errors++;
  853. } else if (si & RXSTATUS_ERROR) {
  854. /* Other error */
  855. ndev->stats.rx_length_errors++;
  856. }
  857. ndev->stats.rx_errors++;
  858. } else {
  859. /* Packet is good */
  860. skb = dev_alloc_skb(len);
  861. if (!skb) {
  862. ndev->stats.rx_dropped++;
  863. } else {
  864. prdbuf = skb_put(skb, len);
  865. /* Copy packet from buffer */
  866. memcpy(prdbuf, pldat->rx_buff_v +
  867. rxconsidx * ENET_MAXF_SIZE, len);
  868. /* Pass to upper layer */
  869. skb->protocol = eth_type_trans(skb, ndev);
  870. netif_receive_skb(skb);
  871. ndev->stats.rx_packets++;
  872. ndev->stats.rx_bytes += len;
  873. }
  874. }
  875. /* Increment consume index */
  876. rxconsidx = rxconsidx + 1;
  877. if (rxconsidx >= ENET_RX_DESC)
  878. rxconsidx = 0;
  879. writel(rxconsidx,
  880. LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  881. rx_done++;
  882. }
  883. return rx_done;
  884. }
  885. static int lpc_eth_poll(struct napi_struct *napi, int budget)
  886. {
  887. struct netdata_local *pldat = container_of(napi,
  888. struct netdata_local, napi);
  889. struct net_device *ndev = pldat->ndev;
  890. int rx_done = 0;
  891. struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
  892. __netif_tx_lock(txq, smp_processor_id());
  893. __lpc_handle_xmit(ndev);
  894. __netif_tx_unlock(txq);
  895. rx_done = __lpc_handle_recv(ndev, budget);
  896. if (rx_done < budget) {
  897. napi_complete(napi);
  898. lpc_eth_enable_int(pldat->net_base);
  899. }
  900. return rx_done;
  901. }
  902. static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
  903. {
  904. struct net_device *ndev = dev_id;
  905. struct netdata_local *pldat = netdev_priv(ndev);
  906. u32 tmp;
  907. spin_lock(&pldat->lock);
  908. tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
  909. /* Clear interrupts */
  910. writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
  911. lpc_eth_disable_int(pldat->net_base);
  912. if (likely(napi_schedule_prep(&pldat->napi)))
  913. __napi_schedule(&pldat->napi);
  914. spin_unlock(&pldat->lock);
  915. return IRQ_HANDLED;
  916. }
  917. static int lpc_eth_close(struct net_device *ndev)
  918. {
  919. unsigned long flags;
  920. struct netdata_local *pldat = netdev_priv(ndev);
  921. if (netif_msg_ifdown(pldat))
  922. dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
  923. napi_disable(&pldat->napi);
  924. netif_stop_queue(ndev);
  925. if (pldat->phy_dev)
  926. phy_stop(pldat->phy_dev);
  927. spin_lock_irqsave(&pldat->lock, flags);
  928. __lpc_eth_reset(pldat);
  929. netif_carrier_off(ndev);
  930. writel(0, LPC_ENET_MAC1(pldat->net_base));
  931. writel(0, LPC_ENET_MAC2(pldat->net_base));
  932. spin_unlock_irqrestore(&pldat->lock, flags);
  933. __lpc_eth_clock_enable(pldat, false);
  934. return 0;
  935. }
  936. static int lpc_eth_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  937. {
  938. struct netdata_local *pldat = netdev_priv(ndev);
  939. u32 len, txidx;
  940. u32 *ptxstat;
  941. struct txrx_desc_t *ptxrxdesc;
  942. len = skb->len;
  943. spin_lock_irq(&pldat->lock);
  944. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
  945. /* This function should never be called when there are no
  946. buffers */
  947. netif_stop_queue(ndev);
  948. spin_unlock_irq(&pldat->lock);
  949. WARN(1, "BUG! TX request when no free TX buffers!\n");
  950. return NETDEV_TX_BUSY;
  951. }
  952. /* Get the next TX descriptor index */
  953. txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  954. /* Setup control for the transfer */
  955. ptxstat = &pldat->tx_stat_v[txidx];
  956. *ptxstat = 0;
  957. ptxrxdesc = &pldat->tx_desc_v[txidx];
  958. ptxrxdesc->control =
  959. (len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
  960. /* Copy data to the DMA buffer */
  961. memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
  962. /* Save the buffer and increment the buffer counter */
  963. pldat->skblen[txidx] = len;
  964. pldat->num_used_tx_buffs++;
  965. /* Start transmit */
  966. txidx++;
  967. if (txidx >= ENET_TX_DESC)
  968. txidx = 0;
  969. writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  970. /* Stop queue if no more TX buffers */
  971. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
  972. netif_stop_queue(ndev);
  973. spin_unlock_irq(&pldat->lock);
  974. dev_kfree_skb(skb);
  975. return NETDEV_TX_OK;
  976. }
  977. static int lpc_set_mac_address(struct net_device *ndev, void *p)
  978. {
  979. struct sockaddr *addr = p;
  980. struct netdata_local *pldat = netdev_priv(ndev);
  981. unsigned long flags;
  982. if (!is_valid_ether_addr(addr->sa_data))
  983. return -EADDRNOTAVAIL;
  984. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  985. spin_lock_irqsave(&pldat->lock, flags);
  986. /* Set station address */
  987. __lpc_set_mac(pldat, ndev->dev_addr);
  988. spin_unlock_irqrestore(&pldat->lock, flags);
  989. return 0;
  990. }
  991. static void lpc_eth_set_multicast_list(struct net_device *ndev)
  992. {
  993. struct netdata_local *pldat = netdev_priv(ndev);
  994. struct netdev_hw_addr_list *mcptr = &ndev->mc;
  995. struct netdev_hw_addr *ha;
  996. u32 tmp32, hash_val, hashlo, hashhi;
  997. unsigned long flags;
  998. spin_lock_irqsave(&pldat->lock, flags);
  999. /* Set station address */
  1000. __lpc_set_mac(pldat, ndev->dev_addr);
  1001. tmp32 = LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
  1002. if (ndev->flags & IFF_PROMISC)
  1003. tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
  1004. LPC_RXFLTRW_ACCEPTUMULTICAST;
  1005. if (ndev->flags & IFF_ALLMULTI)
  1006. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
  1007. if (netdev_hw_addr_list_count(mcptr))
  1008. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
  1009. writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  1010. /* Set initial hash table */
  1011. hashlo = 0x0;
  1012. hashhi = 0x0;
  1013. /* 64 bits : multicast address in hash table */
  1014. netdev_hw_addr_list_for_each(ha, mcptr) {
  1015. hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
  1016. if (hash_val >= 32)
  1017. hashhi |= 1 << (hash_val - 32);
  1018. else
  1019. hashlo |= 1 << hash_val;
  1020. }
  1021. writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
  1022. writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
  1023. spin_unlock_irqrestore(&pldat->lock, flags);
  1024. }
  1025. static int lpc_eth_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  1026. {
  1027. struct netdata_local *pldat = netdev_priv(ndev);
  1028. struct phy_device *phydev = pldat->phy_dev;
  1029. if (!netif_running(ndev))
  1030. return -EINVAL;
  1031. if (!phydev)
  1032. return -ENODEV;
  1033. return phy_mii_ioctl(phydev, req, cmd);
  1034. }
  1035. static int lpc_eth_open(struct net_device *ndev)
  1036. {
  1037. struct netdata_local *pldat = netdev_priv(ndev);
  1038. if (netif_msg_ifup(pldat))
  1039. dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
  1040. if (!is_valid_ether_addr(ndev->dev_addr))
  1041. return -EADDRNOTAVAIL;
  1042. __lpc_eth_clock_enable(pldat, true);
  1043. /* Reset and initialize */
  1044. __lpc_eth_reset(pldat);
  1045. __lpc_eth_init(pldat);
  1046. /* schedule a link state check */
  1047. phy_start(pldat->phy_dev);
  1048. netif_start_queue(ndev);
  1049. napi_enable(&pldat->napi);
  1050. return 0;
  1051. }
  1052. /*
  1053. * Ethtool ops
  1054. */
  1055. static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
  1056. struct ethtool_drvinfo *info)
  1057. {
  1058. strcpy(info->driver, MODNAME);
  1059. strcpy(info->version, DRV_VERSION);
  1060. strcpy(info->bus_info, dev_name(ndev->dev.parent));
  1061. }
  1062. static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
  1063. {
  1064. struct netdata_local *pldat = netdev_priv(ndev);
  1065. return pldat->msg_enable;
  1066. }
  1067. static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
  1068. {
  1069. struct netdata_local *pldat = netdev_priv(ndev);
  1070. pldat->msg_enable = level;
  1071. }
  1072. static int lpc_eth_ethtool_getsettings(struct net_device *ndev,
  1073. struct ethtool_cmd *cmd)
  1074. {
  1075. struct netdata_local *pldat = netdev_priv(ndev);
  1076. struct phy_device *phydev = pldat->phy_dev;
  1077. if (!phydev)
  1078. return -EOPNOTSUPP;
  1079. return phy_ethtool_gset(phydev, cmd);
  1080. }
  1081. static int lpc_eth_ethtool_setsettings(struct net_device *ndev,
  1082. struct ethtool_cmd *cmd)
  1083. {
  1084. struct netdata_local *pldat = netdev_priv(ndev);
  1085. struct phy_device *phydev = pldat->phy_dev;
  1086. if (!phydev)
  1087. return -EOPNOTSUPP;
  1088. return phy_ethtool_sset(phydev, cmd);
  1089. }
  1090. static const struct ethtool_ops lpc_eth_ethtool_ops = {
  1091. .get_drvinfo = lpc_eth_ethtool_getdrvinfo,
  1092. .get_settings = lpc_eth_ethtool_getsettings,
  1093. .set_settings = lpc_eth_ethtool_setsettings,
  1094. .get_msglevel = lpc_eth_ethtool_getmsglevel,
  1095. .set_msglevel = lpc_eth_ethtool_setmsglevel,
  1096. .get_link = ethtool_op_get_link,
  1097. };
  1098. static const struct net_device_ops lpc_netdev_ops = {
  1099. .ndo_open = lpc_eth_open,
  1100. .ndo_stop = lpc_eth_close,
  1101. .ndo_start_xmit = lpc_eth_hard_start_xmit,
  1102. .ndo_set_rx_mode = lpc_eth_set_multicast_list,
  1103. .ndo_do_ioctl = lpc_eth_ioctl,
  1104. .ndo_set_mac_address = lpc_set_mac_address,
  1105. .ndo_change_mtu = eth_change_mtu,
  1106. };
  1107. static int lpc_eth_drv_probe(struct platform_device *pdev)
  1108. {
  1109. struct resource *res;
  1110. struct net_device *ndev;
  1111. struct netdata_local *pldat;
  1112. struct phy_device *phydev;
  1113. dma_addr_t dma_handle;
  1114. int irq, ret;
  1115. u32 tmp;
  1116. /* Setup network interface for RMII or MII mode */
  1117. tmp = __raw_readl(LPC32XX_CLKPWR_MACCLK_CTRL);
  1118. tmp &= ~LPC32XX_CLKPWR_MACCTRL_PINS_MSK;
  1119. if (lpc_phy_interface_mode(&pdev->dev) == PHY_INTERFACE_MODE_MII)
  1120. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS;
  1121. else
  1122. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS;
  1123. __raw_writel(tmp, LPC32XX_CLKPWR_MACCLK_CTRL);
  1124. /* Get platform resources */
  1125. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1126. irq = platform_get_irq(pdev, 0);
  1127. if ((!res) || (irq < 0) || (irq >= NR_IRQS)) {
  1128. dev_err(&pdev->dev, "error getting resources.\n");
  1129. ret = -ENXIO;
  1130. goto err_exit;
  1131. }
  1132. /* Allocate net driver data structure */
  1133. ndev = alloc_etherdev(sizeof(struct netdata_local));
  1134. if (!ndev) {
  1135. dev_err(&pdev->dev, "could not allocate device.\n");
  1136. ret = -ENOMEM;
  1137. goto err_exit;
  1138. }
  1139. SET_NETDEV_DEV(ndev, &pdev->dev);
  1140. pldat = netdev_priv(ndev);
  1141. pldat->pdev = pdev;
  1142. pldat->ndev = ndev;
  1143. spin_lock_init(&pldat->lock);
  1144. /* Save resources */
  1145. ndev->irq = irq;
  1146. /* Get clock for the device */
  1147. pldat->clk = clk_get(&pdev->dev, NULL);
  1148. if (IS_ERR(pldat->clk)) {
  1149. dev_err(&pdev->dev, "error getting clock.\n");
  1150. ret = PTR_ERR(pldat->clk);
  1151. goto err_out_free_dev;
  1152. }
  1153. /* Enable network clock */
  1154. __lpc_eth_clock_enable(pldat, true);
  1155. /* Map IO space */
  1156. pldat->net_base = ioremap(res->start, res->end - res->start + 1);
  1157. if (!pldat->net_base) {
  1158. dev_err(&pdev->dev, "failed to map registers\n");
  1159. ret = -ENOMEM;
  1160. goto err_out_disable_clocks;
  1161. }
  1162. ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
  1163. ndev->name, ndev);
  1164. if (ret) {
  1165. dev_err(&pdev->dev, "error requesting interrupt.\n");
  1166. goto err_out_iounmap;
  1167. }
  1168. /* Fill in the fields of the device structure with ethernet values. */
  1169. ether_setup(ndev);
  1170. /* Setup driver functions */
  1171. ndev->netdev_ops = &lpc_netdev_ops;
  1172. ndev->ethtool_ops = &lpc_eth_ethtool_ops;
  1173. ndev->watchdog_timeo = msecs_to_jiffies(2500);
  1174. /* Get size of DMA buffers/descriptors region */
  1175. pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
  1176. sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
  1177. pldat->dma_buff_base_v = 0;
  1178. if (use_iram_for_net(&pldat->pdev->dev)) {
  1179. dma_handle = LPC32XX_IRAM_BASE;
  1180. if (pldat->dma_buff_size <= lpc32xx_return_iram_size())
  1181. pldat->dma_buff_base_v =
  1182. io_p2v(LPC32XX_IRAM_BASE);
  1183. else
  1184. netdev_err(ndev,
  1185. "IRAM not big enough for net buffers, using SDRAM instead.\n");
  1186. }
  1187. if (pldat->dma_buff_base_v == 0) {
  1188. pldat->pdev->dev.coherent_dma_mask = 0xFFFFFFFF;
  1189. pldat->pdev->dev.dma_mask = &pldat->pdev->dev.coherent_dma_mask;
  1190. pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
  1191. /* Allocate a chunk of memory for the DMA ethernet buffers
  1192. and descriptors */
  1193. pldat->dma_buff_base_v =
  1194. dma_alloc_coherent(&pldat->pdev->dev,
  1195. pldat->dma_buff_size, &dma_handle,
  1196. GFP_KERNEL);
  1197. if (pldat->dma_buff_base_v == NULL) {
  1198. dev_err(&pdev->dev, "error getting DMA region.\n");
  1199. ret = -ENOMEM;
  1200. goto err_out_free_irq;
  1201. }
  1202. }
  1203. pldat->dma_buff_base_p = dma_handle;
  1204. netdev_dbg(ndev, "IO address start :0x%08x\n",
  1205. res->start);
  1206. netdev_dbg(ndev, "IO address size :%d\n",
  1207. res->end - res->start + 1);
  1208. netdev_dbg(ndev, "IO address (mapped) :0x%p\n",
  1209. pldat->net_base);
  1210. netdev_dbg(ndev, "IRQ number :%d\n", ndev->irq);
  1211. netdev_dbg(ndev, "DMA buffer size :%d\n", pldat->dma_buff_size);
  1212. netdev_dbg(ndev, "DMA buffer P address :0x%08x\n",
  1213. pldat->dma_buff_base_p);
  1214. netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
  1215. pldat->dma_buff_base_v);
  1216. /* Get MAC address from current HW setting (POR state is all zeros) */
  1217. __lpc_get_mac(pldat, ndev->dev_addr);
  1218. #ifdef CONFIG_OF_NET
  1219. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1220. const char *macaddr = of_get_mac_address(pdev->dev.of_node);
  1221. if (macaddr)
  1222. memcpy(ndev->dev_addr, macaddr, ETH_ALEN);
  1223. }
  1224. #endif
  1225. if (!is_valid_ether_addr(ndev->dev_addr))
  1226. eth_hw_addr_random(ndev);
  1227. /* Reset the ethernet controller */
  1228. __lpc_eth_reset(pldat);
  1229. /* then shut everything down to save power */
  1230. __lpc_eth_shutdown(pldat);
  1231. /* Set default parameters */
  1232. pldat->msg_enable = NETIF_MSG_LINK;
  1233. /* Force an MII interface reset and clock setup */
  1234. __lpc_mii_mngt_reset(pldat);
  1235. /* Force default PHY interface setup in chip, this will probably be
  1236. changed by the PHY driver */
  1237. pldat->link = 0;
  1238. pldat->speed = 100;
  1239. pldat->duplex = DUPLEX_FULL;
  1240. __lpc_params_setup(pldat);
  1241. netif_napi_add(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
  1242. ret = register_netdev(ndev);
  1243. if (ret) {
  1244. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  1245. goto err_out_dma_unmap;
  1246. }
  1247. platform_set_drvdata(pdev, ndev);
  1248. if (lpc_mii_init(pldat) != 0)
  1249. goto err_out_unregister_netdev;
  1250. netdev_info(ndev, "LPC mac at 0x%08x irq %d\n",
  1251. res->start, ndev->irq);
  1252. phydev = pldat->phy_dev;
  1253. device_init_wakeup(&pdev->dev, 1);
  1254. device_set_wakeup_enable(&pdev->dev, 0);
  1255. return 0;
  1256. err_out_unregister_netdev:
  1257. platform_set_drvdata(pdev, NULL);
  1258. unregister_netdev(ndev);
  1259. err_out_dma_unmap:
  1260. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1261. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1262. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1263. pldat->dma_buff_base_v,
  1264. pldat->dma_buff_base_p);
  1265. err_out_free_irq:
  1266. free_irq(ndev->irq, ndev);
  1267. err_out_iounmap:
  1268. iounmap(pldat->net_base);
  1269. err_out_disable_clocks:
  1270. clk_disable(pldat->clk);
  1271. clk_put(pldat->clk);
  1272. err_out_free_dev:
  1273. free_netdev(ndev);
  1274. err_exit:
  1275. pr_err("%s: not found (%d).\n", MODNAME, ret);
  1276. return ret;
  1277. }
  1278. static int lpc_eth_drv_remove(struct platform_device *pdev)
  1279. {
  1280. struct net_device *ndev = platform_get_drvdata(pdev);
  1281. struct netdata_local *pldat = netdev_priv(ndev);
  1282. unregister_netdev(ndev);
  1283. platform_set_drvdata(pdev, NULL);
  1284. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1285. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1286. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1287. pldat->dma_buff_base_v,
  1288. pldat->dma_buff_base_p);
  1289. free_irq(ndev->irq, ndev);
  1290. iounmap(pldat->net_base);
  1291. mdiobus_free(pldat->mii_bus);
  1292. clk_disable(pldat->clk);
  1293. clk_put(pldat->clk);
  1294. free_netdev(ndev);
  1295. return 0;
  1296. }
  1297. #ifdef CONFIG_PM
  1298. static int lpc_eth_drv_suspend(struct platform_device *pdev,
  1299. pm_message_t state)
  1300. {
  1301. struct net_device *ndev = platform_get_drvdata(pdev);
  1302. struct netdata_local *pldat = netdev_priv(ndev);
  1303. if (device_may_wakeup(&pdev->dev))
  1304. enable_irq_wake(ndev->irq);
  1305. if (ndev) {
  1306. if (netif_running(ndev)) {
  1307. netif_device_detach(ndev);
  1308. __lpc_eth_shutdown(pldat);
  1309. clk_disable(pldat->clk);
  1310. /*
  1311. * Reset again now clock is disable to be sure
  1312. * EMC_MDC is down
  1313. */
  1314. __lpc_eth_reset(pldat);
  1315. }
  1316. }
  1317. return 0;
  1318. }
  1319. static int lpc_eth_drv_resume(struct platform_device *pdev)
  1320. {
  1321. struct net_device *ndev = platform_get_drvdata(pdev);
  1322. struct netdata_local *pldat;
  1323. if (device_may_wakeup(&pdev->dev))
  1324. disable_irq_wake(ndev->irq);
  1325. if (ndev) {
  1326. if (netif_running(ndev)) {
  1327. pldat = netdev_priv(ndev);
  1328. /* Enable interface clock */
  1329. clk_enable(pldat->clk);
  1330. /* Reset and initialize */
  1331. __lpc_eth_reset(pldat);
  1332. __lpc_eth_init(pldat);
  1333. netif_device_attach(ndev);
  1334. }
  1335. }
  1336. return 0;
  1337. }
  1338. #endif
  1339. #ifdef CONFIG_OF
  1340. static const struct of_device_id lpc_eth_match[] = {
  1341. { .compatible = "nxp,lpc-eth" },
  1342. { }
  1343. };
  1344. MODULE_DEVICE_TABLE(of, lpc_eth_match);
  1345. #endif
  1346. static struct platform_driver lpc_eth_driver = {
  1347. .probe = lpc_eth_drv_probe,
  1348. .remove = __devexit_p(lpc_eth_drv_remove),
  1349. #ifdef CONFIG_PM
  1350. .suspend = lpc_eth_drv_suspend,
  1351. .resume = lpc_eth_drv_resume,
  1352. #endif
  1353. .driver = {
  1354. .name = MODNAME,
  1355. .of_match_table = of_match_ptr(lpc_eth_match),
  1356. },
  1357. };
  1358. module_platform_driver(lpc_eth_driver);
  1359. MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
  1360. MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
  1361. MODULE_DESCRIPTION("LPC Ethernet Driver");
  1362. MODULE_LICENSE("GPL");