mcg.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/string.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/export.h>
  37. #include "mlx4.h"
  38. #define MGM_QPN_MASK 0x00FFFFFF
  39. #define MGM_BLCK_LB_BIT 30
  40. static const u8 zero_gid[16]; /* automatically initialized to 0 */
  41. struct mlx4_mgm {
  42. __be32 next_gid_index;
  43. __be32 members_count;
  44. u32 reserved[2];
  45. u8 gid[16];
  46. __be32 qp[MLX4_MAX_QP_PER_MGM];
  47. };
  48. int mlx4_get_mgm_entry_size(struct mlx4_dev *dev)
  49. {
  50. if (dev->caps.steering_mode ==
  51. MLX4_STEERING_MODE_DEVICE_MANAGED)
  52. return 1 << MLX4_FS_MGM_LOG_ENTRY_SIZE;
  53. else
  54. return min((1 << mlx4_log_num_mgm_entry_size),
  55. MLX4_MAX_MGM_ENTRY_SIZE);
  56. }
  57. int mlx4_get_qp_per_mgm(struct mlx4_dev *dev)
  58. {
  59. return 4 * (mlx4_get_mgm_entry_size(dev) / 16 - 2);
  60. }
  61. static int mlx4_QP_FLOW_STEERING_ATTACH(struct mlx4_dev *dev,
  62. struct mlx4_cmd_mailbox *mailbox,
  63. u32 size,
  64. u64 *reg_id)
  65. {
  66. u64 imm;
  67. int err = 0;
  68. err = mlx4_cmd_imm(dev, mailbox->dma, &imm, size, 0,
  69. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  70. MLX4_CMD_NATIVE);
  71. if (err)
  72. return err;
  73. *reg_id = imm;
  74. return err;
  75. }
  76. static int mlx4_QP_FLOW_STEERING_DETACH(struct mlx4_dev *dev, u64 regid)
  77. {
  78. int err = 0;
  79. err = mlx4_cmd(dev, regid, 0, 0,
  80. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  81. MLX4_CMD_NATIVE);
  82. return err;
  83. }
  84. static int mlx4_READ_ENTRY(struct mlx4_dev *dev, int index,
  85. struct mlx4_cmd_mailbox *mailbox)
  86. {
  87. return mlx4_cmd_box(dev, 0, mailbox->dma, index, 0, MLX4_CMD_READ_MCG,
  88. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  89. }
  90. static int mlx4_WRITE_ENTRY(struct mlx4_dev *dev, int index,
  91. struct mlx4_cmd_mailbox *mailbox)
  92. {
  93. return mlx4_cmd(dev, mailbox->dma, index, 0, MLX4_CMD_WRITE_MCG,
  94. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  95. }
  96. static int mlx4_WRITE_PROMISC(struct mlx4_dev *dev, u8 port, u8 steer,
  97. struct mlx4_cmd_mailbox *mailbox)
  98. {
  99. u32 in_mod;
  100. in_mod = (u32) port << 16 | steer << 1;
  101. return mlx4_cmd(dev, mailbox->dma, in_mod, 0x1,
  102. MLX4_CMD_WRITE_MCG, MLX4_CMD_TIME_CLASS_A,
  103. MLX4_CMD_NATIVE);
  104. }
  105. static int mlx4_GID_HASH(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  106. u16 *hash, u8 op_mod)
  107. {
  108. u64 imm;
  109. int err;
  110. err = mlx4_cmd_imm(dev, mailbox->dma, &imm, 0, op_mod,
  111. MLX4_CMD_MGID_HASH, MLX4_CMD_TIME_CLASS_A,
  112. MLX4_CMD_NATIVE);
  113. if (!err)
  114. *hash = imm;
  115. return err;
  116. }
  117. static struct mlx4_promisc_qp *get_promisc_qp(struct mlx4_dev *dev, u8 pf_num,
  118. enum mlx4_steer_type steer,
  119. u32 qpn)
  120. {
  121. struct mlx4_steer *s_steer = &mlx4_priv(dev)->steer[pf_num];
  122. struct mlx4_promisc_qp *pqp;
  123. list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
  124. if (pqp->qpn == qpn)
  125. return pqp;
  126. }
  127. /* not found */
  128. return NULL;
  129. }
  130. /*
  131. * Add new entry to steering data structure.
  132. * All promisc QPs should be added as well
  133. */
  134. static int new_steering_entry(struct mlx4_dev *dev, u8 port,
  135. enum mlx4_steer_type steer,
  136. unsigned int index, u32 qpn)
  137. {
  138. struct mlx4_steer *s_steer;
  139. struct mlx4_cmd_mailbox *mailbox;
  140. struct mlx4_mgm *mgm;
  141. u32 members_count;
  142. struct mlx4_steer_index *new_entry;
  143. struct mlx4_promisc_qp *pqp;
  144. struct mlx4_promisc_qp *dqp = NULL;
  145. u32 prot;
  146. int err;
  147. s_steer = &mlx4_priv(dev)->steer[port - 1];
  148. new_entry = kzalloc(sizeof *new_entry, GFP_KERNEL);
  149. if (!new_entry)
  150. return -ENOMEM;
  151. INIT_LIST_HEAD(&new_entry->duplicates);
  152. new_entry->index = index;
  153. list_add_tail(&new_entry->list, &s_steer->steer_entries[steer]);
  154. /* If the given qpn is also a promisc qp,
  155. * it should be inserted to duplicates list
  156. */
  157. pqp = get_promisc_qp(dev, 0, steer, qpn);
  158. if (pqp) {
  159. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  160. if (!dqp) {
  161. err = -ENOMEM;
  162. goto out_alloc;
  163. }
  164. dqp->qpn = qpn;
  165. list_add_tail(&dqp->list, &new_entry->duplicates);
  166. }
  167. /* if no promisc qps for this vep, we are done */
  168. if (list_empty(&s_steer->promisc_qps[steer]))
  169. return 0;
  170. /* now need to add all the promisc qps to the new
  171. * steering entry, as they should also receive the packets
  172. * destined to this address */
  173. mailbox = mlx4_alloc_cmd_mailbox(dev);
  174. if (IS_ERR(mailbox)) {
  175. err = -ENOMEM;
  176. goto out_alloc;
  177. }
  178. mgm = mailbox->buf;
  179. err = mlx4_READ_ENTRY(dev, index, mailbox);
  180. if (err)
  181. goto out_mailbox;
  182. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  183. prot = be32_to_cpu(mgm->members_count) >> 30;
  184. list_for_each_entry(pqp, &s_steer->promisc_qps[steer], list) {
  185. /* don't add already existing qpn */
  186. if (pqp->qpn == qpn)
  187. continue;
  188. if (members_count == dev->caps.num_qp_per_mgm) {
  189. /* out of space */
  190. err = -ENOMEM;
  191. goto out_mailbox;
  192. }
  193. /* add the qpn */
  194. mgm->qp[members_count++] = cpu_to_be32(pqp->qpn & MGM_QPN_MASK);
  195. }
  196. /* update the qps count and update the entry with all the promisc qps*/
  197. mgm->members_count = cpu_to_be32(members_count | (prot << 30));
  198. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  199. out_mailbox:
  200. mlx4_free_cmd_mailbox(dev, mailbox);
  201. if (!err)
  202. return 0;
  203. out_alloc:
  204. if (dqp) {
  205. list_del(&dqp->list);
  206. kfree(dqp);
  207. }
  208. list_del(&new_entry->list);
  209. kfree(new_entry);
  210. return err;
  211. }
  212. /* update the data structures with existing steering entry */
  213. static int existing_steering_entry(struct mlx4_dev *dev, u8 port,
  214. enum mlx4_steer_type steer,
  215. unsigned int index, u32 qpn)
  216. {
  217. struct mlx4_steer *s_steer;
  218. struct mlx4_steer_index *tmp_entry, *entry = NULL;
  219. struct mlx4_promisc_qp *pqp;
  220. struct mlx4_promisc_qp *dqp;
  221. s_steer = &mlx4_priv(dev)->steer[port - 1];
  222. pqp = get_promisc_qp(dev, 0, steer, qpn);
  223. if (!pqp)
  224. return 0; /* nothing to do */
  225. list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
  226. if (tmp_entry->index == index) {
  227. entry = tmp_entry;
  228. break;
  229. }
  230. }
  231. if (unlikely(!entry)) {
  232. mlx4_warn(dev, "Steering entry at index %x is not registered\n", index);
  233. return -EINVAL;
  234. }
  235. /* the given qpn is listed as a promisc qpn
  236. * we need to add it as a duplicate to this entry
  237. * for future references */
  238. list_for_each_entry(dqp, &entry->duplicates, list) {
  239. if (qpn == pqp->qpn)
  240. return 0; /* qp is already duplicated */
  241. }
  242. /* add the qp as a duplicate on this index */
  243. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  244. if (!dqp)
  245. return -ENOMEM;
  246. dqp->qpn = qpn;
  247. list_add_tail(&dqp->list, &entry->duplicates);
  248. return 0;
  249. }
  250. /* Check whether a qpn is a duplicate on steering entry
  251. * If so, it should not be removed from mgm */
  252. static bool check_duplicate_entry(struct mlx4_dev *dev, u8 port,
  253. enum mlx4_steer_type steer,
  254. unsigned int index, u32 qpn)
  255. {
  256. struct mlx4_steer *s_steer;
  257. struct mlx4_steer_index *tmp_entry, *entry = NULL;
  258. struct mlx4_promisc_qp *dqp, *tmp_dqp;
  259. s_steer = &mlx4_priv(dev)->steer[port - 1];
  260. /* if qp is not promisc, it cannot be duplicated */
  261. if (!get_promisc_qp(dev, 0, steer, qpn))
  262. return false;
  263. /* The qp is promisc qp so it is a duplicate on this index
  264. * Find the index entry, and remove the duplicate */
  265. list_for_each_entry(tmp_entry, &s_steer->steer_entries[steer], list) {
  266. if (tmp_entry->index == index) {
  267. entry = tmp_entry;
  268. break;
  269. }
  270. }
  271. if (unlikely(!entry)) {
  272. mlx4_warn(dev, "Steering entry for index %x is not registered\n", index);
  273. return false;
  274. }
  275. list_for_each_entry_safe(dqp, tmp_dqp, &entry->duplicates, list) {
  276. if (dqp->qpn == qpn) {
  277. list_del(&dqp->list);
  278. kfree(dqp);
  279. }
  280. }
  281. return true;
  282. }
  283. /* I a steering entry contains only promisc QPs, it can be removed. */
  284. static bool can_remove_steering_entry(struct mlx4_dev *dev, u8 port,
  285. enum mlx4_steer_type steer,
  286. unsigned int index, u32 tqpn)
  287. {
  288. struct mlx4_steer *s_steer;
  289. struct mlx4_cmd_mailbox *mailbox;
  290. struct mlx4_mgm *mgm;
  291. struct mlx4_steer_index *entry = NULL, *tmp_entry;
  292. u32 qpn;
  293. u32 members_count;
  294. bool ret = false;
  295. int i;
  296. s_steer = &mlx4_priv(dev)->steer[port - 1];
  297. mailbox = mlx4_alloc_cmd_mailbox(dev);
  298. if (IS_ERR(mailbox))
  299. return false;
  300. mgm = mailbox->buf;
  301. if (mlx4_READ_ENTRY(dev, index, mailbox))
  302. goto out;
  303. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  304. for (i = 0; i < members_count; i++) {
  305. qpn = be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK;
  306. if (!get_promisc_qp(dev, 0, steer, qpn) && qpn != tqpn) {
  307. /* the qp is not promisc, the entry can't be removed */
  308. goto out;
  309. }
  310. }
  311. /* All the qps currently registered for this entry are promiscuous,
  312. * Checking for duplicates */
  313. ret = true;
  314. list_for_each_entry_safe(entry, tmp_entry, &s_steer->steer_entries[steer], list) {
  315. if (entry->index == index) {
  316. if (list_empty(&entry->duplicates)) {
  317. list_del(&entry->list);
  318. kfree(entry);
  319. } else {
  320. /* This entry contains duplicates so it shouldn't be removed */
  321. ret = false;
  322. goto out;
  323. }
  324. }
  325. }
  326. out:
  327. mlx4_free_cmd_mailbox(dev, mailbox);
  328. return ret;
  329. }
  330. static int add_promisc_qp(struct mlx4_dev *dev, u8 port,
  331. enum mlx4_steer_type steer, u32 qpn)
  332. {
  333. struct mlx4_steer *s_steer;
  334. struct mlx4_cmd_mailbox *mailbox;
  335. struct mlx4_mgm *mgm;
  336. struct mlx4_steer_index *entry;
  337. struct mlx4_promisc_qp *pqp;
  338. struct mlx4_promisc_qp *dqp;
  339. u32 members_count;
  340. u32 prot;
  341. int i;
  342. bool found;
  343. int err;
  344. struct mlx4_priv *priv = mlx4_priv(dev);
  345. s_steer = &mlx4_priv(dev)->steer[port - 1];
  346. mutex_lock(&priv->mcg_table.mutex);
  347. if (get_promisc_qp(dev, 0, steer, qpn)) {
  348. err = 0; /* Noting to do, already exists */
  349. goto out_mutex;
  350. }
  351. pqp = kmalloc(sizeof *pqp, GFP_KERNEL);
  352. if (!pqp) {
  353. err = -ENOMEM;
  354. goto out_mutex;
  355. }
  356. pqp->qpn = qpn;
  357. mailbox = mlx4_alloc_cmd_mailbox(dev);
  358. if (IS_ERR(mailbox)) {
  359. err = -ENOMEM;
  360. goto out_alloc;
  361. }
  362. mgm = mailbox->buf;
  363. /* the promisc qp needs to be added for each one of the steering
  364. * entries, if it already exists, needs to be added as a duplicate
  365. * for this entry */
  366. list_for_each_entry(entry, &s_steer->steer_entries[steer], list) {
  367. err = mlx4_READ_ENTRY(dev, entry->index, mailbox);
  368. if (err)
  369. goto out_mailbox;
  370. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  371. prot = be32_to_cpu(mgm->members_count) >> 30;
  372. found = false;
  373. for (i = 0; i < members_count; i++) {
  374. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qpn) {
  375. /* Entry already exists, add to duplicates */
  376. dqp = kmalloc(sizeof *dqp, GFP_KERNEL);
  377. if (!dqp)
  378. goto out_mailbox;
  379. dqp->qpn = qpn;
  380. list_add_tail(&dqp->list, &entry->duplicates);
  381. found = true;
  382. }
  383. }
  384. if (!found) {
  385. /* Need to add the qpn to mgm */
  386. if (members_count == dev->caps.num_qp_per_mgm) {
  387. /* entry is full */
  388. err = -ENOMEM;
  389. goto out_mailbox;
  390. }
  391. mgm->qp[members_count++] = cpu_to_be32(qpn & MGM_QPN_MASK);
  392. mgm->members_count = cpu_to_be32(members_count | (prot << 30));
  393. err = mlx4_WRITE_ENTRY(dev, entry->index, mailbox);
  394. if (err)
  395. goto out_mailbox;
  396. }
  397. }
  398. /* add the new qpn to list of promisc qps */
  399. list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
  400. /* now need to add all the promisc qps to default entry */
  401. memset(mgm, 0, sizeof *mgm);
  402. members_count = 0;
  403. list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list)
  404. mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
  405. mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
  406. err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
  407. if (err)
  408. goto out_list;
  409. mlx4_free_cmd_mailbox(dev, mailbox);
  410. mutex_unlock(&priv->mcg_table.mutex);
  411. return 0;
  412. out_list:
  413. list_del(&pqp->list);
  414. out_mailbox:
  415. mlx4_free_cmd_mailbox(dev, mailbox);
  416. out_alloc:
  417. kfree(pqp);
  418. out_mutex:
  419. mutex_unlock(&priv->mcg_table.mutex);
  420. return err;
  421. }
  422. static int remove_promisc_qp(struct mlx4_dev *dev, u8 port,
  423. enum mlx4_steer_type steer, u32 qpn)
  424. {
  425. struct mlx4_priv *priv = mlx4_priv(dev);
  426. struct mlx4_steer *s_steer;
  427. struct mlx4_cmd_mailbox *mailbox;
  428. struct mlx4_mgm *mgm;
  429. struct mlx4_steer_index *entry;
  430. struct mlx4_promisc_qp *pqp;
  431. struct mlx4_promisc_qp *dqp;
  432. u32 members_count;
  433. bool found;
  434. bool back_to_list = false;
  435. int loc, i;
  436. int err;
  437. s_steer = &mlx4_priv(dev)->steer[port - 1];
  438. mutex_lock(&priv->mcg_table.mutex);
  439. pqp = get_promisc_qp(dev, 0, steer, qpn);
  440. if (unlikely(!pqp)) {
  441. mlx4_warn(dev, "QP %x is not promiscuous QP\n", qpn);
  442. /* nothing to do */
  443. err = 0;
  444. goto out_mutex;
  445. }
  446. /*remove from list of promisc qps */
  447. list_del(&pqp->list);
  448. /* set the default entry not to include the removed one */
  449. mailbox = mlx4_alloc_cmd_mailbox(dev);
  450. if (IS_ERR(mailbox)) {
  451. err = -ENOMEM;
  452. back_to_list = true;
  453. goto out_list;
  454. }
  455. mgm = mailbox->buf;
  456. memset(mgm, 0, sizeof *mgm);
  457. members_count = 0;
  458. list_for_each_entry(dqp, &s_steer->promisc_qps[steer], list)
  459. mgm->qp[members_count++] = cpu_to_be32(dqp->qpn & MGM_QPN_MASK);
  460. mgm->members_count = cpu_to_be32(members_count | MLX4_PROT_ETH << 30);
  461. err = mlx4_WRITE_PROMISC(dev, port, steer, mailbox);
  462. if (err)
  463. goto out_mailbox;
  464. /* remove the qp from all the steering entries*/
  465. list_for_each_entry(entry, &s_steer->steer_entries[steer], list) {
  466. found = false;
  467. list_for_each_entry(dqp, &entry->duplicates, list) {
  468. if (dqp->qpn == qpn) {
  469. found = true;
  470. break;
  471. }
  472. }
  473. if (found) {
  474. /* a duplicate, no need to change the mgm,
  475. * only update the duplicates list */
  476. list_del(&dqp->list);
  477. kfree(dqp);
  478. } else {
  479. err = mlx4_READ_ENTRY(dev, entry->index, mailbox);
  480. if (err)
  481. goto out_mailbox;
  482. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  483. for (loc = -1, i = 0; i < members_count; ++i)
  484. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qpn)
  485. loc = i;
  486. mgm->members_count = cpu_to_be32(--members_count |
  487. (MLX4_PROT_ETH << 30));
  488. mgm->qp[loc] = mgm->qp[i - 1];
  489. mgm->qp[i - 1] = 0;
  490. err = mlx4_WRITE_ENTRY(dev, entry->index, mailbox);
  491. if (err)
  492. goto out_mailbox;
  493. }
  494. }
  495. out_mailbox:
  496. mlx4_free_cmd_mailbox(dev, mailbox);
  497. out_list:
  498. if (back_to_list)
  499. list_add_tail(&pqp->list, &s_steer->promisc_qps[steer]);
  500. else
  501. kfree(pqp);
  502. out_mutex:
  503. mutex_unlock(&priv->mcg_table.mutex);
  504. return err;
  505. }
  506. /*
  507. * Caller must hold MCG table semaphore. gid and mgm parameters must
  508. * be properly aligned for command interface.
  509. *
  510. * Returns 0 unless a firmware command error occurs.
  511. *
  512. * If GID is found in MGM or MGM is empty, *index = *hash, *prev = -1
  513. * and *mgm holds MGM entry.
  514. *
  515. * if GID is found in AMGM, *index = index in AMGM, *prev = index of
  516. * previous entry in hash chain and *mgm holds AMGM entry.
  517. *
  518. * If no AMGM exists for given gid, *index = -1, *prev = index of last
  519. * entry in hash chain and *mgm holds end of hash chain.
  520. */
  521. static int find_entry(struct mlx4_dev *dev, u8 port,
  522. u8 *gid, enum mlx4_protocol prot,
  523. struct mlx4_cmd_mailbox *mgm_mailbox,
  524. int *prev, int *index)
  525. {
  526. struct mlx4_cmd_mailbox *mailbox;
  527. struct mlx4_mgm *mgm = mgm_mailbox->buf;
  528. u8 *mgid;
  529. int err;
  530. u16 hash;
  531. u8 op_mod = (prot == MLX4_PROT_ETH) ?
  532. !!(dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) : 0;
  533. mailbox = mlx4_alloc_cmd_mailbox(dev);
  534. if (IS_ERR(mailbox))
  535. return -ENOMEM;
  536. mgid = mailbox->buf;
  537. memcpy(mgid, gid, 16);
  538. err = mlx4_GID_HASH(dev, mailbox, &hash, op_mod);
  539. mlx4_free_cmd_mailbox(dev, mailbox);
  540. if (err)
  541. return err;
  542. if (0)
  543. mlx4_dbg(dev, "Hash for %pI6 is %04x\n", gid, hash);
  544. *index = hash;
  545. *prev = -1;
  546. do {
  547. err = mlx4_READ_ENTRY(dev, *index, mgm_mailbox);
  548. if (err)
  549. return err;
  550. if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
  551. if (*index != hash) {
  552. mlx4_err(dev, "Found zero MGID in AMGM.\n");
  553. err = -EINVAL;
  554. }
  555. return err;
  556. }
  557. if (!memcmp(mgm->gid, gid, 16) &&
  558. be32_to_cpu(mgm->members_count) >> 30 == prot)
  559. return err;
  560. *prev = *index;
  561. *index = be32_to_cpu(mgm->next_gid_index) >> 6;
  562. } while (*index);
  563. *index = -1;
  564. return err;
  565. }
  566. struct mlx4_net_trans_rule_hw_ctrl {
  567. __be32 ctrl;
  568. __be32 vf_vep_port;
  569. __be32 qpn;
  570. __be32 reserved;
  571. };
  572. static void trans_rule_ctrl_to_hw(struct mlx4_net_trans_rule *ctrl,
  573. struct mlx4_net_trans_rule_hw_ctrl *hw)
  574. {
  575. static const u8 __promisc_mode[] = {
  576. [MLX4_FS_PROMISC_NONE] = 0x0,
  577. [MLX4_FS_PROMISC_UPLINK] = 0x1,
  578. [MLX4_FS_PROMISC_FUNCTION_PORT] = 0x2,
  579. [MLX4_FS_PROMISC_ALL_MULTI] = 0x3,
  580. };
  581. u32 dw = 0;
  582. dw = ctrl->queue_mode == MLX4_NET_TRANS_Q_LIFO ? 1 : 0;
  583. dw |= ctrl->exclusive ? (1 << 2) : 0;
  584. dw |= ctrl->allow_loopback ? (1 << 3) : 0;
  585. dw |= __promisc_mode[ctrl->promisc_mode] << 8;
  586. dw |= ctrl->priority << 16;
  587. hw->ctrl = cpu_to_be32(dw);
  588. hw->vf_vep_port = cpu_to_be32(ctrl->port);
  589. hw->qpn = cpu_to_be32(ctrl->qpn);
  590. }
  591. struct mlx4_net_trans_rule_hw_ib {
  592. u8 size;
  593. u8 rsvd1;
  594. __be16 id;
  595. u32 rsvd2;
  596. __be32 qpn;
  597. __be32 qpn_mask;
  598. u8 dst_gid[16];
  599. u8 dst_gid_msk[16];
  600. } __packed;
  601. struct mlx4_net_trans_rule_hw_eth {
  602. u8 size;
  603. u8 rsvd;
  604. __be16 id;
  605. u8 rsvd1[6];
  606. u8 dst_mac[6];
  607. u16 rsvd2;
  608. u8 dst_mac_msk[6];
  609. u16 rsvd3;
  610. u8 src_mac[6];
  611. u16 rsvd4;
  612. u8 src_mac_msk[6];
  613. u8 rsvd5;
  614. u8 ether_type_enable;
  615. __be16 ether_type;
  616. __be16 vlan_id_msk;
  617. __be16 vlan_id;
  618. } __packed;
  619. struct mlx4_net_trans_rule_hw_tcp_udp {
  620. u8 size;
  621. u8 rsvd;
  622. __be16 id;
  623. __be16 rsvd1[3];
  624. __be16 dst_port;
  625. __be16 rsvd2;
  626. __be16 dst_port_msk;
  627. __be16 rsvd3;
  628. __be16 src_port;
  629. __be16 rsvd4;
  630. __be16 src_port_msk;
  631. } __packed;
  632. struct mlx4_net_trans_rule_hw_ipv4 {
  633. u8 size;
  634. u8 rsvd;
  635. __be16 id;
  636. __be32 rsvd1;
  637. __be32 dst_ip;
  638. __be32 dst_ip_msk;
  639. __be32 src_ip;
  640. __be32 src_ip_msk;
  641. } __packed;
  642. struct _rule_hw {
  643. union {
  644. struct {
  645. u8 size;
  646. u8 rsvd;
  647. __be16 id;
  648. };
  649. struct mlx4_net_trans_rule_hw_eth eth;
  650. struct mlx4_net_trans_rule_hw_ib ib;
  651. struct mlx4_net_trans_rule_hw_ipv4 ipv4;
  652. struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
  653. };
  654. };
  655. static int parse_trans_rule(struct mlx4_dev *dev, struct mlx4_spec_list *spec,
  656. struct _rule_hw *rule_hw)
  657. {
  658. static const u16 __sw_id_hw[] = {
  659. [MLX4_NET_TRANS_RULE_ID_ETH] = 0xE001,
  660. [MLX4_NET_TRANS_RULE_ID_IB] = 0xE005,
  661. [MLX4_NET_TRANS_RULE_ID_IPV6] = 0xE003,
  662. [MLX4_NET_TRANS_RULE_ID_IPV4] = 0xE002,
  663. [MLX4_NET_TRANS_RULE_ID_TCP] = 0xE004,
  664. [MLX4_NET_TRANS_RULE_ID_UDP] = 0xE006
  665. };
  666. static const size_t __rule_hw_sz[] = {
  667. [MLX4_NET_TRANS_RULE_ID_ETH] =
  668. sizeof(struct mlx4_net_trans_rule_hw_eth),
  669. [MLX4_NET_TRANS_RULE_ID_IB] =
  670. sizeof(struct mlx4_net_trans_rule_hw_ib),
  671. [MLX4_NET_TRANS_RULE_ID_IPV6] = 0,
  672. [MLX4_NET_TRANS_RULE_ID_IPV4] =
  673. sizeof(struct mlx4_net_trans_rule_hw_ipv4),
  674. [MLX4_NET_TRANS_RULE_ID_TCP] =
  675. sizeof(struct mlx4_net_trans_rule_hw_tcp_udp),
  676. [MLX4_NET_TRANS_RULE_ID_UDP] =
  677. sizeof(struct mlx4_net_trans_rule_hw_tcp_udp)
  678. };
  679. if (spec->id >= MLX4_NET_TRANS_RULE_NUM) {
  680. mlx4_err(dev, "Invalid network rule id. id = %d\n", spec->id);
  681. return -EINVAL;
  682. }
  683. memset(rule_hw, 0, __rule_hw_sz[spec->id]);
  684. rule_hw->id = cpu_to_be16(__sw_id_hw[spec->id]);
  685. rule_hw->size = __rule_hw_sz[spec->id] >> 2;
  686. switch (spec->id) {
  687. case MLX4_NET_TRANS_RULE_ID_ETH:
  688. memcpy(rule_hw->eth.dst_mac, spec->eth.dst_mac, ETH_ALEN);
  689. memcpy(rule_hw->eth.dst_mac_msk, spec->eth.dst_mac_msk,
  690. ETH_ALEN);
  691. memcpy(rule_hw->eth.src_mac, spec->eth.src_mac, ETH_ALEN);
  692. memcpy(rule_hw->eth.src_mac_msk, spec->eth.src_mac_msk,
  693. ETH_ALEN);
  694. if (spec->eth.ether_type_enable) {
  695. rule_hw->eth.ether_type_enable = 1;
  696. rule_hw->eth.ether_type = spec->eth.ether_type;
  697. }
  698. rule_hw->eth.vlan_id = spec->eth.vlan_id;
  699. rule_hw->eth.vlan_id_msk = spec->eth.vlan_id_msk;
  700. break;
  701. case MLX4_NET_TRANS_RULE_ID_IB:
  702. rule_hw->ib.qpn = spec->ib.r_qpn;
  703. rule_hw->ib.qpn_mask = spec->ib.qpn_msk;
  704. memcpy(&rule_hw->ib.dst_gid, &spec->ib.dst_gid, 16);
  705. memcpy(&rule_hw->ib.dst_gid_msk, &spec->ib.dst_gid_msk, 16);
  706. break;
  707. case MLX4_NET_TRANS_RULE_ID_IPV6:
  708. return -EOPNOTSUPP;
  709. case MLX4_NET_TRANS_RULE_ID_IPV4:
  710. rule_hw->ipv4.src_ip = spec->ipv4.src_ip;
  711. rule_hw->ipv4.src_ip_msk = spec->ipv4.src_ip_msk;
  712. rule_hw->ipv4.dst_ip = spec->ipv4.dst_ip;
  713. rule_hw->ipv4.dst_ip_msk = spec->ipv4.dst_ip_msk;
  714. break;
  715. case MLX4_NET_TRANS_RULE_ID_TCP:
  716. case MLX4_NET_TRANS_RULE_ID_UDP:
  717. rule_hw->tcp_udp.dst_port = spec->tcp_udp.dst_port;
  718. rule_hw->tcp_udp.dst_port_msk = spec->tcp_udp.dst_port_msk;
  719. rule_hw->tcp_udp.src_port = spec->tcp_udp.src_port;
  720. rule_hw->tcp_udp.src_port_msk = spec->tcp_udp.src_port_msk;
  721. break;
  722. default:
  723. return -EINVAL;
  724. }
  725. return __rule_hw_sz[spec->id];
  726. }
  727. static void mlx4_err_rule(struct mlx4_dev *dev, char *str,
  728. struct mlx4_net_trans_rule *rule)
  729. {
  730. #define BUF_SIZE 256
  731. struct mlx4_spec_list *cur;
  732. char buf[BUF_SIZE];
  733. int len = 0;
  734. mlx4_err(dev, "%s", str);
  735. len += snprintf(buf + len, BUF_SIZE - len,
  736. "port = %d prio = 0x%x qp = 0x%x ",
  737. rule->port, rule->priority, rule->qpn);
  738. list_for_each_entry(cur, &rule->list, list) {
  739. switch (cur->id) {
  740. case MLX4_NET_TRANS_RULE_ID_ETH:
  741. len += snprintf(buf + len, BUF_SIZE - len,
  742. "dmac = %pM ", &cur->eth.dst_mac);
  743. if (cur->eth.ether_type)
  744. len += snprintf(buf + len, BUF_SIZE - len,
  745. "ethertype = 0x%x ",
  746. be16_to_cpu(cur->eth.ether_type));
  747. if (cur->eth.vlan_id)
  748. len += snprintf(buf + len, BUF_SIZE - len,
  749. "vlan-id = %d ",
  750. be16_to_cpu(cur->eth.vlan_id));
  751. break;
  752. case MLX4_NET_TRANS_RULE_ID_IPV4:
  753. if (cur->ipv4.src_ip)
  754. len += snprintf(buf + len, BUF_SIZE - len,
  755. "src-ip = %pI4 ",
  756. &cur->ipv4.src_ip);
  757. if (cur->ipv4.dst_ip)
  758. len += snprintf(buf + len, BUF_SIZE - len,
  759. "dst-ip = %pI4 ",
  760. &cur->ipv4.dst_ip);
  761. break;
  762. case MLX4_NET_TRANS_RULE_ID_TCP:
  763. case MLX4_NET_TRANS_RULE_ID_UDP:
  764. if (cur->tcp_udp.src_port)
  765. len += snprintf(buf + len, BUF_SIZE - len,
  766. "src-port = %d ",
  767. be16_to_cpu(cur->tcp_udp.src_port));
  768. if (cur->tcp_udp.dst_port)
  769. len += snprintf(buf + len, BUF_SIZE - len,
  770. "dst-port = %d ",
  771. be16_to_cpu(cur->tcp_udp.dst_port));
  772. break;
  773. case MLX4_NET_TRANS_RULE_ID_IB:
  774. len += snprintf(buf + len, BUF_SIZE - len,
  775. "dst-gid = %pI6\n", cur->ib.dst_gid);
  776. len += snprintf(buf + len, BUF_SIZE - len,
  777. "dst-gid-mask = %pI6\n",
  778. cur->ib.dst_gid_msk);
  779. break;
  780. case MLX4_NET_TRANS_RULE_ID_IPV6:
  781. break;
  782. default:
  783. break;
  784. }
  785. }
  786. len += snprintf(buf + len, BUF_SIZE - len, "\n");
  787. mlx4_err(dev, "%s", buf);
  788. if (len >= BUF_SIZE)
  789. mlx4_err(dev, "Network rule error message was truncated, print buffer is too small.\n");
  790. }
  791. int mlx4_flow_attach(struct mlx4_dev *dev,
  792. struct mlx4_net_trans_rule *rule, u64 *reg_id)
  793. {
  794. struct mlx4_cmd_mailbox *mailbox;
  795. struct mlx4_spec_list *cur;
  796. u32 size = 0;
  797. int ret;
  798. mailbox = mlx4_alloc_cmd_mailbox(dev);
  799. if (IS_ERR(mailbox))
  800. return PTR_ERR(mailbox);
  801. memset(mailbox->buf, 0, sizeof(struct mlx4_net_trans_rule_hw_ctrl));
  802. trans_rule_ctrl_to_hw(rule, mailbox->buf);
  803. size += sizeof(struct mlx4_net_trans_rule_hw_ctrl);
  804. list_for_each_entry(cur, &rule->list, list) {
  805. ret = parse_trans_rule(dev, cur, mailbox->buf + size);
  806. if (ret < 0) {
  807. mlx4_free_cmd_mailbox(dev, mailbox);
  808. return -EINVAL;
  809. }
  810. size += ret;
  811. }
  812. ret = mlx4_QP_FLOW_STEERING_ATTACH(dev, mailbox, size >> 2, reg_id);
  813. if (ret == -ENOMEM)
  814. mlx4_err_rule(dev,
  815. "mcg table is full. Fail to register network rule.\n",
  816. rule);
  817. else if (ret)
  818. mlx4_err_rule(dev, "Fail to register network rule.\n", rule);
  819. mlx4_free_cmd_mailbox(dev, mailbox);
  820. return ret;
  821. }
  822. EXPORT_SYMBOL_GPL(mlx4_flow_attach);
  823. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id)
  824. {
  825. int err;
  826. err = mlx4_QP_FLOW_STEERING_DETACH(dev, reg_id);
  827. if (err)
  828. mlx4_err(dev, "Fail to detach network rule. registration id = 0x%llx\n",
  829. reg_id);
  830. return err;
  831. }
  832. EXPORT_SYMBOL_GPL(mlx4_flow_detach);
  833. int mlx4_qp_attach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  834. int block_mcast_loopback, enum mlx4_protocol prot,
  835. enum mlx4_steer_type steer)
  836. {
  837. struct mlx4_priv *priv = mlx4_priv(dev);
  838. struct mlx4_cmd_mailbox *mailbox;
  839. struct mlx4_mgm *mgm;
  840. u32 members_count;
  841. int index, prev;
  842. int link = 0;
  843. int i;
  844. int err;
  845. u8 port = gid[5];
  846. u8 new_entry = 0;
  847. mailbox = mlx4_alloc_cmd_mailbox(dev);
  848. if (IS_ERR(mailbox))
  849. return PTR_ERR(mailbox);
  850. mgm = mailbox->buf;
  851. mutex_lock(&priv->mcg_table.mutex);
  852. err = find_entry(dev, port, gid, prot,
  853. mailbox, &prev, &index);
  854. if (err)
  855. goto out;
  856. if (index != -1) {
  857. if (!(be32_to_cpu(mgm->members_count) & 0xffffff)) {
  858. new_entry = 1;
  859. memcpy(mgm->gid, gid, 16);
  860. }
  861. } else {
  862. link = 1;
  863. index = mlx4_bitmap_alloc(&priv->mcg_table.bitmap);
  864. if (index == -1) {
  865. mlx4_err(dev, "No AMGM entries left\n");
  866. err = -ENOMEM;
  867. goto out;
  868. }
  869. index += dev->caps.num_mgms;
  870. new_entry = 1;
  871. memset(mgm, 0, sizeof *mgm);
  872. memcpy(mgm->gid, gid, 16);
  873. }
  874. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  875. if (members_count == dev->caps.num_qp_per_mgm) {
  876. mlx4_err(dev, "MGM at index %x is full.\n", index);
  877. err = -ENOMEM;
  878. goto out;
  879. }
  880. for (i = 0; i < members_count; ++i)
  881. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn) {
  882. mlx4_dbg(dev, "QP %06x already a member of MGM\n", qp->qpn);
  883. err = 0;
  884. goto out;
  885. }
  886. if (block_mcast_loopback)
  887. mgm->qp[members_count++] = cpu_to_be32((qp->qpn & MGM_QPN_MASK) |
  888. (1U << MGM_BLCK_LB_BIT));
  889. else
  890. mgm->qp[members_count++] = cpu_to_be32(qp->qpn & MGM_QPN_MASK);
  891. mgm->members_count = cpu_to_be32(members_count | (u32) prot << 30);
  892. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  893. if (err)
  894. goto out;
  895. if (!link)
  896. goto out;
  897. err = mlx4_READ_ENTRY(dev, prev, mailbox);
  898. if (err)
  899. goto out;
  900. mgm->next_gid_index = cpu_to_be32(index << 6);
  901. err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
  902. if (err)
  903. goto out;
  904. out:
  905. if (prot == MLX4_PROT_ETH) {
  906. /* manage the steering entry for promisc mode */
  907. if (new_entry)
  908. new_steering_entry(dev, port, steer, index, qp->qpn);
  909. else
  910. existing_steering_entry(dev, port, steer,
  911. index, qp->qpn);
  912. }
  913. if (err && link && index != -1) {
  914. if (index < dev->caps.num_mgms)
  915. mlx4_warn(dev, "Got AMGM index %d < %d",
  916. index, dev->caps.num_mgms);
  917. else
  918. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  919. index - dev->caps.num_mgms);
  920. }
  921. mutex_unlock(&priv->mcg_table.mutex);
  922. mlx4_free_cmd_mailbox(dev, mailbox);
  923. return err;
  924. }
  925. int mlx4_qp_detach_common(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  926. enum mlx4_protocol prot, enum mlx4_steer_type steer)
  927. {
  928. struct mlx4_priv *priv = mlx4_priv(dev);
  929. struct mlx4_cmd_mailbox *mailbox;
  930. struct mlx4_mgm *mgm;
  931. u32 members_count;
  932. int prev, index;
  933. int i, loc;
  934. int err;
  935. u8 port = gid[5];
  936. bool removed_entry = false;
  937. mailbox = mlx4_alloc_cmd_mailbox(dev);
  938. if (IS_ERR(mailbox))
  939. return PTR_ERR(mailbox);
  940. mgm = mailbox->buf;
  941. mutex_lock(&priv->mcg_table.mutex);
  942. err = find_entry(dev, port, gid, prot,
  943. mailbox, &prev, &index);
  944. if (err)
  945. goto out;
  946. if (index == -1) {
  947. mlx4_err(dev, "MGID %pI6 not found\n", gid);
  948. err = -EINVAL;
  949. goto out;
  950. }
  951. /* if this pq is also a promisc qp, it shouldn't be removed */
  952. if (prot == MLX4_PROT_ETH &&
  953. check_duplicate_entry(dev, port, steer, index, qp->qpn))
  954. goto out;
  955. members_count = be32_to_cpu(mgm->members_count) & 0xffffff;
  956. for (loc = -1, i = 0; i < members_count; ++i)
  957. if ((be32_to_cpu(mgm->qp[i]) & MGM_QPN_MASK) == qp->qpn)
  958. loc = i;
  959. if (loc == -1) {
  960. mlx4_err(dev, "QP %06x not found in MGM\n", qp->qpn);
  961. err = -EINVAL;
  962. goto out;
  963. }
  964. mgm->members_count = cpu_to_be32(--members_count | (u32) prot << 30);
  965. mgm->qp[loc] = mgm->qp[i - 1];
  966. mgm->qp[i - 1] = 0;
  967. if (prot == MLX4_PROT_ETH)
  968. removed_entry = can_remove_steering_entry(dev, port, steer,
  969. index, qp->qpn);
  970. if (i != 1 && (prot != MLX4_PROT_ETH || !removed_entry)) {
  971. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  972. goto out;
  973. }
  974. /* We are going to delete the entry, members count should be 0 */
  975. mgm->members_count = cpu_to_be32((u32) prot << 30);
  976. if (prev == -1) {
  977. /* Remove entry from MGM */
  978. int amgm_index = be32_to_cpu(mgm->next_gid_index) >> 6;
  979. if (amgm_index) {
  980. err = mlx4_READ_ENTRY(dev, amgm_index, mailbox);
  981. if (err)
  982. goto out;
  983. } else
  984. memset(mgm->gid, 0, 16);
  985. err = mlx4_WRITE_ENTRY(dev, index, mailbox);
  986. if (err)
  987. goto out;
  988. if (amgm_index) {
  989. if (amgm_index < dev->caps.num_mgms)
  990. mlx4_warn(dev, "MGM entry %d had AMGM index %d < %d",
  991. index, amgm_index, dev->caps.num_mgms);
  992. else
  993. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  994. amgm_index - dev->caps.num_mgms);
  995. }
  996. } else {
  997. /* Remove entry from AMGM */
  998. int cur_next_index = be32_to_cpu(mgm->next_gid_index) >> 6;
  999. err = mlx4_READ_ENTRY(dev, prev, mailbox);
  1000. if (err)
  1001. goto out;
  1002. mgm->next_gid_index = cpu_to_be32(cur_next_index << 6);
  1003. err = mlx4_WRITE_ENTRY(dev, prev, mailbox);
  1004. if (err)
  1005. goto out;
  1006. if (index < dev->caps.num_mgms)
  1007. mlx4_warn(dev, "entry %d had next AMGM index %d < %d",
  1008. prev, index, dev->caps.num_mgms);
  1009. else
  1010. mlx4_bitmap_free(&priv->mcg_table.bitmap,
  1011. index - dev->caps.num_mgms);
  1012. }
  1013. out:
  1014. mutex_unlock(&priv->mcg_table.mutex);
  1015. mlx4_free_cmd_mailbox(dev, mailbox);
  1016. return err;
  1017. }
  1018. static int mlx4_QP_ATTACH(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1019. u8 gid[16], u8 attach, u8 block_loopback,
  1020. enum mlx4_protocol prot)
  1021. {
  1022. struct mlx4_cmd_mailbox *mailbox;
  1023. int err = 0;
  1024. int qpn;
  1025. if (!mlx4_is_mfunc(dev))
  1026. return -EBADF;
  1027. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1028. if (IS_ERR(mailbox))
  1029. return PTR_ERR(mailbox);
  1030. memcpy(mailbox->buf, gid, 16);
  1031. qpn = qp->qpn;
  1032. qpn |= (prot << 28);
  1033. if (attach && block_loopback)
  1034. qpn |= (1 << 31);
  1035. err = mlx4_cmd(dev, mailbox->dma, qpn, attach,
  1036. MLX4_CMD_QP_ATTACH, MLX4_CMD_TIME_CLASS_A,
  1037. MLX4_CMD_WRAPPED);
  1038. mlx4_free_cmd_mailbox(dev, mailbox);
  1039. return err;
  1040. }
  1041. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1042. u8 port, int block_mcast_loopback,
  1043. enum mlx4_protocol prot, u64 *reg_id)
  1044. {
  1045. switch (dev->caps.steering_mode) {
  1046. case MLX4_STEERING_MODE_A0:
  1047. if (prot == MLX4_PROT_ETH)
  1048. return 0;
  1049. case MLX4_STEERING_MODE_B0:
  1050. if (prot == MLX4_PROT_ETH)
  1051. gid[7] |= (MLX4_MC_STEER << 1);
  1052. if (mlx4_is_mfunc(dev))
  1053. return mlx4_QP_ATTACH(dev, qp, gid, 1,
  1054. block_mcast_loopback, prot);
  1055. return mlx4_qp_attach_common(dev, qp, gid,
  1056. block_mcast_loopback, prot,
  1057. MLX4_MC_STEER);
  1058. case MLX4_STEERING_MODE_DEVICE_MANAGED: {
  1059. struct mlx4_spec_list spec = { {NULL} };
  1060. __be64 mac_mask = cpu_to_be64(MLX4_MAC_MASK << 16);
  1061. struct mlx4_net_trans_rule rule = {
  1062. .queue_mode = MLX4_NET_TRANS_Q_FIFO,
  1063. .exclusive = 0,
  1064. .promisc_mode = MLX4_FS_PROMISC_NONE,
  1065. .priority = MLX4_DOMAIN_NIC,
  1066. };
  1067. rule.allow_loopback = ~block_mcast_loopback;
  1068. rule.port = port;
  1069. rule.qpn = qp->qpn;
  1070. INIT_LIST_HEAD(&rule.list);
  1071. switch (prot) {
  1072. case MLX4_PROT_ETH:
  1073. spec.id = MLX4_NET_TRANS_RULE_ID_ETH;
  1074. memcpy(spec.eth.dst_mac, &gid[10], ETH_ALEN);
  1075. memcpy(spec.eth.dst_mac_msk, &mac_mask, ETH_ALEN);
  1076. break;
  1077. case MLX4_PROT_IB_IPV6:
  1078. spec.id = MLX4_NET_TRANS_RULE_ID_IB;
  1079. memcpy(spec.ib.dst_gid, gid, 16);
  1080. memset(&spec.ib.dst_gid_msk, 0xff, 16);
  1081. break;
  1082. default:
  1083. return -EINVAL;
  1084. }
  1085. list_add_tail(&spec.list, &rule.list);
  1086. return mlx4_flow_attach(dev, &rule, reg_id);
  1087. }
  1088. default:
  1089. return -EINVAL;
  1090. }
  1091. }
  1092. EXPORT_SYMBOL_GPL(mlx4_multicast_attach);
  1093. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1094. enum mlx4_protocol prot, u64 reg_id)
  1095. {
  1096. switch (dev->caps.steering_mode) {
  1097. case MLX4_STEERING_MODE_A0:
  1098. if (prot == MLX4_PROT_ETH)
  1099. return 0;
  1100. case MLX4_STEERING_MODE_B0:
  1101. if (prot == MLX4_PROT_ETH)
  1102. gid[7] |= (MLX4_MC_STEER << 1);
  1103. if (mlx4_is_mfunc(dev))
  1104. return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
  1105. return mlx4_qp_detach_common(dev, qp, gid, prot,
  1106. MLX4_MC_STEER);
  1107. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  1108. return mlx4_flow_detach(dev, reg_id);
  1109. default:
  1110. return -EINVAL;
  1111. }
  1112. }
  1113. EXPORT_SYMBOL_GPL(mlx4_multicast_detach);
  1114. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port,
  1115. u32 qpn, enum mlx4_net_trans_promisc_mode mode)
  1116. {
  1117. struct mlx4_net_trans_rule rule;
  1118. u64 *regid_p;
  1119. switch (mode) {
  1120. case MLX4_FS_PROMISC_UPLINK:
  1121. case MLX4_FS_PROMISC_FUNCTION_PORT:
  1122. regid_p = &dev->regid_promisc_array[port];
  1123. break;
  1124. case MLX4_FS_PROMISC_ALL_MULTI:
  1125. regid_p = &dev->regid_allmulti_array[port];
  1126. break;
  1127. default:
  1128. return -1;
  1129. }
  1130. if (*regid_p != 0)
  1131. return -1;
  1132. rule.promisc_mode = mode;
  1133. rule.port = port;
  1134. rule.qpn = qpn;
  1135. INIT_LIST_HEAD(&rule.list);
  1136. mlx4_err(dev, "going promisc on %x\n", port);
  1137. return mlx4_flow_attach(dev, &rule, regid_p);
  1138. }
  1139. EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_add);
  1140. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  1141. enum mlx4_net_trans_promisc_mode mode)
  1142. {
  1143. int ret;
  1144. u64 *regid_p;
  1145. switch (mode) {
  1146. case MLX4_FS_PROMISC_UPLINK:
  1147. case MLX4_FS_PROMISC_FUNCTION_PORT:
  1148. regid_p = &dev->regid_promisc_array[port];
  1149. break;
  1150. case MLX4_FS_PROMISC_ALL_MULTI:
  1151. regid_p = &dev->regid_allmulti_array[port];
  1152. break;
  1153. default:
  1154. return -1;
  1155. }
  1156. if (*regid_p == 0)
  1157. return -1;
  1158. ret = mlx4_flow_detach(dev, *regid_p);
  1159. if (ret == 0)
  1160. *regid_p = 0;
  1161. return ret;
  1162. }
  1163. EXPORT_SYMBOL_GPL(mlx4_flow_steer_promisc_remove);
  1164. int mlx4_unicast_attach(struct mlx4_dev *dev,
  1165. struct mlx4_qp *qp, u8 gid[16],
  1166. int block_mcast_loopback, enum mlx4_protocol prot)
  1167. {
  1168. if (prot == MLX4_PROT_ETH)
  1169. gid[7] |= (MLX4_UC_STEER << 1);
  1170. if (mlx4_is_mfunc(dev))
  1171. return mlx4_QP_ATTACH(dev, qp, gid, 1,
  1172. block_mcast_loopback, prot);
  1173. return mlx4_qp_attach_common(dev, qp, gid, block_mcast_loopback,
  1174. prot, MLX4_UC_STEER);
  1175. }
  1176. EXPORT_SYMBOL_GPL(mlx4_unicast_attach);
  1177. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  1178. u8 gid[16], enum mlx4_protocol prot)
  1179. {
  1180. if (prot == MLX4_PROT_ETH)
  1181. gid[7] |= (MLX4_UC_STEER << 1);
  1182. if (mlx4_is_mfunc(dev))
  1183. return mlx4_QP_ATTACH(dev, qp, gid, 0, 0, prot);
  1184. return mlx4_qp_detach_common(dev, qp, gid, prot, MLX4_UC_STEER);
  1185. }
  1186. EXPORT_SYMBOL_GPL(mlx4_unicast_detach);
  1187. int mlx4_PROMISC_wrapper(struct mlx4_dev *dev, int slave,
  1188. struct mlx4_vhcr *vhcr,
  1189. struct mlx4_cmd_mailbox *inbox,
  1190. struct mlx4_cmd_mailbox *outbox,
  1191. struct mlx4_cmd_info *cmd)
  1192. {
  1193. u32 qpn = (u32) vhcr->in_param & 0xffffffff;
  1194. u8 port = vhcr->in_param >> 62;
  1195. enum mlx4_steer_type steer = vhcr->in_modifier;
  1196. /* Promiscuous unicast is not allowed in mfunc */
  1197. if (mlx4_is_mfunc(dev) && steer == MLX4_UC_STEER)
  1198. return 0;
  1199. if (vhcr->op_modifier)
  1200. return add_promisc_qp(dev, port, steer, qpn);
  1201. else
  1202. return remove_promisc_qp(dev, port, steer, qpn);
  1203. }
  1204. static int mlx4_PROMISC(struct mlx4_dev *dev, u32 qpn,
  1205. enum mlx4_steer_type steer, u8 add, u8 port)
  1206. {
  1207. return mlx4_cmd(dev, (u64) qpn | (u64) port << 62, (u32) steer, add,
  1208. MLX4_CMD_PROMISC, MLX4_CMD_TIME_CLASS_A,
  1209. MLX4_CMD_WRAPPED);
  1210. }
  1211. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
  1212. {
  1213. if (mlx4_is_mfunc(dev))
  1214. return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 1, port);
  1215. return add_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
  1216. }
  1217. EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_add);
  1218. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
  1219. {
  1220. if (mlx4_is_mfunc(dev))
  1221. return mlx4_PROMISC(dev, qpn, MLX4_MC_STEER, 0, port);
  1222. return remove_promisc_qp(dev, port, MLX4_MC_STEER, qpn);
  1223. }
  1224. EXPORT_SYMBOL_GPL(mlx4_multicast_promisc_remove);
  1225. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port)
  1226. {
  1227. if (mlx4_is_mfunc(dev))
  1228. return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 1, port);
  1229. return add_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
  1230. }
  1231. EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_add);
  1232. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port)
  1233. {
  1234. if (mlx4_is_mfunc(dev))
  1235. return mlx4_PROMISC(dev, qpn, MLX4_UC_STEER, 0, port);
  1236. return remove_promisc_qp(dev, port, MLX4_UC_STEER, qpn);
  1237. }
  1238. EXPORT_SYMBOL_GPL(mlx4_unicast_promisc_remove);
  1239. int mlx4_init_mcg_table(struct mlx4_dev *dev)
  1240. {
  1241. struct mlx4_priv *priv = mlx4_priv(dev);
  1242. int err;
  1243. /* No need for mcg_table when fw managed the mcg table*/
  1244. if (dev->caps.steering_mode ==
  1245. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1246. return 0;
  1247. err = mlx4_bitmap_init(&priv->mcg_table.bitmap, dev->caps.num_amgms,
  1248. dev->caps.num_amgms - 1, 0, 0);
  1249. if (err)
  1250. return err;
  1251. mutex_init(&priv->mcg_table.mutex);
  1252. return 0;
  1253. }
  1254. void mlx4_cleanup_mcg_table(struct mlx4_dev *dev)
  1255. {
  1256. if (dev->caps.steering_mode !=
  1257. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1258. mlx4_bitmap_cleanup(&mlx4_priv(dev)->mcg_table.bitmap);
  1259. }