main.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/errno.h>
  38. #include <linux/pci.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/slab.h>
  41. #include <linux/io-mapping.h>
  42. #include <linux/delay.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/mlx4/device.h>
  45. #include <linux/mlx4/doorbell.h>
  46. #include "mlx4.h"
  47. #include "fw.h"
  48. #include "icm.h"
  49. MODULE_AUTHOR("Roland Dreier");
  50. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. MODULE_VERSION(DRV_VERSION);
  53. struct workqueue_struct *mlx4_wq;
  54. #ifdef CONFIG_MLX4_DEBUG
  55. int mlx4_debug_level = 0;
  56. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  57. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  58. #endif /* CONFIG_MLX4_DEBUG */
  59. #ifdef CONFIG_PCI_MSI
  60. static int msi_x = 1;
  61. module_param(msi_x, int, 0444);
  62. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  63. #else /* CONFIG_PCI_MSI */
  64. #define msi_x (0)
  65. #endif /* CONFIG_PCI_MSI */
  66. static int num_vfs;
  67. module_param(num_vfs, int, 0444);
  68. MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0");
  69. static int probe_vf;
  70. module_param(probe_vf, int, 0644);
  71. MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)");
  72. int mlx4_log_num_mgm_entry_size = 10;
  73. module_param_named(log_num_mgm_entry_size,
  74. mlx4_log_num_mgm_entry_size, int, 0444);
  75. MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
  76. " of qp per mcg, for example:"
  77. " 10 gives 248.range: 9<="
  78. " log_num_mgm_entry_size <= 12."
  79. " Not in use with device managed"
  80. " flow steering");
  81. #define MLX4_VF (1 << 0)
  82. #define HCA_GLOBAL_CAP_MASK 0
  83. #define PF_CONTEXT_BEHAVIOUR_MASK 0
  84. static char mlx4_version[] __devinitdata =
  85. DRV_NAME ": Mellanox ConnectX core driver v"
  86. DRV_VERSION " (" DRV_RELDATE ")\n";
  87. static struct mlx4_profile default_profile = {
  88. .num_qp = 1 << 18,
  89. .num_srq = 1 << 16,
  90. .rdmarc_per_qp = 1 << 4,
  91. .num_cq = 1 << 16,
  92. .num_mcg = 1 << 13,
  93. .num_mpt = 1 << 19,
  94. .num_mtt = 1 << 20, /* It is really num mtt segements */
  95. };
  96. static int log_num_mac = 7;
  97. module_param_named(log_num_mac, log_num_mac, int, 0444);
  98. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  99. static int log_num_vlan;
  100. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  101. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  102. /* Log2 max number of VLANs per ETH port (0-7) */
  103. #define MLX4_LOG_NUM_VLANS 7
  104. static bool use_prio;
  105. module_param_named(use_prio, use_prio, bool, 0444);
  106. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports "
  107. "(0/1, default 0)");
  108. int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
  109. module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
  110. MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
  111. static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
  112. static int arr_argc = 2;
  113. module_param_array(port_type_array, int, &arr_argc, 0444);
  114. MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
  115. "1 for IB, 2 for Ethernet");
  116. struct mlx4_port_config {
  117. struct list_head list;
  118. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  119. struct pci_dev *pdev;
  120. };
  121. int mlx4_check_port_params(struct mlx4_dev *dev,
  122. enum mlx4_port_type *port_type)
  123. {
  124. int i;
  125. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  126. if (port_type[i] != port_type[i + 1]) {
  127. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  128. mlx4_err(dev, "Only same port types supported "
  129. "on this HCA, aborting.\n");
  130. return -EINVAL;
  131. }
  132. if (port_type[i] == MLX4_PORT_TYPE_ETH &&
  133. port_type[i + 1] == MLX4_PORT_TYPE_IB)
  134. return -EINVAL;
  135. }
  136. }
  137. for (i = 0; i < dev->caps.num_ports; i++) {
  138. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  139. mlx4_err(dev, "Requested port type for port %d is not "
  140. "supported on this HCA\n", i + 1);
  141. return -EINVAL;
  142. }
  143. }
  144. return 0;
  145. }
  146. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  147. {
  148. int i;
  149. for (i = 1; i <= dev->caps.num_ports; ++i)
  150. dev->caps.port_mask[i] = dev->caps.port_type[i];
  151. }
  152. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  153. {
  154. int err;
  155. int i;
  156. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  157. if (err) {
  158. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  159. return err;
  160. }
  161. if (dev_cap->min_page_sz > PAGE_SIZE) {
  162. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  163. "kernel PAGE_SIZE of %ld, aborting.\n",
  164. dev_cap->min_page_sz, PAGE_SIZE);
  165. return -ENODEV;
  166. }
  167. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  168. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  169. "aborting.\n",
  170. dev_cap->num_ports, MLX4_MAX_PORTS);
  171. return -ENODEV;
  172. }
  173. if (dev_cap->uar_size > pci_resource_len(dev->pdev, 2)) {
  174. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than "
  175. "PCI resource 2 size of 0x%llx, aborting.\n",
  176. dev_cap->uar_size,
  177. (unsigned long long) pci_resource_len(dev->pdev, 2));
  178. return -ENODEV;
  179. }
  180. dev->caps.num_ports = dev_cap->num_ports;
  181. dev->phys_caps.num_phys_eqs = MLX4_MAX_EQ_NUM;
  182. for (i = 1; i <= dev->caps.num_ports; ++i) {
  183. dev->caps.vl_cap[i] = dev_cap->max_vl[i];
  184. dev->caps.ib_mtu_cap[i] = dev_cap->ib_mtu[i];
  185. dev->phys_caps.gid_phys_table_len[i] = dev_cap->max_gids[i];
  186. dev->phys_caps.pkey_phys_table_len[i] = dev_cap->max_pkeys[i];
  187. /* set gid and pkey table operating lengths by default
  188. * to non-sriov values */
  189. dev->caps.gid_table_len[i] = dev_cap->max_gids[i];
  190. dev->caps.pkey_table_len[i] = dev_cap->max_pkeys[i];
  191. dev->caps.port_width_cap[i] = dev_cap->max_port_width[i];
  192. dev->caps.eth_mtu_cap[i] = dev_cap->eth_mtu[i];
  193. dev->caps.def_mac[i] = dev_cap->def_mac[i];
  194. dev->caps.supported_type[i] = dev_cap->supported_port_types[i];
  195. dev->caps.suggested_type[i] = dev_cap->suggested_type[i];
  196. dev->caps.default_sense[i] = dev_cap->default_sense[i];
  197. dev->caps.trans_type[i] = dev_cap->trans_type[i];
  198. dev->caps.vendor_oui[i] = dev_cap->vendor_oui[i];
  199. dev->caps.wavelength[i] = dev_cap->wavelength[i];
  200. dev->caps.trans_code[i] = dev_cap->trans_code[i];
  201. }
  202. dev->caps.uar_page_size = PAGE_SIZE;
  203. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  204. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  205. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  206. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  207. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  208. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  209. dev->caps.max_wqes = dev_cap->max_qp_sz;
  210. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  211. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  212. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  213. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  214. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  215. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  216. /*
  217. * Subtract 1 from the limit because we need to allocate a
  218. * spare CQE so the HCA HW can tell the difference between an
  219. * empty CQ and a full CQ.
  220. */
  221. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  222. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  223. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  224. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  225. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  226. /* The first 128 UARs are used for EQ doorbells */
  227. dev->caps.reserved_uars = max_t(int, 128, dev_cap->reserved_uars);
  228. dev->caps.reserved_pds = dev_cap->reserved_pds;
  229. dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  230. dev_cap->reserved_xrcds : 0;
  231. dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  232. dev_cap->max_xrcds : 0;
  233. dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
  234. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  235. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  236. dev->caps.flags = dev_cap->flags;
  237. dev->caps.flags2 = dev_cap->flags2;
  238. dev->caps.bmme_flags = dev_cap->bmme_flags;
  239. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  240. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  241. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  242. dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
  243. if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
  244. dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  245. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  246. dev->caps.fs_log_max_ucast_qp_range_size =
  247. dev_cap->fs_log_max_ucast_qp_range_size;
  248. } else {
  249. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
  250. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER) {
  251. dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
  252. } else {
  253. dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
  254. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
  255. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  256. mlx4_warn(dev, "Must have UC_STEER and MC_STEER flags "
  257. "set to use B0 steering. Falling back to A0 steering mode.\n");
  258. }
  259. dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
  260. }
  261. mlx4_dbg(dev, "Steering mode is: %s\n",
  262. mlx4_steering_mode_str(dev->caps.steering_mode));
  263. /* Sense port always allowed on supported devices for ConnectX1 and 2 */
  264. if (dev->pdev->device != 0x1003)
  265. dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  266. dev->caps.log_num_macs = log_num_mac;
  267. dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
  268. dev->caps.log_num_prios = use_prio ? 3 : 0;
  269. for (i = 1; i <= dev->caps.num_ports; ++i) {
  270. dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
  271. if (dev->caps.supported_type[i]) {
  272. /* if only ETH is supported - assign ETH */
  273. if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
  274. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  275. /* if only IB is supported, assign IB */
  276. else if (dev->caps.supported_type[i] ==
  277. MLX4_PORT_TYPE_IB)
  278. dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
  279. else {
  280. /* if IB and ETH are supported, we set the port
  281. * type according to user selection of port type;
  282. * if user selected none, take the FW hint */
  283. if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
  284. dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
  285. MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
  286. else
  287. dev->caps.port_type[i] = port_type_array[i - 1];
  288. }
  289. }
  290. /*
  291. * Link sensing is allowed on the port if 3 conditions are true:
  292. * 1. Both protocols are supported on the port.
  293. * 2. Different types are supported on the port
  294. * 3. FW declared that it supports link sensing
  295. */
  296. mlx4_priv(dev)->sense.sense_allowed[i] =
  297. ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
  298. (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  299. (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
  300. /*
  301. * If "default_sense" bit is set, we move the port to "AUTO" mode
  302. * and perform sense_port FW command to try and set the correct
  303. * port type from beginning
  304. */
  305. if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
  306. enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
  307. dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
  308. mlx4_SENSE_PORT(dev, i, &sensed_port);
  309. if (sensed_port != MLX4_PORT_TYPE_NONE)
  310. dev->caps.port_type[i] = sensed_port;
  311. } else {
  312. dev->caps.possible_type[i] = dev->caps.port_type[i];
  313. }
  314. if (dev->caps.log_num_macs > dev_cap->log_max_macs[i]) {
  315. dev->caps.log_num_macs = dev_cap->log_max_macs[i];
  316. mlx4_warn(dev, "Requested number of MACs is too much "
  317. "for port %d, reducing to %d.\n",
  318. i, 1 << dev->caps.log_num_macs);
  319. }
  320. if (dev->caps.log_num_vlans > dev_cap->log_max_vlans[i]) {
  321. dev->caps.log_num_vlans = dev_cap->log_max_vlans[i];
  322. mlx4_warn(dev, "Requested number of VLANs is too much "
  323. "for port %d, reducing to %d.\n",
  324. i, 1 << dev->caps.log_num_vlans);
  325. }
  326. }
  327. dev->caps.max_counters = 1 << ilog2(dev_cap->max_counters);
  328. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  329. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  330. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  331. (1 << dev->caps.log_num_macs) *
  332. (1 << dev->caps.log_num_vlans) *
  333. (1 << dev->caps.log_num_prios) *
  334. dev->caps.num_ports;
  335. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  336. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  337. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  338. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  339. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  340. return 0;
  341. }
  342. /*The function checks if there are live vf, return the num of them*/
  343. static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
  344. {
  345. struct mlx4_priv *priv = mlx4_priv(dev);
  346. struct mlx4_slave_state *s_state;
  347. int i;
  348. int ret = 0;
  349. for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
  350. s_state = &priv->mfunc.master.slave_state[i];
  351. if (s_state->active && s_state->last_cmd !=
  352. MLX4_COMM_CMD_RESET) {
  353. mlx4_warn(dev, "%s: slave: %d is still active\n",
  354. __func__, i);
  355. ret++;
  356. }
  357. }
  358. return ret;
  359. }
  360. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
  361. {
  362. u32 qk = MLX4_RESERVED_QKEY_BASE;
  363. if (qpn >= dev->caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
  364. qpn < dev->caps.sqp_start)
  365. return -EINVAL;
  366. if (qpn >= dev->caps.base_tunnel_sqpn)
  367. /* tunnel qp */
  368. qk += qpn - dev->caps.base_tunnel_sqpn;
  369. else
  370. qk += qpn - dev->caps.sqp_start;
  371. *qkey = qk;
  372. return 0;
  373. }
  374. EXPORT_SYMBOL(mlx4_get_parav_qkey);
  375. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
  376. {
  377. struct mlx4_priv *priv = mlx4_priv(dev);
  378. struct mlx4_slave_state *s_slave;
  379. if (!mlx4_is_master(dev))
  380. return 0;
  381. s_slave = &priv->mfunc.master.slave_state[slave];
  382. return !!s_slave->active;
  383. }
  384. EXPORT_SYMBOL(mlx4_is_slave_active);
  385. static int mlx4_slave_cap(struct mlx4_dev *dev)
  386. {
  387. int err;
  388. u32 page_size;
  389. struct mlx4_dev_cap dev_cap;
  390. struct mlx4_func_cap func_cap;
  391. struct mlx4_init_hca_param hca_param;
  392. int i;
  393. memset(&hca_param, 0, sizeof(hca_param));
  394. err = mlx4_QUERY_HCA(dev, &hca_param);
  395. if (err) {
  396. mlx4_err(dev, "QUERY_HCA command failed, aborting.\n");
  397. return err;
  398. }
  399. /*fail if the hca has an unknown capability */
  400. if ((hca_param.global_caps | HCA_GLOBAL_CAP_MASK) !=
  401. HCA_GLOBAL_CAP_MASK) {
  402. mlx4_err(dev, "Unknown hca global capabilities\n");
  403. return -ENOSYS;
  404. }
  405. mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
  406. memset(&dev_cap, 0, sizeof(dev_cap));
  407. dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
  408. err = mlx4_dev_cap(dev, &dev_cap);
  409. if (err) {
  410. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  411. return err;
  412. }
  413. err = mlx4_QUERY_FW(dev);
  414. if (err)
  415. mlx4_err(dev, "QUERY_FW command failed: could not get FW version.\n");
  416. page_size = ~dev->caps.page_size_cap + 1;
  417. mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
  418. if (page_size > PAGE_SIZE) {
  419. mlx4_err(dev, "HCA minimum page size of %d bigger than "
  420. "kernel PAGE_SIZE of %ld, aborting.\n",
  421. page_size, PAGE_SIZE);
  422. return -ENODEV;
  423. }
  424. /* slave gets uar page size from QUERY_HCA fw command */
  425. dev->caps.uar_page_size = 1 << (hca_param.uar_page_sz + 12);
  426. /* TODO: relax this assumption */
  427. if (dev->caps.uar_page_size != PAGE_SIZE) {
  428. mlx4_err(dev, "UAR size:%d != kernel PAGE_SIZE of %ld\n",
  429. dev->caps.uar_page_size, PAGE_SIZE);
  430. return -ENODEV;
  431. }
  432. memset(&func_cap, 0, sizeof(func_cap));
  433. err = mlx4_QUERY_FUNC_CAP(dev, &func_cap);
  434. if (err) {
  435. mlx4_err(dev, "QUERY_FUNC_CAP command failed, aborting.\n");
  436. return err;
  437. }
  438. if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
  439. PF_CONTEXT_BEHAVIOUR_MASK) {
  440. mlx4_err(dev, "Unknown pf context behaviour\n");
  441. return -ENOSYS;
  442. }
  443. dev->caps.num_ports = func_cap.num_ports;
  444. dev->caps.num_qps = func_cap.qp_quota;
  445. dev->caps.num_srqs = func_cap.srq_quota;
  446. dev->caps.num_cqs = func_cap.cq_quota;
  447. dev->caps.num_eqs = func_cap.max_eq;
  448. dev->caps.reserved_eqs = func_cap.reserved_eq;
  449. dev->caps.num_mpts = func_cap.mpt_quota;
  450. dev->caps.num_mtts = func_cap.mtt_quota;
  451. dev->caps.num_pds = MLX4_NUM_PDS;
  452. dev->caps.num_mgms = 0;
  453. dev->caps.num_amgms = 0;
  454. if (dev->caps.num_ports > MLX4_MAX_PORTS) {
  455. mlx4_err(dev, "HCA has %d ports, but we only support %d, "
  456. "aborting.\n", dev->caps.num_ports, MLX4_MAX_PORTS);
  457. return -ENODEV;
  458. }
  459. for (i = 1; i <= dev->caps.num_ports; ++i) {
  460. dev->caps.port_mask[i] = dev->caps.port_type[i];
  461. if (mlx4_get_slave_pkey_gid_tbl_len(dev, i,
  462. &dev->caps.gid_table_len[i],
  463. &dev->caps.pkey_table_len[i]))
  464. return -ENODEV;
  465. }
  466. if (dev->caps.uar_page_size * (dev->caps.num_uars -
  467. dev->caps.reserved_uars) >
  468. pci_resource_len(dev->pdev, 2)) {
  469. mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than "
  470. "PCI resource 2 size of 0x%llx, aborting.\n",
  471. dev->caps.uar_page_size * dev->caps.num_uars,
  472. (unsigned long long) pci_resource_len(dev->pdev, 2));
  473. return -ENODEV;
  474. }
  475. return 0;
  476. }
  477. /*
  478. * Change the port configuration of the device.
  479. * Every user of this function must hold the port mutex.
  480. */
  481. int mlx4_change_port_types(struct mlx4_dev *dev,
  482. enum mlx4_port_type *port_types)
  483. {
  484. int err = 0;
  485. int change = 0;
  486. int port;
  487. for (port = 0; port < dev->caps.num_ports; port++) {
  488. /* Change the port type only if the new type is different
  489. * from the current, and not set to Auto */
  490. if (port_types[port] != dev->caps.port_type[port + 1])
  491. change = 1;
  492. }
  493. if (change) {
  494. mlx4_unregister_device(dev);
  495. for (port = 1; port <= dev->caps.num_ports; port++) {
  496. mlx4_CLOSE_PORT(dev, port);
  497. dev->caps.port_type[port] = port_types[port - 1];
  498. err = mlx4_SET_PORT(dev, port, -1);
  499. if (err) {
  500. mlx4_err(dev, "Failed to set port %d, "
  501. "aborting\n", port);
  502. goto out;
  503. }
  504. }
  505. mlx4_set_port_mask(dev);
  506. err = mlx4_register_device(dev);
  507. }
  508. out:
  509. return err;
  510. }
  511. static ssize_t show_port_type(struct device *dev,
  512. struct device_attribute *attr,
  513. char *buf)
  514. {
  515. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  516. port_attr);
  517. struct mlx4_dev *mdev = info->dev;
  518. char type[8];
  519. sprintf(type, "%s",
  520. (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
  521. "ib" : "eth");
  522. if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
  523. sprintf(buf, "auto (%s)\n", type);
  524. else
  525. sprintf(buf, "%s\n", type);
  526. return strlen(buf);
  527. }
  528. static ssize_t set_port_type(struct device *dev,
  529. struct device_attribute *attr,
  530. const char *buf, size_t count)
  531. {
  532. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  533. port_attr);
  534. struct mlx4_dev *mdev = info->dev;
  535. struct mlx4_priv *priv = mlx4_priv(mdev);
  536. enum mlx4_port_type types[MLX4_MAX_PORTS];
  537. enum mlx4_port_type new_types[MLX4_MAX_PORTS];
  538. int i;
  539. int err = 0;
  540. if (!strcmp(buf, "ib\n"))
  541. info->tmp_type = MLX4_PORT_TYPE_IB;
  542. else if (!strcmp(buf, "eth\n"))
  543. info->tmp_type = MLX4_PORT_TYPE_ETH;
  544. else if (!strcmp(buf, "auto\n"))
  545. info->tmp_type = MLX4_PORT_TYPE_AUTO;
  546. else {
  547. mlx4_err(mdev, "%s is not supported port type\n", buf);
  548. return -EINVAL;
  549. }
  550. mlx4_stop_sense(mdev);
  551. mutex_lock(&priv->port_mutex);
  552. /* Possible type is always the one that was delivered */
  553. mdev->caps.possible_type[info->port] = info->tmp_type;
  554. for (i = 0; i < mdev->caps.num_ports; i++) {
  555. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  556. mdev->caps.possible_type[i+1];
  557. if (types[i] == MLX4_PORT_TYPE_AUTO)
  558. types[i] = mdev->caps.port_type[i+1];
  559. }
  560. if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  561. !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
  562. for (i = 1; i <= mdev->caps.num_ports; i++) {
  563. if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
  564. mdev->caps.possible_type[i] = mdev->caps.port_type[i];
  565. err = -EINVAL;
  566. }
  567. }
  568. }
  569. if (err) {
  570. mlx4_err(mdev, "Auto sensing is not supported on this HCA. "
  571. "Set only 'eth' or 'ib' for both ports "
  572. "(should be the same)\n");
  573. goto out;
  574. }
  575. mlx4_do_sense_ports(mdev, new_types, types);
  576. err = mlx4_check_port_params(mdev, new_types);
  577. if (err)
  578. goto out;
  579. /* We are about to apply the changes after the configuration
  580. * was verified, no need to remember the temporary types
  581. * any more */
  582. for (i = 0; i < mdev->caps.num_ports; i++)
  583. priv->port[i + 1].tmp_type = 0;
  584. err = mlx4_change_port_types(mdev, new_types);
  585. out:
  586. mlx4_start_sense(mdev);
  587. mutex_unlock(&priv->port_mutex);
  588. return err ? err : count;
  589. }
  590. enum ibta_mtu {
  591. IB_MTU_256 = 1,
  592. IB_MTU_512 = 2,
  593. IB_MTU_1024 = 3,
  594. IB_MTU_2048 = 4,
  595. IB_MTU_4096 = 5
  596. };
  597. static inline int int_to_ibta_mtu(int mtu)
  598. {
  599. switch (mtu) {
  600. case 256: return IB_MTU_256;
  601. case 512: return IB_MTU_512;
  602. case 1024: return IB_MTU_1024;
  603. case 2048: return IB_MTU_2048;
  604. case 4096: return IB_MTU_4096;
  605. default: return -1;
  606. }
  607. }
  608. static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
  609. {
  610. switch (mtu) {
  611. case IB_MTU_256: return 256;
  612. case IB_MTU_512: return 512;
  613. case IB_MTU_1024: return 1024;
  614. case IB_MTU_2048: return 2048;
  615. case IB_MTU_4096: return 4096;
  616. default: return -1;
  617. }
  618. }
  619. static ssize_t show_port_ib_mtu(struct device *dev,
  620. struct device_attribute *attr,
  621. char *buf)
  622. {
  623. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  624. port_mtu_attr);
  625. struct mlx4_dev *mdev = info->dev;
  626. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
  627. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  628. sprintf(buf, "%d\n",
  629. ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
  630. return strlen(buf);
  631. }
  632. static ssize_t set_port_ib_mtu(struct device *dev,
  633. struct device_attribute *attr,
  634. const char *buf, size_t count)
  635. {
  636. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  637. port_mtu_attr);
  638. struct mlx4_dev *mdev = info->dev;
  639. struct mlx4_priv *priv = mlx4_priv(mdev);
  640. int err, port, mtu, ibta_mtu = -1;
  641. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
  642. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  643. return -EINVAL;
  644. }
  645. err = sscanf(buf, "%d", &mtu);
  646. if (err > 0)
  647. ibta_mtu = int_to_ibta_mtu(mtu);
  648. if (err <= 0 || ibta_mtu < 0) {
  649. mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
  650. return -EINVAL;
  651. }
  652. mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
  653. mlx4_stop_sense(mdev);
  654. mutex_lock(&priv->port_mutex);
  655. mlx4_unregister_device(mdev);
  656. for (port = 1; port <= mdev->caps.num_ports; port++) {
  657. mlx4_CLOSE_PORT(mdev, port);
  658. err = mlx4_SET_PORT(mdev, port, -1);
  659. if (err) {
  660. mlx4_err(mdev, "Failed to set port %d, "
  661. "aborting\n", port);
  662. goto err_set_port;
  663. }
  664. }
  665. err = mlx4_register_device(mdev);
  666. err_set_port:
  667. mutex_unlock(&priv->port_mutex);
  668. mlx4_start_sense(mdev);
  669. return err ? err : count;
  670. }
  671. static int mlx4_load_fw(struct mlx4_dev *dev)
  672. {
  673. struct mlx4_priv *priv = mlx4_priv(dev);
  674. int err;
  675. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  676. GFP_HIGHUSER | __GFP_NOWARN, 0);
  677. if (!priv->fw.fw_icm) {
  678. mlx4_err(dev, "Couldn't allocate FW area, aborting.\n");
  679. return -ENOMEM;
  680. }
  681. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  682. if (err) {
  683. mlx4_err(dev, "MAP_FA command failed, aborting.\n");
  684. goto err_free;
  685. }
  686. err = mlx4_RUN_FW(dev);
  687. if (err) {
  688. mlx4_err(dev, "RUN_FW command failed, aborting.\n");
  689. goto err_unmap_fa;
  690. }
  691. return 0;
  692. err_unmap_fa:
  693. mlx4_UNMAP_FA(dev);
  694. err_free:
  695. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  696. return err;
  697. }
  698. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  699. int cmpt_entry_sz)
  700. {
  701. struct mlx4_priv *priv = mlx4_priv(dev);
  702. int err;
  703. int num_eqs;
  704. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  705. cmpt_base +
  706. ((u64) (MLX4_CMPT_TYPE_QP *
  707. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  708. cmpt_entry_sz, dev->caps.num_qps,
  709. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  710. 0, 0);
  711. if (err)
  712. goto err;
  713. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  714. cmpt_base +
  715. ((u64) (MLX4_CMPT_TYPE_SRQ *
  716. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  717. cmpt_entry_sz, dev->caps.num_srqs,
  718. dev->caps.reserved_srqs, 0, 0);
  719. if (err)
  720. goto err_qp;
  721. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  722. cmpt_base +
  723. ((u64) (MLX4_CMPT_TYPE_CQ *
  724. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  725. cmpt_entry_sz, dev->caps.num_cqs,
  726. dev->caps.reserved_cqs, 0, 0);
  727. if (err)
  728. goto err_srq;
  729. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  730. dev->caps.num_eqs;
  731. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  732. cmpt_base +
  733. ((u64) (MLX4_CMPT_TYPE_EQ *
  734. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  735. cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
  736. if (err)
  737. goto err_cq;
  738. return 0;
  739. err_cq:
  740. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  741. err_srq:
  742. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  743. err_qp:
  744. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  745. err:
  746. return err;
  747. }
  748. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  749. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  750. {
  751. struct mlx4_priv *priv = mlx4_priv(dev);
  752. u64 aux_pages;
  753. int num_eqs;
  754. int err;
  755. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  756. if (err) {
  757. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting.\n");
  758. return err;
  759. }
  760. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory.\n",
  761. (unsigned long long) icm_size >> 10,
  762. (unsigned long long) aux_pages << 2);
  763. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  764. GFP_HIGHUSER | __GFP_NOWARN, 0);
  765. if (!priv->fw.aux_icm) {
  766. mlx4_err(dev, "Couldn't allocate aux memory, aborting.\n");
  767. return -ENOMEM;
  768. }
  769. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  770. if (err) {
  771. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting.\n");
  772. goto err_free_aux;
  773. }
  774. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  775. if (err) {
  776. mlx4_err(dev, "Failed to map cMPT context memory, aborting.\n");
  777. goto err_unmap_aux;
  778. }
  779. num_eqs = (mlx4_is_master(dev)) ? dev->phys_caps.num_phys_eqs :
  780. dev->caps.num_eqs;
  781. err = mlx4_init_icm_table(dev, &priv->eq_table.table,
  782. init_hca->eqc_base, dev_cap->eqc_entry_sz,
  783. num_eqs, num_eqs, 0, 0);
  784. if (err) {
  785. mlx4_err(dev, "Failed to map EQ context memory, aborting.\n");
  786. goto err_unmap_cmpt;
  787. }
  788. /*
  789. * Reserved MTT entries must be aligned up to a cacheline
  790. * boundary, since the FW will write to them, while the driver
  791. * writes to all other MTT entries. (The variable
  792. * dev->caps.mtt_entry_sz below is really the MTT segment
  793. * size, not the raw entry size)
  794. */
  795. dev->caps.reserved_mtts =
  796. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  797. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  798. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  799. init_hca->mtt_base,
  800. dev->caps.mtt_entry_sz,
  801. dev->caps.num_mtts,
  802. dev->caps.reserved_mtts, 1, 0);
  803. if (err) {
  804. mlx4_err(dev, "Failed to map MTT context memory, aborting.\n");
  805. goto err_unmap_eq;
  806. }
  807. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  808. init_hca->dmpt_base,
  809. dev_cap->dmpt_entry_sz,
  810. dev->caps.num_mpts,
  811. dev->caps.reserved_mrws, 1, 1);
  812. if (err) {
  813. mlx4_err(dev, "Failed to map dMPT context memory, aborting.\n");
  814. goto err_unmap_mtt;
  815. }
  816. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  817. init_hca->qpc_base,
  818. dev_cap->qpc_entry_sz,
  819. dev->caps.num_qps,
  820. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  821. 0, 0);
  822. if (err) {
  823. mlx4_err(dev, "Failed to map QP context memory, aborting.\n");
  824. goto err_unmap_dmpt;
  825. }
  826. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  827. init_hca->auxc_base,
  828. dev_cap->aux_entry_sz,
  829. dev->caps.num_qps,
  830. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  831. 0, 0);
  832. if (err) {
  833. mlx4_err(dev, "Failed to map AUXC context memory, aborting.\n");
  834. goto err_unmap_qp;
  835. }
  836. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  837. init_hca->altc_base,
  838. dev_cap->altc_entry_sz,
  839. dev->caps.num_qps,
  840. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  841. 0, 0);
  842. if (err) {
  843. mlx4_err(dev, "Failed to map ALTC context memory, aborting.\n");
  844. goto err_unmap_auxc;
  845. }
  846. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  847. init_hca->rdmarc_base,
  848. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  849. dev->caps.num_qps,
  850. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  851. 0, 0);
  852. if (err) {
  853. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  854. goto err_unmap_altc;
  855. }
  856. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  857. init_hca->cqc_base,
  858. dev_cap->cqc_entry_sz,
  859. dev->caps.num_cqs,
  860. dev->caps.reserved_cqs, 0, 0);
  861. if (err) {
  862. mlx4_err(dev, "Failed to map CQ context memory, aborting.\n");
  863. goto err_unmap_rdmarc;
  864. }
  865. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  866. init_hca->srqc_base,
  867. dev_cap->srq_entry_sz,
  868. dev->caps.num_srqs,
  869. dev->caps.reserved_srqs, 0, 0);
  870. if (err) {
  871. mlx4_err(dev, "Failed to map SRQ context memory, aborting.\n");
  872. goto err_unmap_cq;
  873. }
  874. /*
  875. * For flow steering device managed mode it is required to use
  876. * mlx4_init_icm_table. For B0 steering mode it's not strictly
  877. * required, but for simplicity just map the whole multicast
  878. * group table now. The table isn't very big and it's a lot
  879. * easier than trying to track ref counts.
  880. */
  881. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  882. init_hca->mc_base,
  883. mlx4_get_mgm_entry_size(dev),
  884. dev->caps.num_mgms + dev->caps.num_amgms,
  885. dev->caps.num_mgms + dev->caps.num_amgms,
  886. 0, 0);
  887. if (err) {
  888. mlx4_err(dev, "Failed to map MCG context memory, aborting.\n");
  889. goto err_unmap_srq;
  890. }
  891. return 0;
  892. err_unmap_srq:
  893. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  894. err_unmap_cq:
  895. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  896. err_unmap_rdmarc:
  897. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  898. err_unmap_altc:
  899. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  900. err_unmap_auxc:
  901. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  902. err_unmap_qp:
  903. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  904. err_unmap_dmpt:
  905. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  906. err_unmap_mtt:
  907. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  908. err_unmap_eq:
  909. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  910. err_unmap_cmpt:
  911. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  912. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  913. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  914. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  915. err_unmap_aux:
  916. mlx4_UNMAP_ICM_AUX(dev);
  917. err_free_aux:
  918. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  919. return err;
  920. }
  921. static void mlx4_free_icms(struct mlx4_dev *dev)
  922. {
  923. struct mlx4_priv *priv = mlx4_priv(dev);
  924. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  925. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  926. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  927. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  928. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  929. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  930. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  931. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  932. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  933. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  934. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  935. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  936. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  937. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  938. mlx4_UNMAP_ICM_AUX(dev);
  939. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  940. }
  941. static void mlx4_slave_exit(struct mlx4_dev *dev)
  942. {
  943. struct mlx4_priv *priv = mlx4_priv(dev);
  944. down(&priv->cmd.slave_sem);
  945. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_TIME))
  946. mlx4_warn(dev, "Failed to close slave function.\n");
  947. up(&priv->cmd.slave_sem);
  948. }
  949. static int map_bf_area(struct mlx4_dev *dev)
  950. {
  951. struct mlx4_priv *priv = mlx4_priv(dev);
  952. resource_size_t bf_start;
  953. resource_size_t bf_len;
  954. int err = 0;
  955. if (!dev->caps.bf_reg_size)
  956. return -ENXIO;
  957. bf_start = pci_resource_start(dev->pdev, 2) +
  958. (dev->caps.num_uars << PAGE_SHIFT);
  959. bf_len = pci_resource_len(dev->pdev, 2) -
  960. (dev->caps.num_uars << PAGE_SHIFT);
  961. priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
  962. if (!priv->bf_mapping)
  963. err = -ENOMEM;
  964. return err;
  965. }
  966. static void unmap_bf_area(struct mlx4_dev *dev)
  967. {
  968. if (mlx4_priv(dev)->bf_mapping)
  969. io_mapping_free(mlx4_priv(dev)->bf_mapping);
  970. }
  971. static void mlx4_close_hca(struct mlx4_dev *dev)
  972. {
  973. unmap_bf_area(dev);
  974. if (mlx4_is_slave(dev))
  975. mlx4_slave_exit(dev);
  976. else {
  977. mlx4_CLOSE_HCA(dev, 0);
  978. mlx4_free_icms(dev);
  979. mlx4_UNMAP_FA(dev);
  980. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  981. }
  982. }
  983. static int mlx4_init_slave(struct mlx4_dev *dev)
  984. {
  985. struct mlx4_priv *priv = mlx4_priv(dev);
  986. u64 dma = (u64) priv->mfunc.vhcr_dma;
  987. int num_of_reset_retries = NUM_OF_RESET_RETRIES;
  988. int ret_from_reset = 0;
  989. u32 slave_read;
  990. u32 cmd_channel_ver;
  991. down(&priv->cmd.slave_sem);
  992. priv->cmd.max_cmds = 1;
  993. mlx4_warn(dev, "Sending reset\n");
  994. ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
  995. MLX4_COMM_TIME);
  996. /* if we are in the middle of flr the slave will try
  997. * NUM_OF_RESET_RETRIES times before leaving.*/
  998. if (ret_from_reset) {
  999. if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
  1000. msleep(SLEEP_TIME_IN_RESET);
  1001. while (ret_from_reset && num_of_reset_retries) {
  1002. mlx4_warn(dev, "slave is currently in the"
  1003. "middle of FLR. retrying..."
  1004. "(try num:%d)\n",
  1005. (NUM_OF_RESET_RETRIES -
  1006. num_of_reset_retries + 1));
  1007. ret_from_reset =
  1008. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET,
  1009. 0, MLX4_COMM_TIME);
  1010. num_of_reset_retries = num_of_reset_retries - 1;
  1011. }
  1012. } else
  1013. goto err;
  1014. }
  1015. /* check the driver version - the slave I/F revision
  1016. * must match the master's */
  1017. slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
  1018. cmd_channel_ver = mlx4_comm_get_version();
  1019. if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
  1020. MLX4_COMM_GET_IF_REV(slave_read)) {
  1021. mlx4_err(dev, "slave driver version is not supported"
  1022. " by the master\n");
  1023. goto err;
  1024. }
  1025. mlx4_warn(dev, "Sending vhcr0\n");
  1026. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
  1027. MLX4_COMM_TIME))
  1028. goto err;
  1029. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
  1030. MLX4_COMM_TIME))
  1031. goto err;
  1032. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
  1033. MLX4_COMM_TIME))
  1034. goto err;
  1035. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma, MLX4_COMM_TIME))
  1036. goto err;
  1037. up(&priv->cmd.slave_sem);
  1038. return 0;
  1039. err:
  1040. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, 0);
  1041. up(&priv->cmd.slave_sem);
  1042. return -EIO;
  1043. }
  1044. static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
  1045. {
  1046. int i;
  1047. for (i = 1; i <= dev->caps.num_ports; i++) {
  1048. dev->caps.gid_table_len[i] = 1;
  1049. dev->caps.pkey_table_len[i] =
  1050. dev->phys_caps.pkey_phys_table_len[i] - 1;
  1051. }
  1052. }
  1053. static int mlx4_init_hca(struct mlx4_dev *dev)
  1054. {
  1055. struct mlx4_priv *priv = mlx4_priv(dev);
  1056. struct mlx4_adapter adapter;
  1057. struct mlx4_dev_cap dev_cap;
  1058. struct mlx4_mod_stat_cfg mlx4_cfg;
  1059. struct mlx4_profile profile;
  1060. struct mlx4_init_hca_param init_hca;
  1061. u64 icm_size;
  1062. int err;
  1063. if (!mlx4_is_slave(dev)) {
  1064. err = mlx4_QUERY_FW(dev);
  1065. if (err) {
  1066. if (err == -EACCES)
  1067. mlx4_info(dev, "non-primary physical function, skipping.\n");
  1068. else
  1069. mlx4_err(dev, "QUERY_FW command failed, aborting.\n");
  1070. goto unmap_bf;
  1071. }
  1072. err = mlx4_load_fw(dev);
  1073. if (err) {
  1074. mlx4_err(dev, "Failed to start FW, aborting.\n");
  1075. goto unmap_bf;
  1076. }
  1077. mlx4_cfg.log_pg_sz_m = 1;
  1078. mlx4_cfg.log_pg_sz = 0;
  1079. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  1080. if (err)
  1081. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  1082. err = mlx4_dev_cap(dev, &dev_cap);
  1083. if (err) {
  1084. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  1085. goto err_stop_fw;
  1086. }
  1087. if (mlx4_is_master(dev))
  1088. mlx4_parav_master_pf_caps(dev);
  1089. priv->fs_hash_mode = MLX4_FS_L2_HASH;
  1090. switch (priv->fs_hash_mode) {
  1091. case MLX4_FS_L2_HASH:
  1092. init_hca.fs_hash_enable_bits = 0;
  1093. break;
  1094. case MLX4_FS_L2_L3_L4_HASH:
  1095. /* Enable flow steering with
  1096. * udp unicast and tcp unicast
  1097. */
  1098. init_hca.fs_hash_enable_bits =
  1099. MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN;
  1100. break;
  1101. }
  1102. profile = default_profile;
  1103. if (dev->caps.steering_mode ==
  1104. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1105. profile.num_mcg = MLX4_FS_NUM_MCG;
  1106. icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
  1107. &init_hca);
  1108. if ((long long) icm_size < 0) {
  1109. err = icm_size;
  1110. goto err_stop_fw;
  1111. }
  1112. dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
  1113. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  1114. init_hca.uar_page_sz = PAGE_SHIFT - 12;
  1115. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  1116. if (err)
  1117. goto err_stop_fw;
  1118. err = mlx4_INIT_HCA(dev, &init_hca);
  1119. if (err) {
  1120. mlx4_err(dev, "INIT_HCA command failed, aborting.\n");
  1121. goto err_free_icm;
  1122. }
  1123. } else {
  1124. err = mlx4_init_slave(dev);
  1125. if (err) {
  1126. mlx4_err(dev, "Failed to initialize slave\n");
  1127. goto unmap_bf;
  1128. }
  1129. err = mlx4_slave_cap(dev);
  1130. if (err) {
  1131. mlx4_err(dev, "Failed to obtain slave caps\n");
  1132. goto err_close;
  1133. }
  1134. }
  1135. if (map_bf_area(dev))
  1136. mlx4_dbg(dev, "Failed to map blue flame area\n");
  1137. /*Only the master set the ports, all the rest got it from it.*/
  1138. if (!mlx4_is_slave(dev))
  1139. mlx4_set_port_mask(dev);
  1140. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  1141. if (err) {
  1142. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting.\n");
  1143. goto err_close;
  1144. }
  1145. priv->eq_table.inta_pin = adapter.inta_pin;
  1146. memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
  1147. return 0;
  1148. err_close:
  1149. mlx4_close_hca(dev);
  1150. err_free_icm:
  1151. if (!mlx4_is_slave(dev))
  1152. mlx4_free_icms(dev);
  1153. err_stop_fw:
  1154. if (!mlx4_is_slave(dev)) {
  1155. mlx4_UNMAP_FA(dev);
  1156. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  1157. }
  1158. unmap_bf:
  1159. unmap_bf_area(dev);
  1160. return err;
  1161. }
  1162. static int mlx4_init_counters_table(struct mlx4_dev *dev)
  1163. {
  1164. struct mlx4_priv *priv = mlx4_priv(dev);
  1165. int nent;
  1166. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1167. return -ENOENT;
  1168. nent = dev->caps.max_counters;
  1169. return mlx4_bitmap_init(&priv->counters_bitmap, nent, nent - 1, 0, 0);
  1170. }
  1171. static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
  1172. {
  1173. mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
  1174. }
  1175. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1176. {
  1177. struct mlx4_priv *priv = mlx4_priv(dev);
  1178. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  1179. return -ENOENT;
  1180. *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
  1181. if (*idx == -1)
  1182. return -ENOMEM;
  1183. return 0;
  1184. }
  1185. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  1186. {
  1187. u64 out_param;
  1188. int err;
  1189. if (mlx4_is_mfunc(dev)) {
  1190. err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
  1191. RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
  1192. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1193. if (!err)
  1194. *idx = get_param_l(&out_param);
  1195. return err;
  1196. }
  1197. return __mlx4_counter_alloc(dev, idx);
  1198. }
  1199. EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
  1200. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1201. {
  1202. mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx);
  1203. return;
  1204. }
  1205. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  1206. {
  1207. u64 in_param;
  1208. if (mlx4_is_mfunc(dev)) {
  1209. set_param_l(&in_param, idx);
  1210. mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
  1211. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  1212. MLX4_CMD_WRAPPED);
  1213. return;
  1214. }
  1215. __mlx4_counter_free(dev, idx);
  1216. }
  1217. EXPORT_SYMBOL_GPL(mlx4_counter_free);
  1218. static int mlx4_setup_hca(struct mlx4_dev *dev)
  1219. {
  1220. struct mlx4_priv *priv = mlx4_priv(dev);
  1221. int err;
  1222. int port;
  1223. __be32 ib_port_default_caps;
  1224. err = mlx4_init_uar_table(dev);
  1225. if (err) {
  1226. mlx4_err(dev, "Failed to initialize "
  1227. "user access region table, aborting.\n");
  1228. return err;
  1229. }
  1230. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  1231. if (err) {
  1232. mlx4_err(dev, "Failed to allocate driver access region, "
  1233. "aborting.\n");
  1234. goto err_uar_table_free;
  1235. }
  1236. priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  1237. if (!priv->kar) {
  1238. mlx4_err(dev, "Couldn't map kernel access region, "
  1239. "aborting.\n");
  1240. err = -ENOMEM;
  1241. goto err_uar_free;
  1242. }
  1243. err = mlx4_init_pd_table(dev);
  1244. if (err) {
  1245. mlx4_err(dev, "Failed to initialize "
  1246. "protection domain table, aborting.\n");
  1247. goto err_kar_unmap;
  1248. }
  1249. err = mlx4_init_xrcd_table(dev);
  1250. if (err) {
  1251. mlx4_err(dev, "Failed to initialize "
  1252. "reliable connection domain table, aborting.\n");
  1253. goto err_pd_table_free;
  1254. }
  1255. err = mlx4_init_mr_table(dev);
  1256. if (err) {
  1257. mlx4_err(dev, "Failed to initialize "
  1258. "memory region table, aborting.\n");
  1259. goto err_xrcd_table_free;
  1260. }
  1261. err = mlx4_init_eq_table(dev);
  1262. if (err) {
  1263. mlx4_err(dev, "Failed to initialize "
  1264. "event queue table, aborting.\n");
  1265. goto err_mr_table_free;
  1266. }
  1267. err = mlx4_cmd_use_events(dev);
  1268. if (err) {
  1269. mlx4_err(dev, "Failed to switch to event-driven "
  1270. "firmware commands, aborting.\n");
  1271. goto err_eq_table_free;
  1272. }
  1273. err = mlx4_NOP(dev);
  1274. if (err) {
  1275. if (dev->flags & MLX4_FLAG_MSI_X) {
  1276. mlx4_warn(dev, "NOP command failed to generate MSI-X "
  1277. "interrupt IRQ %d).\n",
  1278. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1279. mlx4_warn(dev, "Trying again without MSI-X.\n");
  1280. } else {
  1281. mlx4_err(dev, "NOP command failed to generate interrupt "
  1282. "(IRQ %d), aborting.\n",
  1283. priv->eq_table.eq[dev->caps.num_comp_vectors].irq);
  1284. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  1285. }
  1286. goto err_cmd_poll;
  1287. }
  1288. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  1289. err = mlx4_init_cq_table(dev);
  1290. if (err) {
  1291. mlx4_err(dev, "Failed to initialize "
  1292. "completion queue table, aborting.\n");
  1293. goto err_cmd_poll;
  1294. }
  1295. err = mlx4_init_srq_table(dev);
  1296. if (err) {
  1297. mlx4_err(dev, "Failed to initialize "
  1298. "shared receive queue table, aborting.\n");
  1299. goto err_cq_table_free;
  1300. }
  1301. err = mlx4_init_qp_table(dev);
  1302. if (err) {
  1303. mlx4_err(dev, "Failed to initialize "
  1304. "queue pair table, aborting.\n");
  1305. goto err_srq_table_free;
  1306. }
  1307. if (!mlx4_is_slave(dev)) {
  1308. err = mlx4_init_mcg_table(dev);
  1309. if (err) {
  1310. mlx4_err(dev, "Failed to initialize "
  1311. "multicast group table, aborting.\n");
  1312. goto err_qp_table_free;
  1313. }
  1314. }
  1315. err = mlx4_init_counters_table(dev);
  1316. if (err && err != -ENOENT) {
  1317. mlx4_err(dev, "Failed to initialize counters table, aborting.\n");
  1318. goto err_mcg_table_free;
  1319. }
  1320. if (!mlx4_is_slave(dev)) {
  1321. for (port = 1; port <= dev->caps.num_ports; port++) {
  1322. ib_port_default_caps = 0;
  1323. err = mlx4_get_port_ib_caps(dev, port,
  1324. &ib_port_default_caps);
  1325. if (err)
  1326. mlx4_warn(dev, "failed to get port %d default "
  1327. "ib capabilities (%d). Continuing "
  1328. "with caps = 0\n", port, err);
  1329. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  1330. /* initialize per-slave default ib port capabilities */
  1331. if (mlx4_is_master(dev)) {
  1332. int i;
  1333. for (i = 0; i < dev->num_slaves; i++) {
  1334. if (i == mlx4_master_func_num(dev))
  1335. continue;
  1336. priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
  1337. ib_port_default_caps;
  1338. }
  1339. }
  1340. if (mlx4_is_mfunc(dev))
  1341. dev->caps.port_ib_mtu[port] = IB_MTU_2048;
  1342. else
  1343. dev->caps.port_ib_mtu[port] = IB_MTU_4096;
  1344. err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
  1345. dev->caps.pkey_table_len[port] : -1);
  1346. if (err) {
  1347. mlx4_err(dev, "Failed to set port %d, aborting\n",
  1348. port);
  1349. goto err_counters_table_free;
  1350. }
  1351. }
  1352. }
  1353. return 0;
  1354. err_counters_table_free:
  1355. mlx4_cleanup_counters_table(dev);
  1356. err_mcg_table_free:
  1357. mlx4_cleanup_mcg_table(dev);
  1358. err_qp_table_free:
  1359. mlx4_cleanup_qp_table(dev);
  1360. err_srq_table_free:
  1361. mlx4_cleanup_srq_table(dev);
  1362. err_cq_table_free:
  1363. mlx4_cleanup_cq_table(dev);
  1364. err_cmd_poll:
  1365. mlx4_cmd_use_polling(dev);
  1366. err_eq_table_free:
  1367. mlx4_cleanup_eq_table(dev);
  1368. err_mr_table_free:
  1369. mlx4_cleanup_mr_table(dev);
  1370. err_xrcd_table_free:
  1371. mlx4_cleanup_xrcd_table(dev);
  1372. err_pd_table_free:
  1373. mlx4_cleanup_pd_table(dev);
  1374. err_kar_unmap:
  1375. iounmap(priv->kar);
  1376. err_uar_free:
  1377. mlx4_uar_free(dev, &priv->driver_uar);
  1378. err_uar_table_free:
  1379. mlx4_cleanup_uar_table(dev);
  1380. return err;
  1381. }
  1382. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  1383. {
  1384. struct mlx4_priv *priv = mlx4_priv(dev);
  1385. struct msix_entry *entries;
  1386. int nreq = min_t(int, dev->caps.num_ports *
  1387. min_t(int, netif_get_num_default_rss_queues() + 1,
  1388. MAX_MSIX_P_PORT) + MSIX_LEGACY_SZ, MAX_MSIX);
  1389. int err;
  1390. int i;
  1391. if (msi_x) {
  1392. /* In multifunction mode each function gets 2 msi-X vectors
  1393. * one for data path completions anf the other for asynch events
  1394. * or command completions */
  1395. if (mlx4_is_mfunc(dev)) {
  1396. nreq = 2;
  1397. } else {
  1398. nreq = min_t(int, dev->caps.num_eqs -
  1399. dev->caps.reserved_eqs, nreq);
  1400. }
  1401. entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
  1402. if (!entries)
  1403. goto no_msi;
  1404. for (i = 0; i < nreq; ++i)
  1405. entries[i].entry = i;
  1406. retry:
  1407. err = pci_enable_msix(dev->pdev, entries, nreq);
  1408. if (err) {
  1409. /* Try again if at least 2 vectors are available */
  1410. if (err > 1) {
  1411. mlx4_info(dev, "Requested %d vectors, "
  1412. "but only %d MSI-X vectors available, "
  1413. "trying again\n", nreq, err);
  1414. nreq = err;
  1415. goto retry;
  1416. }
  1417. kfree(entries);
  1418. goto no_msi;
  1419. }
  1420. if (nreq <
  1421. MSIX_LEGACY_SZ + dev->caps.num_ports * MIN_MSIX_P_PORT) {
  1422. /*Working in legacy mode , all EQ's shared*/
  1423. dev->caps.comp_pool = 0;
  1424. dev->caps.num_comp_vectors = nreq - 1;
  1425. } else {
  1426. dev->caps.comp_pool = nreq - MSIX_LEGACY_SZ;
  1427. dev->caps.num_comp_vectors = MSIX_LEGACY_SZ - 1;
  1428. }
  1429. for (i = 0; i < nreq; ++i)
  1430. priv->eq_table.eq[i].irq = entries[i].vector;
  1431. dev->flags |= MLX4_FLAG_MSI_X;
  1432. kfree(entries);
  1433. return;
  1434. }
  1435. no_msi:
  1436. dev->caps.num_comp_vectors = 1;
  1437. dev->caps.comp_pool = 0;
  1438. for (i = 0; i < 2; ++i)
  1439. priv->eq_table.eq[i].irq = dev->pdev->irq;
  1440. }
  1441. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  1442. {
  1443. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  1444. int err = 0;
  1445. info->dev = dev;
  1446. info->port = port;
  1447. if (!mlx4_is_slave(dev)) {
  1448. INIT_RADIX_TREE(&info->mac_tree, GFP_KERNEL);
  1449. mlx4_init_mac_table(dev, &info->mac_table);
  1450. mlx4_init_vlan_table(dev, &info->vlan_table);
  1451. info->base_qpn =
  1452. dev->caps.reserved_qps_base[MLX4_QP_REGION_ETH_ADDR] +
  1453. (port - 1) * (1 << log_num_mac);
  1454. }
  1455. sprintf(info->dev_name, "mlx4_port%d", port);
  1456. info->port_attr.attr.name = info->dev_name;
  1457. if (mlx4_is_mfunc(dev))
  1458. info->port_attr.attr.mode = S_IRUGO;
  1459. else {
  1460. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  1461. info->port_attr.store = set_port_type;
  1462. }
  1463. info->port_attr.show = show_port_type;
  1464. sysfs_attr_init(&info->port_attr.attr);
  1465. err = device_create_file(&dev->pdev->dev, &info->port_attr);
  1466. if (err) {
  1467. mlx4_err(dev, "Failed to create file for port %d\n", port);
  1468. info->port = -1;
  1469. }
  1470. sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
  1471. info->port_mtu_attr.attr.name = info->dev_mtu_name;
  1472. if (mlx4_is_mfunc(dev))
  1473. info->port_mtu_attr.attr.mode = S_IRUGO;
  1474. else {
  1475. info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
  1476. info->port_mtu_attr.store = set_port_ib_mtu;
  1477. }
  1478. info->port_mtu_attr.show = show_port_ib_mtu;
  1479. sysfs_attr_init(&info->port_mtu_attr.attr);
  1480. err = device_create_file(&dev->pdev->dev, &info->port_mtu_attr);
  1481. if (err) {
  1482. mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
  1483. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1484. info->port = -1;
  1485. }
  1486. return err;
  1487. }
  1488. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  1489. {
  1490. if (info->port < 0)
  1491. return;
  1492. device_remove_file(&info->dev->pdev->dev, &info->port_attr);
  1493. device_remove_file(&info->dev->pdev->dev, &info->port_mtu_attr);
  1494. }
  1495. static int mlx4_init_steering(struct mlx4_dev *dev)
  1496. {
  1497. struct mlx4_priv *priv = mlx4_priv(dev);
  1498. int num_entries = dev->caps.num_ports;
  1499. int i, j;
  1500. priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
  1501. if (!priv->steer)
  1502. return -ENOMEM;
  1503. for (i = 0; i < num_entries; i++)
  1504. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1505. INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
  1506. INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
  1507. }
  1508. return 0;
  1509. }
  1510. static void mlx4_clear_steering(struct mlx4_dev *dev)
  1511. {
  1512. struct mlx4_priv *priv = mlx4_priv(dev);
  1513. struct mlx4_steer_index *entry, *tmp_entry;
  1514. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  1515. int num_entries = dev->caps.num_ports;
  1516. int i, j;
  1517. for (i = 0; i < num_entries; i++) {
  1518. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  1519. list_for_each_entry_safe(pqp, tmp_pqp,
  1520. &priv->steer[i].promisc_qps[j],
  1521. list) {
  1522. list_del(&pqp->list);
  1523. kfree(pqp);
  1524. }
  1525. list_for_each_entry_safe(entry, tmp_entry,
  1526. &priv->steer[i].steer_entries[j],
  1527. list) {
  1528. list_del(&entry->list);
  1529. list_for_each_entry_safe(pqp, tmp_pqp,
  1530. &entry->duplicates,
  1531. list) {
  1532. list_del(&pqp->list);
  1533. kfree(pqp);
  1534. }
  1535. kfree(entry);
  1536. }
  1537. }
  1538. }
  1539. kfree(priv->steer);
  1540. }
  1541. static int extended_func_num(struct pci_dev *pdev)
  1542. {
  1543. return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
  1544. }
  1545. #define MLX4_OWNER_BASE 0x8069c
  1546. #define MLX4_OWNER_SIZE 4
  1547. static int mlx4_get_ownership(struct mlx4_dev *dev)
  1548. {
  1549. void __iomem *owner;
  1550. u32 ret;
  1551. if (pci_channel_offline(dev->pdev))
  1552. return -EIO;
  1553. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1554. MLX4_OWNER_SIZE);
  1555. if (!owner) {
  1556. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1557. return -ENOMEM;
  1558. }
  1559. ret = readl(owner);
  1560. iounmap(owner);
  1561. return (int) !!ret;
  1562. }
  1563. static void mlx4_free_ownership(struct mlx4_dev *dev)
  1564. {
  1565. void __iomem *owner;
  1566. if (pci_channel_offline(dev->pdev))
  1567. return;
  1568. owner = ioremap(pci_resource_start(dev->pdev, 0) + MLX4_OWNER_BASE,
  1569. MLX4_OWNER_SIZE);
  1570. if (!owner) {
  1571. mlx4_err(dev, "Failed to obtain ownership bit\n");
  1572. return;
  1573. }
  1574. writel(0, owner);
  1575. msleep(1000);
  1576. iounmap(owner);
  1577. }
  1578. static int __mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  1579. {
  1580. struct mlx4_priv *priv;
  1581. struct mlx4_dev *dev;
  1582. int err;
  1583. int port;
  1584. pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
  1585. err = pci_enable_device(pdev);
  1586. if (err) {
  1587. dev_err(&pdev->dev, "Cannot enable PCI device, "
  1588. "aborting.\n");
  1589. return err;
  1590. }
  1591. if (num_vfs > MLX4_MAX_NUM_VF) {
  1592. printk(KERN_ERR "There are more VF's (%d) than allowed(%d)\n",
  1593. num_vfs, MLX4_MAX_NUM_VF);
  1594. return -EINVAL;
  1595. }
  1596. /*
  1597. * Check for BARs.
  1598. */
  1599. if (((id == NULL) || !(id->driver_data & MLX4_VF)) &&
  1600. !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1601. dev_err(&pdev->dev, "Missing DCS, aborting."
  1602. "(id == 0X%p, id->driver_data: 0x%lx,"
  1603. " pci_resource_flags(pdev, 0):0x%lx)\n", id,
  1604. id ? id->driver_data : 0, pci_resource_flags(pdev, 0));
  1605. err = -ENODEV;
  1606. goto err_disable_pdev;
  1607. }
  1608. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  1609. dev_err(&pdev->dev, "Missing UAR, aborting.\n");
  1610. err = -ENODEV;
  1611. goto err_disable_pdev;
  1612. }
  1613. err = pci_request_regions(pdev, DRV_NAME);
  1614. if (err) {
  1615. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  1616. goto err_disable_pdev;
  1617. }
  1618. pci_set_master(pdev);
  1619. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  1620. if (err) {
  1621. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask.\n");
  1622. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1623. if (err) {
  1624. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting.\n");
  1625. goto err_release_regions;
  1626. }
  1627. }
  1628. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1629. if (err) {
  1630. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit "
  1631. "consistent PCI DMA mask.\n");
  1632. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1633. if (err) {
  1634. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, "
  1635. "aborting.\n");
  1636. goto err_release_regions;
  1637. }
  1638. }
  1639. /* Allow large DMA segments, up to the firmware limit of 1 GB */
  1640. dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
  1641. priv = kzalloc(sizeof *priv, GFP_KERNEL);
  1642. if (!priv) {
  1643. dev_err(&pdev->dev, "Device struct alloc failed, "
  1644. "aborting.\n");
  1645. err = -ENOMEM;
  1646. goto err_release_regions;
  1647. }
  1648. dev = &priv->dev;
  1649. dev->pdev = pdev;
  1650. INIT_LIST_HEAD(&priv->ctx_list);
  1651. spin_lock_init(&priv->ctx_lock);
  1652. mutex_init(&priv->port_mutex);
  1653. INIT_LIST_HEAD(&priv->pgdir_list);
  1654. mutex_init(&priv->pgdir_mutex);
  1655. INIT_LIST_HEAD(&priv->bf_list);
  1656. mutex_init(&priv->bf_mutex);
  1657. dev->rev_id = pdev->revision;
  1658. /* Detect if this device is a virtual function */
  1659. if (id && id->driver_data & MLX4_VF) {
  1660. /* When acting as pf, we normally skip vfs unless explicitly
  1661. * requested to probe them. */
  1662. if (num_vfs && extended_func_num(pdev) > probe_vf) {
  1663. mlx4_warn(dev, "Skipping virtual function:%d\n",
  1664. extended_func_num(pdev));
  1665. err = -ENODEV;
  1666. goto err_free_dev;
  1667. }
  1668. mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
  1669. dev->flags |= MLX4_FLAG_SLAVE;
  1670. } else {
  1671. /* We reset the device and enable SRIOV only for physical
  1672. * devices. Try to claim ownership on the device;
  1673. * if already taken, skip -- do not allow multiple PFs */
  1674. err = mlx4_get_ownership(dev);
  1675. if (err) {
  1676. if (err < 0)
  1677. goto err_free_dev;
  1678. else {
  1679. mlx4_warn(dev, "Multiple PFs not yet supported."
  1680. " Skipping PF.\n");
  1681. err = -EINVAL;
  1682. goto err_free_dev;
  1683. }
  1684. }
  1685. if (num_vfs) {
  1686. mlx4_warn(dev, "Enabling sriov with:%d vfs\n", num_vfs);
  1687. err = pci_enable_sriov(pdev, num_vfs);
  1688. if (err) {
  1689. mlx4_err(dev, "Failed to enable sriov,"
  1690. "continuing without sriov enabled"
  1691. " (err = %d).\n", err);
  1692. err = 0;
  1693. } else {
  1694. mlx4_warn(dev, "Running in master mode\n");
  1695. dev->flags |= MLX4_FLAG_SRIOV |
  1696. MLX4_FLAG_MASTER;
  1697. dev->num_vfs = num_vfs;
  1698. }
  1699. }
  1700. /*
  1701. * Now reset the HCA before we touch the PCI capabilities or
  1702. * attempt a firmware command, since a boot ROM may have left
  1703. * the HCA in an undefined state.
  1704. */
  1705. err = mlx4_reset(dev);
  1706. if (err) {
  1707. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  1708. goto err_rel_own;
  1709. }
  1710. }
  1711. slave_start:
  1712. if (mlx4_cmd_init(dev)) {
  1713. mlx4_err(dev, "Failed to init command interface, aborting.\n");
  1714. goto err_sriov;
  1715. }
  1716. /* In slave functions, the communication channel must be initialized
  1717. * before posting commands. Also, init num_slaves before calling
  1718. * mlx4_init_hca */
  1719. if (mlx4_is_mfunc(dev)) {
  1720. if (mlx4_is_master(dev))
  1721. dev->num_slaves = MLX4_MAX_NUM_SLAVES;
  1722. else {
  1723. dev->num_slaves = 0;
  1724. if (mlx4_multi_func_init(dev)) {
  1725. mlx4_err(dev, "Failed to init slave mfunc"
  1726. " interface, aborting.\n");
  1727. goto err_cmd;
  1728. }
  1729. }
  1730. }
  1731. err = mlx4_init_hca(dev);
  1732. if (err) {
  1733. if (err == -EACCES) {
  1734. /* Not primary Physical function
  1735. * Running in slave mode */
  1736. mlx4_cmd_cleanup(dev);
  1737. dev->flags |= MLX4_FLAG_SLAVE;
  1738. dev->flags &= ~MLX4_FLAG_MASTER;
  1739. goto slave_start;
  1740. } else
  1741. goto err_mfunc;
  1742. }
  1743. /* In master functions, the communication channel must be initialized
  1744. * after obtaining its address from fw */
  1745. if (mlx4_is_master(dev)) {
  1746. if (mlx4_multi_func_init(dev)) {
  1747. mlx4_err(dev, "Failed to init master mfunc"
  1748. "interface, aborting.\n");
  1749. goto err_close;
  1750. }
  1751. }
  1752. err = mlx4_alloc_eq_table(dev);
  1753. if (err)
  1754. goto err_master_mfunc;
  1755. priv->msix_ctl.pool_bm = 0;
  1756. mutex_init(&priv->msix_ctl.pool_lock);
  1757. mlx4_enable_msi_x(dev);
  1758. if ((mlx4_is_mfunc(dev)) &&
  1759. !(dev->flags & MLX4_FLAG_MSI_X)) {
  1760. mlx4_err(dev, "INTx is not supported in multi-function mode."
  1761. " aborting.\n");
  1762. goto err_free_eq;
  1763. }
  1764. if (!mlx4_is_slave(dev)) {
  1765. err = mlx4_init_steering(dev);
  1766. if (err)
  1767. goto err_free_eq;
  1768. }
  1769. err = mlx4_setup_hca(dev);
  1770. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
  1771. !mlx4_is_mfunc(dev)) {
  1772. dev->flags &= ~MLX4_FLAG_MSI_X;
  1773. dev->caps.num_comp_vectors = 1;
  1774. dev->caps.comp_pool = 0;
  1775. pci_disable_msix(pdev);
  1776. err = mlx4_setup_hca(dev);
  1777. }
  1778. if (err)
  1779. goto err_steer;
  1780. for (port = 1; port <= dev->caps.num_ports; port++) {
  1781. err = mlx4_init_port_info(dev, port);
  1782. if (err)
  1783. goto err_port;
  1784. }
  1785. err = mlx4_register_device(dev);
  1786. if (err)
  1787. goto err_port;
  1788. mlx4_sense_init(dev);
  1789. mlx4_start_sense(dev);
  1790. pci_set_drvdata(pdev, dev);
  1791. return 0;
  1792. err_port:
  1793. for (--port; port >= 1; --port)
  1794. mlx4_cleanup_port_info(&priv->port[port]);
  1795. mlx4_cleanup_counters_table(dev);
  1796. mlx4_cleanup_mcg_table(dev);
  1797. mlx4_cleanup_qp_table(dev);
  1798. mlx4_cleanup_srq_table(dev);
  1799. mlx4_cleanup_cq_table(dev);
  1800. mlx4_cmd_use_polling(dev);
  1801. mlx4_cleanup_eq_table(dev);
  1802. mlx4_cleanup_mr_table(dev);
  1803. mlx4_cleanup_xrcd_table(dev);
  1804. mlx4_cleanup_pd_table(dev);
  1805. mlx4_cleanup_uar_table(dev);
  1806. err_steer:
  1807. if (!mlx4_is_slave(dev))
  1808. mlx4_clear_steering(dev);
  1809. err_free_eq:
  1810. mlx4_free_eq_table(dev);
  1811. err_master_mfunc:
  1812. if (mlx4_is_master(dev))
  1813. mlx4_multi_func_cleanup(dev);
  1814. err_close:
  1815. if (dev->flags & MLX4_FLAG_MSI_X)
  1816. pci_disable_msix(pdev);
  1817. mlx4_close_hca(dev);
  1818. err_mfunc:
  1819. if (mlx4_is_slave(dev))
  1820. mlx4_multi_func_cleanup(dev);
  1821. err_cmd:
  1822. mlx4_cmd_cleanup(dev);
  1823. err_sriov:
  1824. if (dev->flags & MLX4_FLAG_SRIOV)
  1825. pci_disable_sriov(pdev);
  1826. err_rel_own:
  1827. if (!mlx4_is_slave(dev))
  1828. mlx4_free_ownership(dev);
  1829. err_free_dev:
  1830. kfree(priv);
  1831. err_release_regions:
  1832. pci_release_regions(pdev);
  1833. err_disable_pdev:
  1834. pci_disable_device(pdev);
  1835. pci_set_drvdata(pdev, NULL);
  1836. return err;
  1837. }
  1838. static int __devinit mlx4_init_one(struct pci_dev *pdev,
  1839. const struct pci_device_id *id)
  1840. {
  1841. printk_once(KERN_INFO "%s", mlx4_version);
  1842. return __mlx4_init_one(pdev, id);
  1843. }
  1844. static void mlx4_remove_one(struct pci_dev *pdev)
  1845. {
  1846. struct mlx4_dev *dev = pci_get_drvdata(pdev);
  1847. struct mlx4_priv *priv = mlx4_priv(dev);
  1848. int p;
  1849. if (dev) {
  1850. /* in SRIOV it is not allowed to unload the pf's
  1851. * driver while there are alive vf's */
  1852. if (mlx4_is_master(dev)) {
  1853. if (mlx4_how_many_lives_vf(dev))
  1854. printk(KERN_ERR "Removing PF when there are assigned VF's !!!\n");
  1855. }
  1856. mlx4_stop_sense(dev);
  1857. mlx4_unregister_device(dev);
  1858. for (p = 1; p <= dev->caps.num_ports; p++) {
  1859. mlx4_cleanup_port_info(&priv->port[p]);
  1860. mlx4_CLOSE_PORT(dev, p);
  1861. }
  1862. if (mlx4_is_master(dev))
  1863. mlx4_free_resource_tracker(dev,
  1864. RES_TR_FREE_SLAVES_ONLY);
  1865. mlx4_cleanup_counters_table(dev);
  1866. mlx4_cleanup_mcg_table(dev);
  1867. mlx4_cleanup_qp_table(dev);
  1868. mlx4_cleanup_srq_table(dev);
  1869. mlx4_cleanup_cq_table(dev);
  1870. mlx4_cmd_use_polling(dev);
  1871. mlx4_cleanup_eq_table(dev);
  1872. mlx4_cleanup_mr_table(dev);
  1873. mlx4_cleanup_xrcd_table(dev);
  1874. mlx4_cleanup_pd_table(dev);
  1875. if (mlx4_is_master(dev))
  1876. mlx4_free_resource_tracker(dev,
  1877. RES_TR_FREE_STRUCTS_ONLY);
  1878. iounmap(priv->kar);
  1879. mlx4_uar_free(dev, &priv->driver_uar);
  1880. mlx4_cleanup_uar_table(dev);
  1881. if (!mlx4_is_slave(dev))
  1882. mlx4_clear_steering(dev);
  1883. mlx4_free_eq_table(dev);
  1884. if (mlx4_is_master(dev))
  1885. mlx4_multi_func_cleanup(dev);
  1886. mlx4_close_hca(dev);
  1887. if (mlx4_is_slave(dev))
  1888. mlx4_multi_func_cleanup(dev);
  1889. mlx4_cmd_cleanup(dev);
  1890. if (dev->flags & MLX4_FLAG_MSI_X)
  1891. pci_disable_msix(pdev);
  1892. if (dev->flags & MLX4_FLAG_SRIOV) {
  1893. mlx4_warn(dev, "Disabling sriov\n");
  1894. pci_disable_sriov(pdev);
  1895. }
  1896. if (!mlx4_is_slave(dev))
  1897. mlx4_free_ownership(dev);
  1898. kfree(priv);
  1899. pci_release_regions(pdev);
  1900. pci_disable_device(pdev);
  1901. pci_set_drvdata(pdev, NULL);
  1902. }
  1903. }
  1904. int mlx4_restart_one(struct pci_dev *pdev)
  1905. {
  1906. mlx4_remove_one(pdev);
  1907. return __mlx4_init_one(pdev, NULL);
  1908. }
  1909. static DEFINE_PCI_DEVICE_TABLE(mlx4_pci_table) = {
  1910. /* MT25408 "Hermon" SDR */
  1911. { PCI_VDEVICE(MELLANOX, 0x6340), 0 },
  1912. /* MT25408 "Hermon" DDR */
  1913. { PCI_VDEVICE(MELLANOX, 0x634a), 0 },
  1914. /* MT25408 "Hermon" QDR */
  1915. { PCI_VDEVICE(MELLANOX, 0x6354), 0 },
  1916. /* MT25408 "Hermon" DDR PCIe gen2 */
  1917. { PCI_VDEVICE(MELLANOX, 0x6732), 0 },
  1918. /* MT25408 "Hermon" QDR PCIe gen2 */
  1919. { PCI_VDEVICE(MELLANOX, 0x673c), 0 },
  1920. /* MT25408 "Hermon" EN 10GigE */
  1921. { PCI_VDEVICE(MELLANOX, 0x6368), 0 },
  1922. /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
  1923. { PCI_VDEVICE(MELLANOX, 0x6750), 0 },
  1924. /* MT25458 ConnectX EN 10GBASE-T 10GigE */
  1925. { PCI_VDEVICE(MELLANOX, 0x6372), 0 },
  1926. /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
  1927. { PCI_VDEVICE(MELLANOX, 0x675a), 0 },
  1928. /* MT26468 ConnectX EN 10GigE PCIe gen2*/
  1929. { PCI_VDEVICE(MELLANOX, 0x6764), 0 },
  1930. /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
  1931. { PCI_VDEVICE(MELLANOX, 0x6746), 0 },
  1932. /* MT26478 ConnectX2 40GigE PCIe gen2 */
  1933. { PCI_VDEVICE(MELLANOX, 0x676e), 0 },
  1934. /* MT25400 Family [ConnectX-2 Virtual Function] */
  1935. { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_VF },
  1936. /* MT27500 Family [ConnectX-3] */
  1937. { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
  1938. /* MT27500 Family [ConnectX-3 Virtual Function] */
  1939. { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_VF },
  1940. { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
  1941. { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
  1942. { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
  1943. { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
  1944. { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
  1945. { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
  1946. { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
  1947. { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
  1948. { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
  1949. { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
  1950. { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
  1951. { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
  1952. { 0, }
  1953. };
  1954. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  1955. static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
  1956. pci_channel_state_t state)
  1957. {
  1958. mlx4_remove_one(pdev);
  1959. return state == pci_channel_io_perm_failure ?
  1960. PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
  1961. }
  1962. static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
  1963. {
  1964. int ret = __mlx4_init_one(pdev, NULL);
  1965. return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
  1966. }
  1967. static struct pci_error_handlers mlx4_err_handler = {
  1968. .error_detected = mlx4_pci_err_detected,
  1969. .slot_reset = mlx4_pci_slot_reset,
  1970. };
  1971. static struct pci_driver mlx4_driver = {
  1972. .name = DRV_NAME,
  1973. .id_table = mlx4_pci_table,
  1974. .probe = mlx4_init_one,
  1975. .remove = __devexit_p(mlx4_remove_one),
  1976. .err_handler = &mlx4_err_handler,
  1977. };
  1978. static int __init mlx4_verify_params(void)
  1979. {
  1980. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  1981. pr_warning("mlx4_core: bad num_mac: %d\n", log_num_mac);
  1982. return -1;
  1983. }
  1984. if (log_num_vlan != 0)
  1985. pr_warning("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
  1986. MLX4_LOG_NUM_VLANS);
  1987. if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
  1988. pr_warning("mlx4_core: bad log_mtts_per_seg: %d\n", log_mtts_per_seg);
  1989. return -1;
  1990. }
  1991. /* Check if module param for ports type has legal combination */
  1992. if (port_type_array[0] == false && port_type_array[1] == true) {
  1993. printk(KERN_WARNING "Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
  1994. port_type_array[0] = true;
  1995. }
  1996. return 0;
  1997. }
  1998. static int __init mlx4_init(void)
  1999. {
  2000. int ret;
  2001. if (mlx4_verify_params())
  2002. return -EINVAL;
  2003. mlx4_catas_init();
  2004. mlx4_wq = create_singlethread_workqueue("mlx4");
  2005. if (!mlx4_wq)
  2006. return -ENOMEM;
  2007. ret = pci_register_driver(&mlx4_driver);
  2008. return ret < 0 ? ret : 0;
  2009. }
  2010. static void __exit mlx4_cleanup(void)
  2011. {
  2012. pci_unregister_driver(&mlx4_driver);
  2013. destroy_workqueue(mlx4_wq);
  2014. }
  2015. module_init(mlx4_init);
  2016. module_exit(mlx4_cleanup);