fw.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "DPDP",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [59] = "Port management change event support",
  105. };
  106. int i;
  107. mlx4_dbg(dev, "DEV_CAP flags:\n");
  108. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  109. if (fname[i] && (flags & (1LL << i)))
  110. mlx4_dbg(dev, " %s\n", fname[i]);
  111. }
  112. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  113. {
  114. static const char * const fname[] = {
  115. [0] = "RSS support",
  116. [1] = "RSS Toeplitz Hash Function support",
  117. [2] = "RSS XOR Hash Function support",
  118. [3] = "Device manage flow steering support"
  119. };
  120. int i;
  121. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  122. if (fname[i] && (flags & (1LL << i)))
  123. mlx4_dbg(dev, " %s\n", fname[i]);
  124. }
  125. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  126. {
  127. struct mlx4_cmd_mailbox *mailbox;
  128. u32 *inbox;
  129. int err = 0;
  130. #define MOD_STAT_CFG_IN_SIZE 0x100
  131. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  132. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  133. mailbox = mlx4_alloc_cmd_mailbox(dev);
  134. if (IS_ERR(mailbox))
  135. return PTR_ERR(mailbox);
  136. inbox = mailbox->buf;
  137. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  138. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  139. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  140. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  141. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  142. mlx4_free_cmd_mailbox(dev, mailbox);
  143. return err;
  144. }
  145. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  146. struct mlx4_vhcr *vhcr,
  147. struct mlx4_cmd_mailbox *inbox,
  148. struct mlx4_cmd_mailbox *outbox,
  149. struct mlx4_cmd_info *cmd)
  150. {
  151. u8 field;
  152. u32 size;
  153. int err = 0;
  154. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  155. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  156. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  157. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  158. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  159. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  160. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  161. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  162. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  163. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  164. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  165. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0X30
  166. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  167. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  168. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  169. /* when opcode modifier = 1 */
  170. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  171. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  172. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  173. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  174. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  175. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  176. if (vhcr->op_modifier == 1) {
  177. field = vhcr->in_modifier;
  178. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  179. field = 0;
  180. /* ensure force vlan and force mac bits are not set */
  181. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  182. /* ensure that phy_wqe_gid bit is not set */
  183. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  184. } else if (vhcr->op_modifier == 0) {
  185. /* enable rdma and ethernet interfaces */
  186. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
  187. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  188. field = dev->caps.num_ports;
  189. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  190. size = 0; /* no PF behaviour is set for now */
  191. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  192. field = 0; /* protected FMR support not available as yet */
  193. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  194. size = dev->caps.num_qps;
  195. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  196. size = dev->caps.num_srqs;
  197. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  198. size = dev->caps.num_cqs;
  199. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  200. size = dev->caps.num_eqs;
  201. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  202. size = dev->caps.reserved_eqs;
  203. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  204. size = dev->caps.num_mpts;
  205. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  206. size = dev->caps.num_mtts;
  207. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  208. size = dev->caps.num_mgms + dev->caps.num_amgms;
  209. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  210. } else
  211. err = -EINVAL;
  212. return err;
  213. }
  214. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, struct mlx4_func_cap *func_cap)
  215. {
  216. struct mlx4_cmd_mailbox *mailbox;
  217. u32 *outbox;
  218. u8 field;
  219. u32 size;
  220. int i;
  221. int err = 0;
  222. mailbox = mlx4_alloc_cmd_mailbox(dev);
  223. if (IS_ERR(mailbox))
  224. return PTR_ERR(mailbox);
  225. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FUNC_CAP,
  226. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  227. if (err)
  228. goto out;
  229. outbox = mailbox->buf;
  230. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  231. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  232. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  233. err = -EPROTONOSUPPORT;
  234. goto out;
  235. }
  236. func_cap->flags = field;
  237. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  238. func_cap->num_ports = field;
  239. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  240. func_cap->pf_context_behaviour = size;
  241. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  242. func_cap->qp_quota = size & 0xFFFFFF;
  243. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  244. func_cap->srq_quota = size & 0xFFFFFF;
  245. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  246. func_cap->cq_quota = size & 0xFFFFFF;
  247. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  248. func_cap->max_eq = size & 0xFFFFFF;
  249. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  250. func_cap->reserved_eq = size & 0xFFFFFF;
  251. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  252. func_cap->mpt_quota = size & 0xFFFFFF;
  253. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  254. func_cap->mtt_quota = size & 0xFFFFFF;
  255. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  256. func_cap->mcg_quota = size & 0xFFFFFF;
  257. for (i = 1; i <= func_cap->num_ports; ++i) {
  258. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 1,
  259. MLX4_CMD_QUERY_FUNC_CAP,
  260. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  261. if (err)
  262. goto out;
  263. if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH) {
  264. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  265. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  266. mlx4_err(dev, "VLAN is enforced on this port\n");
  267. err = -EPROTONOSUPPORT;
  268. goto out;
  269. }
  270. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  271. mlx4_err(dev, "Force mac is enabled on this port\n");
  272. err = -EPROTONOSUPPORT;
  273. goto out;
  274. }
  275. } else if (dev->caps.port_type[i] == MLX4_PORT_TYPE_IB) {
  276. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  277. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  278. mlx4_err(dev, "phy_wqe_gid is "
  279. "enforced on this ib port\n");
  280. err = -EPROTONOSUPPORT;
  281. goto out;
  282. }
  283. }
  284. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  285. func_cap->physical_port[i] = field;
  286. }
  287. /* All other resources are allocated by the master, but we still report
  288. * 'num' and 'reserved' capabilities as follows:
  289. * - num remains the maximum resource index
  290. * - 'num - reserved' is the total available objects of a resource, but
  291. * resource indices may be less than 'reserved'
  292. * TODO: set per-resource quotas */
  293. out:
  294. mlx4_free_cmd_mailbox(dev, mailbox);
  295. return err;
  296. }
  297. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  298. {
  299. struct mlx4_cmd_mailbox *mailbox;
  300. u32 *outbox;
  301. u8 field;
  302. u32 field32, flags, ext_flags;
  303. u16 size;
  304. u16 stat_rate;
  305. int err;
  306. int i;
  307. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  308. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  309. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  310. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  311. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  312. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  313. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  314. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  315. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  316. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  317. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  318. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  319. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  320. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  321. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  322. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  323. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  324. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  325. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  326. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  327. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  328. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  329. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  330. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  331. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  332. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  333. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  334. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  335. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  336. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  337. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  338. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  339. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  340. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  341. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  342. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  343. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  344. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  345. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  346. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  347. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  348. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  349. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  350. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  351. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  352. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  353. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  354. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  355. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  356. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  357. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  358. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  359. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  360. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  361. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  362. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  363. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  364. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  365. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  366. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  367. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  368. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  369. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  370. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  371. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  372. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  373. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  374. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  375. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  376. dev_cap->flags2 = 0;
  377. mailbox = mlx4_alloc_cmd_mailbox(dev);
  378. if (IS_ERR(mailbox))
  379. return PTR_ERR(mailbox);
  380. outbox = mailbox->buf;
  381. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  382. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  383. if (err)
  384. goto out;
  385. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  386. dev_cap->reserved_qps = 1 << (field & 0xf);
  387. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  388. dev_cap->max_qps = 1 << (field & 0x1f);
  389. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  390. dev_cap->reserved_srqs = 1 << (field >> 4);
  391. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  392. dev_cap->max_srqs = 1 << (field & 0x1f);
  393. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  394. dev_cap->max_cq_sz = 1 << field;
  395. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  396. dev_cap->reserved_cqs = 1 << (field & 0xf);
  397. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  398. dev_cap->max_cqs = 1 << (field & 0x1f);
  399. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  400. dev_cap->max_mpts = 1 << (field & 0x3f);
  401. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  402. dev_cap->reserved_eqs = field & 0xf;
  403. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  404. dev_cap->max_eqs = 1 << (field & 0xf);
  405. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  406. dev_cap->reserved_mtts = 1 << (field >> 4);
  407. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  408. dev_cap->max_mrw_sz = 1 << field;
  409. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  410. dev_cap->reserved_mrws = 1 << (field & 0xf);
  411. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  412. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  413. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  414. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  415. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  416. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  417. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  418. field &= 0x1f;
  419. if (!field)
  420. dev_cap->max_gso_sz = 0;
  421. else
  422. dev_cap->max_gso_sz = 1 << field;
  423. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  424. if (field & 0x20)
  425. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  426. if (field & 0x10)
  427. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  428. field &= 0xf;
  429. if (field) {
  430. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  431. dev_cap->max_rss_tbl_sz = 1 << field;
  432. } else
  433. dev_cap->max_rss_tbl_sz = 0;
  434. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  435. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  436. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  437. dev_cap->local_ca_ack_delay = field & 0x1f;
  438. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  439. dev_cap->num_ports = field & 0xf;
  440. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  441. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  442. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  443. if (field & 0x80)
  444. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  445. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  446. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  447. dev_cap->fs_max_num_qp_per_entry = field;
  448. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  449. dev_cap->stat_rate_support = stat_rate;
  450. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  451. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  452. dev_cap->flags = flags | (u64)ext_flags << 32;
  453. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  454. dev_cap->reserved_uars = field >> 4;
  455. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  456. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  457. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  458. dev_cap->min_page_sz = 1 << field;
  459. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  460. if (field & 0x80) {
  461. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  462. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  463. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  464. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  465. field = 3;
  466. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  467. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  468. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  469. } else {
  470. dev_cap->bf_reg_size = 0;
  471. mlx4_dbg(dev, "BlueFlame not available\n");
  472. }
  473. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  474. dev_cap->max_sq_sg = field;
  475. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  476. dev_cap->max_sq_desc_sz = size;
  477. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  478. dev_cap->max_qp_per_mcg = 1 << field;
  479. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  480. dev_cap->reserved_mgms = field & 0xf;
  481. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  482. dev_cap->max_mcgs = 1 << field;
  483. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  484. dev_cap->reserved_pds = field >> 4;
  485. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  486. dev_cap->max_pds = 1 << (field & 0x3f);
  487. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  488. dev_cap->reserved_xrcds = field >> 4;
  489. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  490. dev_cap->max_xrcds = 1 << (field & 0x1f);
  491. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  492. dev_cap->rdmarc_entry_sz = size;
  493. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  494. dev_cap->qpc_entry_sz = size;
  495. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  496. dev_cap->aux_entry_sz = size;
  497. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  498. dev_cap->altc_entry_sz = size;
  499. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  500. dev_cap->eqc_entry_sz = size;
  501. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  502. dev_cap->cqc_entry_sz = size;
  503. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  504. dev_cap->srq_entry_sz = size;
  505. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  506. dev_cap->cmpt_entry_sz = size;
  507. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  508. dev_cap->mtt_entry_sz = size;
  509. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  510. dev_cap->dmpt_entry_sz = size;
  511. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  512. dev_cap->max_srq_sz = 1 << field;
  513. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  514. dev_cap->max_qp_sz = 1 << field;
  515. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  516. dev_cap->resize_srq = field & 1;
  517. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  518. dev_cap->max_rq_sg = field;
  519. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  520. dev_cap->max_rq_desc_sz = size;
  521. MLX4_GET(dev_cap->bmme_flags, outbox,
  522. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  523. MLX4_GET(dev_cap->reserved_lkey, outbox,
  524. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  525. MLX4_GET(dev_cap->max_icm_sz, outbox,
  526. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  527. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  528. MLX4_GET(dev_cap->max_counters, outbox,
  529. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  530. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  531. for (i = 1; i <= dev_cap->num_ports; ++i) {
  532. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  533. dev_cap->max_vl[i] = field >> 4;
  534. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  535. dev_cap->ib_mtu[i] = field >> 4;
  536. dev_cap->max_port_width[i] = field & 0xf;
  537. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  538. dev_cap->max_gids[i] = 1 << (field & 0xf);
  539. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  540. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  541. }
  542. } else {
  543. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  544. #define QUERY_PORT_MTU_OFFSET 0x01
  545. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  546. #define QUERY_PORT_WIDTH_OFFSET 0x06
  547. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  548. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  549. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  550. #define QUERY_PORT_MAC_OFFSET 0x10
  551. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  552. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  553. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  554. for (i = 1; i <= dev_cap->num_ports; ++i) {
  555. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  556. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  557. if (err)
  558. goto out;
  559. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  560. dev_cap->supported_port_types[i] = field & 3;
  561. dev_cap->suggested_type[i] = (field >> 3) & 1;
  562. dev_cap->default_sense[i] = (field >> 4) & 1;
  563. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  564. dev_cap->ib_mtu[i] = field & 0xf;
  565. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  566. dev_cap->max_port_width[i] = field & 0xf;
  567. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  568. dev_cap->max_gids[i] = 1 << (field >> 4);
  569. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  570. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  571. dev_cap->max_vl[i] = field & 0xf;
  572. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  573. dev_cap->log_max_macs[i] = field & 0xf;
  574. dev_cap->log_max_vlans[i] = field >> 4;
  575. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  576. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  577. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  578. dev_cap->trans_type[i] = field32 >> 24;
  579. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  580. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  581. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  582. }
  583. }
  584. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  585. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  586. /*
  587. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  588. * we can't use any EQs whose doorbell falls on that page,
  589. * even if the EQ itself isn't reserved.
  590. */
  591. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  592. dev_cap->reserved_eqs);
  593. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  594. (unsigned long long) dev_cap->max_icm_sz >> 20);
  595. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  596. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  597. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  598. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  599. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  600. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  601. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  602. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  603. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  604. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  605. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  606. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  607. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  608. dev_cap->max_pds, dev_cap->reserved_mgms);
  609. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  610. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  611. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  612. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  613. dev_cap->max_port_width[1]);
  614. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  615. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  616. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  617. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  618. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  619. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  620. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  621. dump_dev_cap_flags(dev, dev_cap->flags);
  622. dump_dev_cap_flags2(dev, dev_cap->flags2);
  623. out:
  624. mlx4_free_cmd_mailbox(dev, mailbox);
  625. return err;
  626. }
  627. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  628. struct mlx4_vhcr *vhcr,
  629. struct mlx4_cmd_mailbox *inbox,
  630. struct mlx4_cmd_mailbox *outbox,
  631. struct mlx4_cmd_info *cmd)
  632. {
  633. int err = 0;
  634. u8 field;
  635. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  636. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  637. if (err)
  638. return err;
  639. /* For guests, report Blueflame disabled */
  640. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  641. field &= 0x7f;
  642. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  643. return 0;
  644. }
  645. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  646. struct mlx4_vhcr *vhcr,
  647. struct mlx4_cmd_mailbox *inbox,
  648. struct mlx4_cmd_mailbox *outbox,
  649. struct mlx4_cmd_info *cmd)
  650. {
  651. u64 def_mac;
  652. u8 port_type;
  653. u16 short_field;
  654. int err;
  655. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  656. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  657. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  658. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  659. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  660. MLX4_CMD_NATIVE);
  661. if (!err && dev->caps.function != slave) {
  662. /* set slave default_mac address */
  663. MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
  664. def_mac += slave << 8;
  665. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  666. /* get port type - currently only eth is enabled */
  667. MLX4_GET(port_type, outbox->buf,
  668. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  669. /* No link sensing allowed */
  670. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  671. /* set port type to currently operating port type */
  672. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  673. MLX4_PUT(outbox->buf, port_type,
  674. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  675. short_field = 1; /* slave max gids */
  676. MLX4_PUT(outbox->buf, short_field,
  677. QUERY_PORT_CUR_MAX_GID_OFFSET);
  678. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  679. MLX4_PUT(outbox->buf, short_field,
  680. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  681. }
  682. return err;
  683. }
  684. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  685. int *gid_tbl_len, int *pkey_tbl_len)
  686. {
  687. struct mlx4_cmd_mailbox *mailbox;
  688. u32 *outbox;
  689. u16 field;
  690. int err;
  691. mailbox = mlx4_alloc_cmd_mailbox(dev);
  692. if (IS_ERR(mailbox))
  693. return PTR_ERR(mailbox);
  694. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  695. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  696. MLX4_CMD_WRAPPED);
  697. if (err)
  698. goto out;
  699. outbox = mailbox->buf;
  700. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  701. *gid_tbl_len = field;
  702. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  703. *pkey_tbl_len = field;
  704. out:
  705. mlx4_free_cmd_mailbox(dev, mailbox);
  706. return err;
  707. }
  708. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  709. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  710. {
  711. struct mlx4_cmd_mailbox *mailbox;
  712. struct mlx4_icm_iter iter;
  713. __be64 *pages;
  714. int lg;
  715. int nent = 0;
  716. int i;
  717. int err = 0;
  718. int ts = 0, tc = 0;
  719. mailbox = mlx4_alloc_cmd_mailbox(dev);
  720. if (IS_ERR(mailbox))
  721. return PTR_ERR(mailbox);
  722. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  723. pages = mailbox->buf;
  724. for (mlx4_icm_first(icm, &iter);
  725. !mlx4_icm_last(&iter);
  726. mlx4_icm_next(&iter)) {
  727. /*
  728. * We have to pass pages that are aligned to their
  729. * size, so find the least significant 1 in the
  730. * address or size and use that as our log2 size.
  731. */
  732. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  733. if (lg < MLX4_ICM_PAGE_SHIFT) {
  734. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  735. MLX4_ICM_PAGE_SIZE,
  736. (unsigned long long) mlx4_icm_addr(&iter),
  737. mlx4_icm_size(&iter));
  738. err = -EINVAL;
  739. goto out;
  740. }
  741. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  742. if (virt != -1) {
  743. pages[nent * 2] = cpu_to_be64(virt);
  744. virt += 1 << lg;
  745. }
  746. pages[nent * 2 + 1] =
  747. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  748. (lg - MLX4_ICM_PAGE_SHIFT));
  749. ts += 1 << (lg - 10);
  750. ++tc;
  751. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  752. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  753. MLX4_CMD_TIME_CLASS_B,
  754. MLX4_CMD_NATIVE);
  755. if (err)
  756. goto out;
  757. nent = 0;
  758. }
  759. }
  760. }
  761. if (nent)
  762. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  763. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  764. if (err)
  765. goto out;
  766. switch (op) {
  767. case MLX4_CMD_MAP_FA:
  768. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  769. break;
  770. case MLX4_CMD_MAP_ICM_AUX:
  771. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  772. break;
  773. case MLX4_CMD_MAP_ICM:
  774. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  775. tc, ts, (unsigned long long) virt - (ts << 10));
  776. break;
  777. }
  778. out:
  779. mlx4_free_cmd_mailbox(dev, mailbox);
  780. return err;
  781. }
  782. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  783. {
  784. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  785. }
  786. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  787. {
  788. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  789. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  790. }
  791. int mlx4_RUN_FW(struct mlx4_dev *dev)
  792. {
  793. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  794. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  795. }
  796. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  797. {
  798. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  799. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  800. struct mlx4_cmd_mailbox *mailbox;
  801. u32 *outbox;
  802. int err = 0;
  803. u64 fw_ver;
  804. u16 cmd_if_rev;
  805. u8 lg;
  806. #define QUERY_FW_OUT_SIZE 0x100
  807. #define QUERY_FW_VER_OFFSET 0x00
  808. #define QUERY_FW_PPF_ID 0x09
  809. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  810. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  811. #define QUERY_FW_ERR_START_OFFSET 0x30
  812. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  813. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  814. #define QUERY_FW_SIZE_OFFSET 0x00
  815. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  816. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  817. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  818. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  819. mailbox = mlx4_alloc_cmd_mailbox(dev);
  820. if (IS_ERR(mailbox))
  821. return PTR_ERR(mailbox);
  822. outbox = mailbox->buf;
  823. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  824. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  825. if (err)
  826. goto out;
  827. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  828. /*
  829. * FW subminor version is at more significant bits than minor
  830. * version, so swap here.
  831. */
  832. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  833. ((fw_ver & 0xffff0000ull) >> 16) |
  834. ((fw_ver & 0x0000ffffull) << 16);
  835. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  836. dev->caps.function = lg;
  837. if (mlx4_is_slave(dev))
  838. goto out;
  839. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  840. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  841. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  842. mlx4_err(dev, "Installed FW has unsupported "
  843. "command interface revision %d.\n",
  844. cmd_if_rev);
  845. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  846. (int) (dev->caps.fw_ver >> 32),
  847. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  848. (int) dev->caps.fw_ver & 0xffff);
  849. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  850. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  851. err = -ENODEV;
  852. goto out;
  853. }
  854. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  855. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  856. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  857. cmd->max_cmds = 1 << lg;
  858. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  859. (int) (dev->caps.fw_ver >> 32),
  860. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  861. (int) dev->caps.fw_ver & 0xffff,
  862. cmd_if_rev, cmd->max_cmds);
  863. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  864. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  865. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  866. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  867. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  868. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  869. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  870. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  871. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  872. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  873. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  874. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  875. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  876. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  877. fw->comm_bar, fw->comm_base);
  878. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  879. /*
  880. * Round up number of system pages needed in case
  881. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  882. */
  883. fw->fw_pages =
  884. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  885. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  886. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  887. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  888. out:
  889. mlx4_free_cmd_mailbox(dev, mailbox);
  890. return err;
  891. }
  892. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  893. struct mlx4_vhcr *vhcr,
  894. struct mlx4_cmd_mailbox *inbox,
  895. struct mlx4_cmd_mailbox *outbox,
  896. struct mlx4_cmd_info *cmd)
  897. {
  898. u8 *outbuf;
  899. int err;
  900. outbuf = outbox->buf;
  901. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  902. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  903. if (err)
  904. return err;
  905. /* for slaves, set pci PPF ID to invalid and zero out everything
  906. * else except FW version */
  907. outbuf[0] = outbuf[1] = 0;
  908. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  909. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  910. return 0;
  911. }
  912. static void get_board_id(void *vsd, char *board_id)
  913. {
  914. int i;
  915. #define VSD_OFFSET_SIG1 0x00
  916. #define VSD_OFFSET_SIG2 0xde
  917. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  918. #define VSD_OFFSET_TS_BOARD_ID 0x20
  919. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  920. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  921. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  922. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  923. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  924. } else {
  925. /*
  926. * The board ID is a string but the firmware byte
  927. * swaps each 4-byte word before passing it back to
  928. * us. Therefore we need to swab it before printing.
  929. */
  930. for (i = 0; i < 4; ++i)
  931. ((u32 *) board_id)[i] =
  932. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  933. }
  934. }
  935. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  936. {
  937. struct mlx4_cmd_mailbox *mailbox;
  938. u32 *outbox;
  939. int err;
  940. #define QUERY_ADAPTER_OUT_SIZE 0x100
  941. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  942. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  943. mailbox = mlx4_alloc_cmd_mailbox(dev);
  944. if (IS_ERR(mailbox))
  945. return PTR_ERR(mailbox);
  946. outbox = mailbox->buf;
  947. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  948. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  949. if (err)
  950. goto out;
  951. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  952. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  953. adapter->board_id);
  954. out:
  955. mlx4_free_cmd_mailbox(dev, mailbox);
  956. return err;
  957. }
  958. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  959. {
  960. struct mlx4_cmd_mailbox *mailbox;
  961. __be32 *inbox;
  962. int err;
  963. #define INIT_HCA_IN_SIZE 0x200
  964. #define INIT_HCA_VERSION_OFFSET 0x000
  965. #define INIT_HCA_VERSION 2
  966. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  967. #define INIT_HCA_FLAGS_OFFSET 0x014
  968. #define INIT_HCA_QPC_OFFSET 0x020
  969. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  970. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  971. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  972. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  973. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  974. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  975. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  976. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  977. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  978. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  979. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  980. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  981. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  982. #define INIT_HCA_MCAST_OFFSET 0x0c0
  983. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  984. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  985. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  986. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  987. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  988. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  989. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  990. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  991. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  992. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  993. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  994. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  995. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  996. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  997. #define INIT_HCA_TPT_OFFSET 0x0f0
  998. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  999. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1000. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1001. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1002. #define INIT_HCA_UAR_OFFSET 0x120
  1003. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1004. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1005. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1006. if (IS_ERR(mailbox))
  1007. return PTR_ERR(mailbox);
  1008. inbox = mailbox->buf;
  1009. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1010. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1011. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1012. (ilog2(cache_line_size()) - 4) << 5;
  1013. #if defined(__LITTLE_ENDIAN)
  1014. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1015. #elif defined(__BIG_ENDIAN)
  1016. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1017. #else
  1018. #error Host endianness not defined
  1019. #endif
  1020. /* Check port for UD address vector: */
  1021. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1022. /* Enable IPoIB checksumming if we can: */
  1023. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1024. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1025. /* Enable QoS support if module parameter set */
  1026. if (enable_qos)
  1027. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1028. /* enable counters */
  1029. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1030. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1031. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1032. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1033. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1034. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1035. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1036. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1037. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1038. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1039. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1040. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1041. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1042. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1043. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1044. /* steering attributes */
  1045. if (dev->caps.steering_mode ==
  1046. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1047. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1048. cpu_to_be32(1 <<
  1049. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1050. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1051. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1052. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1053. MLX4_PUT(inbox, param->log_mc_table_sz,
  1054. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1055. /* Enable Ethernet flow steering
  1056. * with udp unicast and tcp unicast
  1057. */
  1058. MLX4_PUT(inbox, param->fs_hash_enable_bits,
  1059. INIT_HCA_FS_ETH_BITS_OFFSET);
  1060. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1061. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1062. /* Enable IPoIB flow steering
  1063. * with udp unicast and tcp unicast
  1064. */
  1065. MLX4_PUT(inbox, param->fs_hash_enable_bits,
  1066. INIT_HCA_FS_IB_BITS_OFFSET);
  1067. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1068. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1069. } else {
  1070. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1071. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1072. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1073. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1074. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1075. MLX4_PUT(inbox, param->log_mc_table_sz,
  1076. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1077. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1078. MLX4_PUT(inbox, (u8) (1 << 3),
  1079. INIT_HCA_UC_STEERING_OFFSET);
  1080. }
  1081. /* TPT attributes */
  1082. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1083. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1084. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1085. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1086. /* UAR attributes */
  1087. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1088. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1089. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1090. MLX4_CMD_NATIVE);
  1091. if (err)
  1092. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1093. mlx4_free_cmd_mailbox(dev, mailbox);
  1094. return err;
  1095. }
  1096. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1097. struct mlx4_init_hca_param *param)
  1098. {
  1099. struct mlx4_cmd_mailbox *mailbox;
  1100. __be32 *outbox;
  1101. int err;
  1102. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1103. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1104. if (IS_ERR(mailbox))
  1105. return PTR_ERR(mailbox);
  1106. outbox = mailbox->buf;
  1107. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1108. MLX4_CMD_QUERY_HCA,
  1109. MLX4_CMD_TIME_CLASS_B,
  1110. !mlx4_is_slave(dev));
  1111. if (err)
  1112. goto out;
  1113. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1114. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1115. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1116. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1117. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1118. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1119. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1120. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1121. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1122. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1123. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1124. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1125. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1126. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1127. /* steering attributes */
  1128. if (dev->caps.steering_mode ==
  1129. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1130. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1131. MLX4_GET(param->log_mc_entry_sz, outbox,
  1132. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1133. MLX4_GET(param->log_mc_table_sz, outbox,
  1134. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1135. } else {
  1136. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1137. MLX4_GET(param->log_mc_entry_sz, outbox,
  1138. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1139. MLX4_GET(param->log_mc_hash_sz, outbox,
  1140. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1141. MLX4_GET(param->log_mc_table_sz, outbox,
  1142. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1143. }
  1144. /* TPT attributes */
  1145. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1146. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1147. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1148. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1149. /* UAR attributes */
  1150. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1151. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1152. out:
  1153. mlx4_free_cmd_mailbox(dev, mailbox);
  1154. return err;
  1155. }
  1156. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1157. struct mlx4_vhcr *vhcr,
  1158. struct mlx4_cmd_mailbox *inbox,
  1159. struct mlx4_cmd_mailbox *outbox,
  1160. struct mlx4_cmd_info *cmd)
  1161. {
  1162. struct mlx4_priv *priv = mlx4_priv(dev);
  1163. int port = vhcr->in_modifier;
  1164. int err;
  1165. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1166. return 0;
  1167. if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
  1168. return -ENODEV;
  1169. /* Enable port only if it was previously disabled */
  1170. if (!priv->mfunc.master.init_port_ref[port]) {
  1171. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1172. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1173. if (err)
  1174. return err;
  1175. }
  1176. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1177. ++priv->mfunc.master.init_port_ref[port];
  1178. return 0;
  1179. }
  1180. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1181. {
  1182. struct mlx4_cmd_mailbox *mailbox;
  1183. u32 *inbox;
  1184. int err;
  1185. u32 flags;
  1186. u16 field;
  1187. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1188. #define INIT_PORT_IN_SIZE 256
  1189. #define INIT_PORT_FLAGS_OFFSET 0x00
  1190. #define INIT_PORT_FLAG_SIG (1 << 18)
  1191. #define INIT_PORT_FLAG_NG (1 << 17)
  1192. #define INIT_PORT_FLAG_G0 (1 << 16)
  1193. #define INIT_PORT_VL_SHIFT 4
  1194. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1195. #define INIT_PORT_MTU_OFFSET 0x04
  1196. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1197. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1198. #define INIT_PORT_GUID0_OFFSET 0x10
  1199. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1200. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1201. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1202. if (IS_ERR(mailbox))
  1203. return PTR_ERR(mailbox);
  1204. inbox = mailbox->buf;
  1205. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1206. flags = 0;
  1207. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1208. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1209. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1210. field = 128 << dev->caps.ib_mtu_cap[port];
  1211. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1212. field = dev->caps.gid_table_len[port];
  1213. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1214. field = dev->caps.pkey_table_len[port];
  1215. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1216. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1217. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1218. mlx4_free_cmd_mailbox(dev, mailbox);
  1219. } else
  1220. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1221. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1222. return err;
  1223. }
  1224. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1225. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1226. struct mlx4_vhcr *vhcr,
  1227. struct mlx4_cmd_mailbox *inbox,
  1228. struct mlx4_cmd_mailbox *outbox,
  1229. struct mlx4_cmd_info *cmd)
  1230. {
  1231. struct mlx4_priv *priv = mlx4_priv(dev);
  1232. int port = vhcr->in_modifier;
  1233. int err;
  1234. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1235. (1 << port)))
  1236. return 0;
  1237. if (dev->caps.port_mask[port] == MLX4_PORT_TYPE_IB)
  1238. return -ENODEV;
  1239. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1240. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1241. MLX4_CMD_NATIVE);
  1242. if (err)
  1243. return err;
  1244. }
  1245. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1246. --priv->mfunc.master.init_port_ref[port];
  1247. return 0;
  1248. }
  1249. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1250. {
  1251. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1252. MLX4_CMD_WRAPPED);
  1253. }
  1254. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1255. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1256. {
  1257. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1258. MLX4_CMD_NATIVE);
  1259. }
  1260. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1261. {
  1262. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1263. MLX4_CMD_SET_ICM_SIZE,
  1264. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1265. if (ret)
  1266. return ret;
  1267. /*
  1268. * Round up number of system pages needed in case
  1269. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1270. */
  1271. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1272. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1273. return 0;
  1274. }
  1275. int mlx4_NOP(struct mlx4_dev *dev)
  1276. {
  1277. /* Input modifier of 0x1f means "finish as soon as possible." */
  1278. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1279. }
  1280. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1281. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1282. {
  1283. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1284. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1285. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1286. MLX4_CMD_NATIVE);
  1287. }
  1288. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1289. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1290. {
  1291. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1292. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1293. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1294. }
  1295. EXPORT_SYMBOL_GPL(mlx4_wol_write);