jme.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
  7. *
  8. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/mii.h>
  32. #include <linux/crc32.h>
  33. #include <linux/delay.h>
  34. #include <linux/spinlock.h>
  35. #include <linux/in.h>
  36. #include <linux/ip.h>
  37. #include <linux/ipv6.h>
  38. #include <linux/tcp.h>
  39. #include <linux/udp.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/slab.h>
  42. #include <net/ip6_checksum.h>
  43. #include "jme.h"
  44. static int force_pseudohp = -1;
  45. static int no_pseudohp = -1;
  46. static int no_extplug = -1;
  47. module_param(force_pseudohp, int, 0);
  48. MODULE_PARM_DESC(force_pseudohp,
  49. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  50. module_param(no_pseudohp, int, 0);
  51. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  52. module_param(no_extplug, int, 0);
  53. MODULE_PARM_DESC(no_extplug,
  54. "Do not use external plug signal for pseudo hot-plug.");
  55. static int
  56. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  57. {
  58. struct jme_adapter *jme = netdev_priv(netdev);
  59. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  60. read_again:
  61. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  62. smi_phy_addr(phy) |
  63. smi_reg_addr(reg));
  64. wmb();
  65. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  66. udelay(20);
  67. val = jread32(jme, JME_SMI);
  68. if ((val & SMI_OP_REQ) == 0)
  69. break;
  70. }
  71. if (i == 0) {
  72. pr_err("phy(%d) read timeout : %d\n", phy, reg);
  73. return 0;
  74. }
  75. if (again--)
  76. goto read_again;
  77. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  78. }
  79. static void
  80. jme_mdio_write(struct net_device *netdev,
  81. int phy, int reg, int val)
  82. {
  83. struct jme_adapter *jme = netdev_priv(netdev);
  84. int i;
  85. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  86. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  87. smi_phy_addr(phy) | smi_reg_addr(reg));
  88. wmb();
  89. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  90. udelay(20);
  91. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  92. break;
  93. }
  94. if (i == 0)
  95. pr_err("phy(%d) write timeout : %d\n", phy, reg);
  96. }
  97. static inline void
  98. jme_reset_phy_processor(struct jme_adapter *jme)
  99. {
  100. u32 val;
  101. jme_mdio_write(jme->dev,
  102. jme->mii_if.phy_id,
  103. MII_ADVERTISE, ADVERTISE_ALL |
  104. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  105. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  106. jme_mdio_write(jme->dev,
  107. jme->mii_if.phy_id,
  108. MII_CTRL1000,
  109. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  110. val = jme_mdio_read(jme->dev,
  111. jme->mii_if.phy_id,
  112. MII_BMCR);
  113. jme_mdio_write(jme->dev,
  114. jme->mii_if.phy_id,
  115. MII_BMCR, val | BMCR_RESET);
  116. }
  117. static void
  118. jme_setup_wakeup_frame(struct jme_adapter *jme,
  119. const u32 *mask, u32 crc, int fnr)
  120. {
  121. int i;
  122. /*
  123. * Setup CRC pattern
  124. */
  125. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  126. wmb();
  127. jwrite32(jme, JME_WFODP, crc);
  128. wmb();
  129. /*
  130. * Setup Mask
  131. */
  132. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  133. jwrite32(jme, JME_WFOI,
  134. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  135. (fnr & WFOI_FRAME_SEL));
  136. wmb();
  137. jwrite32(jme, JME_WFODP, mask[i]);
  138. wmb();
  139. }
  140. }
  141. static inline void
  142. jme_mac_rxclk_off(struct jme_adapter *jme)
  143. {
  144. jme->reg_gpreg1 |= GPREG1_RXCLKOFF;
  145. jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
  146. }
  147. static inline void
  148. jme_mac_rxclk_on(struct jme_adapter *jme)
  149. {
  150. jme->reg_gpreg1 &= ~GPREG1_RXCLKOFF;
  151. jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
  152. }
  153. static inline void
  154. jme_mac_txclk_off(struct jme_adapter *jme)
  155. {
  156. jme->reg_ghc &= ~(GHC_TO_CLK_SRC | GHC_TXMAC_CLK_SRC);
  157. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  158. }
  159. static inline void
  160. jme_mac_txclk_on(struct jme_adapter *jme)
  161. {
  162. u32 speed = jme->reg_ghc & GHC_SPEED;
  163. if (speed == GHC_SPEED_1000M)
  164. jme->reg_ghc |= GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  165. else
  166. jme->reg_ghc |= GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  167. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED | GHC_DPX);
  173. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_reset_250A2_workaround(struct jme_adapter *jme)
  177. {
  178. jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
  179. GPREG1_RSSPATCH);
  180. jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
  181. }
  182. static inline void
  183. jme_assert_ghc_reset(struct jme_adapter *jme)
  184. {
  185. jme->reg_ghc |= GHC_SWRST;
  186. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  187. }
  188. static inline void
  189. jme_clear_ghc_reset(struct jme_adapter *jme)
  190. {
  191. jme->reg_ghc &= ~GHC_SWRST;
  192. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  193. }
  194. static inline void
  195. jme_reset_mac_processor(struct jme_adapter *jme)
  196. {
  197. static const u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  198. u32 crc = 0xCDCDCDCD;
  199. u32 gpreg0;
  200. int i;
  201. jme_reset_ghc_speed(jme);
  202. jme_reset_250A2_workaround(jme);
  203. jme_mac_rxclk_on(jme);
  204. jme_mac_txclk_on(jme);
  205. udelay(1);
  206. jme_assert_ghc_reset(jme);
  207. udelay(1);
  208. jme_mac_rxclk_off(jme);
  209. jme_mac_txclk_off(jme);
  210. udelay(1);
  211. jme_clear_ghc_reset(jme);
  212. udelay(1);
  213. jme_mac_rxclk_on(jme);
  214. jme_mac_txclk_on(jme);
  215. udelay(1);
  216. jme_mac_rxclk_off(jme);
  217. jme_mac_txclk_off(jme);
  218. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  219. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  220. jwrite32(jme, JME_RXQDC, 0x00000000);
  221. jwrite32(jme, JME_RXNDA, 0x00000000);
  222. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  223. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  224. jwrite32(jme, JME_TXQDC, 0x00000000);
  225. jwrite32(jme, JME_TXNDA, 0x00000000);
  226. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  227. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  228. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  229. jme_setup_wakeup_frame(jme, mask, crc, i);
  230. if (jme->fpgaver)
  231. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  232. else
  233. gpreg0 = GPREG0_DEFAULT;
  234. jwrite32(jme, JME_GPREG0, gpreg0);
  235. }
  236. static inline void
  237. jme_clear_pm(struct jme_adapter *jme)
  238. {
  239. jwrite32(jme, JME_PMCS, PMCS_STMASK | jme->reg_pmcs);
  240. }
  241. static int
  242. jme_reload_eeprom(struct jme_adapter *jme)
  243. {
  244. u32 val;
  245. int i;
  246. val = jread32(jme, JME_SMBCSR);
  247. if (val & SMBCSR_EEPROMD) {
  248. val |= SMBCSR_CNACK;
  249. jwrite32(jme, JME_SMBCSR, val);
  250. val |= SMBCSR_RELOAD;
  251. jwrite32(jme, JME_SMBCSR, val);
  252. mdelay(12);
  253. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  254. mdelay(1);
  255. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  256. break;
  257. }
  258. if (i == 0) {
  259. pr_err("eeprom reload timeout\n");
  260. return -EIO;
  261. }
  262. }
  263. return 0;
  264. }
  265. static void
  266. jme_load_macaddr(struct net_device *netdev)
  267. {
  268. struct jme_adapter *jme = netdev_priv(netdev);
  269. unsigned char macaddr[6];
  270. u32 val;
  271. spin_lock_bh(&jme->macaddr_lock);
  272. val = jread32(jme, JME_RXUMA_LO);
  273. macaddr[0] = (val >> 0) & 0xFF;
  274. macaddr[1] = (val >> 8) & 0xFF;
  275. macaddr[2] = (val >> 16) & 0xFF;
  276. macaddr[3] = (val >> 24) & 0xFF;
  277. val = jread32(jme, JME_RXUMA_HI);
  278. macaddr[4] = (val >> 0) & 0xFF;
  279. macaddr[5] = (val >> 8) & 0xFF;
  280. memcpy(netdev->dev_addr, macaddr, 6);
  281. spin_unlock_bh(&jme->macaddr_lock);
  282. }
  283. static inline void
  284. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  285. {
  286. switch (p) {
  287. case PCC_OFF:
  288. jwrite32(jme, JME_PCCRX0,
  289. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  290. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  291. break;
  292. case PCC_P1:
  293. jwrite32(jme, JME_PCCRX0,
  294. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  295. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  296. break;
  297. case PCC_P2:
  298. jwrite32(jme, JME_PCCRX0,
  299. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  300. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  301. break;
  302. case PCC_P3:
  303. jwrite32(jme, JME_PCCRX0,
  304. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  305. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  306. break;
  307. default:
  308. break;
  309. }
  310. wmb();
  311. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  312. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  313. }
  314. static void
  315. jme_start_irq(struct jme_adapter *jme)
  316. {
  317. register struct dynpcc_info *dpi = &(jme->dpi);
  318. jme_set_rx_pcc(jme, PCC_P1);
  319. dpi->cur = PCC_P1;
  320. dpi->attempt = PCC_P1;
  321. dpi->cnt = 0;
  322. jwrite32(jme, JME_PCCTX,
  323. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  324. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  325. PCCTXQ0_EN
  326. );
  327. /*
  328. * Enable Interrupts
  329. */
  330. jwrite32(jme, JME_IENS, INTR_ENABLE);
  331. }
  332. static inline void
  333. jme_stop_irq(struct jme_adapter *jme)
  334. {
  335. /*
  336. * Disable Interrupts
  337. */
  338. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  339. }
  340. static u32
  341. jme_linkstat_from_phy(struct jme_adapter *jme)
  342. {
  343. u32 phylink, bmsr;
  344. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  345. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  346. if (bmsr & BMSR_ANCOMP)
  347. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  348. return phylink;
  349. }
  350. static inline void
  351. jme_set_phyfifo_5level(struct jme_adapter *jme)
  352. {
  353. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  354. }
  355. static inline void
  356. jme_set_phyfifo_8level(struct jme_adapter *jme)
  357. {
  358. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  359. }
  360. static int
  361. jme_check_link(struct net_device *netdev, int testonly)
  362. {
  363. struct jme_adapter *jme = netdev_priv(netdev);
  364. u32 phylink, cnt = JME_SPDRSV_TIMEOUT, bmcr;
  365. char linkmsg[64];
  366. int rc = 0;
  367. linkmsg[0] = '\0';
  368. if (jme->fpgaver)
  369. phylink = jme_linkstat_from_phy(jme);
  370. else
  371. phylink = jread32(jme, JME_PHY_LINK);
  372. if (phylink & PHY_LINK_UP) {
  373. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  374. /*
  375. * If we did not enable AN
  376. * Speed/Duplex Info should be obtained from SMI
  377. */
  378. phylink = PHY_LINK_UP;
  379. bmcr = jme_mdio_read(jme->dev,
  380. jme->mii_if.phy_id,
  381. MII_BMCR);
  382. phylink |= ((bmcr & BMCR_SPEED1000) &&
  383. (bmcr & BMCR_SPEED100) == 0) ?
  384. PHY_LINK_SPEED_1000M :
  385. (bmcr & BMCR_SPEED100) ?
  386. PHY_LINK_SPEED_100M :
  387. PHY_LINK_SPEED_10M;
  388. phylink |= (bmcr & BMCR_FULLDPLX) ?
  389. PHY_LINK_DUPLEX : 0;
  390. strcat(linkmsg, "Forced: ");
  391. } else {
  392. /*
  393. * Keep polling for speed/duplex resolve complete
  394. */
  395. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  396. --cnt) {
  397. udelay(1);
  398. if (jme->fpgaver)
  399. phylink = jme_linkstat_from_phy(jme);
  400. else
  401. phylink = jread32(jme, JME_PHY_LINK);
  402. }
  403. if (!cnt)
  404. pr_err("Waiting speed resolve timeout\n");
  405. strcat(linkmsg, "ANed: ");
  406. }
  407. if (jme->phylink == phylink) {
  408. rc = 1;
  409. goto out;
  410. }
  411. if (testonly)
  412. goto out;
  413. jme->phylink = phylink;
  414. /*
  415. * The speed/duplex setting of jme->reg_ghc already cleared
  416. * by jme_reset_mac_processor()
  417. */
  418. switch (phylink & PHY_LINK_SPEED_MASK) {
  419. case PHY_LINK_SPEED_10M:
  420. jme->reg_ghc |= GHC_SPEED_10M;
  421. strcat(linkmsg, "10 Mbps, ");
  422. break;
  423. case PHY_LINK_SPEED_100M:
  424. jme->reg_ghc |= GHC_SPEED_100M;
  425. strcat(linkmsg, "100 Mbps, ");
  426. break;
  427. case PHY_LINK_SPEED_1000M:
  428. jme->reg_ghc |= GHC_SPEED_1000M;
  429. strcat(linkmsg, "1000 Mbps, ");
  430. break;
  431. default:
  432. break;
  433. }
  434. if (phylink & PHY_LINK_DUPLEX) {
  435. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  436. jwrite32(jme, JME_TXTRHD, TXTRHD_FULLDUPLEX);
  437. jme->reg_ghc |= GHC_DPX;
  438. } else {
  439. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  440. TXMCS_BACKOFF |
  441. TXMCS_CARRIERSENSE |
  442. TXMCS_COLLISION);
  443. jwrite32(jme, JME_TXTRHD, TXTRHD_HALFDUPLEX);
  444. }
  445. jwrite32(jme, JME_GHC, jme->reg_ghc);
  446. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  447. jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
  448. GPREG1_RSSPATCH);
  449. if (!(phylink & PHY_LINK_DUPLEX))
  450. jme->reg_gpreg1 |= GPREG1_HALFMODEPATCH;
  451. switch (phylink & PHY_LINK_SPEED_MASK) {
  452. case PHY_LINK_SPEED_10M:
  453. jme_set_phyfifo_8level(jme);
  454. jme->reg_gpreg1 |= GPREG1_RSSPATCH;
  455. break;
  456. case PHY_LINK_SPEED_100M:
  457. jme_set_phyfifo_5level(jme);
  458. jme->reg_gpreg1 |= GPREG1_RSSPATCH;
  459. break;
  460. case PHY_LINK_SPEED_1000M:
  461. jme_set_phyfifo_8level(jme);
  462. break;
  463. default:
  464. break;
  465. }
  466. }
  467. jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
  468. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  469. "Full-Duplex, " :
  470. "Half-Duplex, ");
  471. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  472. "MDI-X" :
  473. "MDI");
  474. netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
  475. netif_carrier_on(netdev);
  476. } else {
  477. if (testonly)
  478. goto out;
  479. netif_info(jme, link, jme->dev, "Link is down\n");
  480. jme->phylink = 0;
  481. netif_carrier_off(netdev);
  482. }
  483. out:
  484. return rc;
  485. }
  486. static int
  487. jme_setup_tx_resources(struct jme_adapter *jme)
  488. {
  489. struct jme_ring *txring = &(jme->txring[0]);
  490. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  491. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  492. &(txring->dmaalloc),
  493. GFP_ATOMIC);
  494. if (!txring->alloc)
  495. goto err_set_null;
  496. /*
  497. * 16 Bytes align
  498. */
  499. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  500. RING_DESC_ALIGN);
  501. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  502. txring->next_to_use = 0;
  503. atomic_set(&txring->next_to_clean, 0);
  504. atomic_set(&txring->nr_free, jme->tx_ring_size);
  505. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  506. jme->tx_ring_size, GFP_ATOMIC);
  507. if (unlikely(!(txring->bufinf)))
  508. goto err_free_txring;
  509. /*
  510. * Initialize Transmit Descriptors
  511. */
  512. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  513. memset(txring->bufinf, 0,
  514. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  515. return 0;
  516. err_free_txring:
  517. dma_free_coherent(&(jme->pdev->dev),
  518. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  519. txring->alloc,
  520. txring->dmaalloc);
  521. err_set_null:
  522. txring->desc = NULL;
  523. txring->dmaalloc = 0;
  524. txring->dma = 0;
  525. txring->bufinf = NULL;
  526. return -ENOMEM;
  527. }
  528. static void
  529. jme_free_tx_resources(struct jme_adapter *jme)
  530. {
  531. int i;
  532. struct jme_ring *txring = &(jme->txring[0]);
  533. struct jme_buffer_info *txbi;
  534. if (txring->alloc) {
  535. if (txring->bufinf) {
  536. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  537. txbi = txring->bufinf + i;
  538. if (txbi->skb) {
  539. dev_kfree_skb(txbi->skb);
  540. txbi->skb = NULL;
  541. }
  542. txbi->mapping = 0;
  543. txbi->len = 0;
  544. txbi->nr_desc = 0;
  545. txbi->start_xmit = 0;
  546. }
  547. kfree(txring->bufinf);
  548. }
  549. dma_free_coherent(&(jme->pdev->dev),
  550. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  551. txring->alloc,
  552. txring->dmaalloc);
  553. txring->alloc = NULL;
  554. txring->desc = NULL;
  555. txring->dmaalloc = 0;
  556. txring->dma = 0;
  557. txring->bufinf = NULL;
  558. }
  559. txring->next_to_use = 0;
  560. atomic_set(&txring->next_to_clean, 0);
  561. atomic_set(&txring->nr_free, 0);
  562. }
  563. static inline void
  564. jme_enable_tx_engine(struct jme_adapter *jme)
  565. {
  566. /*
  567. * Select Queue 0
  568. */
  569. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  570. wmb();
  571. /*
  572. * Setup TX Queue 0 DMA Bass Address
  573. */
  574. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  575. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  576. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  577. /*
  578. * Setup TX Descptor Count
  579. */
  580. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  581. /*
  582. * Enable TX Engine
  583. */
  584. wmb();
  585. jwrite32f(jme, JME_TXCS, jme->reg_txcs |
  586. TXCS_SELECT_QUEUE0 |
  587. TXCS_ENABLE);
  588. /*
  589. * Start clock for TX MAC Processor
  590. */
  591. jme_mac_txclk_on(jme);
  592. }
  593. static inline void
  594. jme_restart_tx_engine(struct jme_adapter *jme)
  595. {
  596. /*
  597. * Restart TX Engine
  598. */
  599. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  600. TXCS_SELECT_QUEUE0 |
  601. TXCS_ENABLE);
  602. }
  603. static inline void
  604. jme_disable_tx_engine(struct jme_adapter *jme)
  605. {
  606. int i;
  607. u32 val;
  608. /*
  609. * Disable TX Engine
  610. */
  611. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  612. wmb();
  613. val = jread32(jme, JME_TXCS);
  614. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  615. mdelay(1);
  616. val = jread32(jme, JME_TXCS);
  617. rmb();
  618. }
  619. if (!i)
  620. pr_err("Disable TX engine timeout\n");
  621. /*
  622. * Stop clock for TX MAC Processor
  623. */
  624. jme_mac_txclk_off(jme);
  625. }
  626. static void
  627. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  628. {
  629. struct jme_ring *rxring = &(jme->rxring[0]);
  630. register struct rxdesc *rxdesc = rxring->desc;
  631. struct jme_buffer_info *rxbi = rxring->bufinf;
  632. rxdesc += i;
  633. rxbi += i;
  634. rxdesc->dw[0] = 0;
  635. rxdesc->dw[1] = 0;
  636. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  637. rxdesc->desc1.bufaddrl = cpu_to_le32(
  638. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  639. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  640. if (jme->dev->features & NETIF_F_HIGHDMA)
  641. rxdesc->desc1.flags = RXFLAG_64BIT;
  642. wmb();
  643. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  644. }
  645. static int
  646. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  647. {
  648. struct jme_ring *rxring = &(jme->rxring[0]);
  649. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  650. struct sk_buff *skb;
  651. dma_addr_t mapping;
  652. skb = netdev_alloc_skb(jme->dev,
  653. jme->dev->mtu + RX_EXTRA_LEN);
  654. if (unlikely(!skb))
  655. return -ENOMEM;
  656. mapping = pci_map_page(jme->pdev, virt_to_page(skb->data),
  657. offset_in_page(skb->data), skb_tailroom(skb),
  658. PCI_DMA_FROMDEVICE);
  659. if (unlikely(pci_dma_mapping_error(jme->pdev, mapping))) {
  660. dev_kfree_skb(skb);
  661. return -ENOMEM;
  662. }
  663. if (likely(rxbi->mapping))
  664. pci_unmap_page(jme->pdev, rxbi->mapping,
  665. rxbi->len, PCI_DMA_FROMDEVICE);
  666. rxbi->skb = skb;
  667. rxbi->len = skb_tailroom(skb);
  668. rxbi->mapping = mapping;
  669. return 0;
  670. }
  671. static void
  672. jme_free_rx_buf(struct jme_adapter *jme, int i)
  673. {
  674. struct jme_ring *rxring = &(jme->rxring[0]);
  675. struct jme_buffer_info *rxbi = rxring->bufinf;
  676. rxbi += i;
  677. if (rxbi->skb) {
  678. pci_unmap_page(jme->pdev,
  679. rxbi->mapping,
  680. rxbi->len,
  681. PCI_DMA_FROMDEVICE);
  682. dev_kfree_skb(rxbi->skb);
  683. rxbi->skb = NULL;
  684. rxbi->mapping = 0;
  685. rxbi->len = 0;
  686. }
  687. }
  688. static void
  689. jme_free_rx_resources(struct jme_adapter *jme)
  690. {
  691. int i;
  692. struct jme_ring *rxring = &(jme->rxring[0]);
  693. if (rxring->alloc) {
  694. if (rxring->bufinf) {
  695. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  696. jme_free_rx_buf(jme, i);
  697. kfree(rxring->bufinf);
  698. }
  699. dma_free_coherent(&(jme->pdev->dev),
  700. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  701. rxring->alloc,
  702. rxring->dmaalloc);
  703. rxring->alloc = NULL;
  704. rxring->desc = NULL;
  705. rxring->dmaalloc = 0;
  706. rxring->dma = 0;
  707. rxring->bufinf = NULL;
  708. }
  709. rxring->next_to_use = 0;
  710. atomic_set(&rxring->next_to_clean, 0);
  711. }
  712. static int
  713. jme_setup_rx_resources(struct jme_adapter *jme)
  714. {
  715. int i;
  716. struct jme_ring *rxring = &(jme->rxring[0]);
  717. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  718. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  719. &(rxring->dmaalloc),
  720. GFP_ATOMIC);
  721. if (!rxring->alloc)
  722. goto err_set_null;
  723. /*
  724. * 16 Bytes align
  725. */
  726. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  727. RING_DESC_ALIGN);
  728. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  729. rxring->next_to_use = 0;
  730. atomic_set(&rxring->next_to_clean, 0);
  731. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  732. jme->rx_ring_size, GFP_ATOMIC);
  733. if (unlikely(!(rxring->bufinf)))
  734. goto err_free_rxring;
  735. /*
  736. * Initiallize Receive Descriptors
  737. */
  738. memset(rxring->bufinf, 0,
  739. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  740. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  741. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  742. jme_free_rx_resources(jme);
  743. return -ENOMEM;
  744. }
  745. jme_set_clean_rxdesc(jme, i);
  746. }
  747. return 0;
  748. err_free_rxring:
  749. dma_free_coherent(&(jme->pdev->dev),
  750. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  751. rxring->alloc,
  752. rxring->dmaalloc);
  753. err_set_null:
  754. rxring->desc = NULL;
  755. rxring->dmaalloc = 0;
  756. rxring->dma = 0;
  757. rxring->bufinf = NULL;
  758. return -ENOMEM;
  759. }
  760. static inline void
  761. jme_enable_rx_engine(struct jme_adapter *jme)
  762. {
  763. /*
  764. * Select Queue 0
  765. */
  766. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  767. RXCS_QUEUESEL_Q0);
  768. wmb();
  769. /*
  770. * Setup RX DMA Bass Address
  771. */
  772. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  773. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  774. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  775. /*
  776. * Setup RX Descriptor Count
  777. */
  778. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  779. /*
  780. * Setup Unicast Filter
  781. */
  782. jme_set_unicastaddr(jme->dev);
  783. jme_set_multi(jme->dev);
  784. /*
  785. * Enable RX Engine
  786. */
  787. wmb();
  788. jwrite32f(jme, JME_RXCS, jme->reg_rxcs |
  789. RXCS_QUEUESEL_Q0 |
  790. RXCS_ENABLE |
  791. RXCS_QST);
  792. /*
  793. * Start clock for RX MAC Processor
  794. */
  795. jme_mac_rxclk_on(jme);
  796. }
  797. static inline void
  798. jme_restart_rx_engine(struct jme_adapter *jme)
  799. {
  800. /*
  801. * Start RX Engine
  802. */
  803. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  804. RXCS_QUEUESEL_Q0 |
  805. RXCS_ENABLE |
  806. RXCS_QST);
  807. }
  808. static inline void
  809. jme_disable_rx_engine(struct jme_adapter *jme)
  810. {
  811. int i;
  812. u32 val;
  813. /*
  814. * Disable RX Engine
  815. */
  816. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  817. wmb();
  818. val = jread32(jme, JME_RXCS);
  819. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  820. mdelay(1);
  821. val = jread32(jme, JME_RXCS);
  822. rmb();
  823. }
  824. if (!i)
  825. pr_err("Disable RX engine timeout\n");
  826. /*
  827. * Stop clock for RX MAC Processor
  828. */
  829. jme_mac_rxclk_off(jme);
  830. }
  831. static u16
  832. jme_udpsum(struct sk_buff *skb)
  833. {
  834. u16 csum = 0xFFFFu;
  835. if (skb->len < (ETH_HLEN + sizeof(struct iphdr)))
  836. return csum;
  837. if (skb->protocol != htons(ETH_P_IP))
  838. return csum;
  839. skb_set_network_header(skb, ETH_HLEN);
  840. if ((ip_hdr(skb)->protocol != IPPROTO_UDP) ||
  841. (skb->len < (ETH_HLEN +
  842. (ip_hdr(skb)->ihl << 2) +
  843. sizeof(struct udphdr)))) {
  844. skb_reset_network_header(skb);
  845. return csum;
  846. }
  847. skb_set_transport_header(skb,
  848. ETH_HLEN + (ip_hdr(skb)->ihl << 2));
  849. csum = udp_hdr(skb)->check;
  850. skb_reset_transport_header(skb);
  851. skb_reset_network_header(skb);
  852. return csum;
  853. }
  854. static int
  855. jme_rxsum_ok(struct jme_adapter *jme, u16 flags, struct sk_buff *skb)
  856. {
  857. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  858. return false;
  859. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  860. == RXWBFLAG_TCPON)) {
  861. if (flags & RXWBFLAG_IPV4)
  862. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  863. return false;
  864. }
  865. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  866. == RXWBFLAG_UDPON) && jme_udpsum(skb)) {
  867. if (flags & RXWBFLAG_IPV4)
  868. netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
  869. return false;
  870. }
  871. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  872. == RXWBFLAG_IPV4)) {
  873. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
  874. return false;
  875. }
  876. return true;
  877. }
  878. static void
  879. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  880. {
  881. struct jme_ring *rxring = &(jme->rxring[0]);
  882. struct rxdesc *rxdesc = rxring->desc;
  883. struct jme_buffer_info *rxbi = rxring->bufinf;
  884. struct sk_buff *skb;
  885. int framesize;
  886. rxdesc += idx;
  887. rxbi += idx;
  888. skb = rxbi->skb;
  889. pci_dma_sync_single_for_cpu(jme->pdev,
  890. rxbi->mapping,
  891. rxbi->len,
  892. PCI_DMA_FROMDEVICE);
  893. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  894. pci_dma_sync_single_for_device(jme->pdev,
  895. rxbi->mapping,
  896. rxbi->len,
  897. PCI_DMA_FROMDEVICE);
  898. ++(NET_STAT(jme).rx_dropped);
  899. } else {
  900. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  901. - RX_PREPAD_SIZE;
  902. skb_reserve(skb, RX_PREPAD_SIZE);
  903. skb_put(skb, framesize);
  904. skb->protocol = eth_type_trans(skb, jme->dev);
  905. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags), skb))
  906. skb->ip_summed = CHECKSUM_UNNECESSARY;
  907. else
  908. skb_checksum_none_assert(skb);
  909. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  910. u16 vid = le16_to_cpu(rxdesc->descwb.vlan);
  911. __vlan_hwaccel_put_tag(skb, vid);
  912. NET_STAT(jme).rx_bytes += 4;
  913. }
  914. jme->jme_rx(skb);
  915. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  916. cpu_to_le16(RXWBFLAG_DEST_MUL))
  917. ++(NET_STAT(jme).multicast);
  918. NET_STAT(jme).rx_bytes += framesize;
  919. ++(NET_STAT(jme).rx_packets);
  920. }
  921. jme_set_clean_rxdesc(jme, idx);
  922. }
  923. static int
  924. jme_process_receive(struct jme_adapter *jme, int limit)
  925. {
  926. struct jme_ring *rxring = &(jme->rxring[0]);
  927. struct rxdesc *rxdesc = rxring->desc;
  928. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  929. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  930. goto out_inc;
  931. if (unlikely(atomic_read(&jme->link_changing) != 1))
  932. goto out_inc;
  933. if (unlikely(!netif_carrier_ok(jme->dev)))
  934. goto out_inc;
  935. i = atomic_read(&rxring->next_to_clean);
  936. while (limit > 0) {
  937. rxdesc = rxring->desc;
  938. rxdesc += i;
  939. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  940. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  941. goto out;
  942. --limit;
  943. rmb();
  944. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  945. if (unlikely(desccnt > 1 ||
  946. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  947. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  948. ++(NET_STAT(jme).rx_crc_errors);
  949. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  950. ++(NET_STAT(jme).rx_fifo_errors);
  951. else
  952. ++(NET_STAT(jme).rx_errors);
  953. if (desccnt > 1)
  954. limit -= desccnt - 1;
  955. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  956. jme_set_clean_rxdesc(jme, j);
  957. j = (j + 1) & (mask);
  958. }
  959. } else {
  960. jme_alloc_and_feed_skb(jme, i);
  961. }
  962. i = (i + desccnt) & (mask);
  963. }
  964. out:
  965. atomic_set(&rxring->next_to_clean, i);
  966. out_inc:
  967. atomic_inc(&jme->rx_cleaning);
  968. return limit > 0 ? limit : 0;
  969. }
  970. static void
  971. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  972. {
  973. if (likely(atmp == dpi->cur)) {
  974. dpi->cnt = 0;
  975. return;
  976. }
  977. if (dpi->attempt == atmp) {
  978. ++(dpi->cnt);
  979. } else {
  980. dpi->attempt = atmp;
  981. dpi->cnt = 0;
  982. }
  983. }
  984. static void
  985. jme_dynamic_pcc(struct jme_adapter *jme)
  986. {
  987. register struct dynpcc_info *dpi = &(jme->dpi);
  988. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  989. jme_attempt_pcc(dpi, PCC_P3);
  990. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  991. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  992. jme_attempt_pcc(dpi, PCC_P2);
  993. else
  994. jme_attempt_pcc(dpi, PCC_P1);
  995. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  996. if (dpi->attempt < dpi->cur)
  997. tasklet_schedule(&jme->rxclean_task);
  998. jme_set_rx_pcc(jme, dpi->attempt);
  999. dpi->cur = dpi->attempt;
  1000. dpi->cnt = 0;
  1001. }
  1002. }
  1003. static void
  1004. jme_start_pcc_timer(struct jme_adapter *jme)
  1005. {
  1006. struct dynpcc_info *dpi = &(jme->dpi);
  1007. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  1008. dpi->last_pkts = NET_STAT(jme).rx_packets;
  1009. dpi->intr_cnt = 0;
  1010. jwrite32(jme, JME_TMCSR,
  1011. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  1012. }
  1013. static inline void
  1014. jme_stop_pcc_timer(struct jme_adapter *jme)
  1015. {
  1016. jwrite32(jme, JME_TMCSR, 0);
  1017. }
  1018. static void
  1019. jme_shutdown_nic(struct jme_adapter *jme)
  1020. {
  1021. u32 phylink;
  1022. phylink = jme_linkstat_from_phy(jme);
  1023. if (!(phylink & PHY_LINK_UP)) {
  1024. /*
  1025. * Disable all interrupt before issue timer
  1026. */
  1027. jme_stop_irq(jme);
  1028. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  1029. }
  1030. }
  1031. static void
  1032. jme_pcc_tasklet(unsigned long arg)
  1033. {
  1034. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1035. struct net_device *netdev = jme->dev;
  1036. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  1037. jme_shutdown_nic(jme);
  1038. return;
  1039. }
  1040. if (unlikely(!netif_carrier_ok(netdev) ||
  1041. (atomic_read(&jme->link_changing) != 1)
  1042. )) {
  1043. jme_stop_pcc_timer(jme);
  1044. return;
  1045. }
  1046. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  1047. jme_dynamic_pcc(jme);
  1048. jme_start_pcc_timer(jme);
  1049. }
  1050. static inline void
  1051. jme_polling_mode(struct jme_adapter *jme)
  1052. {
  1053. jme_set_rx_pcc(jme, PCC_OFF);
  1054. }
  1055. static inline void
  1056. jme_interrupt_mode(struct jme_adapter *jme)
  1057. {
  1058. jme_set_rx_pcc(jme, PCC_P1);
  1059. }
  1060. static inline int
  1061. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  1062. {
  1063. u32 apmc;
  1064. apmc = jread32(jme, JME_APMC);
  1065. return apmc & JME_APMC_PSEUDO_HP_EN;
  1066. }
  1067. static void
  1068. jme_start_shutdown_timer(struct jme_adapter *jme)
  1069. {
  1070. u32 apmc;
  1071. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  1072. apmc &= ~JME_APMC_EPIEN_CTRL;
  1073. if (!no_extplug) {
  1074. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  1075. wmb();
  1076. }
  1077. jwrite32f(jme, JME_APMC, apmc);
  1078. jwrite32f(jme, JME_TIMER2, 0);
  1079. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  1080. jwrite32(jme, JME_TMCSR,
  1081. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  1082. }
  1083. static void
  1084. jme_stop_shutdown_timer(struct jme_adapter *jme)
  1085. {
  1086. u32 apmc;
  1087. jwrite32f(jme, JME_TMCSR, 0);
  1088. jwrite32f(jme, JME_TIMER2, 0);
  1089. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  1090. apmc = jread32(jme, JME_APMC);
  1091. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  1092. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  1093. wmb();
  1094. jwrite32f(jme, JME_APMC, apmc);
  1095. }
  1096. static void
  1097. jme_link_change_tasklet(unsigned long arg)
  1098. {
  1099. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1100. struct net_device *netdev = jme->dev;
  1101. int rc;
  1102. while (!atomic_dec_and_test(&jme->link_changing)) {
  1103. atomic_inc(&jme->link_changing);
  1104. netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
  1105. while (atomic_read(&jme->link_changing) != 1)
  1106. netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
  1107. }
  1108. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1109. goto out;
  1110. jme->old_mtu = netdev->mtu;
  1111. netif_stop_queue(netdev);
  1112. if (jme_pseudo_hotplug_enabled(jme))
  1113. jme_stop_shutdown_timer(jme);
  1114. jme_stop_pcc_timer(jme);
  1115. tasklet_disable(&jme->txclean_task);
  1116. tasklet_disable(&jme->rxclean_task);
  1117. tasklet_disable(&jme->rxempty_task);
  1118. if (netif_carrier_ok(netdev)) {
  1119. jme_disable_rx_engine(jme);
  1120. jme_disable_tx_engine(jme);
  1121. jme_reset_mac_processor(jme);
  1122. jme_free_rx_resources(jme);
  1123. jme_free_tx_resources(jme);
  1124. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1125. jme_polling_mode(jme);
  1126. netif_carrier_off(netdev);
  1127. }
  1128. jme_check_link(netdev, 0);
  1129. if (netif_carrier_ok(netdev)) {
  1130. rc = jme_setup_rx_resources(jme);
  1131. if (rc) {
  1132. pr_err("Allocating resources for RX error, Device STOPPED!\n");
  1133. goto out_enable_tasklet;
  1134. }
  1135. rc = jme_setup_tx_resources(jme);
  1136. if (rc) {
  1137. pr_err("Allocating resources for TX error, Device STOPPED!\n");
  1138. goto err_out_free_rx_resources;
  1139. }
  1140. jme_enable_rx_engine(jme);
  1141. jme_enable_tx_engine(jme);
  1142. netif_start_queue(netdev);
  1143. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1144. jme_interrupt_mode(jme);
  1145. jme_start_pcc_timer(jme);
  1146. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1147. jme_start_shutdown_timer(jme);
  1148. }
  1149. goto out_enable_tasklet;
  1150. err_out_free_rx_resources:
  1151. jme_free_rx_resources(jme);
  1152. out_enable_tasklet:
  1153. tasklet_enable(&jme->txclean_task);
  1154. tasklet_hi_enable(&jme->rxclean_task);
  1155. tasklet_hi_enable(&jme->rxempty_task);
  1156. out:
  1157. atomic_inc(&jme->link_changing);
  1158. }
  1159. static void
  1160. jme_rx_clean_tasklet(unsigned long arg)
  1161. {
  1162. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1163. struct dynpcc_info *dpi = &(jme->dpi);
  1164. jme_process_receive(jme, jme->rx_ring_size);
  1165. ++(dpi->intr_cnt);
  1166. }
  1167. static int
  1168. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1169. {
  1170. struct jme_adapter *jme = jme_napi_priv(holder);
  1171. int rest;
  1172. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1173. while (atomic_read(&jme->rx_empty) > 0) {
  1174. atomic_dec(&jme->rx_empty);
  1175. ++(NET_STAT(jme).rx_dropped);
  1176. jme_restart_rx_engine(jme);
  1177. }
  1178. atomic_inc(&jme->rx_empty);
  1179. if (rest) {
  1180. JME_RX_COMPLETE(netdev, holder);
  1181. jme_interrupt_mode(jme);
  1182. }
  1183. JME_NAPI_WEIGHT_SET(budget, rest);
  1184. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1185. }
  1186. static void
  1187. jme_rx_empty_tasklet(unsigned long arg)
  1188. {
  1189. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1190. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1191. return;
  1192. if (unlikely(!netif_carrier_ok(jme->dev)))
  1193. return;
  1194. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1195. jme_rx_clean_tasklet(arg);
  1196. while (atomic_read(&jme->rx_empty) > 0) {
  1197. atomic_dec(&jme->rx_empty);
  1198. ++(NET_STAT(jme).rx_dropped);
  1199. jme_restart_rx_engine(jme);
  1200. }
  1201. atomic_inc(&jme->rx_empty);
  1202. }
  1203. static void
  1204. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1205. {
  1206. struct jme_ring *txring = &(jme->txring[0]);
  1207. smp_wmb();
  1208. if (unlikely(netif_queue_stopped(jme->dev) &&
  1209. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1210. netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
  1211. netif_wake_queue(jme->dev);
  1212. }
  1213. }
  1214. static void
  1215. jme_tx_clean_tasklet(unsigned long arg)
  1216. {
  1217. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1218. struct jme_ring *txring = &(jme->txring[0]);
  1219. struct txdesc *txdesc = txring->desc;
  1220. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1221. int i, j, cnt = 0, max, err, mask;
  1222. tx_dbg(jme, "Into txclean\n");
  1223. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1224. goto out;
  1225. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1226. goto out;
  1227. if (unlikely(!netif_carrier_ok(jme->dev)))
  1228. goto out;
  1229. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1230. mask = jme->tx_ring_mask;
  1231. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1232. ctxbi = txbi + i;
  1233. if (likely(ctxbi->skb &&
  1234. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1235. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1236. i, ctxbi->nr_desc, jiffies);
  1237. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1238. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1239. ttxbi = txbi + ((i + j) & (mask));
  1240. txdesc[(i + j) & (mask)].dw[0] = 0;
  1241. pci_unmap_page(jme->pdev,
  1242. ttxbi->mapping,
  1243. ttxbi->len,
  1244. PCI_DMA_TODEVICE);
  1245. ttxbi->mapping = 0;
  1246. ttxbi->len = 0;
  1247. }
  1248. dev_kfree_skb(ctxbi->skb);
  1249. cnt += ctxbi->nr_desc;
  1250. if (unlikely(err)) {
  1251. ++(NET_STAT(jme).tx_carrier_errors);
  1252. } else {
  1253. ++(NET_STAT(jme).tx_packets);
  1254. NET_STAT(jme).tx_bytes += ctxbi->len;
  1255. }
  1256. ctxbi->skb = NULL;
  1257. ctxbi->len = 0;
  1258. ctxbi->start_xmit = 0;
  1259. } else {
  1260. break;
  1261. }
  1262. i = (i + ctxbi->nr_desc) & mask;
  1263. ctxbi->nr_desc = 0;
  1264. }
  1265. tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
  1266. atomic_set(&txring->next_to_clean, i);
  1267. atomic_add(cnt, &txring->nr_free);
  1268. jme_wake_queue_if_stopped(jme);
  1269. out:
  1270. atomic_inc(&jme->tx_cleaning);
  1271. }
  1272. static void
  1273. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1274. {
  1275. /*
  1276. * Disable interrupt
  1277. */
  1278. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1279. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1280. /*
  1281. * Link change event is critical
  1282. * all other events are ignored
  1283. */
  1284. jwrite32(jme, JME_IEVE, intrstat);
  1285. tasklet_schedule(&jme->linkch_task);
  1286. goto out_reenable;
  1287. }
  1288. if (intrstat & INTR_TMINTR) {
  1289. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1290. tasklet_schedule(&jme->pcc_task);
  1291. }
  1292. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1293. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1294. tasklet_schedule(&jme->txclean_task);
  1295. }
  1296. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1297. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1298. INTR_PCCRX0 |
  1299. INTR_RX0EMP)) |
  1300. INTR_RX0);
  1301. }
  1302. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1303. if (intrstat & INTR_RX0EMP)
  1304. atomic_inc(&jme->rx_empty);
  1305. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1306. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1307. jme_polling_mode(jme);
  1308. JME_RX_SCHEDULE(jme);
  1309. }
  1310. }
  1311. } else {
  1312. if (intrstat & INTR_RX0EMP) {
  1313. atomic_inc(&jme->rx_empty);
  1314. tasklet_hi_schedule(&jme->rxempty_task);
  1315. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1316. tasklet_hi_schedule(&jme->rxclean_task);
  1317. }
  1318. }
  1319. out_reenable:
  1320. /*
  1321. * Re-enable interrupt
  1322. */
  1323. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1324. }
  1325. static irqreturn_t
  1326. jme_intr(int irq, void *dev_id)
  1327. {
  1328. struct net_device *netdev = dev_id;
  1329. struct jme_adapter *jme = netdev_priv(netdev);
  1330. u32 intrstat;
  1331. intrstat = jread32(jme, JME_IEVE);
  1332. /*
  1333. * Check if it's really an interrupt for us
  1334. */
  1335. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1336. return IRQ_NONE;
  1337. /*
  1338. * Check if the device still exist
  1339. */
  1340. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1341. return IRQ_NONE;
  1342. jme_intr_msi(jme, intrstat);
  1343. return IRQ_HANDLED;
  1344. }
  1345. static irqreturn_t
  1346. jme_msi(int irq, void *dev_id)
  1347. {
  1348. struct net_device *netdev = dev_id;
  1349. struct jme_adapter *jme = netdev_priv(netdev);
  1350. u32 intrstat;
  1351. intrstat = jread32(jme, JME_IEVE);
  1352. jme_intr_msi(jme, intrstat);
  1353. return IRQ_HANDLED;
  1354. }
  1355. static void
  1356. jme_reset_link(struct jme_adapter *jme)
  1357. {
  1358. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1359. }
  1360. static void
  1361. jme_restart_an(struct jme_adapter *jme)
  1362. {
  1363. u32 bmcr;
  1364. spin_lock_bh(&jme->phy_lock);
  1365. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1366. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1367. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1368. spin_unlock_bh(&jme->phy_lock);
  1369. }
  1370. static int
  1371. jme_request_irq(struct jme_adapter *jme)
  1372. {
  1373. int rc;
  1374. struct net_device *netdev = jme->dev;
  1375. irq_handler_t handler = jme_intr;
  1376. int irq_flags = IRQF_SHARED;
  1377. if (!pci_enable_msi(jme->pdev)) {
  1378. set_bit(JME_FLAG_MSI, &jme->flags);
  1379. handler = jme_msi;
  1380. irq_flags = 0;
  1381. }
  1382. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1383. netdev);
  1384. if (rc) {
  1385. netdev_err(netdev,
  1386. "Unable to request %s interrupt (return: %d)\n",
  1387. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1388. rc);
  1389. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1390. pci_disable_msi(jme->pdev);
  1391. clear_bit(JME_FLAG_MSI, &jme->flags);
  1392. }
  1393. } else {
  1394. netdev->irq = jme->pdev->irq;
  1395. }
  1396. return rc;
  1397. }
  1398. static void
  1399. jme_free_irq(struct jme_adapter *jme)
  1400. {
  1401. free_irq(jme->pdev->irq, jme->dev);
  1402. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1403. pci_disable_msi(jme->pdev);
  1404. clear_bit(JME_FLAG_MSI, &jme->flags);
  1405. jme->dev->irq = jme->pdev->irq;
  1406. }
  1407. }
  1408. static inline void
  1409. jme_new_phy_on(struct jme_adapter *jme)
  1410. {
  1411. u32 reg;
  1412. reg = jread32(jme, JME_PHY_PWR);
  1413. reg &= ~(PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1414. PHY_PWR_DWN2 | PHY_PWR_CLKSEL);
  1415. jwrite32(jme, JME_PHY_PWR, reg);
  1416. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1417. reg &= ~PE1_GPREG0_PBG;
  1418. reg |= PE1_GPREG0_ENBG;
  1419. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1420. }
  1421. static inline void
  1422. jme_new_phy_off(struct jme_adapter *jme)
  1423. {
  1424. u32 reg;
  1425. reg = jread32(jme, JME_PHY_PWR);
  1426. reg |= PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1427. PHY_PWR_DWN2 | PHY_PWR_CLKSEL;
  1428. jwrite32(jme, JME_PHY_PWR, reg);
  1429. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1430. reg &= ~PE1_GPREG0_PBG;
  1431. reg |= PE1_GPREG0_PDD3COLD;
  1432. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1433. }
  1434. static inline void
  1435. jme_phy_on(struct jme_adapter *jme)
  1436. {
  1437. u32 bmcr;
  1438. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1439. bmcr &= ~BMCR_PDOWN;
  1440. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1441. if (new_phy_power_ctrl(jme->chip_main_rev))
  1442. jme_new_phy_on(jme);
  1443. }
  1444. static inline void
  1445. jme_phy_off(struct jme_adapter *jme)
  1446. {
  1447. u32 bmcr;
  1448. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1449. bmcr |= BMCR_PDOWN;
  1450. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1451. if (new_phy_power_ctrl(jme->chip_main_rev))
  1452. jme_new_phy_off(jme);
  1453. }
  1454. static int
  1455. jme_phy_specreg_read(struct jme_adapter *jme, u32 specreg)
  1456. {
  1457. u32 phy_addr;
  1458. phy_addr = JM_PHY_SPEC_REG_READ | specreg;
  1459. jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_ADDR_REG,
  1460. phy_addr);
  1461. return jme_mdio_read(jme->dev, jme->mii_if.phy_id,
  1462. JM_PHY_SPEC_DATA_REG);
  1463. }
  1464. static void
  1465. jme_phy_specreg_write(struct jme_adapter *jme, u32 ext_reg, u32 phy_data)
  1466. {
  1467. u32 phy_addr;
  1468. phy_addr = JM_PHY_SPEC_REG_WRITE | ext_reg;
  1469. jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_DATA_REG,
  1470. phy_data);
  1471. jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_ADDR_REG,
  1472. phy_addr);
  1473. }
  1474. static int
  1475. jme_phy_calibration(struct jme_adapter *jme)
  1476. {
  1477. u32 ctrl1000, phy_data;
  1478. jme_phy_off(jme);
  1479. jme_phy_on(jme);
  1480. /* Enabel PHY test mode 1 */
  1481. ctrl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
  1482. ctrl1000 &= ~PHY_GAD_TEST_MODE_MSK;
  1483. ctrl1000 |= PHY_GAD_TEST_MODE_1;
  1484. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, ctrl1000);
  1485. phy_data = jme_phy_specreg_read(jme, JM_PHY_EXT_COMM_2_REG);
  1486. phy_data &= ~JM_PHY_EXT_COMM_2_CALI_MODE_0;
  1487. phy_data |= JM_PHY_EXT_COMM_2_CALI_LATCH |
  1488. JM_PHY_EXT_COMM_2_CALI_ENABLE;
  1489. jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_2_REG, phy_data);
  1490. msleep(20);
  1491. phy_data = jme_phy_specreg_read(jme, JM_PHY_EXT_COMM_2_REG);
  1492. phy_data &= ~(JM_PHY_EXT_COMM_2_CALI_ENABLE |
  1493. JM_PHY_EXT_COMM_2_CALI_MODE_0 |
  1494. JM_PHY_EXT_COMM_2_CALI_LATCH);
  1495. jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_2_REG, phy_data);
  1496. /* Disable PHY test mode */
  1497. ctrl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
  1498. ctrl1000 &= ~PHY_GAD_TEST_MODE_MSK;
  1499. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, ctrl1000);
  1500. return 0;
  1501. }
  1502. static int
  1503. jme_phy_setEA(struct jme_adapter *jme)
  1504. {
  1505. u32 phy_comm0 = 0, phy_comm1 = 0;
  1506. u8 nic_ctrl;
  1507. pci_read_config_byte(jme->pdev, PCI_PRIV_SHARE_NICCTRL, &nic_ctrl);
  1508. if ((nic_ctrl & 0x3) == JME_FLAG_PHYEA_ENABLE)
  1509. return 0;
  1510. switch (jme->pdev->device) {
  1511. case PCI_DEVICE_ID_JMICRON_JMC250:
  1512. if (((jme->chip_main_rev == 5) &&
  1513. ((jme->chip_sub_rev == 0) || (jme->chip_sub_rev == 1) ||
  1514. (jme->chip_sub_rev == 3))) ||
  1515. (jme->chip_main_rev >= 6)) {
  1516. phy_comm0 = 0x008A;
  1517. phy_comm1 = 0x4109;
  1518. }
  1519. if ((jme->chip_main_rev == 3) &&
  1520. ((jme->chip_sub_rev == 1) || (jme->chip_sub_rev == 2)))
  1521. phy_comm0 = 0xE088;
  1522. break;
  1523. case PCI_DEVICE_ID_JMICRON_JMC260:
  1524. if (((jme->chip_main_rev == 5) &&
  1525. ((jme->chip_sub_rev == 0) || (jme->chip_sub_rev == 1) ||
  1526. (jme->chip_sub_rev == 3))) ||
  1527. (jme->chip_main_rev >= 6)) {
  1528. phy_comm0 = 0x008A;
  1529. phy_comm1 = 0x4109;
  1530. }
  1531. if ((jme->chip_main_rev == 3) &&
  1532. ((jme->chip_sub_rev == 1) || (jme->chip_sub_rev == 2)))
  1533. phy_comm0 = 0xE088;
  1534. if ((jme->chip_main_rev == 2) && (jme->chip_sub_rev == 0))
  1535. phy_comm0 = 0x608A;
  1536. if ((jme->chip_main_rev == 2) && (jme->chip_sub_rev == 2))
  1537. phy_comm0 = 0x408A;
  1538. break;
  1539. default:
  1540. return -ENODEV;
  1541. }
  1542. if (phy_comm0)
  1543. jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_0_REG, phy_comm0);
  1544. if (phy_comm1)
  1545. jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_1_REG, phy_comm1);
  1546. return 0;
  1547. }
  1548. static int
  1549. jme_open(struct net_device *netdev)
  1550. {
  1551. struct jme_adapter *jme = netdev_priv(netdev);
  1552. int rc;
  1553. jme_clear_pm(jme);
  1554. JME_NAPI_ENABLE(jme);
  1555. tasklet_enable(&jme->linkch_task);
  1556. tasklet_enable(&jme->txclean_task);
  1557. tasklet_hi_enable(&jme->rxclean_task);
  1558. tasklet_hi_enable(&jme->rxempty_task);
  1559. rc = jme_request_irq(jme);
  1560. if (rc)
  1561. goto err_out;
  1562. jme_start_irq(jme);
  1563. jme_phy_on(jme);
  1564. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1565. jme_set_settings(netdev, &jme->old_ecmd);
  1566. else
  1567. jme_reset_phy_processor(jme);
  1568. jme_phy_calibration(jme);
  1569. jme_phy_setEA(jme);
  1570. jme_reset_link(jme);
  1571. return 0;
  1572. err_out:
  1573. netif_stop_queue(netdev);
  1574. netif_carrier_off(netdev);
  1575. return rc;
  1576. }
  1577. static void
  1578. jme_set_100m_half(struct jme_adapter *jme)
  1579. {
  1580. u32 bmcr, tmp;
  1581. jme_phy_on(jme);
  1582. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1583. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1584. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1585. tmp |= BMCR_SPEED100;
  1586. if (bmcr != tmp)
  1587. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1588. if (jme->fpgaver)
  1589. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1590. else
  1591. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1592. }
  1593. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1594. static void
  1595. jme_wait_link(struct jme_adapter *jme)
  1596. {
  1597. u32 phylink, to = JME_WAIT_LINK_TIME;
  1598. mdelay(1000);
  1599. phylink = jme_linkstat_from_phy(jme);
  1600. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1601. mdelay(10);
  1602. phylink = jme_linkstat_from_phy(jme);
  1603. }
  1604. }
  1605. static void
  1606. jme_powersave_phy(struct jme_adapter *jme)
  1607. {
  1608. if (jme->reg_pmcs) {
  1609. jme_set_100m_half(jme);
  1610. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1611. jme_wait_link(jme);
  1612. jme_clear_pm(jme);
  1613. } else {
  1614. jme_phy_off(jme);
  1615. }
  1616. }
  1617. static int
  1618. jme_close(struct net_device *netdev)
  1619. {
  1620. struct jme_adapter *jme = netdev_priv(netdev);
  1621. netif_stop_queue(netdev);
  1622. netif_carrier_off(netdev);
  1623. jme_stop_irq(jme);
  1624. jme_free_irq(jme);
  1625. JME_NAPI_DISABLE(jme);
  1626. tasklet_disable(&jme->linkch_task);
  1627. tasklet_disable(&jme->txclean_task);
  1628. tasklet_disable(&jme->rxclean_task);
  1629. tasklet_disable(&jme->rxempty_task);
  1630. jme_disable_rx_engine(jme);
  1631. jme_disable_tx_engine(jme);
  1632. jme_reset_mac_processor(jme);
  1633. jme_free_rx_resources(jme);
  1634. jme_free_tx_resources(jme);
  1635. jme->phylink = 0;
  1636. jme_phy_off(jme);
  1637. return 0;
  1638. }
  1639. static int
  1640. jme_alloc_txdesc(struct jme_adapter *jme,
  1641. struct sk_buff *skb)
  1642. {
  1643. struct jme_ring *txring = &(jme->txring[0]);
  1644. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1645. idx = txring->next_to_use;
  1646. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1647. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1648. return -1;
  1649. atomic_sub(nr_alloc, &txring->nr_free);
  1650. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1651. return idx;
  1652. }
  1653. static void
  1654. jme_fill_tx_map(struct pci_dev *pdev,
  1655. struct txdesc *txdesc,
  1656. struct jme_buffer_info *txbi,
  1657. struct page *page,
  1658. u32 page_offset,
  1659. u32 len,
  1660. bool hidma)
  1661. {
  1662. dma_addr_t dmaaddr;
  1663. dmaaddr = pci_map_page(pdev,
  1664. page,
  1665. page_offset,
  1666. len,
  1667. PCI_DMA_TODEVICE);
  1668. pci_dma_sync_single_for_device(pdev,
  1669. dmaaddr,
  1670. len,
  1671. PCI_DMA_TODEVICE);
  1672. txdesc->dw[0] = 0;
  1673. txdesc->dw[1] = 0;
  1674. txdesc->desc2.flags = TXFLAG_OWN;
  1675. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1676. txdesc->desc2.datalen = cpu_to_le16(len);
  1677. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1678. txdesc->desc2.bufaddrl = cpu_to_le32(
  1679. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1680. txbi->mapping = dmaaddr;
  1681. txbi->len = len;
  1682. }
  1683. static void
  1684. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1685. {
  1686. struct jme_ring *txring = &(jme->txring[0]);
  1687. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1688. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1689. bool hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1690. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1691. int mask = jme->tx_ring_mask;
  1692. const struct skb_frag_struct *frag;
  1693. u32 len;
  1694. for (i = 0 ; i < nr_frags ; ++i) {
  1695. frag = &skb_shinfo(skb)->frags[i];
  1696. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1697. ctxbi = txbi + ((idx + i + 2) & (mask));
  1698. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi,
  1699. skb_frag_page(frag),
  1700. frag->page_offset, skb_frag_size(frag), hidma);
  1701. }
  1702. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1703. ctxdesc = txdesc + ((idx + 1) & (mask));
  1704. ctxbi = txbi + ((idx + 1) & (mask));
  1705. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1706. offset_in_page(skb->data), len, hidma);
  1707. }
  1708. static int
  1709. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1710. {
  1711. if (unlikely(skb_shinfo(skb)->gso_size &&
  1712. skb_header_cloned(skb) &&
  1713. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1714. dev_kfree_skb(skb);
  1715. return -1;
  1716. }
  1717. return 0;
  1718. }
  1719. static int
  1720. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1721. {
  1722. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1723. if (*mss) {
  1724. *flags |= TXFLAG_LSEN;
  1725. if (skb->protocol == htons(ETH_P_IP)) {
  1726. struct iphdr *iph = ip_hdr(skb);
  1727. iph->check = 0;
  1728. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1729. iph->daddr, 0,
  1730. IPPROTO_TCP,
  1731. 0);
  1732. } else {
  1733. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1734. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1735. &ip6h->daddr, 0,
  1736. IPPROTO_TCP,
  1737. 0);
  1738. }
  1739. return 0;
  1740. }
  1741. return 1;
  1742. }
  1743. static void
  1744. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1745. {
  1746. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1747. u8 ip_proto;
  1748. switch (skb->protocol) {
  1749. case htons(ETH_P_IP):
  1750. ip_proto = ip_hdr(skb)->protocol;
  1751. break;
  1752. case htons(ETH_P_IPV6):
  1753. ip_proto = ipv6_hdr(skb)->nexthdr;
  1754. break;
  1755. default:
  1756. ip_proto = 0;
  1757. break;
  1758. }
  1759. switch (ip_proto) {
  1760. case IPPROTO_TCP:
  1761. *flags |= TXFLAG_TCPCS;
  1762. break;
  1763. case IPPROTO_UDP:
  1764. *flags |= TXFLAG_UDPCS;
  1765. break;
  1766. default:
  1767. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
  1768. break;
  1769. }
  1770. }
  1771. }
  1772. static inline void
  1773. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1774. {
  1775. if (vlan_tx_tag_present(skb)) {
  1776. *flags |= TXFLAG_TAGON;
  1777. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1778. }
  1779. }
  1780. static int
  1781. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1782. {
  1783. struct jme_ring *txring = &(jme->txring[0]);
  1784. struct txdesc *txdesc;
  1785. struct jme_buffer_info *txbi;
  1786. u8 flags;
  1787. txdesc = (struct txdesc *)txring->desc + idx;
  1788. txbi = txring->bufinf + idx;
  1789. txdesc->dw[0] = 0;
  1790. txdesc->dw[1] = 0;
  1791. txdesc->dw[2] = 0;
  1792. txdesc->dw[3] = 0;
  1793. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1794. /*
  1795. * Set OWN bit at final.
  1796. * When kernel transmit faster than NIC.
  1797. * And NIC trying to send this descriptor before we tell
  1798. * it to start sending this TX queue.
  1799. * Other fields are already filled correctly.
  1800. */
  1801. wmb();
  1802. flags = TXFLAG_OWN | TXFLAG_INT;
  1803. /*
  1804. * Set checksum flags while not tso
  1805. */
  1806. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1807. jme_tx_csum(jme, skb, &flags);
  1808. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1809. jme_map_tx_skb(jme, skb, idx);
  1810. txdesc->desc1.flags = flags;
  1811. /*
  1812. * Set tx buffer info after telling NIC to send
  1813. * For better tx_clean timing
  1814. */
  1815. wmb();
  1816. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1817. txbi->skb = skb;
  1818. txbi->len = skb->len;
  1819. txbi->start_xmit = jiffies;
  1820. if (!txbi->start_xmit)
  1821. txbi->start_xmit = (0UL-1);
  1822. return 0;
  1823. }
  1824. static void
  1825. jme_stop_queue_if_full(struct jme_adapter *jme)
  1826. {
  1827. struct jme_ring *txring = &(jme->txring[0]);
  1828. struct jme_buffer_info *txbi = txring->bufinf;
  1829. int idx = atomic_read(&txring->next_to_clean);
  1830. txbi += idx;
  1831. smp_wmb();
  1832. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1833. netif_stop_queue(jme->dev);
  1834. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
  1835. smp_wmb();
  1836. if (atomic_read(&txring->nr_free)
  1837. >= (jme->tx_wake_threshold)) {
  1838. netif_wake_queue(jme->dev);
  1839. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
  1840. }
  1841. }
  1842. if (unlikely(txbi->start_xmit &&
  1843. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1844. txbi->skb)) {
  1845. netif_stop_queue(jme->dev);
  1846. netif_info(jme, tx_queued, jme->dev,
  1847. "TX Queue Stopped %d@%lu\n", idx, jiffies);
  1848. }
  1849. }
  1850. /*
  1851. * This function is already protected by netif_tx_lock()
  1852. */
  1853. static netdev_tx_t
  1854. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1855. {
  1856. struct jme_adapter *jme = netdev_priv(netdev);
  1857. int idx;
  1858. if (unlikely(jme_expand_header(jme, skb))) {
  1859. ++(NET_STAT(jme).tx_dropped);
  1860. return NETDEV_TX_OK;
  1861. }
  1862. idx = jme_alloc_txdesc(jme, skb);
  1863. if (unlikely(idx < 0)) {
  1864. netif_stop_queue(netdev);
  1865. netif_err(jme, tx_err, jme->dev,
  1866. "BUG! Tx ring full when queue awake!\n");
  1867. return NETDEV_TX_BUSY;
  1868. }
  1869. jme_fill_tx_desc(jme, skb, idx);
  1870. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1871. TXCS_SELECT_QUEUE0 |
  1872. TXCS_QUEUE0S |
  1873. TXCS_ENABLE);
  1874. tx_dbg(jme, "xmit: %d+%d@%lu\n",
  1875. idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
  1876. jme_stop_queue_if_full(jme);
  1877. return NETDEV_TX_OK;
  1878. }
  1879. static void
  1880. jme_set_unicastaddr(struct net_device *netdev)
  1881. {
  1882. struct jme_adapter *jme = netdev_priv(netdev);
  1883. u32 val;
  1884. val = (netdev->dev_addr[3] & 0xff) << 24 |
  1885. (netdev->dev_addr[2] & 0xff) << 16 |
  1886. (netdev->dev_addr[1] & 0xff) << 8 |
  1887. (netdev->dev_addr[0] & 0xff);
  1888. jwrite32(jme, JME_RXUMA_LO, val);
  1889. val = (netdev->dev_addr[5] & 0xff) << 8 |
  1890. (netdev->dev_addr[4] & 0xff);
  1891. jwrite32(jme, JME_RXUMA_HI, val);
  1892. }
  1893. static int
  1894. jme_set_macaddr(struct net_device *netdev, void *p)
  1895. {
  1896. struct jme_adapter *jme = netdev_priv(netdev);
  1897. struct sockaddr *addr = p;
  1898. if (netif_running(netdev))
  1899. return -EBUSY;
  1900. spin_lock_bh(&jme->macaddr_lock);
  1901. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1902. jme_set_unicastaddr(netdev);
  1903. spin_unlock_bh(&jme->macaddr_lock);
  1904. return 0;
  1905. }
  1906. static void
  1907. jme_set_multi(struct net_device *netdev)
  1908. {
  1909. struct jme_adapter *jme = netdev_priv(netdev);
  1910. u32 mc_hash[2] = {};
  1911. spin_lock_bh(&jme->rxmcs_lock);
  1912. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1913. if (netdev->flags & IFF_PROMISC) {
  1914. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1915. } else if (netdev->flags & IFF_ALLMULTI) {
  1916. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1917. } else if (netdev->flags & IFF_MULTICAST) {
  1918. struct netdev_hw_addr *ha;
  1919. int bit_nr;
  1920. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1921. netdev_for_each_mc_addr(ha, netdev) {
  1922. bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
  1923. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1924. }
  1925. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1926. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1927. }
  1928. wmb();
  1929. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1930. spin_unlock_bh(&jme->rxmcs_lock);
  1931. }
  1932. static int
  1933. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1934. {
  1935. struct jme_adapter *jme = netdev_priv(netdev);
  1936. if (new_mtu == jme->old_mtu)
  1937. return 0;
  1938. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1939. ((new_mtu) < IPV6_MIN_MTU))
  1940. return -EINVAL;
  1941. netdev->mtu = new_mtu;
  1942. netdev_update_features(netdev);
  1943. jme_restart_rx_engine(jme);
  1944. jme_reset_link(jme);
  1945. return 0;
  1946. }
  1947. static void
  1948. jme_tx_timeout(struct net_device *netdev)
  1949. {
  1950. struct jme_adapter *jme = netdev_priv(netdev);
  1951. jme->phylink = 0;
  1952. jme_reset_phy_processor(jme);
  1953. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1954. jme_set_settings(netdev, &jme->old_ecmd);
  1955. /*
  1956. * Force to Reset the link again
  1957. */
  1958. jme_reset_link(jme);
  1959. }
  1960. static inline void jme_pause_rx(struct jme_adapter *jme)
  1961. {
  1962. atomic_dec(&jme->link_changing);
  1963. jme_set_rx_pcc(jme, PCC_OFF);
  1964. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1965. JME_NAPI_DISABLE(jme);
  1966. } else {
  1967. tasklet_disable(&jme->rxclean_task);
  1968. tasklet_disable(&jme->rxempty_task);
  1969. }
  1970. }
  1971. static inline void jme_resume_rx(struct jme_adapter *jme)
  1972. {
  1973. struct dynpcc_info *dpi = &(jme->dpi);
  1974. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1975. JME_NAPI_ENABLE(jme);
  1976. } else {
  1977. tasklet_hi_enable(&jme->rxclean_task);
  1978. tasklet_hi_enable(&jme->rxempty_task);
  1979. }
  1980. dpi->cur = PCC_P1;
  1981. dpi->attempt = PCC_P1;
  1982. dpi->cnt = 0;
  1983. jme_set_rx_pcc(jme, PCC_P1);
  1984. atomic_inc(&jme->link_changing);
  1985. }
  1986. static void
  1987. jme_get_drvinfo(struct net_device *netdev,
  1988. struct ethtool_drvinfo *info)
  1989. {
  1990. struct jme_adapter *jme = netdev_priv(netdev);
  1991. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  1992. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1993. strlcpy(info->bus_info, pci_name(jme->pdev), sizeof(info->bus_info));
  1994. }
  1995. static int
  1996. jme_get_regs_len(struct net_device *netdev)
  1997. {
  1998. return JME_REG_LEN;
  1999. }
  2000. static void
  2001. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  2002. {
  2003. int i;
  2004. for (i = 0 ; i < len ; i += 4)
  2005. p[i >> 2] = jread32(jme, reg + i);
  2006. }
  2007. static void
  2008. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  2009. {
  2010. int i;
  2011. u16 *p16 = (u16 *)p;
  2012. for (i = 0 ; i < reg_nr ; ++i)
  2013. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  2014. }
  2015. static void
  2016. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  2017. {
  2018. struct jme_adapter *jme = netdev_priv(netdev);
  2019. u32 *p32 = (u32 *)p;
  2020. memset(p, 0xFF, JME_REG_LEN);
  2021. regs->version = 1;
  2022. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  2023. p32 += 0x100 >> 2;
  2024. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  2025. p32 += 0x100 >> 2;
  2026. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  2027. p32 += 0x100 >> 2;
  2028. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  2029. p32 += 0x100 >> 2;
  2030. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  2031. }
  2032. static int
  2033. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  2034. {
  2035. struct jme_adapter *jme = netdev_priv(netdev);
  2036. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  2037. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  2038. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  2039. ecmd->use_adaptive_rx_coalesce = false;
  2040. ecmd->rx_coalesce_usecs = 0;
  2041. ecmd->rx_max_coalesced_frames = 0;
  2042. return 0;
  2043. }
  2044. ecmd->use_adaptive_rx_coalesce = true;
  2045. switch (jme->dpi.cur) {
  2046. case PCC_P1:
  2047. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  2048. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  2049. break;
  2050. case PCC_P2:
  2051. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  2052. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  2053. break;
  2054. case PCC_P3:
  2055. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  2056. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  2057. break;
  2058. default:
  2059. break;
  2060. }
  2061. return 0;
  2062. }
  2063. static int
  2064. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  2065. {
  2066. struct jme_adapter *jme = netdev_priv(netdev);
  2067. struct dynpcc_info *dpi = &(jme->dpi);
  2068. if (netif_running(netdev))
  2069. return -EBUSY;
  2070. if (ecmd->use_adaptive_rx_coalesce &&
  2071. test_bit(JME_FLAG_POLL, &jme->flags)) {
  2072. clear_bit(JME_FLAG_POLL, &jme->flags);
  2073. jme->jme_rx = netif_rx;
  2074. dpi->cur = PCC_P1;
  2075. dpi->attempt = PCC_P1;
  2076. dpi->cnt = 0;
  2077. jme_set_rx_pcc(jme, PCC_P1);
  2078. jme_interrupt_mode(jme);
  2079. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  2080. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  2081. set_bit(JME_FLAG_POLL, &jme->flags);
  2082. jme->jme_rx = netif_receive_skb;
  2083. jme_interrupt_mode(jme);
  2084. }
  2085. return 0;
  2086. }
  2087. static void
  2088. jme_get_pauseparam(struct net_device *netdev,
  2089. struct ethtool_pauseparam *ecmd)
  2090. {
  2091. struct jme_adapter *jme = netdev_priv(netdev);
  2092. u32 val;
  2093. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  2094. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  2095. spin_lock_bh(&jme->phy_lock);
  2096. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  2097. spin_unlock_bh(&jme->phy_lock);
  2098. ecmd->autoneg =
  2099. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  2100. }
  2101. static int
  2102. jme_set_pauseparam(struct net_device *netdev,
  2103. struct ethtool_pauseparam *ecmd)
  2104. {
  2105. struct jme_adapter *jme = netdev_priv(netdev);
  2106. u32 val;
  2107. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  2108. (ecmd->tx_pause != 0)) {
  2109. if (ecmd->tx_pause)
  2110. jme->reg_txpfc |= TXPFC_PF_EN;
  2111. else
  2112. jme->reg_txpfc &= ~TXPFC_PF_EN;
  2113. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  2114. }
  2115. spin_lock_bh(&jme->rxmcs_lock);
  2116. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  2117. (ecmd->rx_pause != 0)) {
  2118. if (ecmd->rx_pause)
  2119. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  2120. else
  2121. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  2122. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2123. }
  2124. spin_unlock_bh(&jme->rxmcs_lock);
  2125. spin_lock_bh(&jme->phy_lock);
  2126. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  2127. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  2128. (ecmd->autoneg != 0)) {
  2129. if (ecmd->autoneg)
  2130. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2131. else
  2132. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2133. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  2134. MII_ADVERTISE, val);
  2135. }
  2136. spin_unlock_bh(&jme->phy_lock);
  2137. return 0;
  2138. }
  2139. static void
  2140. jme_get_wol(struct net_device *netdev,
  2141. struct ethtool_wolinfo *wol)
  2142. {
  2143. struct jme_adapter *jme = netdev_priv(netdev);
  2144. wol->supported = WAKE_MAGIC | WAKE_PHY;
  2145. wol->wolopts = 0;
  2146. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2147. wol->wolopts |= WAKE_PHY;
  2148. if (jme->reg_pmcs & PMCS_MFEN)
  2149. wol->wolopts |= WAKE_MAGIC;
  2150. }
  2151. static int
  2152. jme_set_wol(struct net_device *netdev,
  2153. struct ethtool_wolinfo *wol)
  2154. {
  2155. struct jme_adapter *jme = netdev_priv(netdev);
  2156. if (wol->wolopts & (WAKE_MAGICSECURE |
  2157. WAKE_UCAST |
  2158. WAKE_MCAST |
  2159. WAKE_BCAST |
  2160. WAKE_ARP))
  2161. return -EOPNOTSUPP;
  2162. jme->reg_pmcs = 0;
  2163. if (wol->wolopts & WAKE_PHY)
  2164. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  2165. if (wol->wolopts & WAKE_MAGIC)
  2166. jme->reg_pmcs |= PMCS_MFEN;
  2167. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2168. device_set_wakeup_enable(&jme->pdev->dev, !!(jme->reg_pmcs));
  2169. return 0;
  2170. }
  2171. static int
  2172. jme_get_settings(struct net_device *netdev,
  2173. struct ethtool_cmd *ecmd)
  2174. {
  2175. struct jme_adapter *jme = netdev_priv(netdev);
  2176. int rc;
  2177. spin_lock_bh(&jme->phy_lock);
  2178. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  2179. spin_unlock_bh(&jme->phy_lock);
  2180. return rc;
  2181. }
  2182. static int
  2183. jme_set_settings(struct net_device *netdev,
  2184. struct ethtool_cmd *ecmd)
  2185. {
  2186. struct jme_adapter *jme = netdev_priv(netdev);
  2187. int rc, fdc = 0;
  2188. if (ethtool_cmd_speed(ecmd) == SPEED_1000
  2189. && ecmd->autoneg != AUTONEG_ENABLE)
  2190. return -EINVAL;
  2191. /*
  2192. * Check If user changed duplex only while force_media.
  2193. * Hardware would not generate link change interrupt.
  2194. */
  2195. if (jme->mii_if.force_media &&
  2196. ecmd->autoneg != AUTONEG_ENABLE &&
  2197. (jme->mii_if.full_duplex != ecmd->duplex))
  2198. fdc = 1;
  2199. spin_lock_bh(&jme->phy_lock);
  2200. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  2201. spin_unlock_bh(&jme->phy_lock);
  2202. if (!rc) {
  2203. if (fdc)
  2204. jme_reset_link(jme);
  2205. jme->old_ecmd = *ecmd;
  2206. set_bit(JME_FLAG_SSET, &jme->flags);
  2207. }
  2208. return rc;
  2209. }
  2210. static int
  2211. jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  2212. {
  2213. int rc;
  2214. struct jme_adapter *jme = netdev_priv(netdev);
  2215. struct mii_ioctl_data *mii_data = if_mii(rq);
  2216. unsigned int duplex_chg;
  2217. if (cmd == SIOCSMIIREG) {
  2218. u16 val = mii_data->val_in;
  2219. if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
  2220. (val & BMCR_SPEED1000))
  2221. return -EINVAL;
  2222. }
  2223. spin_lock_bh(&jme->phy_lock);
  2224. rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
  2225. spin_unlock_bh(&jme->phy_lock);
  2226. if (!rc && (cmd == SIOCSMIIREG)) {
  2227. if (duplex_chg)
  2228. jme_reset_link(jme);
  2229. jme_get_settings(netdev, &jme->old_ecmd);
  2230. set_bit(JME_FLAG_SSET, &jme->flags);
  2231. }
  2232. return rc;
  2233. }
  2234. static u32
  2235. jme_get_link(struct net_device *netdev)
  2236. {
  2237. struct jme_adapter *jme = netdev_priv(netdev);
  2238. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  2239. }
  2240. static u32
  2241. jme_get_msglevel(struct net_device *netdev)
  2242. {
  2243. struct jme_adapter *jme = netdev_priv(netdev);
  2244. return jme->msg_enable;
  2245. }
  2246. static void
  2247. jme_set_msglevel(struct net_device *netdev, u32 value)
  2248. {
  2249. struct jme_adapter *jme = netdev_priv(netdev);
  2250. jme->msg_enable = value;
  2251. }
  2252. static netdev_features_t
  2253. jme_fix_features(struct net_device *netdev, netdev_features_t features)
  2254. {
  2255. if (netdev->mtu > 1900)
  2256. features &= ~(NETIF_F_ALL_TSO | NETIF_F_ALL_CSUM);
  2257. return features;
  2258. }
  2259. static int
  2260. jme_set_features(struct net_device *netdev, netdev_features_t features)
  2261. {
  2262. struct jme_adapter *jme = netdev_priv(netdev);
  2263. spin_lock_bh(&jme->rxmcs_lock);
  2264. if (features & NETIF_F_RXCSUM)
  2265. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2266. else
  2267. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2268. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2269. spin_unlock_bh(&jme->rxmcs_lock);
  2270. return 0;
  2271. }
  2272. #ifdef CONFIG_NET_POLL_CONTROLLER
  2273. static void jme_netpoll(struct net_device *dev)
  2274. {
  2275. unsigned long flags;
  2276. local_irq_save(flags);
  2277. jme_intr(dev->irq, dev);
  2278. local_irq_restore(flags);
  2279. }
  2280. #endif
  2281. static int
  2282. jme_nway_reset(struct net_device *netdev)
  2283. {
  2284. struct jme_adapter *jme = netdev_priv(netdev);
  2285. jme_restart_an(jme);
  2286. return 0;
  2287. }
  2288. static u8
  2289. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2290. {
  2291. u32 val;
  2292. int to;
  2293. val = jread32(jme, JME_SMBCSR);
  2294. to = JME_SMB_BUSY_TIMEOUT;
  2295. while ((val & SMBCSR_BUSY) && --to) {
  2296. msleep(1);
  2297. val = jread32(jme, JME_SMBCSR);
  2298. }
  2299. if (!to) {
  2300. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2301. return 0xFF;
  2302. }
  2303. jwrite32(jme, JME_SMBINTF,
  2304. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2305. SMBINTF_HWRWN_READ |
  2306. SMBINTF_HWCMD);
  2307. val = jread32(jme, JME_SMBINTF);
  2308. to = JME_SMB_BUSY_TIMEOUT;
  2309. while ((val & SMBINTF_HWCMD) && --to) {
  2310. msleep(1);
  2311. val = jread32(jme, JME_SMBINTF);
  2312. }
  2313. if (!to) {
  2314. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2315. return 0xFF;
  2316. }
  2317. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2318. }
  2319. static void
  2320. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2321. {
  2322. u32 val;
  2323. int to;
  2324. val = jread32(jme, JME_SMBCSR);
  2325. to = JME_SMB_BUSY_TIMEOUT;
  2326. while ((val & SMBCSR_BUSY) && --to) {
  2327. msleep(1);
  2328. val = jread32(jme, JME_SMBCSR);
  2329. }
  2330. if (!to) {
  2331. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2332. return;
  2333. }
  2334. jwrite32(jme, JME_SMBINTF,
  2335. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2336. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2337. SMBINTF_HWRWN_WRITE |
  2338. SMBINTF_HWCMD);
  2339. val = jread32(jme, JME_SMBINTF);
  2340. to = JME_SMB_BUSY_TIMEOUT;
  2341. while ((val & SMBINTF_HWCMD) && --to) {
  2342. msleep(1);
  2343. val = jread32(jme, JME_SMBINTF);
  2344. }
  2345. if (!to) {
  2346. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2347. return;
  2348. }
  2349. mdelay(2);
  2350. }
  2351. static int
  2352. jme_get_eeprom_len(struct net_device *netdev)
  2353. {
  2354. struct jme_adapter *jme = netdev_priv(netdev);
  2355. u32 val;
  2356. val = jread32(jme, JME_SMBCSR);
  2357. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2358. }
  2359. static int
  2360. jme_get_eeprom(struct net_device *netdev,
  2361. struct ethtool_eeprom *eeprom, u8 *data)
  2362. {
  2363. struct jme_adapter *jme = netdev_priv(netdev);
  2364. int i, offset = eeprom->offset, len = eeprom->len;
  2365. /*
  2366. * ethtool will check the boundary for us
  2367. */
  2368. eeprom->magic = JME_EEPROM_MAGIC;
  2369. for (i = 0 ; i < len ; ++i)
  2370. data[i] = jme_smb_read(jme, i + offset);
  2371. return 0;
  2372. }
  2373. static int
  2374. jme_set_eeprom(struct net_device *netdev,
  2375. struct ethtool_eeprom *eeprom, u8 *data)
  2376. {
  2377. struct jme_adapter *jme = netdev_priv(netdev);
  2378. int i, offset = eeprom->offset, len = eeprom->len;
  2379. if (eeprom->magic != JME_EEPROM_MAGIC)
  2380. return -EINVAL;
  2381. /*
  2382. * ethtool will check the boundary for us
  2383. */
  2384. for (i = 0 ; i < len ; ++i)
  2385. jme_smb_write(jme, i + offset, data[i]);
  2386. return 0;
  2387. }
  2388. static const struct ethtool_ops jme_ethtool_ops = {
  2389. .get_drvinfo = jme_get_drvinfo,
  2390. .get_regs_len = jme_get_regs_len,
  2391. .get_regs = jme_get_regs,
  2392. .get_coalesce = jme_get_coalesce,
  2393. .set_coalesce = jme_set_coalesce,
  2394. .get_pauseparam = jme_get_pauseparam,
  2395. .set_pauseparam = jme_set_pauseparam,
  2396. .get_wol = jme_get_wol,
  2397. .set_wol = jme_set_wol,
  2398. .get_settings = jme_get_settings,
  2399. .set_settings = jme_set_settings,
  2400. .get_link = jme_get_link,
  2401. .get_msglevel = jme_get_msglevel,
  2402. .set_msglevel = jme_set_msglevel,
  2403. .nway_reset = jme_nway_reset,
  2404. .get_eeprom_len = jme_get_eeprom_len,
  2405. .get_eeprom = jme_get_eeprom,
  2406. .set_eeprom = jme_set_eeprom,
  2407. };
  2408. static int
  2409. jme_pci_dma64(struct pci_dev *pdev)
  2410. {
  2411. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2412. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2413. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2414. return 1;
  2415. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2416. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2417. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2418. return 1;
  2419. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2420. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2421. return 0;
  2422. return -1;
  2423. }
  2424. static inline void
  2425. jme_phy_init(struct jme_adapter *jme)
  2426. {
  2427. u16 reg26;
  2428. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2429. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2430. }
  2431. static inline void
  2432. jme_check_hw_ver(struct jme_adapter *jme)
  2433. {
  2434. u32 chipmode;
  2435. chipmode = jread32(jme, JME_CHIPMODE);
  2436. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2437. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2438. jme->chip_main_rev = jme->chiprev & 0xF;
  2439. jme->chip_sub_rev = (jme->chiprev >> 4) & 0xF;
  2440. }
  2441. static const struct net_device_ops jme_netdev_ops = {
  2442. .ndo_open = jme_open,
  2443. .ndo_stop = jme_close,
  2444. .ndo_validate_addr = eth_validate_addr,
  2445. .ndo_do_ioctl = jme_ioctl,
  2446. .ndo_start_xmit = jme_start_xmit,
  2447. .ndo_set_mac_address = jme_set_macaddr,
  2448. .ndo_set_rx_mode = jme_set_multi,
  2449. .ndo_change_mtu = jme_change_mtu,
  2450. .ndo_tx_timeout = jme_tx_timeout,
  2451. .ndo_fix_features = jme_fix_features,
  2452. .ndo_set_features = jme_set_features,
  2453. #ifdef CONFIG_NET_POLL_CONTROLLER
  2454. .ndo_poll_controller = jme_netpoll,
  2455. #endif
  2456. };
  2457. static int __devinit
  2458. jme_init_one(struct pci_dev *pdev,
  2459. const struct pci_device_id *ent)
  2460. {
  2461. int rc = 0, using_dac, i;
  2462. struct net_device *netdev;
  2463. struct jme_adapter *jme;
  2464. u16 bmcr, bmsr;
  2465. u32 apmc;
  2466. /*
  2467. * set up PCI device basics
  2468. */
  2469. rc = pci_enable_device(pdev);
  2470. if (rc) {
  2471. pr_err("Cannot enable PCI device\n");
  2472. goto err_out;
  2473. }
  2474. using_dac = jme_pci_dma64(pdev);
  2475. if (using_dac < 0) {
  2476. pr_err("Cannot set PCI DMA Mask\n");
  2477. rc = -EIO;
  2478. goto err_out_disable_pdev;
  2479. }
  2480. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2481. pr_err("No PCI resource region found\n");
  2482. rc = -ENOMEM;
  2483. goto err_out_disable_pdev;
  2484. }
  2485. rc = pci_request_regions(pdev, DRV_NAME);
  2486. if (rc) {
  2487. pr_err("Cannot obtain PCI resource region\n");
  2488. goto err_out_disable_pdev;
  2489. }
  2490. pci_set_master(pdev);
  2491. /*
  2492. * alloc and init net device
  2493. */
  2494. netdev = alloc_etherdev(sizeof(*jme));
  2495. if (!netdev) {
  2496. rc = -ENOMEM;
  2497. goto err_out_release_regions;
  2498. }
  2499. netdev->netdev_ops = &jme_netdev_ops;
  2500. netdev->ethtool_ops = &jme_ethtool_ops;
  2501. netdev->watchdog_timeo = TX_TIMEOUT;
  2502. netdev->hw_features = NETIF_F_IP_CSUM |
  2503. NETIF_F_IPV6_CSUM |
  2504. NETIF_F_SG |
  2505. NETIF_F_TSO |
  2506. NETIF_F_TSO6 |
  2507. NETIF_F_RXCSUM;
  2508. netdev->features = NETIF_F_IP_CSUM |
  2509. NETIF_F_IPV6_CSUM |
  2510. NETIF_F_SG |
  2511. NETIF_F_TSO |
  2512. NETIF_F_TSO6 |
  2513. NETIF_F_HW_VLAN_TX |
  2514. NETIF_F_HW_VLAN_RX;
  2515. if (using_dac)
  2516. netdev->features |= NETIF_F_HIGHDMA;
  2517. SET_NETDEV_DEV(netdev, &pdev->dev);
  2518. pci_set_drvdata(pdev, netdev);
  2519. /*
  2520. * init adapter info
  2521. */
  2522. jme = netdev_priv(netdev);
  2523. jme->pdev = pdev;
  2524. jme->dev = netdev;
  2525. jme->jme_rx = netif_rx;
  2526. jme->old_mtu = netdev->mtu = 1500;
  2527. jme->phylink = 0;
  2528. jme->tx_ring_size = 1 << 10;
  2529. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2530. jme->tx_wake_threshold = 1 << 9;
  2531. jme->rx_ring_size = 1 << 9;
  2532. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2533. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2534. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2535. pci_resource_len(pdev, 0));
  2536. if (!(jme->regs)) {
  2537. pr_err("Mapping PCI resource region error\n");
  2538. rc = -ENOMEM;
  2539. goto err_out_free_netdev;
  2540. }
  2541. if (no_pseudohp) {
  2542. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2543. jwrite32(jme, JME_APMC, apmc);
  2544. } else if (force_pseudohp) {
  2545. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2546. jwrite32(jme, JME_APMC, apmc);
  2547. }
  2548. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2549. spin_lock_init(&jme->phy_lock);
  2550. spin_lock_init(&jme->macaddr_lock);
  2551. spin_lock_init(&jme->rxmcs_lock);
  2552. atomic_set(&jme->link_changing, 1);
  2553. atomic_set(&jme->rx_cleaning, 1);
  2554. atomic_set(&jme->tx_cleaning, 1);
  2555. atomic_set(&jme->rx_empty, 1);
  2556. tasklet_init(&jme->pcc_task,
  2557. jme_pcc_tasklet,
  2558. (unsigned long) jme);
  2559. tasklet_init(&jme->linkch_task,
  2560. jme_link_change_tasklet,
  2561. (unsigned long) jme);
  2562. tasklet_init(&jme->txclean_task,
  2563. jme_tx_clean_tasklet,
  2564. (unsigned long) jme);
  2565. tasklet_init(&jme->rxclean_task,
  2566. jme_rx_clean_tasklet,
  2567. (unsigned long) jme);
  2568. tasklet_init(&jme->rxempty_task,
  2569. jme_rx_empty_tasklet,
  2570. (unsigned long) jme);
  2571. tasklet_disable_nosync(&jme->linkch_task);
  2572. tasklet_disable_nosync(&jme->txclean_task);
  2573. tasklet_disable_nosync(&jme->rxclean_task);
  2574. tasklet_disable_nosync(&jme->rxempty_task);
  2575. jme->dpi.cur = PCC_P1;
  2576. jme->reg_ghc = 0;
  2577. jme->reg_rxcs = RXCS_DEFAULT;
  2578. jme->reg_rxmcs = RXMCS_DEFAULT;
  2579. jme->reg_txpfc = 0;
  2580. jme->reg_pmcs = PMCS_MFEN;
  2581. jme->reg_gpreg1 = GPREG1_DEFAULT;
  2582. if (jme->reg_rxmcs & RXMCS_CHECKSUM)
  2583. netdev->features |= NETIF_F_RXCSUM;
  2584. /*
  2585. * Get Max Read Req Size from PCI Config Space
  2586. */
  2587. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2588. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2589. switch (jme->mrrs) {
  2590. case MRRS_128B:
  2591. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2592. break;
  2593. case MRRS_256B:
  2594. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2595. break;
  2596. default:
  2597. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2598. break;
  2599. }
  2600. /*
  2601. * Must check before reset_mac_processor
  2602. */
  2603. jme_check_hw_ver(jme);
  2604. jme->mii_if.dev = netdev;
  2605. if (jme->fpgaver) {
  2606. jme->mii_if.phy_id = 0;
  2607. for (i = 1 ; i < 32 ; ++i) {
  2608. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2609. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2610. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2611. jme->mii_if.phy_id = i;
  2612. break;
  2613. }
  2614. }
  2615. if (!jme->mii_if.phy_id) {
  2616. rc = -EIO;
  2617. pr_err("Can not find phy_id\n");
  2618. goto err_out_unmap;
  2619. }
  2620. jme->reg_ghc |= GHC_LINK_POLL;
  2621. } else {
  2622. jme->mii_if.phy_id = 1;
  2623. }
  2624. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2625. jme->mii_if.supports_gmii = true;
  2626. else
  2627. jme->mii_if.supports_gmii = false;
  2628. jme->mii_if.phy_id_mask = 0x1F;
  2629. jme->mii_if.reg_num_mask = 0x1F;
  2630. jme->mii_if.mdio_read = jme_mdio_read;
  2631. jme->mii_if.mdio_write = jme_mdio_write;
  2632. jme_clear_pm(jme);
  2633. pci_set_power_state(jme->pdev, PCI_D0);
  2634. device_set_wakeup_enable(&pdev->dev, true);
  2635. jme_set_phyfifo_5level(jme);
  2636. jme->pcirev = pdev->revision;
  2637. if (!jme->fpgaver)
  2638. jme_phy_init(jme);
  2639. jme_phy_off(jme);
  2640. /*
  2641. * Reset MAC processor and reload EEPROM for MAC Address
  2642. */
  2643. jme_reset_mac_processor(jme);
  2644. rc = jme_reload_eeprom(jme);
  2645. if (rc) {
  2646. pr_err("Reload eeprom for reading MAC Address error\n");
  2647. goto err_out_unmap;
  2648. }
  2649. jme_load_macaddr(netdev);
  2650. /*
  2651. * Tell stack that we are not ready to work until open()
  2652. */
  2653. netif_carrier_off(netdev);
  2654. rc = register_netdev(netdev);
  2655. if (rc) {
  2656. pr_err("Cannot register net device\n");
  2657. goto err_out_unmap;
  2658. }
  2659. netif_info(jme, probe, jme->dev, "%s%s chiprev:%x pcirev:%x macaddr:%pM\n",
  2660. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2661. "JMC250 Gigabit Ethernet" :
  2662. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2663. "JMC260 Fast Ethernet" : "Unknown",
  2664. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2665. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2666. jme->pcirev, netdev->dev_addr);
  2667. return 0;
  2668. err_out_unmap:
  2669. iounmap(jme->regs);
  2670. err_out_free_netdev:
  2671. pci_set_drvdata(pdev, NULL);
  2672. free_netdev(netdev);
  2673. err_out_release_regions:
  2674. pci_release_regions(pdev);
  2675. err_out_disable_pdev:
  2676. pci_disable_device(pdev);
  2677. err_out:
  2678. return rc;
  2679. }
  2680. static void __devexit
  2681. jme_remove_one(struct pci_dev *pdev)
  2682. {
  2683. struct net_device *netdev = pci_get_drvdata(pdev);
  2684. struct jme_adapter *jme = netdev_priv(netdev);
  2685. unregister_netdev(netdev);
  2686. iounmap(jme->regs);
  2687. pci_set_drvdata(pdev, NULL);
  2688. free_netdev(netdev);
  2689. pci_release_regions(pdev);
  2690. pci_disable_device(pdev);
  2691. }
  2692. static void
  2693. jme_shutdown(struct pci_dev *pdev)
  2694. {
  2695. struct net_device *netdev = pci_get_drvdata(pdev);
  2696. struct jme_adapter *jme = netdev_priv(netdev);
  2697. jme_powersave_phy(jme);
  2698. pci_pme_active(pdev, true);
  2699. }
  2700. #ifdef CONFIG_PM_SLEEP
  2701. static int
  2702. jme_suspend(struct device *dev)
  2703. {
  2704. struct pci_dev *pdev = to_pci_dev(dev);
  2705. struct net_device *netdev = pci_get_drvdata(pdev);
  2706. struct jme_adapter *jme = netdev_priv(netdev);
  2707. if (!netif_running(netdev))
  2708. return 0;
  2709. atomic_dec(&jme->link_changing);
  2710. netif_device_detach(netdev);
  2711. netif_stop_queue(netdev);
  2712. jme_stop_irq(jme);
  2713. tasklet_disable(&jme->txclean_task);
  2714. tasklet_disable(&jme->rxclean_task);
  2715. tasklet_disable(&jme->rxempty_task);
  2716. if (netif_carrier_ok(netdev)) {
  2717. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2718. jme_polling_mode(jme);
  2719. jme_stop_pcc_timer(jme);
  2720. jme_disable_rx_engine(jme);
  2721. jme_disable_tx_engine(jme);
  2722. jme_reset_mac_processor(jme);
  2723. jme_free_rx_resources(jme);
  2724. jme_free_tx_resources(jme);
  2725. netif_carrier_off(netdev);
  2726. jme->phylink = 0;
  2727. }
  2728. tasklet_enable(&jme->txclean_task);
  2729. tasklet_hi_enable(&jme->rxclean_task);
  2730. tasklet_hi_enable(&jme->rxempty_task);
  2731. jme_powersave_phy(jme);
  2732. return 0;
  2733. }
  2734. static int
  2735. jme_resume(struct device *dev)
  2736. {
  2737. struct pci_dev *pdev = to_pci_dev(dev);
  2738. struct net_device *netdev = pci_get_drvdata(pdev);
  2739. struct jme_adapter *jme = netdev_priv(netdev);
  2740. if (!netif_running(netdev))
  2741. return 0;
  2742. jme_clear_pm(jme);
  2743. jme_phy_on(jme);
  2744. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2745. jme_set_settings(netdev, &jme->old_ecmd);
  2746. else
  2747. jme_reset_phy_processor(jme);
  2748. jme_phy_calibration(jme);
  2749. jme_phy_setEA(jme);
  2750. jme_start_irq(jme);
  2751. netif_device_attach(netdev);
  2752. atomic_inc(&jme->link_changing);
  2753. jme_reset_link(jme);
  2754. return 0;
  2755. }
  2756. static SIMPLE_DEV_PM_OPS(jme_pm_ops, jme_suspend, jme_resume);
  2757. #define JME_PM_OPS (&jme_pm_ops)
  2758. #else
  2759. #define JME_PM_OPS NULL
  2760. #endif
  2761. static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
  2762. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2763. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2764. { }
  2765. };
  2766. static struct pci_driver jme_driver = {
  2767. .name = DRV_NAME,
  2768. .id_table = jme_pci_tbl,
  2769. .probe = jme_init_one,
  2770. .remove = __devexit_p(jme_remove_one),
  2771. .shutdown = jme_shutdown,
  2772. .driver.pm = JME_PM_OPS,
  2773. };
  2774. static int __init
  2775. jme_init_module(void)
  2776. {
  2777. pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
  2778. return pci_register_driver(&jme_driver);
  2779. }
  2780. static void __exit
  2781. jme_cleanup_module(void)
  2782. {
  2783. pci_unregister_driver(&jme_driver);
  2784. }
  2785. module_init(jme_init_module);
  2786. module_exit(jme_cleanup_module);
  2787. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2788. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2789. MODULE_LICENSE("GPL");
  2790. MODULE_VERSION(DRV_VERSION);
  2791. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);