be_cmds.h 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. /*
  18. * The driver sends configuration and managements command requests to the
  19. * firmware in the BE. These requests are communicated to the processor
  20. * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
  21. * WRB inside a MAILBOX.
  22. * The commands are serviced by the ARM processor in the BladeEngine's MPU.
  23. */
  24. struct be_sge {
  25. u32 pa_lo;
  26. u32 pa_hi;
  27. u32 len;
  28. };
  29. #define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
  30. #define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
  31. #define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
  32. struct be_mcc_wrb {
  33. u32 embedded; /* dword 0 */
  34. u32 payload_length; /* dword 1 */
  35. u32 tag0; /* dword 2 */
  36. u32 tag1; /* dword 3 */
  37. u32 rsvd; /* dword 4 */
  38. union {
  39. u8 embedded_payload[236]; /* used by embedded cmds */
  40. struct be_sge sgl[19]; /* used by non-embedded cmds */
  41. } payload;
  42. };
  43. #define CQE_FLAGS_VALID_MASK (1 << 31)
  44. #define CQE_FLAGS_ASYNC_MASK (1 << 30)
  45. #define CQE_FLAGS_COMPLETED_MASK (1 << 28)
  46. #define CQE_FLAGS_CONSUMED_MASK (1 << 27)
  47. /* Completion Status */
  48. enum {
  49. MCC_STATUS_SUCCESS = 0,
  50. MCC_STATUS_FAILED = 1,
  51. MCC_STATUS_ILLEGAL_REQUEST = 2,
  52. MCC_STATUS_ILLEGAL_FIELD = 3,
  53. MCC_STATUS_INSUFFICIENT_BUFFER = 4,
  54. MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
  55. MCC_STATUS_NOT_SUPPORTED = 66
  56. };
  57. #define CQE_STATUS_COMPL_MASK 0xFFFF
  58. #define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
  59. #define CQE_STATUS_EXTD_MASK 0xFFFF
  60. #define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
  61. struct be_mcc_compl {
  62. u32 status; /* dword 0 */
  63. u32 tag0; /* dword 1 */
  64. u32 tag1; /* dword 2 */
  65. u32 flags; /* dword 3 */
  66. };
  67. /* When the async bit of mcc_compl is set, the last 4 bytes of
  68. * mcc_compl is interpreted as follows:
  69. */
  70. #define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
  71. #define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
  72. #define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
  73. #define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
  74. #define ASYNC_EVENT_CODE_LINK_STATE 0x1
  75. #define ASYNC_EVENT_CODE_GRP_5 0x5
  76. #define ASYNC_EVENT_QOS_SPEED 0x1
  77. #define ASYNC_EVENT_COS_PRIORITY 0x2
  78. #define ASYNC_EVENT_PVID_STATE 0x3
  79. struct be_async_event_trailer {
  80. u32 code;
  81. };
  82. enum {
  83. LINK_DOWN = 0x0,
  84. LINK_UP = 0x1
  85. };
  86. #define LINK_STATUS_MASK 0x1
  87. #define LOGICAL_LINK_STATUS_MASK 0x2
  88. /* When the event code of an async trailer is link-state, the mcc_compl
  89. * must be interpreted as follows
  90. */
  91. struct be_async_event_link_state {
  92. u8 physical_port;
  93. u8 port_link_status;
  94. u8 port_duplex;
  95. u8 port_speed;
  96. u8 port_fault;
  97. u8 rsvd0[7];
  98. struct be_async_event_trailer trailer;
  99. } __packed;
  100. /* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
  101. * the mcc_compl must be interpreted as follows
  102. */
  103. struct be_async_event_grp5_qos_link_speed {
  104. u8 physical_port;
  105. u8 rsvd[5];
  106. u16 qos_link_speed;
  107. u32 event_tag;
  108. struct be_async_event_trailer trailer;
  109. } __packed;
  110. /* When the event code of an async trailer is GRP5 and event type is
  111. * CoS-Priority, the mcc_compl must be interpreted as follows
  112. */
  113. struct be_async_event_grp5_cos_priority {
  114. u8 physical_port;
  115. u8 available_priority_bmap;
  116. u8 reco_default_priority;
  117. u8 valid;
  118. u8 rsvd0;
  119. u8 event_tag;
  120. struct be_async_event_trailer trailer;
  121. } __packed;
  122. /* When the event code of an async trailer is GRP5 and event type is
  123. * PVID state, the mcc_compl must be interpreted as follows
  124. */
  125. struct be_async_event_grp5_pvid_state {
  126. u8 enabled;
  127. u8 rsvd0;
  128. u16 tag;
  129. u32 event_tag;
  130. u32 rsvd1;
  131. struct be_async_event_trailer trailer;
  132. } __packed;
  133. struct be_mcc_mailbox {
  134. struct be_mcc_wrb wrb;
  135. struct be_mcc_compl compl;
  136. };
  137. #define CMD_SUBSYSTEM_COMMON 0x1
  138. #define CMD_SUBSYSTEM_ETH 0x3
  139. #define CMD_SUBSYSTEM_LOWLEVEL 0xb
  140. #define OPCODE_COMMON_NTWK_MAC_QUERY 1
  141. #define OPCODE_COMMON_NTWK_MAC_SET 2
  142. #define OPCODE_COMMON_NTWK_MULTICAST_SET 3
  143. #define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
  144. #define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
  145. #define OPCODE_COMMON_READ_FLASHROM 6
  146. #define OPCODE_COMMON_WRITE_FLASHROM 7
  147. #define OPCODE_COMMON_CQ_CREATE 12
  148. #define OPCODE_COMMON_EQ_CREATE 13
  149. #define OPCODE_COMMON_MCC_CREATE 21
  150. #define OPCODE_COMMON_SET_QOS 28
  151. #define OPCODE_COMMON_MCC_CREATE_EXT 90
  152. #define OPCODE_COMMON_SEEPROM_READ 30
  153. #define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
  154. #define OPCODE_COMMON_NTWK_RX_FILTER 34
  155. #define OPCODE_COMMON_GET_FW_VERSION 35
  156. #define OPCODE_COMMON_SET_FLOW_CONTROL 36
  157. #define OPCODE_COMMON_GET_FLOW_CONTROL 37
  158. #define OPCODE_COMMON_SET_FRAME_SIZE 39
  159. #define OPCODE_COMMON_MODIFY_EQ_DELAY 41
  160. #define OPCODE_COMMON_FIRMWARE_CONFIG 42
  161. #define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
  162. #define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
  163. #define OPCODE_COMMON_MCC_DESTROY 53
  164. #define OPCODE_COMMON_CQ_DESTROY 54
  165. #define OPCODE_COMMON_EQ_DESTROY 55
  166. #define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
  167. #define OPCODE_COMMON_NTWK_PMAC_ADD 59
  168. #define OPCODE_COMMON_NTWK_PMAC_DEL 60
  169. #define OPCODE_COMMON_FUNCTION_RESET 61
  170. #define OPCODE_COMMON_MANAGE_FAT 68
  171. #define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
  172. #define OPCODE_COMMON_GET_BEACON_STATE 70
  173. #define OPCODE_COMMON_READ_TRANSRECV_DATA 73
  174. #define OPCODE_COMMON_GET_PORT_NAME 77
  175. #define OPCODE_COMMON_GET_PHY_DETAILS 102
  176. #define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
  177. #define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
  178. #define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
  179. #define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
  180. #define OPCODE_COMMON_GET_MAC_LIST 147
  181. #define OPCODE_COMMON_SET_MAC_LIST 148
  182. #define OPCODE_COMMON_GET_HSW_CONFIG 152
  183. #define OPCODE_COMMON_SET_HSW_CONFIG 153
  184. #define OPCODE_COMMON_READ_OBJECT 171
  185. #define OPCODE_COMMON_WRITE_OBJECT 172
  186. #define OPCODE_ETH_RSS_CONFIG 1
  187. #define OPCODE_ETH_ACPI_CONFIG 2
  188. #define OPCODE_ETH_PROMISCUOUS 3
  189. #define OPCODE_ETH_GET_STATISTICS 4
  190. #define OPCODE_ETH_TX_CREATE 7
  191. #define OPCODE_ETH_RX_CREATE 8
  192. #define OPCODE_ETH_TX_DESTROY 9
  193. #define OPCODE_ETH_RX_DESTROY 10
  194. #define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
  195. #define OPCODE_ETH_GET_PPORT_STATS 18
  196. #define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
  197. #define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
  198. #define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
  199. struct be_cmd_req_hdr {
  200. u8 opcode; /* dword 0 */
  201. u8 subsystem; /* dword 0 */
  202. u8 port_number; /* dword 0 */
  203. u8 domain; /* dword 0 */
  204. u32 timeout; /* dword 1 */
  205. u32 request_length; /* dword 2 */
  206. u8 version; /* dword 3 */
  207. u8 rsvd[3]; /* dword 3 */
  208. };
  209. #define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
  210. #define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
  211. struct be_cmd_resp_hdr {
  212. u8 opcode; /* dword 0 */
  213. u8 subsystem; /* dword 0 */
  214. u8 rsvd[2]; /* dword 0 */
  215. u8 status; /* dword 1 */
  216. u8 add_status; /* dword 1 */
  217. u8 rsvd1[2]; /* dword 1 */
  218. u32 response_length; /* dword 2 */
  219. u32 actual_resp_len; /* dword 3 */
  220. };
  221. struct phys_addr {
  222. u32 lo;
  223. u32 hi;
  224. };
  225. /**************************
  226. * BE Command definitions *
  227. **************************/
  228. /* Pseudo amap definition in which each bit of the actual structure is defined
  229. * as a byte: used to calculate offset/shift/mask of each field */
  230. struct amap_eq_context {
  231. u8 cidx[13]; /* dword 0*/
  232. u8 rsvd0[3]; /* dword 0*/
  233. u8 epidx[13]; /* dword 0*/
  234. u8 valid; /* dword 0*/
  235. u8 rsvd1; /* dword 0*/
  236. u8 size; /* dword 0*/
  237. u8 pidx[13]; /* dword 1*/
  238. u8 rsvd2[3]; /* dword 1*/
  239. u8 pd[10]; /* dword 1*/
  240. u8 count[3]; /* dword 1*/
  241. u8 solevent; /* dword 1*/
  242. u8 stalled; /* dword 1*/
  243. u8 armed; /* dword 1*/
  244. u8 rsvd3[4]; /* dword 2*/
  245. u8 func[8]; /* dword 2*/
  246. u8 rsvd4; /* dword 2*/
  247. u8 delaymult[10]; /* dword 2*/
  248. u8 rsvd5[2]; /* dword 2*/
  249. u8 phase[2]; /* dword 2*/
  250. u8 nodelay; /* dword 2*/
  251. u8 rsvd6[4]; /* dword 2*/
  252. u8 rsvd7[32]; /* dword 3*/
  253. } __packed;
  254. struct be_cmd_req_eq_create {
  255. struct be_cmd_req_hdr hdr;
  256. u16 num_pages; /* sword */
  257. u16 rsvd0; /* sword */
  258. u8 context[sizeof(struct amap_eq_context) / 8];
  259. struct phys_addr pages[8];
  260. } __packed;
  261. struct be_cmd_resp_eq_create {
  262. struct be_cmd_resp_hdr resp_hdr;
  263. u16 eq_id; /* sword */
  264. u16 rsvd0; /* sword */
  265. } __packed;
  266. /******************** Mac query ***************************/
  267. enum {
  268. MAC_ADDRESS_TYPE_STORAGE = 0x0,
  269. MAC_ADDRESS_TYPE_NETWORK = 0x1,
  270. MAC_ADDRESS_TYPE_PD = 0x2,
  271. MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
  272. };
  273. struct mac_addr {
  274. u16 size_of_struct;
  275. u8 addr[ETH_ALEN];
  276. } __packed;
  277. struct be_cmd_req_mac_query {
  278. struct be_cmd_req_hdr hdr;
  279. u8 type;
  280. u8 permanent;
  281. u16 if_id;
  282. u32 pmac_id;
  283. } __packed;
  284. struct be_cmd_resp_mac_query {
  285. struct be_cmd_resp_hdr hdr;
  286. struct mac_addr mac;
  287. };
  288. /******************** PMac Add ***************************/
  289. struct be_cmd_req_pmac_add {
  290. struct be_cmd_req_hdr hdr;
  291. u32 if_id;
  292. u8 mac_address[ETH_ALEN];
  293. u8 rsvd0[2];
  294. } __packed;
  295. struct be_cmd_resp_pmac_add {
  296. struct be_cmd_resp_hdr hdr;
  297. u32 pmac_id;
  298. };
  299. /******************** PMac Del ***************************/
  300. struct be_cmd_req_pmac_del {
  301. struct be_cmd_req_hdr hdr;
  302. u32 if_id;
  303. u32 pmac_id;
  304. };
  305. /******************** Create CQ ***************************/
  306. /* Pseudo amap definition in which each bit of the actual structure is defined
  307. * as a byte: used to calculate offset/shift/mask of each field */
  308. struct amap_cq_context_be {
  309. u8 cidx[11]; /* dword 0*/
  310. u8 rsvd0; /* dword 0*/
  311. u8 coalescwm[2]; /* dword 0*/
  312. u8 nodelay; /* dword 0*/
  313. u8 epidx[11]; /* dword 0*/
  314. u8 rsvd1; /* dword 0*/
  315. u8 count[2]; /* dword 0*/
  316. u8 valid; /* dword 0*/
  317. u8 solevent; /* dword 0*/
  318. u8 eventable; /* dword 0*/
  319. u8 pidx[11]; /* dword 1*/
  320. u8 rsvd2; /* dword 1*/
  321. u8 pd[10]; /* dword 1*/
  322. u8 eqid[8]; /* dword 1*/
  323. u8 stalled; /* dword 1*/
  324. u8 armed; /* dword 1*/
  325. u8 rsvd3[4]; /* dword 2*/
  326. u8 func[8]; /* dword 2*/
  327. u8 rsvd4[20]; /* dword 2*/
  328. u8 rsvd5[32]; /* dword 3*/
  329. } __packed;
  330. struct amap_cq_context_lancer {
  331. u8 rsvd0[12]; /* dword 0*/
  332. u8 coalescwm[2]; /* dword 0*/
  333. u8 nodelay; /* dword 0*/
  334. u8 rsvd1[12]; /* dword 0*/
  335. u8 count[2]; /* dword 0*/
  336. u8 valid; /* dword 0*/
  337. u8 rsvd2; /* dword 0*/
  338. u8 eventable; /* dword 0*/
  339. u8 eqid[16]; /* dword 1*/
  340. u8 rsvd3[15]; /* dword 1*/
  341. u8 armed; /* dword 1*/
  342. u8 rsvd4[32]; /* dword 2*/
  343. u8 rsvd5[32]; /* dword 3*/
  344. } __packed;
  345. struct be_cmd_req_cq_create {
  346. struct be_cmd_req_hdr hdr;
  347. u16 num_pages;
  348. u8 page_size;
  349. u8 rsvd0;
  350. u8 context[sizeof(struct amap_cq_context_be) / 8];
  351. struct phys_addr pages[8];
  352. } __packed;
  353. struct be_cmd_resp_cq_create {
  354. struct be_cmd_resp_hdr hdr;
  355. u16 cq_id;
  356. u16 rsvd0;
  357. } __packed;
  358. struct be_cmd_req_get_fat {
  359. struct be_cmd_req_hdr hdr;
  360. u32 fat_operation;
  361. u32 read_log_offset;
  362. u32 read_log_length;
  363. u32 data_buffer_size;
  364. u32 data_buffer[1];
  365. } __packed;
  366. struct be_cmd_resp_get_fat {
  367. struct be_cmd_resp_hdr hdr;
  368. u32 log_size;
  369. u32 read_log_length;
  370. u32 rsvd[2];
  371. u32 data_buffer[1];
  372. } __packed;
  373. /******************** Create MCCQ ***************************/
  374. /* Pseudo amap definition in which each bit of the actual structure is defined
  375. * as a byte: used to calculate offset/shift/mask of each field */
  376. struct amap_mcc_context_be {
  377. u8 con_index[14];
  378. u8 rsvd0[2];
  379. u8 ring_size[4];
  380. u8 fetch_wrb;
  381. u8 fetch_r2t;
  382. u8 cq_id[10];
  383. u8 prod_index[14];
  384. u8 fid[8];
  385. u8 pdid[9];
  386. u8 valid;
  387. u8 rsvd1[32];
  388. u8 rsvd2[32];
  389. } __packed;
  390. struct amap_mcc_context_lancer {
  391. u8 async_cq_id[16];
  392. u8 ring_size[4];
  393. u8 rsvd0[12];
  394. u8 rsvd1[31];
  395. u8 valid;
  396. u8 async_cq_valid[1];
  397. u8 rsvd2[31];
  398. u8 rsvd3[32];
  399. } __packed;
  400. struct be_cmd_req_mcc_create {
  401. struct be_cmd_req_hdr hdr;
  402. u16 num_pages;
  403. u16 cq_id;
  404. u8 context[sizeof(struct amap_mcc_context_be) / 8];
  405. struct phys_addr pages[8];
  406. } __packed;
  407. struct be_cmd_req_mcc_ext_create {
  408. struct be_cmd_req_hdr hdr;
  409. u16 num_pages;
  410. u16 cq_id;
  411. u32 async_event_bitmap[1];
  412. u8 context[sizeof(struct amap_mcc_context_be) / 8];
  413. struct phys_addr pages[8];
  414. } __packed;
  415. struct be_cmd_resp_mcc_create {
  416. struct be_cmd_resp_hdr hdr;
  417. u16 id;
  418. u16 rsvd0;
  419. } __packed;
  420. /******************** Create TxQ ***************************/
  421. #define BE_ETH_TX_RING_TYPE_STANDARD 2
  422. #define BE_ULP1_NUM 1
  423. /* Pseudo amap definition in which each bit of the actual structure is defined
  424. * as a byte: used to calculate offset/shift/mask of each field */
  425. struct amap_tx_context {
  426. u8 if_id[16]; /* dword 0 */
  427. u8 tx_ring_size[4]; /* dword 0 */
  428. u8 rsvd1[26]; /* dword 0 */
  429. u8 pci_func_id[8]; /* dword 1 */
  430. u8 rsvd2[9]; /* dword 1 */
  431. u8 ctx_valid; /* dword 1 */
  432. u8 cq_id_send[16]; /* dword 2 */
  433. u8 rsvd3[16]; /* dword 2 */
  434. u8 rsvd4[32]; /* dword 3 */
  435. u8 rsvd5[32]; /* dword 4 */
  436. u8 rsvd6[32]; /* dword 5 */
  437. u8 rsvd7[32]; /* dword 6 */
  438. u8 rsvd8[32]; /* dword 7 */
  439. u8 rsvd9[32]; /* dword 8 */
  440. u8 rsvd10[32]; /* dword 9 */
  441. u8 rsvd11[32]; /* dword 10 */
  442. u8 rsvd12[32]; /* dword 11 */
  443. u8 rsvd13[32]; /* dword 12 */
  444. u8 rsvd14[32]; /* dword 13 */
  445. u8 rsvd15[32]; /* dword 14 */
  446. u8 rsvd16[32]; /* dword 15 */
  447. } __packed;
  448. struct be_cmd_req_eth_tx_create {
  449. struct be_cmd_req_hdr hdr;
  450. u8 num_pages;
  451. u8 ulp_num;
  452. u8 type;
  453. u8 bound_port;
  454. u8 context[sizeof(struct amap_tx_context) / 8];
  455. struct phys_addr pages[8];
  456. } __packed;
  457. struct be_cmd_resp_eth_tx_create {
  458. struct be_cmd_resp_hdr hdr;
  459. u16 cid;
  460. u16 rsvd0;
  461. } __packed;
  462. /******************** Create RxQ ***************************/
  463. struct be_cmd_req_eth_rx_create {
  464. struct be_cmd_req_hdr hdr;
  465. u16 cq_id;
  466. u8 frag_size;
  467. u8 num_pages;
  468. struct phys_addr pages[2];
  469. u32 interface_id;
  470. u16 max_frame_size;
  471. u16 rsvd0;
  472. u32 rss_queue;
  473. } __packed;
  474. struct be_cmd_resp_eth_rx_create {
  475. struct be_cmd_resp_hdr hdr;
  476. u16 id;
  477. u8 rss_id;
  478. u8 rsvd0;
  479. } __packed;
  480. /******************** Q Destroy ***************************/
  481. /* Type of Queue to be destroyed */
  482. enum {
  483. QTYPE_EQ = 1,
  484. QTYPE_CQ,
  485. QTYPE_TXQ,
  486. QTYPE_RXQ,
  487. QTYPE_MCCQ
  488. };
  489. struct be_cmd_req_q_destroy {
  490. struct be_cmd_req_hdr hdr;
  491. u16 id;
  492. u16 bypass_flush; /* valid only for rx q destroy */
  493. } __packed;
  494. /************ I/f Create (it's actually I/f Config Create)**********/
  495. /* Capability flags for the i/f */
  496. enum be_if_flags {
  497. BE_IF_FLAGS_RSS = 0x4,
  498. BE_IF_FLAGS_PROMISCUOUS = 0x8,
  499. BE_IF_FLAGS_BROADCAST = 0x10,
  500. BE_IF_FLAGS_UNTAGGED = 0x20,
  501. BE_IF_FLAGS_ULP = 0x40,
  502. BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
  503. BE_IF_FLAGS_VLAN = 0x100,
  504. BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
  505. BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
  506. BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
  507. BE_IF_FLAGS_MULTICAST = 0x1000
  508. };
  509. /* An RX interface is an object with one or more MAC addresses and
  510. * filtering capabilities. */
  511. struct be_cmd_req_if_create {
  512. struct be_cmd_req_hdr hdr;
  513. u32 version; /* ignore currently */
  514. u32 capability_flags;
  515. u32 enable_flags;
  516. u8 mac_addr[ETH_ALEN];
  517. u8 rsvd0;
  518. u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
  519. u32 vlan_tag; /* not used currently */
  520. } __packed;
  521. struct be_cmd_resp_if_create {
  522. struct be_cmd_resp_hdr hdr;
  523. u32 interface_id;
  524. u32 pmac_id;
  525. };
  526. /****** I/f Destroy(it's actually I/f Config Destroy )**********/
  527. struct be_cmd_req_if_destroy {
  528. struct be_cmd_req_hdr hdr;
  529. u32 interface_id;
  530. };
  531. /*************** HW Stats Get **********************************/
  532. struct be_port_rxf_stats_v0 {
  533. u32 rx_bytes_lsd; /* dword 0*/
  534. u32 rx_bytes_msd; /* dword 1*/
  535. u32 rx_total_frames; /* dword 2*/
  536. u32 rx_unicast_frames; /* dword 3*/
  537. u32 rx_multicast_frames; /* dword 4*/
  538. u32 rx_broadcast_frames; /* dword 5*/
  539. u32 rx_crc_errors; /* dword 6*/
  540. u32 rx_alignment_symbol_errors; /* dword 7*/
  541. u32 rx_pause_frames; /* dword 8*/
  542. u32 rx_control_frames; /* dword 9*/
  543. u32 rx_in_range_errors; /* dword 10*/
  544. u32 rx_out_range_errors; /* dword 11*/
  545. u32 rx_frame_too_long; /* dword 12*/
  546. u32 rx_address_mismatch_drops; /* dword 13*/
  547. u32 rx_vlan_mismatch_drops; /* dword 14*/
  548. u32 rx_dropped_too_small; /* dword 15*/
  549. u32 rx_dropped_too_short; /* dword 16*/
  550. u32 rx_dropped_header_too_small; /* dword 17*/
  551. u32 rx_dropped_tcp_length; /* dword 18*/
  552. u32 rx_dropped_runt; /* dword 19*/
  553. u32 rx_64_byte_packets; /* dword 20*/
  554. u32 rx_65_127_byte_packets; /* dword 21*/
  555. u32 rx_128_256_byte_packets; /* dword 22*/
  556. u32 rx_256_511_byte_packets; /* dword 23*/
  557. u32 rx_512_1023_byte_packets; /* dword 24*/
  558. u32 rx_1024_1518_byte_packets; /* dword 25*/
  559. u32 rx_1519_2047_byte_packets; /* dword 26*/
  560. u32 rx_2048_4095_byte_packets; /* dword 27*/
  561. u32 rx_4096_8191_byte_packets; /* dword 28*/
  562. u32 rx_8192_9216_byte_packets; /* dword 29*/
  563. u32 rx_ip_checksum_errs; /* dword 30*/
  564. u32 rx_tcp_checksum_errs; /* dword 31*/
  565. u32 rx_udp_checksum_errs; /* dword 32*/
  566. u32 rx_non_rss_packets; /* dword 33*/
  567. u32 rx_ipv4_packets; /* dword 34*/
  568. u32 rx_ipv6_packets; /* dword 35*/
  569. u32 rx_ipv4_bytes_lsd; /* dword 36*/
  570. u32 rx_ipv4_bytes_msd; /* dword 37*/
  571. u32 rx_ipv6_bytes_lsd; /* dword 38*/
  572. u32 rx_ipv6_bytes_msd; /* dword 39*/
  573. u32 rx_chute1_packets; /* dword 40*/
  574. u32 rx_chute2_packets; /* dword 41*/
  575. u32 rx_chute3_packets; /* dword 42*/
  576. u32 rx_management_packets; /* dword 43*/
  577. u32 rx_switched_unicast_packets; /* dword 44*/
  578. u32 rx_switched_multicast_packets; /* dword 45*/
  579. u32 rx_switched_broadcast_packets; /* dword 46*/
  580. u32 tx_bytes_lsd; /* dword 47*/
  581. u32 tx_bytes_msd; /* dword 48*/
  582. u32 tx_unicastframes; /* dword 49*/
  583. u32 tx_multicastframes; /* dword 50*/
  584. u32 tx_broadcastframes; /* dword 51*/
  585. u32 tx_pauseframes; /* dword 52*/
  586. u32 tx_controlframes; /* dword 53*/
  587. u32 tx_64_byte_packets; /* dword 54*/
  588. u32 tx_65_127_byte_packets; /* dword 55*/
  589. u32 tx_128_256_byte_packets; /* dword 56*/
  590. u32 tx_256_511_byte_packets; /* dword 57*/
  591. u32 tx_512_1023_byte_packets; /* dword 58*/
  592. u32 tx_1024_1518_byte_packets; /* dword 59*/
  593. u32 tx_1519_2047_byte_packets; /* dword 60*/
  594. u32 tx_2048_4095_byte_packets; /* dword 61*/
  595. u32 tx_4096_8191_byte_packets; /* dword 62*/
  596. u32 tx_8192_9216_byte_packets; /* dword 63*/
  597. u32 rx_fifo_overflow; /* dword 64*/
  598. u32 rx_input_fifo_overflow; /* dword 65*/
  599. };
  600. struct be_rxf_stats_v0 {
  601. struct be_port_rxf_stats_v0 port[2];
  602. u32 rx_drops_no_pbuf; /* dword 132*/
  603. u32 rx_drops_no_txpb; /* dword 133*/
  604. u32 rx_drops_no_erx_descr; /* dword 134*/
  605. u32 rx_drops_no_tpre_descr; /* dword 135*/
  606. u32 management_rx_port_packets; /* dword 136*/
  607. u32 management_rx_port_bytes; /* dword 137*/
  608. u32 management_rx_port_pause_frames; /* dword 138*/
  609. u32 management_rx_port_errors; /* dword 139*/
  610. u32 management_tx_port_packets; /* dword 140*/
  611. u32 management_tx_port_bytes; /* dword 141*/
  612. u32 management_tx_port_pause; /* dword 142*/
  613. u32 management_rx_port_rxfifo_overflow; /* dword 143*/
  614. u32 rx_drops_too_many_frags; /* dword 144*/
  615. u32 rx_drops_invalid_ring; /* dword 145*/
  616. u32 forwarded_packets; /* dword 146*/
  617. u32 rx_drops_mtu; /* dword 147*/
  618. u32 rsvd0[7];
  619. u32 port0_jabber_events;
  620. u32 port1_jabber_events;
  621. u32 rsvd1[6];
  622. };
  623. struct be_erx_stats_v0 {
  624. u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
  625. u32 rsvd[4];
  626. };
  627. struct be_pmem_stats {
  628. u32 eth_red_drops;
  629. u32 rsvd[5];
  630. };
  631. struct be_hw_stats_v0 {
  632. struct be_rxf_stats_v0 rxf;
  633. u32 rsvd[48];
  634. struct be_erx_stats_v0 erx;
  635. struct be_pmem_stats pmem;
  636. };
  637. struct be_cmd_req_get_stats_v0 {
  638. struct be_cmd_req_hdr hdr;
  639. u8 rsvd[sizeof(struct be_hw_stats_v0)];
  640. };
  641. struct be_cmd_resp_get_stats_v0 {
  642. struct be_cmd_resp_hdr hdr;
  643. struct be_hw_stats_v0 hw_stats;
  644. };
  645. struct lancer_pport_stats {
  646. u32 tx_packets_lo;
  647. u32 tx_packets_hi;
  648. u32 tx_unicast_packets_lo;
  649. u32 tx_unicast_packets_hi;
  650. u32 tx_multicast_packets_lo;
  651. u32 tx_multicast_packets_hi;
  652. u32 tx_broadcast_packets_lo;
  653. u32 tx_broadcast_packets_hi;
  654. u32 tx_bytes_lo;
  655. u32 tx_bytes_hi;
  656. u32 tx_unicast_bytes_lo;
  657. u32 tx_unicast_bytes_hi;
  658. u32 tx_multicast_bytes_lo;
  659. u32 tx_multicast_bytes_hi;
  660. u32 tx_broadcast_bytes_lo;
  661. u32 tx_broadcast_bytes_hi;
  662. u32 tx_discards_lo;
  663. u32 tx_discards_hi;
  664. u32 tx_errors_lo;
  665. u32 tx_errors_hi;
  666. u32 tx_pause_frames_lo;
  667. u32 tx_pause_frames_hi;
  668. u32 tx_pause_on_frames_lo;
  669. u32 tx_pause_on_frames_hi;
  670. u32 tx_pause_off_frames_lo;
  671. u32 tx_pause_off_frames_hi;
  672. u32 tx_internal_mac_errors_lo;
  673. u32 tx_internal_mac_errors_hi;
  674. u32 tx_control_frames_lo;
  675. u32 tx_control_frames_hi;
  676. u32 tx_packets_64_bytes_lo;
  677. u32 tx_packets_64_bytes_hi;
  678. u32 tx_packets_65_to_127_bytes_lo;
  679. u32 tx_packets_65_to_127_bytes_hi;
  680. u32 tx_packets_128_to_255_bytes_lo;
  681. u32 tx_packets_128_to_255_bytes_hi;
  682. u32 tx_packets_256_to_511_bytes_lo;
  683. u32 tx_packets_256_to_511_bytes_hi;
  684. u32 tx_packets_512_to_1023_bytes_lo;
  685. u32 tx_packets_512_to_1023_bytes_hi;
  686. u32 tx_packets_1024_to_1518_bytes_lo;
  687. u32 tx_packets_1024_to_1518_bytes_hi;
  688. u32 tx_packets_1519_to_2047_bytes_lo;
  689. u32 tx_packets_1519_to_2047_bytes_hi;
  690. u32 tx_packets_2048_to_4095_bytes_lo;
  691. u32 tx_packets_2048_to_4095_bytes_hi;
  692. u32 tx_packets_4096_to_8191_bytes_lo;
  693. u32 tx_packets_4096_to_8191_bytes_hi;
  694. u32 tx_packets_8192_to_9216_bytes_lo;
  695. u32 tx_packets_8192_to_9216_bytes_hi;
  696. u32 tx_lso_packets_lo;
  697. u32 tx_lso_packets_hi;
  698. u32 rx_packets_lo;
  699. u32 rx_packets_hi;
  700. u32 rx_unicast_packets_lo;
  701. u32 rx_unicast_packets_hi;
  702. u32 rx_multicast_packets_lo;
  703. u32 rx_multicast_packets_hi;
  704. u32 rx_broadcast_packets_lo;
  705. u32 rx_broadcast_packets_hi;
  706. u32 rx_bytes_lo;
  707. u32 rx_bytes_hi;
  708. u32 rx_unicast_bytes_lo;
  709. u32 rx_unicast_bytes_hi;
  710. u32 rx_multicast_bytes_lo;
  711. u32 rx_multicast_bytes_hi;
  712. u32 rx_broadcast_bytes_lo;
  713. u32 rx_broadcast_bytes_hi;
  714. u32 rx_unknown_protos;
  715. u32 rsvd_69; /* Word 69 is reserved */
  716. u32 rx_discards_lo;
  717. u32 rx_discards_hi;
  718. u32 rx_errors_lo;
  719. u32 rx_errors_hi;
  720. u32 rx_crc_errors_lo;
  721. u32 rx_crc_errors_hi;
  722. u32 rx_alignment_errors_lo;
  723. u32 rx_alignment_errors_hi;
  724. u32 rx_symbol_errors_lo;
  725. u32 rx_symbol_errors_hi;
  726. u32 rx_pause_frames_lo;
  727. u32 rx_pause_frames_hi;
  728. u32 rx_pause_on_frames_lo;
  729. u32 rx_pause_on_frames_hi;
  730. u32 rx_pause_off_frames_lo;
  731. u32 rx_pause_off_frames_hi;
  732. u32 rx_frames_too_long_lo;
  733. u32 rx_frames_too_long_hi;
  734. u32 rx_internal_mac_errors_lo;
  735. u32 rx_internal_mac_errors_hi;
  736. u32 rx_undersize_packets;
  737. u32 rx_oversize_packets;
  738. u32 rx_fragment_packets;
  739. u32 rx_jabbers;
  740. u32 rx_control_frames_lo;
  741. u32 rx_control_frames_hi;
  742. u32 rx_control_frames_unknown_opcode_lo;
  743. u32 rx_control_frames_unknown_opcode_hi;
  744. u32 rx_in_range_errors;
  745. u32 rx_out_of_range_errors;
  746. u32 rx_address_mismatch_drops;
  747. u32 rx_vlan_mismatch_drops;
  748. u32 rx_dropped_too_small;
  749. u32 rx_dropped_too_short;
  750. u32 rx_dropped_header_too_small;
  751. u32 rx_dropped_invalid_tcp_length;
  752. u32 rx_dropped_runt;
  753. u32 rx_ip_checksum_errors;
  754. u32 rx_tcp_checksum_errors;
  755. u32 rx_udp_checksum_errors;
  756. u32 rx_non_rss_packets;
  757. u32 rsvd_111;
  758. u32 rx_ipv4_packets_lo;
  759. u32 rx_ipv4_packets_hi;
  760. u32 rx_ipv6_packets_lo;
  761. u32 rx_ipv6_packets_hi;
  762. u32 rx_ipv4_bytes_lo;
  763. u32 rx_ipv4_bytes_hi;
  764. u32 rx_ipv6_bytes_lo;
  765. u32 rx_ipv6_bytes_hi;
  766. u32 rx_nic_packets_lo;
  767. u32 rx_nic_packets_hi;
  768. u32 rx_tcp_packets_lo;
  769. u32 rx_tcp_packets_hi;
  770. u32 rx_iscsi_packets_lo;
  771. u32 rx_iscsi_packets_hi;
  772. u32 rx_management_packets_lo;
  773. u32 rx_management_packets_hi;
  774. u32 rx_switched_unicast_packets_lo;
  775. u32 rx_switched_unicast_packets_hi;
  776. u32 rx_switched_multicast_packets_lo;
  777. u32 rx_switched_multicast_packets_hi;
  778. u32 rx_switched_broadcast_packets_lo;
  779. u32 rx_switched_broadcast_packets_hi;
  780. u32 num_forwards_lo;
  781. u32 num_forwards_hi;
  782. u32 rx_fifo_overflow;
  783. u32 rx_input_fifo_overflow;
  784. u32 rx_drops_too_many_frags_lo;
  785. u32 rx_drops_too_many_frags_hi;
  786. u32 rx_drops_invalid_queue;
  787. u32 rsvd_141;
  788. u32 rx_drops_mtu_lo;
  789. u32 rx_drops_mtu_hi;
  790. u32 rx_packets_64_bytes_lo;
  791. u32 rx_packets_64_bytes_hi;
  792. u32 rx_packets_65_to_127_bytes_lo;
  793. u32 rx_packets_65_to_127_bytes_hi;
  794. u32 rx_packets_128_to_255_bytes_lo;
  795. u32 rx_packets_128_to_255_bytes_hi;
  796. u32 rx_packets_256_to_511_bytes_lo;
  797. u32 rx_packets_256_to_511_bytes_hi;
  798. u32 rx_packets_512_to_1023_bytes_lo;
  799. u32 rx_packets_512_to_1023_bytes_hi;
  800. u32 rx_packets_1024_to_1518_bytes_lo;
  801. u32 rx_packets_1024_to_1518_bytes_hi;
  802. u32 rx_packets_1519_to_2047_bytes_lo;
  803. u32 rx_packets_1519_to_2047_bytes_hi;
  804. u32 rx_packets_2048_to_4095_bytes_lo;
  805. u32 rx_packets_2048_to_4095_bytes_hi;
  806. u32 rx_packets_4096_to_8191_bytes_lo;
  807. u32 rx_packets_4096_to_8191_bytes_hi;
  808. u32 rx_packets_8192_to_9216_bytes_lo;
  809. u32 rx_packets_8192_to_9216_bytes_hi;
  810. };
  811. struct pport_stats_params {
  812. u16 pport_num;
  813. u8 rsvd;
  814. u8 reset_stats;
  815. };
  816. struct lancer_cmd_req_pport_stats {
  817. struct be_cmd_req_hdr hdr;
  818. union {
  819. struct pport_stats_params params;
  820. u8 rsvd[sizeof(struct lancer_pport_stats)];
  821. } cmd_params;
  822. };
  823. struct lancer_cmd_resp_pport_stats {
  824. struct be_cmd_resp_hdr hdr;
  825. struct lancer_pport_stats pport_stats;
  826. };
  827. static inline struct lancer_pport_stats*
  828. pport_stats_from_cmd(struct be_adapter *adapter)
  829. {
  830. struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
  831. return &cmd->pport_stats;
  832. }
  833. struct be_cmd_req_get_cntl_addnl_attribs {
  834. struct be_cmd_req_hdr hdr;
  835. u8 rsvd[8];
  836. };
  837. struct be_cmd_resp_get_cntl_addnl_attribs {
  838. struct be_cmd_resp_hdr hdr;
  839. u16 ipl_file_number;
  840. u8 ipl_file_version;
  841. u8 rsvd0;
  842. u8 on_die_temperature; /* in degrees centigrade*/
  843. u8 rsvd1[3];
  844. };
  845. struct be_cmd_req_vlan_config {
  846. struct be_cmd_req_hdr hdr;
  847. u8 interface_id;
  848. u8 promiscuous;
  849. u8 untagged;
  850. u8 num_vlan;
  851. u16 normal_vlan[64];
  852. } __packed;
  853. /******************* RX FILTER ******************************/
  854. #define BE_MAX_MC 64 /* set mcast promisc if > 64 */
  855. struct macaddr {
  856. u8 byte[ETH_ALEN];
  857. };
  858. struct be_cmd_req_rx_filter {
  859. struct be_cmd_req_hdr hdr;
  860. u32 global_flags_mask;
  861. u32 global_flags;
  862. u32 if_flags_mask;
  863. u32 if_flags;
  864. u32 if_id;
  865. u32 mcast_num;
  866. struct macaddr mcast_mac[BE_MAX_MC];
  867. };
  868. /******************** Link Status Query *******************/
  869. struct be_cmd_req_link_status {
  870. struct be_cmd_req_hdr hdr;
  871. u32 rsvd;
  872. };
  873. enum {
  874. PHY_LINK_DUPLEX_NONE = 0x0,
  875. PHY_LINK_DUPLEX_HALF = 0x1,
  876. PHY_LINK_DUPLEX_FULL = 0x2
  877. };
  878. enum {
  879. PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
  880. PHY_LINK_SPEED_10MBPS = 0x1,
  881. PHY_LINK_SPEED_100MBPS = 0x2,
  882. PHY_LINK_SPEED_1GBPS = 0x3,
  883. PHY_LINK_SPEED_10GBPS = 0x4
  884. };
  885. struct be_cmd_resp_link_status {
  886. struct be_cmd_resp_hdr hdr;
  887. u8 physical_port;
  888. u8 mac_duplex;
  889. u8 mac_speed;
  890. u8 mac_fault;
  891. u8 mgmt_mac_duplex;
  892. u8 mgmt_mac_speed;
  893. u16 link_speed;
  894. u8 logical_link_status;
  895. u8 rsvd1[3];
  896. } __packed;
  897. /******************** Port Identification ***************************/
  898. /* Identifies the type of port attached to NIC */
  899. struct be_cmd_req_port_type {
  900. struct be_cmd_req_hdr hdr;
  901. u32 page_num;
  902. u32 port;
  903. };
  904. enum {
  905. TR_PAGE_A0 = 0xa0,
  906. TR_PAGE_A2 = 0xa2
  907. };
  908. struct be_cmd_resp_port_type {
  909. struct be_cmd_resp_hdr hdr;
  910. u32 page_num;
  911. u32 port;
  912. struct data {
  913. u8 identifier;
  914. u8 identifier_ext;
  915. u8 connector;
  916. u8 transceiver[8];
  917. u8 rsvd0[3];
  918. u8 length_km;
  919. u8 length_hm;
  920. u8 length_om1;
  921. u8 length_om2;
  922. u8 length_cu;
  923. u8 length_cu_m;
  924. u8 vendor_name[16];
  925. u8 rsvd;
  926. u8 vendor_oui[3];
  927. u8 vendor_pn[16];
  928. u8 vendor_rev[4];
  929. } data;
  930. };
  931. /******************** Get FW Version *******************/
  932. struct be_cmd_req_get_fw_version {
  933. struct be_cmd_req_hdr hdr;
  934. u8 rsvd0[FW_VER_LEN];
  935. u8 rsvd1[FW_VER_LEN];
  936. } __packed;
  937. struct be_cmd_resp_get_fw_version {
  938. struct be_cmd_resp_hdr hdr;
  939. u8 firmware_version_string[FW_VER_LEN];
  940. u8 fw_on_flash_version_string[FW_VER_LEN];
  941. } __packed;
  942. /******************** Set Flow Contrl *******************/
  943. struct be_cmd_req_set_flow_control {
  944. struct be_cmd_req_hdr hdr;
  945. u16 tx_flow_control;
  946. u16 rx_flow_control;
  947. } __packed;
  948. /******************** Get Flow Contrl *******************/
  949. struct be_cmd_req_get_flow_control {
  950. struct be_cmd_req_hdr hdr;
  951. u32 rsvd;
  952. };
  953. struct be_cmd_resp_get_flow_control {
  954. struct be_cmd_resp_hdr hdr;
  955. u16 tx_flow_control;
  956. u16 rx_flow_control;
  957. } __packed;
  958. /******************** Modify EQ Delay *******************/
  959. struct be_cmd_req_modify_eq_delay {
  960. struct be_cmd_req_hdr hdr;
  961. u32 num_eq;
  962. struct {
  963. u32 eq_id;
  964. u32 phase;
  965. u32 delay_multiplier;
  966. } delay[8];
  967. } __packed;
  968. struct be_cmd_resp_modify_eq_delay {
  969. struct be_cmd_resp_hdr hdr;
  970. u32 rsvd0;
  971. } __packed;
  972. /******************** Get FW Config *******************/
  973. #define BE_FUNCTION_CAPS_RSS 0x2
  974. /* The HW can come up in either of the following multi-channel modes
  975. * based on the skew/IPL.
  976. */
  977. #define RDMA_ENABLED 0x4
  978. #define FLEX10_MODE 0x400
  979. #define VNIC_MODE 0x20000
  980. #define UMC_ENABLED 0x1000000
  981. struct be_cmd_req_query_fw_cfg {
  982. struct be_cmd_req_hdr hdr;
  983. u32 rsvd[31];
  984. };
  985. struct be_cmd_resp_query_fw_cfg {
  986. struct be_cmd_resp_hdr hdr;
  987. u32 be_config_number;
  988. u32 asic_revision;
  989. u32 phys_port;
  990. u32 function_mode;
  991. u32 rsvd[26];
  992. u32 function_caps;
  993. };
  994. /******************** RSS Config ****************************************/
  995. /* RSS type Input parameters used to compute RX hash
  996. * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
  997. * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
  998. * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
  999. * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
  1000. * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
  1001. * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
  1002. *
  1003. * When multiple RSS types are enabled, HW picks the best hash policy
  1004. * based on the type of the received packet.
  1005. */
  1006. #define RSS_ENABLE_NONE 0x0
  1007. #define RSS_ENABLE_IPV4 0x1
  1008. #define RSS_ENABLE_TCP_IPV4 0x2
  1009. #define RSS_ENABLE_IPV6 0x4
  1010. #define RSS_ENABLE_TCP_IPV6 0x8
  1011. #define RSS_ENABLE_UDP_IPV4 0x10
  1012. #define RSS_ENABLE_UDP_IPV6 0x20
  1013. struct be_cmd_req_rss_config {
  1014. struct be_cmd_req_hdr hdr;
  1015. u32 if_id;
  1016. u16 enable_rss;
  1017. u16 cpu_table_size_log2;
  1018. u32 hash[10];
  1019. u8 cpu_table[128];
  1020. u8 flush;
  1021. u8 rsvd0[3];
  1022. };
  1023. /******************** Port Beacon ***************************/
  1024. #define BEACON_STATE_ENABLED 0x1
  1025. #define BEACON_STATE_DISABLED 0x0
  1026. struct be_cmd_req_enable_disable_beacon {
  1027. struct be_cmd_req_hdr hdr;
  1028. u8 port_num;
  1029. u8 beacon_state;
  1030. u8 beacon_duration;
  1031. u8 status_duration;
  1032. } __packed;
  1033. struct be_cmd_resp_enable_disable_beacon {
  1034. struct be_cmd_resp_hdr resp_hdr;
  1035. u32 rsvd0;
  1036. } __packed;
  1037. struct be_cmd_req_get_beacon_state {
  1038. struct be_cmd_req_hdr hdr;
  1039. u8 port_num;
  1040. u8 rsvd0;
  1041. u16 rsvd1;
  1042. } __packed;
  1043. struct be_cmd_resp_get_beacon_state {
  1044. struct be_cmd_resp_hdr resp_hdr;
  1045. u8 beacon_state;
  1046. u8 rsvd0[3];
  1047. } __packed;
  1048. /****************** Firmware Flash ******************/
  1049. struct flashrom_params {
  1050. u32 op_code;
  1051. u32 op_type;
  1052. u32 data_buf_size;
  1053. u32 offset;
  1054. u8 data_buf[4];
  1055. };
  1056. struct be_cmd_write_flashrom {
  1057. struct be_cmd_req_hdr hdr;
  1058. struct flashrom_params params;
  1059. };
  1060. /**************** Lancer Firmware Flash ************/
  1061. struct amap_lancer_write_obj_context {
  1062. u8 write_length[24];
  1063. u8 reserved1[7];
  1064. u8 eof;
  1065. } __packed;
  1066. struct lancer_cmd_req_write_object {
  1067. struct be_cmd_req_hdr hdr;
  1068. u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
  1069. u32 write_offset;
  1070. u8 object_name[104];
  1071. u32 descriptor_count;
  1072. u32 buf_len;
  1073. u32 addr_low;
  1074. u32 addr_high;
  1075. };
  1076. #define LANCER_NO_RESET_NEEDED 0x00
  1077. #define LANCER_FW_RESET_NEEDED 0x02
  1078. struct lancer_cmd_resp_write_object {
  1079. u8 opcode;
  1080. u8 subsystem;
  1081. u8 rsvd1[2];
  1082. u8 status;
  1083. u8 additional_status;
  1084. u8 rsvd2[2];
  1085. u32 resp_len;
  1086. u32 actual_resp_len;
  1087. u32 actual_write_len;
  1088. u8 change_status;
  1089. u8 rsvd3[3];
  1090. };
  1091. /************************ Lancer Read FW info **************/
  1092. #define LANCER_READ_FILE_CHUNK (32*1024)
  1093. #define LANCER_READ_FILE_EOF_MASK 0x80000000
  1094. #define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
  1095. #define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
  1096. #define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
  1097. struct lancer_cmd_req_read_object {
  1098. struct be_cmd_req_hdr hdr;
  1099. u32 desired_read_len;
  1100. u32 read_offset;
  1101. u8 object_name[104];
  1102. u32 descriptor_count;
  1103. u32 buf_len;
  1104. u32 addr_low;
  1105. u32 addr_high;
  1106. };
  1107. struct lancer_cmd_resp_read_object {
  1108. u8 opcode;
  1109. u8 subsystem;
  1110. u8 rsvd1[2];
  1111. u8 status;
  1112. u8 additional_status;
  1113. u8 rsvd2[2];
  1114. u32 resp_len;
  1115. u32 actual_resp_len;
  1116. u32 actual_read_len;
  1117. u32 eof;
  1118. };
  1119. /************************ WOL *******************************/
  1120. struct be_cmd_req_acpi_wol_magic_config{
  1121. struct be_cmd_req_hdr hdr;
  1122. u32 rsvd0[145];
  1123. u8 magic_mac[6];
  1124. u8 rsvd2[2];
  1125. } __packed;
  1126. struct be_cmd_req_acpi_wol_magic_config_v1 {
  1127. struct be_cmd_req_hdr hdr;
  1128. u8 rsvd0[2];
  1129. u8 query_options;
  1130. u8 rsvd1[5];
  1131. u32 rsvd2[288];
  1132. u8 magic_mac[6];
  1133. u8 rsvd3[22];
  1134. } __packed;
  1135. struct be_cmd_resp_acpi_wol_magic_config_v1 {
  1136. struct be_cmd_resp_hdr hdr;
  1137. u8 rsvd0[2];
  1138. u8 wol_settings;
  1139. u8 rsvd1[5];
  1140. u32 rsvd2[295];
  1141. } __packed;
  1142. #define BE_GET_WOL_CAP 2
  1143. #define BE_WOL_CAP 0x1
  1144. #define BE_PME_D0_CAP 0x8
  1145. #define BE_PME_D1_CAP 0x10
  1146. #define BE_PME_D2_CAP 0x20
  1147. #define BE_PME_D3HOT_CAP 0x40
  1148. #define BE_PME_D3COLD_CAP 0x80
  1149. /********************** LoopBack test *********************/
  1150. struct be_cmd_req_loopback_test {
  1151. struct be_cmd_req_hdr hdr;
  1152. u32 loopback_type;
  1153. u32 num_pkts;
  1154. u64 pattern;
  1155. u32 src_port;
  1156. u32 dest_port;
  1157. u32 pkt_size;
  1158. };
  1159. struct be_cmd_resp_loopback_test {
  1160. struct be_cmd_resp_hdr resp_hdr;
  1161. u32 status;
  1162. u32 num_txfer;
  1163. u32 num_rx;
  1164. u32 miscomp_off;
  1165. u32 ticks_compl;
  1166. };
  1167. struct be_cmd_req_set_lmode {
  1168. struct be_cmd_req_hdr hdr;
  1169. u8 src_port;
  1170. u8 dest_port;
  1171. u8 loopback_type;
  1172. u8 loopback_state;
  1173. };
  1174. struct be_cmd_resp_set_lmode {
  1175. struct be_cmd_resp_hdr resp_hdr;
  1176. u8 rsvd0[4];
  1177. };
  1178. /********************** DDR DMA test *********************/
  1179. struct be_cmd_req_ddrdma_test {
  1180. struct be_cmd_req_hdr hdr;
  1181. u64 pattern;
  1182. u32 byte_count;
  1183. u32 rsvd0;
  1184. u8 snd_buff[4096];
  1185. u8 rsvd1[4096];
  1186. };
  1187. struct be_cmd_resp_ddrdma_test {
  1188. struct be_cmd_resp_hdr hdr;
  1189. u64 pattern;
  1190. u32 byte_cnt;
  1191. u32 snd_err;
  1192. u8 rsvd0[4096];
  1193. u8 rcv_buff[4096];
  1194. };
  1195. /*********************** SEEPROM Read ***********************/
  1196. #define BE_READ_SEEPROM_LEN 1024
  1197. struct be_cmd_req_seeprom_read {
  1198. struct be_cmd_req_hdr hdr;
  1199. u8 rsvd0[BE_READ_SEEPROM_LEN];
  1200. };
  1201. struct be_cmd_resp_seeprom_read {
  1202. struct be_cmd_req_hdr hdr;
  1203. u8 seeprom_data[BE_READ_SEEPROM_LEN];
  1204. };
  1205. enum {
  1206. PHY_TYPE_CX4_10GB = 0,
  1207. PHY_TYPE_XFP_10GB,
  1208. PHY_TYPE_SFP_1GB,
  1209. PHY_TYPE_SFP_PLUS_10GB,
  1210. PHY_TYPE_KR_10GB,
  1211. PHY_TYPE_KX4_10GB,
  1212. PHY_TYPE_BASET_10GB,
  1213. PHY_TYPE_BASET_1GB,
  1214. PHY_TYPE_BASEX_1GB,
  1215. PHY_TYPE_SGMII,
  1216. PHY_TYPE_DISABLED = 255
  1217. };
  1218. #define BE_SUPPORTED_SPEED_NONE 0
  1219. #define BE_SUPPORTED_SPEED_10MBPS 1
  1220. #define BE_SUPPORTED_SPEED_100MBPS 2
  1221. #define BE_SUPPORTED_SPEED_1GBPS 4
  1222. #define BE_SUPPORTED_SPEED_10GBPS 8
  1223. #define BE_AN_EN 0x2
  1224. #define BE_PAUSE_SYM_EN 0x80
  1225. /* MAC speed valid values */
  1226. #define SPEED_DEFAULT 0x0
  1227. #define SPEED_FORCED_10GB 0x1
  1228. #define SPEED_FORCED_1GB 0x2
  1229. #define SPEED_AUTONEG_10GB 0x3
  1230. #define SPEED_AUTONEG_1GB 0x4
  1231. #define SPEED_AUTONEG_100MB 0x5
  1232. #define SPEED_AUTONEG_10GB_1GB 0x6
  1233. #define SPEED_AUTONEG_10GB_1GB_100MB 0x7
  1234. #define SPEED_AUTONEG_1GB_100MB 0x8
  1235. #define SPEED_AUTONEG_10MB 0x9
  1236. #define SPEED_AUTONEG_1GB_100MB_10MB 0xa
  1237. #define SPEED_AUTONEG_100MB_10MB 0xb
  1238. #define SPEED_FORCED_100MB 0xc
  1239. #define SPEED_FORCED_10MB 0xd
  1240. struct be_cmd_req_get_phy_info {
  1241. struct be_cmd_req_hdr hdr;
  1242. u8 rsvd0[24];
  1243. };
  1244. struct be_phy_info {
  1245. u16 phy_type;
  1246. u16 interface_type;
  1247. u32 misc_params;
  1248. u16 ext_phy_details;
  1249. u16 rsvd;
  1250. u16 auto_speeds_supported;
  1251. u16 fixed_speeds_supported;
  1252. u32 future_use[2];
  1253. };
  1254. struct be_cmd_resp_get_phy_info {
  1255. struct be_cmd_req_hdr hdr;
  1256. struct be_phy_info phy_info;
  1257. };
  1258. /*********************** Set QOS ***********************/
  1259. #define BE_QOS_BITS_NIC 1
  1260. struct be_cmd_req_set_qos {
  1261. struct be_cmd_req_hdr hdr;
  1262. u32 valid_bits;
  1263. u32 max_bps_nic;
  1264. u32 rsvd[7];
  1265. };
  1266. struct be_cmd_resp_set_qos {
  1267. struct be_cmd_resp_hdr hdr;
  1268. u32 rsvd;
  1269. };
  1270. /*********************** Controller Attributes ***********************/
  1271. struct be_cmd_req_cntl_attribs {
  1272. struct be_cmd_req_hdr hdr;
  1273. };
  1274. struct be_cmd_resp_cntl_attribs {
  1275. struct be_cmd_resp_hdr hdr;
  1276. struct mgmt_controller_attrib attribs;
  1277. };
  1278. /*********************** Set driver function ***********************/
  1279. #define CAPABILITY_SW_TIMESTAMPS 2
  1280. #define CAPABILITY_BE3_NATIVE_ERX_API 4
  1281. struct be_cmd_req_set_func_cap {
  1282. struct be_cmd_req_hdr hdr;
  1283. u32 valid_cap_flags;
  1284. u32 cap_flags;
  1285. u8 rsvd[212];
  1286. };
  1287. struct be_cmd_resp_set_func_cap {
  1288. struct be_cmd_resp_hdr hdr;
  1289. u32 valid_cap_flags;
  1290. u32 cap_flags;
  1291. u8 rsvd[212];
  1292. };
  1293. /******************** GET/SET_MACLIST **************************/
  1294. #define BE_MAX_MAC 64
  1295. struct be_cmd_req_get_mac_list {
  1296. struct be_cmd_req_hdr hdr;
  1297. u8 mac_type;
  1298. u8 perm_override;
  1299. u16 iface_id;
  1300. u32 mac_id;
  1301. u32 rsvd[3];
  1302. } __packed;
  1303. struct get_list_macaddr {
  1304. u16 mac_addr_size;
  1305. union {
  1306. u8 macaddr[6];
  1307. struct {
  1308. u8 rsvd[2];
  1309. u32 mac_id;
  1310. } __packed s_mac_id;
  1311. } __packed mac_addr_id;
  1312. } __packed;
  1313. struct be_cmd_resp_get_mac_list {
  1314. struct be_cmd_resp_hdr hdr;
  1315. struct get_list_macaddr fd_macaddr; /* Factory default mac */
  1316. struct get_list_macaddr macid_macaddr; /* soft mac */
  1317. u8 true_mac_count;
  1318. u8 pseudo_mac_count;
  1319. u8 mac_list_size;
  1320. u8 rsvd;
  1321. /* perm override mac */
  1322. struct get_list_macaddr macaddr_list[BE_MAX_MAC];
  1323. } __packed;
  1324. struct be_cmd_req_set_mac_list {
  1325. struct be_cmd_req_hdr hdr;
  1326. u8 mac_count;
  1327. u8 rsvd1;
  1328. u16 rsvd2;
  1329. struct macaddr mac[BE_MAX_MAC];
  1330. } __packed;
  1331. /*********************** HSW Config ***********************/
  1332. struct amap_set_hsw_context {
  1333. u8 interface_id[16];
  1334. u8 rsvd0[14];
  1335. u8 pvid_valid;
  1336. u8 rsvd1;
  1337. u8 rsvd2[16];
  1338. u8 pvid[16];
  1339. u8 rsvd3[32];
  1340. u8 rsvd4[32];
  1341. u8 rsvd5[32];
  1342. } __packed;
  1343. struct be_cmd_req_set_hsw_config {
  1344. struct be_cmd_req_hdr hdr;
  1345. u8 context[sizeof(struct amap_set_hsw_context) / 8];
  1346. } __packed;
  1347. struct be_cmd_resp_set_hsw_config {
  1348. struct be_cmd_resp_hdr hdr;
  1349. u32 rsvd;
  1350. };
  1351. struct amap_get_hsw_req_context {
  1352. u8 interface_id[16];
  1353. u8 rsvd0[14];
  1354. u8 pvid_valid;
  1355. u8 pport;
  1356. } __packed;
  1357. struct amap_get_hsw_resp_context {
  1358. u8 rsvd1[16];
  1359. u8 pvid[16];
  1360. u8 rsvd2[32];
  1361. u8 rsvd3[32];
  1362. u8 rsvd4[32];
  1363. } __packed;
  1364. struct be_cmd_req_get_hsw_config {
  1365. struct be_cmd_req_hdr hdr;
  1366. u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
  1367. } __packed;
  1368. struct be_cmd_resp_get_hsw_config {
  1369. struct be_cmd_resp_hdr hdr;
  1370. u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
  1371. u32 rsvd;
  1372. };
  1373. /******************* get port names ***************/
  1374. struct be_cmd_req_get_port_name {
  1375. struct be_cmd_req_hdr hdr;
  1376. u32 rsvd0;
  1377. };
  1378. struct be_cmd_resp_get_port_name {
  1379. struct be_cmd_req_hdr hdr;
  1380. u8 port_name[4];
  1381. };
  1382. /*************** HW Stats Get v1 **********************************/
  1383. #define BE_TXP_SW_SZ 48
  1384. struct be_port_rxf_stats_v1 {
  1385. u32 rsvd0[12];
  1386. u32 rx_crc_errors;
  1387. u32 rx_alignment_symbol_errors;
  1388. u32 rx_pause_frames;
  1389. u32 rx_priority_pause_frames;
  1390. u32 rx_control_frames;
  1391. u32 rx_in_range_errors;
  1392. u32 rx_out_range_errors;
  1393. u32 rx_frame_too_long;
  1394. u32 rx_address_mismatch_drops;
  1395. u32 rx_dropped_too_small;
  1396. u32 rx_dropped_too_short;
  1397. u32 rx_dropped_header_too_small;
  1398. u32 rx_dropped_tcp_length;
  1399. u32 rx_dropped_runt;
  1400. u32 rsvd1[10];
  1401. u32 rx_ip_checksum_errs;
  1402. u32 rx_tcp_checksum_errs;
  1403. u32 rx_udp_checksum_errs;
  1404. u32 rsvd2[7];
  1405. u32 rx_switched_unicast_packets;
  1406. u32 rx_switched_multicast_packets;
  1407. u32 rx_switched_broadcast_packets;
  1408. u32 rsvd3[3];
  1409. u32 tx_pauseframes;
  1410. u32 tx_priority_pauseframes;
  1411. u32 tx_controlframes;
  1412. u32 rsvd4[10];
  1413. u32 rxpp_fifo_overflow_drop;
  1414. u32 rx_input_fifo_overflow_drop;
  1415. u32 pmem_fifo_overflow_drop;
  1416. u32 jabber_events;
  1417. u32 rsvd5[3];
  1418. };
  1419. struct be_rxf_stats_v1 {
  1420. struct be_port_rxf_stats_v1 port[4];
  1421. u32 rsvd0[2];
  1422. u32 rx_drops_no_pbuf;
  1423. u32 rx_drops_no_txpb;
  1424. u32 rx_drops_no_erx_descr;
  1425. u32 rx_drops_no_tpre_descr;
  1426. u32 rsvd1[6];
  1427. u32 rx_drops_too_many_frags;
  1428. u32 rx_drops_invalid_ring;
  1429. u32 forwarded_packets;
  1430. u32 rx_drops_mtu;
  1431. u32 rsvd2[14];
  1432. };
  1433. struct be_erx_stats_v1 {
  1434. u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
  1435. u32 rsvd[4];
  1436. };
  1437. struct be_hw_stats_v1 {
  1438. struct be_rxf_stats_v1 rxf;
  1439. u32 rsvd0[BE_TXP_SW_SZ];
  1440. struct be_erx_stats_v1 erx;
  1441. struct be_pmem_stats pmem;
  1442. u32 rsvd1[18];
  1443. };
  1444. struct be_cmd_req_get_stats_v1 {
  1445. struct be_cmd_req_hdr hdr;
  1446. u8 rsvd[sizeof(struct be_hw_stats_v1)];
  1447. };
  1448. struct be_cmd_resp_get_stats_v1 {
  1449. struct be_cmd_resp_hdr hdr;
  1450. struct be_hw_stats_v1 hw_stats;
  1451. };
  1452. static inline void *hw_stats_from_cmd(struct be_adapter *adapter)
  1453. {
  1454. if (adapter->generation == BE_GEN3) {
  1455. struct be_cmd_resp_get_stats_v1 *cmd = adapter->stats_cmd.va;
  1456. return &cmd->hw_stats;
  1457. } else {
  1458. struct be_cmd_resp_get_stats_v0 *cmd = adapter->stats_cmd.va;
  1459. return &cmd->hw_stats;
  1460. }
  1461. }
  1462. static inline void *be_erx_stats_from_cmd(struct be_adapter *adapter)
  1463. {
  1464. if (adapter->generation == BE_GEN3) {
  1465. struct be_hw_stats_v1 *hw_stats = hw_stats_from_cmd(adapter);
  1466. return &hw_stats->erx;
  1467. } else {
  1468. struct be_hw_stats_v0 *hw_stats = hw_stats_from_cmd(adapter);
  1469. return &hw_stats->erx;
  1470. }
  1471. }
  1472. /************** get fat capabilites *******************/
  1473. #define MAX_MODULES 27
  1474. #define MAX_MODES 4
  1475. #define MODE_UART 0
  1476. #define FW_LOG_LEVEL_DEFAULT 48
  1477. #define FW_LOG_LEVEL_FATAL 64
  1478. struct ext_fat_mode {
  1479. u8 mode;
  1480. u8 rsvd0;
  1481. u16 port_mask;
  1482. u32 dbg_lvl;
  1483. u64 fun_mask;
  1484. } __packed;
  1485. struct ext_fat_modules {
  1486. u8 modules_str[32];
  1487. u32 modules_id;
  1488. u32 num_modes;
  1489. struct ext_fat_mode trace_lvl[MAX_MODES];
  1490. } __packed;
  1491. struct be_fat_conf_params {
  1492. u32 max_log_entries;
  1493. u32 log_entry_size;
  1494. u8 log_type;
  1495. u8 max_log_funs;
  1496. u8 max_log_ports;
  1497. u8 rsvd0;
  1498. u32 supp_modes;
  1499. u32 num_modules;
  1500. struct ext_fat_modules module[MAX_MODULES];
  1501. } __packed;
  1502. struct be_cmd_req_get_ext_fat_caps {
  1503. struct be_cmd_req_hdr hdr;
  1504. u32 parameter_type;
  1505. };
  1506. struct be_cmd_resp_get_ext_fat_caps {
  1507. struct be_cmd_resp_hdr hdr;
  1508. struct be_fat_conf_params get_params;
  1509. };
  1510. struct be_cmd_req_set_ext_fat_caps {
  1511. struct be_cmd_req_hdr hdr;
  1512. struct be_fat_conf_params set_params;
  1513. };
  1514. extern int be_pci_fnum_get(struct be_adapter *adapter);
  1515. extern int be_fw_wait_ready(struct be_adapter *adapter);
  1516. extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  1517. u8 type, bool permanent, u32 if_handle, u32 pmac_id);
  1518. extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  1519. u32 if_id, u32 *pmac_id, u32 domain);
  1520. extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
  1521. int pmac_id, u32 domain);
  1522. extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
  1523. u32 en_flags, u32 *if_handle, u32 domain);
  1524. extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
  1525. u32 domain);
  1526. extern int be_cmd_eq_create(struct be_adapter *adapter,
  1527. struct be_queue_info *eq, int eq_delay);
  1528. extern int be_cmd_cq_create(struct be_adapter *adapter,
  1529. struct be_queue_info *cq, struct be_queue_info *eq,
  1530. bool no_delay, int num_cqe_dma_coalesce);
  1531. extern int be_cmd_mccq_create(struct be_adapter *adapter,
  1532. struct be_queue_info *mccq,
  1533. struct be_queue_info *cq);
  1534. extern int be_cmd_txq_create(struct be_adapter *adapter,
  1535. struct be_queue_info *txq,
  1536. struct be_queue_info *cq);
  1537. extern int be_cmd_rxq_create(struct be_adapter *adapter,
  1538. struct be_queue_info *rxq, u16 cq_id,
  1539. u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
  1540. extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1541. int type);
  1542. extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
  1543. struct be_queue_info *q);
  1544. extern int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1545. u16 *link_speed, u8 *link_status, u32 dom);
  1546. extern int be_cmd_reset(struct be_adapter *adapter);
  1547. extern int be_cmd_get_stats(struct be_adapter *adapter,
  1548. struct be_dma_mem *nonemb_cmd);
  1549. extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1550. struct be_dma_mem *nonemb_cmd);
  1551. extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1552. char *fw_on_flash);
  1553. extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
  1554. extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
  1555. u16 *vtag_array, u32 num, bool untagged,
  1556. bool promiscuous);
  1557. extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
  1558. extern int be_cmd_set_flow_control(struct be_adapter *adapter,
  1559. u32 tx_fc, u32 rx_fc);
  1560. extern int be_cmd_get_flow_control(struct be_adapter *adapter,
  1561. u32 *tx_fc, u32 *rx_fc);
  1562. extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
  1563. u32 *port_num, u32 *function_mode, u32 *function_caps);
  1564. extern int be_cmd_reset_function(struct be_adapter *adapter);
  1565. extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1566. u16 table_size);
  1567. extern int be_process_mcc(struct be_adapter *adapter);
  1568. extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
  1569. u8 port_num, u8 beacon, u8 status, u8 state);
  1570. extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
  1571. u8 port_num, u32 *state);
  1572. extern int be_cmd_write_flashrom(struct be_adapter *adapter,
  1573. struct be_dma_mem *cmd, u32 flash_oper,
  1574. u32 flash_opcode, u32 buf_size);
  1575. extern int lancer_cmd_write_object(struct be_adapter *adapter,
  1576. struct be_dma_mem *cmd,
  1577. u32 data_size, u32 data_offset,
  1578. const char *obj_name,
  1579. u32 *data_written, u8 *change_status,
  1580. u8 *addn_status);
  1581. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1582. u32 data_size, u32 data_offset, const char *obj_name,
  1583. u32 *data_read, u32 *eof, u8 *addn_status);
  1584. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1585. int offset);
  1586. extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1587. struct be_dma_mem *nonemb_cmd);
  1588. extern int be_cmd_fw_init(struct be_adapter *adapter);
  1589. extern int be_cmd_fw_clean(struct be_adapter *adapter);
  1590. extern void be_async_mcc_enable(struct be_adapter *adapter);
  1591. extern void be_async_mcc_disable(struct be_adapter *adapter);
  1592. extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1593. u32 loopback_type, u32 pkt_size,
  1594. u32 num_pkts, u64 pattern);
  1595. extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1596. u32 byte_cnt, struct be_dma_mem *cmd);
  1597. extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1598. struct be_dma_mem *nonemb_cmd);
  1599. extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1600. u8 loopback_type, u8 enable);
  1601. extern int be_cmd_get_phy_info(struct be_adapter *adapter);
  1602. extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
  1603. extern void be_detect_error(struct be_adapter *adapter);
  1604. extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
  1605. extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
  1606. extern int be_cmd_req_native_mode(struct be_adapter *adapter);
  1607. extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
  1608. extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
  1609. extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  1610. bool *pmac_id_active, u32 *pmac_id,
  1611. u8 domain);
  1612. extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  1613. u8 mac_count, u32 domain);
  1614. extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  1615. u32 domain, u16 intf_id);
  1616. extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  1617. u32 domain, u16 intf_id);
  1618. extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
  1619. extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  1620. struct be_dma_mem *cmd);
  1621. extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  1622. struct be_dma_mem *cmd,
  1623. struct be_fat_conf_params *cfgs);
  1624. extern int lancer_wait_ready(struct be_adapter *adapter);
  1625. extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
  1626. extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);