be_cmds.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  21. {
  22. return wrb->payload.embedded_payload;
  23. }
  24. static void be_mcc_notify(struct be_adapter *adapter)
  25. {
  26. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  27. u32 val = 0;
  28. if (be_error(adapter))
  29. return;
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  54. {
  55. unsigned long addr;
  56. addr = tag1;
  57. addr = ((addr << 16) << 16) | tag0;
  58. return (void *)addr;
  59. }
  60. static int be_mcc_compl_process(struct be_adapter *adapter,
  61. struct be_mcc_compl *compl)
  62. {
  63. u16 compl_status, extd_status;
  64. struct be_cmd_resp_hdr *resp_hdr;
  65. u8 opcode = 0, subsystem = 0;
  66. /* Just swap the status to host endian; mcc tag is opaquely copied
  67. * from mcc_wrb */
  68. be_dws_le_to_cpu(compl, 4);
  69. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  70. CQE_STATUS_COMPL_MASK;
  71. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  72. if (resp_hdr) {
  73. opcode = resp_hdr->opcode;
  74. subsystem = resp_hdr->subsystem;
  75. }
  76. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  77. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  78. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  79. adapter->flash_status = compl_status;
  80. complete(&adapter->flash_compl);
  81. }
  82. if (compl_status == MCC_STATUS_SUCCESS) {
  83. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  84. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  85. (subsystem == CMD_SUBSYSTEM_ETH)) {
  86. be_parse_stats(adapter);
  87. adapter->stats_cmd_sent = false;
  88. }
  89. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  90. subsystem == CMD_SUBSYSTEM_COMMON) {
  91. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  92. (void *)resp_hdr;
  93. adapter->drv_stats.be_on_die_temperature =
  94. resp->on_die_temperature;
  95. }
  96. } else {
  97. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  98. adapter->be_get_temp_freq = 0;
  99. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  100. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  101. goto done;
  102. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  103. dev_warn(&adapter->pdev->dev,
  104. "opcode %d-%d is not permitted\n",
  105. opcode, subsystem);
  106. } else {
  107. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  108. CQE_STATUS_EXTD_MASK;
  109. dev_err(&adapter->pdev->dev,
  110. "opcode %d-%d failed:status %d-%d\n",
  111. opcode, subsystem, compl_status, extd_status);
  112. }
  113. }
  114. done:
  115. return compl_status;
  116. }
  117. /* Link state evt is a string of bytes; no need for endian swapping */
  118. static void be_async_link_state_process(struct be_adapter *adapter,
  119. struct be_async_event_link_state *evt)
  120. {
  121. /* When link status changes, link speed must be re-queried from FW */
  122. adapter->phy.link_speed = -1;
  123. /* Ignore physical link event */
  124. if (lancer_chip(adapter) &&
  125. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  126. return;
  127. /* For the initial link status do not rely on the ASYNC event as
  128. * it may not be received in some cases.
  129. */
  130. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  131. be_link_status_update(adapter, evt->port_link_status);
  132. }
  133. /* Grp5 CoS Priority evt */
  134. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  135. struct be_async_event_grp5_cos_priority *evt)
  136. {
  137. if (evt->valid) {
  138. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  139. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  140. adapter->recommended_prio =
  141. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  142. }
  143. }
  144. /* Grp5 QOS Speed evt */
  145. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  146. struct be_async_event_grp5_qos_link_speed *evt)
  147. {
  148. if (evt->physical_port == adapter->port_num) {
  149. /* qos_link_speed is in units of 10 Mbps */
  150. adapter->phy.link_speed = evt->qos_link_speed * 10;
  151. }
  152. }
  153. /*Grp5 PVID evt*/
  154. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  155. struct be_async_event_grp5_pvid_state *evt)
  156. {
  157. if (evt->enabled)
  158. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  159. else
  160. adapter->pvid = 0;
  161. }
  162. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  163. u32 trailer, struct be_mcc_compl *evt)
  164. {
  165. u8 event_type = 0;
  166. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  167. ASYNC_TRAILER_EVENT_TYPE_MASK;
  168. switch (event_type) {
  169. case ASYNC_EVENT_COS_PRIORITY:
  170. be_async_grp5_cos_priority_process(adapter,
  171. (struct be_async_event_grp5_cos_priority *)evt);
  172. break;
  173. case ASYNC_EVENT_QOS_SPEED:
  174. be_async_grp5_qos_speed_process(adapter,
  175. (struct be_async_event_grp5_qos_link_speed *)evt);
  176. break;
  177. case ASYNC_EVENT_PVID_STATE:
  178. be_async_grp5_pvid_state_process(adapter,
  179. (struct be_async_event_grp5_pvid_state *)evt);
  180. break;
  181. default:
  182. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  183. break;
  184. }
  185. }
  186. static inline bool is_link_state_evt(u32 trailer)
  187. {
  188. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  189. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  190. ASYNC_EVENT_CODE_LINK_STATE;
  191. }
  192. static inline bool is_grp5_evt(u32 trailer)
  193. {
  194. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  195. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  196. ASYNC_EVENT_CODE_GRP_5);
  197. }
  198. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  199. {
  200. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  201. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  202. if (be_mcc_compl_is_new(compl)) {
  203. queue_tail_inc(mcc_cq);
  204. return compl;
  205. }
  206. return NULL;
  207. }
  208. void be_async_mcc_enable(struct be_adapter *adapter)
  209. {
  210. spin_lock_bh(&adapter->mcc_cq_lock);
  211. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  212. adapter->mcc_obj.rearm_cq = true;
  213. spin_unlock_bh(&adapter->mcc_cq_lock);
  214. }
  215. void be_async_mcc_disable(struct be_adapter *adapter)
  216. {
  217. adapter->mcc_obj.rearm_cq = false;
  218. }
  219. int be_process_mcc(struct be_adapter *adapter)
  220. {
  221. struct be_mcc_compl *compl;
  222. int num = 0, status = 0;
  223. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  224. spin_lock_bh(&adapter->mcc_cq_lock);
  225. while ((compl = be_mcc_compl_get(adapter))) {
  226. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  227. /* Interpret flags as an async trailer */
  228. if (is_link_state_evt(compl->flags))
  229. be_async_link_state_process(adapter,
  230. (struct be_async_event_link_state *) compl);
  231. else if (is_grp5_evt(compl->flags))
  232. be_async_grp5_evt_process(adapter,
  233. compl->flags, compl);
  234. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  235. status = be_mcc_compl_process(adapter, compl);
  236. atomic_dec(&mcc_obj->q.used);
  237. }
  238. be_mcc_compl_use(compl);
  239. num++;
  240. }
  241. if (num)
  242. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  243. spin_unlock_bh(&adapter->mcc_cq_lock);
  244. return status;
  245. }
  246. /* Wait till no more pending mcc requests are present */
  247. static int be_mcc_wait_compl(struct be_adapter *adapter)
  248. {
  249. #define mcc_timeout 120000 /* 12s timeout */
  250. int i, status = 0;
  251. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  252. for (i = 0; i < mcc_timeout; i++) {
  253. if (be_error(adapter))
  254. return -EIO;
  255. status = be_process_mcc(adapter);
  256. if (atomic_read(&mcc_obj->q.used) == 0)
  257. break;
  258. udelay(100);
  259. }
  260. if (i == mcc_timeout) {
  261. dev_err(&adapter->pdev->dev, "FW not responding\n");
  262. adapter->fw_timeout = true;
  263. return -EIO;
  264. }
  265. return status;
  266. }
  267. /* Notify MCC requests and wait for completion */
  268. static int be_mcc_notify_wait(struct be_adapter *adapter)
  269. {
  270. int status;
  271. struct be_mcc_wrb *wrb;
  272. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  273. u16 index = mcc_obj->q.head;
  274. struct be_cmd_resp_hdr *resp;
  275. index_dec(&index, mcc_obj->q.len);
  276. wrb = queue_index_node(&mcc_obj->q, index);
  277. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  278. be_mcc_notify(adapter);
  279. status = be_mcc_wait_compl(adapter);
  280. if (status == -EIO)
  281. goto out;
  282. status = resp->status;
  283. out:
  284. return status;
  285. }
  286. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  287. {
  288. int msecs = 0;
  289. u32 ready;
  290. do {
  291. if (be_error(adapter))
  292. return -EIO;
  293. ready = ioread32(db);
  294. if (ready == 0xffffffff)
  295. return -1;
  296. ready &= MPU_MAILBOX_DB_RDY_MASK;
  297. if (ready)
  298. break;
  299. if (msecs > 4000) {
  300. dev_err(&adapter->pdev->dev, "FW not responding\n");
  301. adapter->fw_timeout = true;
  302. be_detect_error(adapter);
  303. return -1;
  304. }
  305. msleep(1);
  306. msecs++;
  307. } while (true);
  308. return 0;
  309. }
  310. /*
  311. * Insert the mailbox address into the doorbell in two steps
  312. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  313. */
  314. static int be_mbox_notify_wait(struct be_adapter *adapter)
  315. {
  316. int status;
  317. u32 val = 0;
  318. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  319. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  320. struct be_mcc_mailbox *mbox = mbox_mem->va;
  321. struct be_mcc_compl *compl = &mbox->compl;
  322. /* wait for ready to be set */
  323. status = be_mbox_db_ready_wait(adapter, db);
  324. if (status != 0)
  325. return status;
  326. val |= MPU_MAILBOX_DB_HI_MASK;
  327. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  328. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  329. iowrite32(val, db);
  330. /* wait for ready to be set */
  331. status = be_mbox_db_ready_wait(adapter, db);
  332. if (status != 0)
  333. return status;
  334. val = 0;
  335. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  336. val |= (u32)(mbox_mem->dma >> 4) << 2;
  337. iowrite32(val, db);
  338. status = be_mbox_db_ready_wait(adapter, db);
  339. if (status != 0)
  340. return status;
  341. /* A cq entry has been made now */
  342. if (be_mcc_compl_is_new(compl)) {
  343. status = be_mcc_compl_process(adapter, &mbox->compl);
  344. be_mcc_compl_use(compl);
  345. if (status)
  346. return status;
  347. } else {
  348. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  349. return -1;
  350. }
  351. return 0;
  352. }
  353. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  354. {
  355. u32 sem;
  356. if (lancer_chip(adapter))
  357. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  358. else
  359. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  360. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  361. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  362. return -1;
  363. else
  364. return 0;
  365. }
  366. int lancer_wait_ready(struct be_adapter *adapter)
  367. {
  368. #define SLIPORT_READY_TIMEOUT 30
  369. u32 sliport_status;
  370. int status = 0, i;
  371. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  372. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  373. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  374. break;
  375. msleep(1000);
  376. }
  377. if (i == SLIPORT_READY_TIMEOUT)
  378. status = -1;
  379. return status;
  380. }
  381. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  382. {
  383. int status;
  384. u32 sliport_status, err, reset_needed;
  385. status = lancer_wait_ready(adapter);
  386. if (!status) {
  387. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  388. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  389. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  390. if (err && reset_needed) {
  391. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  392. adapter->db + SLIPORT_CONTROL_OFFSET);
  393. /* check adapter has corrected the error */
  394. status = lancer_wait_ready(adapter);
  395. sliport_status = ioread32(adapter->db +
  396. SLIPORT_STATUS_OFFSET);
  397. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  398. SLIPORT_STATUS_RN_MASK);
  399. if (status || sliport_status)
  400. status = -1;
  401. } else if (err || reset_needed) {
  402. status = -1;
  403. }
  404. }
  405. return status;
  406. }
  407. int be_fw_wait_ready(struct be_adapter *adapter)
  408. {
  409. u16 stage;
  410. int status, timeout = 0;
  411. struct device *dev = &adapter->pdev->dev;
  412. if (lancer_chip(adapter)) {
  413. status = lancer_wait_ready(adapter);
  414. return status;
  415. }
  416. do {
  417. status = be_POST_stage_get(adapter, &stage);
  418. if (status) {
  419. dev_err(dev, "POST error; stage=0x%x\n", stage);
  420. return -1;
  421. } else if (stage != POST_STAGE_ARMFW_RDY) {
  422. if (msleep_interruptible(2000)) {
  423. dev_err(dev, "Waiting for POST aborted\n");
  424. return -EINTR;
  425. }
  426. timeout += 2;
  427. } else {
  428. return 0;
  429. }
  430. } while (timeout < 60);
  431. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  432. return -1;
  433. }
  434. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  435. {
  436. return &wrb->payload.sgl[0];
  437. }
  438. /* Don't touch the hdr after it's prepared */
  439. /* mem will be NULL for embedded commands */
  440. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  441. u8 subsystem, u8 opcode, int cmd_len,
  442. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  443. {
  444. struct be_sge *sge;
  445. unsigned long addr = (unsigned long)req_hdr;
  446. u64 req_addr = addr;
  447. req_hdr->opcode = opcode;
  448. req_hdr->subsystem = subsystem;
  449. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  450. req_hdr->version = 0;
  451. wrb->tag0 = req_addr & 0xFFFFFFFF;
  452. wrb->tag1 = upper_32_bits(req_addr);
  453. wrb->payload_length = cmd_len;
  454. if (mem) {
  455. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  456. MCC_WRB_SGE_CNT_SHIFT;
  457. sge = nonembedded_sgl(wrb);
  458. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  459. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  460. sge->len = cpu_to_le32(mem->size);
  461. } else
  462. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  463. be_dws_cpu_to_le(wrb, 8);
  464. }
  465. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  466. struct be_dma_mem *mem)
  467. {
  468. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  469. u64 dma = (u64)mem->dma;
  470. for (i = 0; i < buf_pages; i++) {
  471. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  472. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  473. dma += PAGE_SIZE_4K;
  474. }
  475. }
  476. /* Converts interrupt delay in microseconds to multiplier value */
  477. static u32 eq_delay_to_mult(u32 usec_delay)
  478. {
  479. #define MAX_INTR_RATE 651042
  480. const u32 round = 10;
  481. u32 multiplier;
  482. if (usec_delay == 0)
  483. multiplier = 0;
  484. else {
  485. u32 interrupt_rate = 1000000 / usec_delay;
  486. /* Max delay, corresponding to the lowest interrupt rate */
  487. if (interrupt_rate == 0)
  488. multiplier = 1023;
  489. else {
  490. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  491. multiplier /= interrupt_rate;
  492. /* Round the multiplier to the closest value.*/
  493. multiplier = (multiplier + round/2) / round;
  494. multiplier = min(multiplier, (u32)1023);
  495. }
  496. }
  497. return multiplier;
  498. }
  499. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  500. {
  501. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  502. struct be_mcc_wrb *wrb
  503. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  504. memset(wrb, 0, sizeof(*wrb));
  505. return wrb;
  506. }
  507. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  508. {
  509. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  510. struct be_mcc_wrb *wrb;
  511. if (atomic_read(&mccq->used) >= mccq->len) {
  512. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  513. return NULL;
  514. }
  515. wrb = queue_head_node(mccq);
  516. queue_head_inc(mccq);
  517. atomic_inc(&mccq->used);
  518. memset(wrb, 0, sizeof(*wrb));
  519. return wrb;
  520. }
  521. /* Tell fw we're about to start firing cmds by writing a
  522. * special pattern across the wrb hdr; uses mbox
  523. */
  524. int be_cmd_fw_init(struct be_adapter *adapter)
  525. {
  526. u8 *wrb;
  527. int status;
  528. if (lancer_chip(adapter))
  529. return 0;
  530. if (mutex_lock_interruptible(&adapter->mbox_lock))
  531. return -1;
  532. wrb = (u8 *)wrb_from_mbox(adapter);
  533. *wrb++ = 0xFF;
  534. *wrb++ = 0x12;
  535. *wrb++ = 0x34;
  536. *wrb++ = 0xFF;
  537. *wrb++ = 0xFF;
  538. *wrb++ = 0x56;
  539. *wrb++ = 0x78;
  540. *wrb = 0xFF;
  541. status = be_mbox_notify_wait(adapter);
  542. mutex_unlock(&adapter->mbox_lock);
  543. return status;
  544. }
  545. /* Tell fw we're done with firing cmds by writing a
  546. * special pattern across the wrb hdr; uses mbox
  547. */
  548. int be_cmd_fw_clean(struct be_adapter *adapter)
  549. {
  550. u8 *wrb;
  551. int status;
  552. if (lancer_chip(adapter))
  553. return 0;
  554. if (mutex_lock_interruptible(&adapter->mbox_lock))
  555. return -1;
  556. wrb = (u8 *)wrb_from_mbox(adapter);
  557. *wrb++ = 0xFF;
  558. *wrb++ = 0xAA;
  559. *wrb++ = 0xBB;
  560. *wrb++ = 0xFF;
  561. *wrb++ = 0xFF;
  562. *wrb++ = 0xCC;
  563. *wrb++ = 0xDD;
  564. *wrb = 0xFF;
  565. status = be_mbox_notify_wait(adapter);
  566. mutex_unlock(&adapter->mbox_lock);
  567. return status;
  568. }
  569. int be_cmd_eq_create(struct be_adapter *adapter,
  570. struct be_queue_info *eq, int eq_delay)
  571. {
  572. struct be_mcc_wrb *wrb;
  573. struct be_cmd_req_eq_create *req;
  574. struct be_dma_mem *q_mem = &eq->dma_mem;
  575. int status;
  576. if (mutex_lock_interruptible(&adapter->mbox_lock))
  577. return -1;
  578. wrb = wrb_from_mbox(adapter);
  579. req = embedded_payload(wrb);
  580. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  581. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  582. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  583. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  584. /* 4byte eqe*/
  585. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  586. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  587. __ilog2_u32(eq->len/256));
  588. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  589. eq_delay_to_mult(eq_delay));
  590. be_dws_cpu_to_le(req->context, sizeof(req->context));
  591. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  592. status = be_mbox_notify_wait(adapter);
  593. if (!status) {
  594. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  595. eq->id = le16_to_cpu(resp->eq_id);
  596. eq->created = true;
  597. }
  598. mutex_unlock(&adapter->mbox_lock);
  599. return status;
  600. }
  601. /* Use MCC */
  602. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  603. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  604. {
  605. struct be_mcc_wrb *wrb;
  606. struct be_cmd_req_mac_query *req;
  607. int status;
  608. spin_lock_bh(&adapter->mcc_lock);
  609. wrb = wrb_from_mccq(adapter);
  610. if (!wrb) {
  611. status = -EBUSY;
  612. goto err;
  613. }
  614. req = embedded_payload(wrb);
  615. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  616. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  617. req->type = type;
  618. if (permanent) {
  619. req->permanent = 1;
  620. } else {
  621. req->if_id = cpu_to_le16((u16) if_handle);
  622. req->pmac_id = cpu_to_le32(pmac_id);
  623. req->permanent = 0;
  624. }
  625. status = be_mcc_notify_wait(adapter);
  626. if (!status) {
  627. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  628. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  629. }
  630. err:
  631. spin_unlock_bh(&adapter->mcc_lock);
  632. return status;
  633. }
  634. /* Uses synchronous MCCQ */
  635. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  636. u32 if_id, u32 *pmac_id, u32 domain)
  637. {
  638. struct be_mcc_wrb *wrb;
  639. struct be_cmd_req_pmac_add *req;
  640. int status;
  641. spin_lock_bh(&adapter->mcc_lock);
  642. wrb = wrb_from_mccq(adapter);
  643. if (!wrb) {
  644. status = -EBUSY;
  645. goto err;
  646. }
  647. req = embedded_payload(wrb);
  648. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  649. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  650. req->hdr.domain = domain;
  651. req->if_id = cpu_to_le32(if_id);
  652. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  653. status = be_mcc_notify_wait(adapter);
  654. if (!status) {
  655. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  656. *pmac_id = le32_to_cpu(resp->pmac_id);
  657. }
  658. err:
  659. spin_unlock_bh(&adapter->mcc_lock);
  660. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  661. status = -EPERM;
  662. return status;
  663. }
  664. /* Uses synchronous MCCQ */
  665. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  666. {
  667. struct be_mcc_wrb *wrb;
  668. struct be_cmd_req_pmac_del *req;
  669. int status;
  670. if (pmac_id == -1)
  671. return 0;
  672. spin_lock_bh(&adapter->mcc_lock);
  673. wrb = wrb_from_mccq(adapter);
  674. if (!wrb) {
  675. status = -EBUSY;
  676. goto err;
  677. }
  678. req = embedded_payload(wrb);
  679. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  680. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  681. req->hdr.domain = dom;
  682. req->if_id = cpu_to_le32(if_id);
  683. req->pmac_id = cpu_to_le32(pmac_id);
  684. status = be_mcc_notify_wait(adapter);
  685. err:
  686. spin_unlock_bh(&adapter->mcc_lock);
  687. return status;
  688. }
  689. /* Uses Mbox */
  690. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  691. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  692. {
  693. struct be_mcc_wrb *wrb;
  694. struct be_cmd_req_cq_create *req;
  695. struct be_dma_mem *q_mem = &cq->dma_mem;
  696. void *ctxt;
  697. int status;
  698. if (mutex_lock_interruptible(&adapter->mbox_lock))
  699. return -1;
  700. wrb = wrb_from_mbox(adapter);
  701. req = embedded_payload(wrb);
  702. ctxt = &req->context;
  703. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  704. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  705. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  706. if (lancer_chip(adapter)) {
  707. req->hdr.version = 2;
  708. req->page_size = 1; /* 1 for 4K */
  709. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  710. no_delay);
  711. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  712. __ilog2_u32(cq->len/256));
  713. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  714. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  715. ctxt, 1);
  716. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  717. ctxt, eq->id);
  718. } else {
  719. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  720. coalesce_wm);
  721. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  722. ctxt, no_delay);
  723. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  724. __ilog2_u32(cq->len/256));
  725. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  726. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  727. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  728. }
  729. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  730. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  731. status = be_mbox_notify_wait(adapter);
  732. if (!status) {
  733. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  734. cq->id = le16_to_cpu(resp->cq_id);
  735. cq->created = true;
  736. }
  737. mutex_unlock(&adapter->mbox_lock);
  738. return status;
  739. }
  740. static u32 be_encoded_q_len(int q_len)
  741. {
  742. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  743. if (len_encoded == 16)
  744. len_encoded = 0;
  745. return len_encoded;
  746. }
  747. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  748. struct be_queue_info *mccq,
  749. struct be_queue_info *cq)
  750. {
  751. struct be_mcc_wrb *wrb;
  752. struct be_cmd_req_mcc_ext_create *req;
  753. struct be_dma_mem *q_mem = &mccq->dma_mem;
  754. void *ctxt;
  755. int status;
  756. if (mutex_lock_interruptible(&adapter->mbox_lock))
  757. return -1;
  758. wrb = wrb_from_mbox(adapter);
  759. req = embedded_payload(wrb);
  760. ctxt = &req->context;
  761. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  762. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  763. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  764. if (lancer_chip(adapter)) {
  765. req->hdr.version = 1;
  766. req->cq_id = cpu_to_le16(cq->id);
  767. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  768. be_encoded_q_len(mccq->len));
  769. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  770. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  771. ctxt, cq->id);
  772. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  773. ctxt, 1);
  774. } else {
  775. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  776. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  777. be_encoded_q_len(mccq->len));
  778. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  779. }
  780. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  781. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  782. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  783. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  784. status = be_mbox_notify_wait(adapter);
  785. if (!status) {
  786. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  787. mccq->id = le16_to_cpu(resp->id);
  788. mccq->created = true;
  789. }
  790. mutex_unlock(&adapter->mbox_lock);
  791. return status;
  792. }
  793. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  794. struct be_queue_info *mccq,
  795. struct be_queue_info *cq)
  796. {
  797. struct be_mcc_wrb *wrb;
  798. struct be_cmd_req_mcc_create *req;
  799. struct be_dma_mem *q_mem = &mccq->dma_mem;
  800. void *ctxt;
  801. int status;
  802. if (mutex_lock_interruptible(&adapter->mbox_lock))
  803. return -1;
  804. wrb = wrb_from_mbox(adapter);
  805. req = embedded_payload(wrb);
  806. ctxt = &req->context;
  807. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  808. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  809. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  810. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  811. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  812. be_encoded_q_len(mccq->len));
  813. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  814. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  815. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  816. status = be_mbox_notify_wait(adapter);
  817. if (!status) {
  818. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  819. mccq->id = le16_to_cpu(resp->id);
  820. mccq->created = true;
  821. }
  822. mutex_unlock(&adapter->mbox_lock);
  823. return status;
  824. }
  825. int be_cmd_mccq_create(struct be_adapter *adapter,
  826. struct be_queue_info *mccq,
  827. struct be_queue_info *cq)
  828. {
  829. int status;
  830. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  831. if (status && !lancer_chip(adapter)) {
  832. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  833. "or newer to avoid conflicting priorities between NIC "
  834. "and FCoE traffic");
  835. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  836. }
  837. return status;
  838. }
  839. int be_cmd_txq_create(struct be_adapter *adapter,
  840. struct be_queue_info *txq,
  841. struct be_queue_info *cq)
  842. {
  843. struct be_mcc_wrb *wrb;
  844. struct be_cmd_req_eth_tx_create *req;
  845. struct be_dma_mem *q_mem = &txq->dma_mem;
  846. void *ctxt;
  847. int status;
  848. spin_lock_bh(&adapter->mcc_lock);
  849. wrb = wrb_from_mccq(adapter);
  850. if (!wrb) {
  851. status = -EBUSY;
  852. goto err;
  853. }
  854. req = embedded_payload(wrb);
  855. ctxt = &req->context;
  856. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  857. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  858. if (lancer_chip(adapter)) {
  859. req->hdr.version = 1;
  860. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  861. adapter->if_handle);
  862. }
  863. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  864. req->ulp_num = BE_ULP1_NUM;
  865. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  866. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  867. be_encoded_q_len(txq->len));
  868. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  869. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  870. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  871. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  872. status = be_mcc_notify_wait(adapter);
  873. if (!status) {
  874. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  875. txq->id = le16_to_cpu(resp->cid);
  876. txq->created = true;
  877. }
  878. err:
  879. spin_unlock_bh(&adapter->mcc_lock);
  880. return status;
  881. }
  882. /* Uses MCC */
  883. int be_cmd_rxq_create(struct be_adapter *adapter,
  884. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  885. u32 if_id, u32 rss, u8 *rss_id)
  886. {
  887. struct be_mcc_wrb *wrb;
  888. struct be_cmd_req_eth_rx_create *req;
  889. struct be_dma_mem *q_mem = &rxq->dma_mem;
  890. int status;
  891. spin_lock_bh(&adapter->mcc_lock);
  892. wrb = wrb_from_mccq(adapter);
  893. if (!wrb) {
  894. status = -EBUSY;
  895. goto err;
  896. }
  897. req = embedded_payload(wrb);
  898. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  899. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  900. req->cq_id = cpu_to_le16(cq_id);
  901. req->frag_size = fls(frag_size) - 1;
  902. req->num_pages = 2;
  903. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  904. req->interface_id = cpu_to_le32(if_id);
  905. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  906. req->rss_queue = cpu_to_le32(rss);
  907. status = be_mcc_notify_wait(adapter);
  908. if (!status) {
  909. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  910. rxq->id = le16_to_cpu(resp->id);
  911. rxq->created = true;
  912. *rss_id = resp->rss_id;
  913. }
  914. err:
  915. spin_unlock_bh(&adapter->mcc_lock);
  916. return status;
  917. }
  918. /* Generic destroyer function for all types of queues
  919. * Uses Mbox
  920. */
  921. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  922. int queue_type)
  923. {
  924. struct be_mcc_wrb *wrb;
  925. struct be_cmd_req_q_destroy *req;
  926. u8 subsys = 0, opcode = 0;
  927. int status;
  928. if (mutex_lock_interruptible(&adapter->mbox_lock))
  929. return -1;
  930. wrb = wrb_from_mbox(adapter);
  931. req = embedded_payload(wrb);
  932. switch (queue_type) {
  933. case QTYPE_EQ:
  934. subsys = CMD_SUBSYSTEM_COMMON;
  935. opcode = OPCODE_COMMON_EQ_DESTROY;
  936. break;
  937. case QTYPE_CQ:
  938. subsys = CMD_SUBSYSTEM_COMMON;
  939. opcode = OPCODE_COMMON_CQ_DESTROY;
  940. break;
  941. case QTYPE_TXQ:
  942. subsys = CMD_SUBSYSTEM_ETH;
  943. opcode = OPCODE_ETH_TX_DESTROY;
  944. break;
  945. case QTYPE_RXQ:
  946. subsys = CMD_SUBSYSTEM_ETH;
  947. opcode = OPCODE_ETH_RX_DESTROY;
  948. break;
  949. case QTYPE_MCCQ:
  950. subsys = CMD_SUBSYSTEM_COMMON;
  951. opcode = OPCODE_COMMON_MCC_DESTROY;
  952. break;
  953. default:
  954. BUG();
  955. }
  956. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  957. NULL);
  958. req->id = cpu_to_le16(q->id);
  959. status = be_mbox_notify_wait(adapter);
  960. if (!status)
  961. q->created = false;
  962. mutex_unlock(&adapter->mbox_lock);
  963. return status;
  964. }
  965. /* Uses MCC */
  966. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  967. {
  968. struct be_mcc_wrb *wrb;
  969. struct be_cmd_req_q_destroy *req;
  970. int status;
  971. spin_lock_bh(&adapter->mcc_lock);
  972. wrb = wrb_from_mccq(adapter);
  973. if (!wrb) {
  974. status = -EBUSY;
  975. goto err;
  976. }
  977. req = embedded_payload(wrb);
  978. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  979. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  980. req->id = cpu_to_le16(q->id);
  981. status = be_mcc_notify_wait(adapter);
  982. if (!status)
  983. q->created = false;
  984. err:
  985. spin_unlock_bh(&adapter->mcc_lock);
  986. return status;
  987. }
  988. /* Create an rx filtering policy configuration on an i/f
  989. * Uses MCCQ
  990. */
  991. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  992. u32 *if_handle, u32 domain)
  993. {
  994. struct be_mcc_wrb *wrb;
  995. struct be_cmd_req_if_create *req;
  996. int status;
  997. spin_lock_bh(&adapter->mcc_lock);
  998. wrb = wrb_from_mccq(adapter);
  999. if (!wrb) {
  1000. status = -EBUSY;
  1001. goto err;
  1002. }
  1003. req = embedded_payload(wrb);
  1004. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1005. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1006. req->hdr.domain = domain;
  1007. req->capability_flags = cpu_to_le32(cap_flags);
  1008. req->enable_flags = cpu_to_le32(en_flags);
  1009. req->pmac_invalid = true;
  1010. status = be_mcc_notify_wait(adapter);
  1011. if (!status) {
  1012. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1013. *if_handle = le32_to_cpu(resp->interface_id);
  1014. }
  1015. err:
  1016. spin_unlock_bh(&adapter->mcc_lock);
  1017. return status;
  1018. }
  1019. /* Uses MCCQ */
  1020. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1021. {
  1022. struct be_mcc_wrb *wrb;
  1023. struct be_cmd_req_if_destroy *req;
  1024. int status;
  1025. if (interface_id == -1)
  1026. return 0;
  1027. spin_lock_bh(&adapter->mcc_lock);
  1028. wrb = wrb_from_mccq(adapter);
  1029. if (!wrb) {
  1030. status = -EBUSY;
  1031. goto err;
  1032. }
  1033. req = embedded_payload(wrb);
  1034. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1035. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1036. req->hdr.domain = domain;
  1037. req->interface_id = cpu_to_le32(interface_id);
  1038. status = be_mcc_notify_wait(adapter);
  1039. err:
  1040. spin_unlock_bh(&adapter->mcc_lock);
  1041. return status;
  1042. }
  1043. /* Get stats is a non embedded command: the request is not embedded inside
  1044. * WRB but is a separate dma memory block
  1045. * Uses asynchronous MCC
  1046. */
  1047. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1048. {
  1049. struct be_mcc_wrb *wrb;
  1050. struct be_cmd_req_hdr *hdr;
  1051. int status = 0;
  1052. spin_lock_bh(&adapter->mcc_lock);
  1053. wrb = wrb_from_mccq(adapter);
  1054. if (!wrb) {
  1055. status = -EBUSY;
  1056. goto err;
  1057. }
  1058. hdr = nonemb_cmd->va;
  1059. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1060. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1061. if (adapter->generation == BE_GEN3)
  1062. hdr->version = 1;
  1063. be_mcc_notify(adapter);
  1064. adapter->stats_cmd_sent = true;
  1065. err:
  1066. spin_unlock_bh(&adapter->mcc_lock);
  1067. return status;
  1068. }
  1069. /* Lancer Stats */
  1070. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1071. struct be_dma_mem *nonemb_cmd)
  1072. {
  1073. struct be_mcc_wrb *wrb;
  1074. struct lancer_cmd_req_pport_stats *req;
  1075. int status = 0;
  1076. spin_lock_bh(&adapter->mcc_lock);
  1077. wrb = wrb_from_mccq(adapter);
  1078. if (!wrb) {
  1079. status = -EBUSY;
  1080. goto err;
  1081. }
  1082. req = nonemb_cmd->va;
  1083. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1084. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1085. nonemb_cmd);
  1086. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1087. req->cmd_params.params.reset_stats = 0;
  1088. be_mcc_notify(adapter);
  1089. adapter->stats_cmd_sent = true;
  1090. err:
  1091. spin_unlock_bh(&adapter->mcc_lock);
  1092. return status;
  1093. }
  1094. /* Uses synchronous mcc */
  1095. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1096. u16 *link_speed, u8 *link_status, u32 dom)
  1097. {
  1098. struct be_mcc_wrb *wrb;
  1099. struct be_cmd_req_link_status *req;
  1100. int status;
  1101. spin_lock_bh(&adapter->mcc_lock);
  1102. if (link_status)
  1103. *link_status = LINK_DOWN;
  1104. wrb = wrb_from_mccq(adapter);
  1105. if (!wrb) {
  1106. status = -EBUSY;
  1107. goto err;
  1108. }
  1109. req = embedded_payload(wrb);
  1110. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1111. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1112. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1113. req->hdr.version = 1;
  1114. req->hdr.domain = dom;
  1115. status = be_mcc_notify_wait(adapter);
  1116. if (!status) {
  1117. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1118. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1119. if (link_speed)
  1120. *link_speed = le16_to_cpu(resp->link_speed);
  1121. if (mac_speed)
  1122. *mac_speed = resp->mac_speed;
  1123. }
  1124. if (link_status)
  1125. *link_status = resp->logical_link_status;
  1126. }
  1127. err:
  1128. spin_unlock_bh(&adapter->mcc_lock);
  1129. return status;
  1130. }
  1131. /* Uses synchronous mcc */
  1132. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1133. {
  1134. struct be_mcc_wrb *wrb;
  1135. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1136. int status;
  1137. spin_lock_bh(&adapter->mcc_lock);
  1138. wrb = wrb_from_mccq(adapter);
  1139. if (!wrb) {
  1140. status = -EBUSY;
  1141. goto err;
  1142. }
  1143. req = embedded_payload(wrb);
  1144. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1145. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1146. wrb, NULL);
  1147. be_mcc_notify(adapter);
  1148. err:
  1149. spin_unlock_bh(&adapter->mcc_lock);
  1150. return status;
  1151. }
  1152. /* Uses synchronous mcc */
  1153. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1154. {
  1155. struct be_mcc_wrb *wrb;
  1156. struct be_cmd_req_get_fat *req;
  1157. int status;
  1158. spin_lock_bh(&adapter->mcc_lock);
  1159. wrb = wrb_from_mccq(adapter);
  1160. if (!wrb) {
  1161. status = -EBUSY;
  1162. goto err;
  1163. }
  1164. req = embedded_payload(wrb);
  1165. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1166. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1167. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1168. status = be_mcc_notify_wait(adapter);
  1169. if (!status) {
  1170. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1171. if (log_size && resp->log_size)
  1172. *log_size = le32_to_cpu(resp->log_size) -
  1173. sizeof(u32);
  1174. }
  1175. err:
  1176. spin_unlock_bh(&adapter->mcc_lock);
  1177. return status;
  1178. }
  1179. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1180. {
  1181. struct be_dma_mem get_fat_cmd;
  1182. struct be_mcc_wrb *wrb;
  1183. struct be_cmd_req_get_fat *req;
  1184. u32 offset = 0, total_size, buf_size,
  1185. log_offset = sizeof(u32), payload_len;
  1186. int status;
  1187. if (buf_len == 0)
  1188. return;
  1189. total_size = buf_len;
  1190. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1191. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1192. get_fat_cmd.size,
  1193. &get_fat_cmd.dma);
  1194. if (!get_fat_cmd.va) {
  1195. status = -ENOMEM;
  1196. dev_err(&adapter->pdev->dev,
  1197. "Memory allocation failure while retrieving FAT data\n");
  1198. return;
  1199. }
  1200. spin_lock_bh(&adapter->mcc_lock);
  1201. while (total_size) {
  1202. buf_size = min(total_size, (u32)60*1024);
  1203. total_size -= buf_size;
  1204. wrb = wrb_from_mccq(adapter);
  1205. if (!wrb) {
  1206. status = -EBUSY;
  1207. goto err;
  1208. }
  1209. req = get_fat_cmd.va;
  1210. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1211. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1212. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1213. &get_fat_cmd);
  1214. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1215. req->read_log_offset = cpu_to_le32(log_offset);
  1216. req->read_log_length = cpu_to_le32(buf_size);
  1217. req->data_buffer_size = cpu_to_le32(buf_size);
  1218. status = be_mcc_notify_wait(adapter);
  1219. if (!status) {
  1220. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1221. memcpy(buf + offset,
  1222. resp->data_buffer,
  1223. le32_to_cpu(resp->read_log_length));
  1224. } else {
  1225. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1226. goto err;
  1227. }
  1228. offset += buf_size;
  1229. log_offset += buf_size;
  1230. }
  1231. err:
  1232. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1233. get_fat_cmd.va,
  1234. get_fat_cmd.dma);
  1235. spin_unlock_bh(&adapter->mcc_lock);
  1236. }
  1237. /* Uses synchronous mcc */
  1238. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1239. char *fw_on_flash)
  1240. {
  1241. struct be_mcc_wrb *wrb;
  1242. struct be_cmd_req_get_fw_version *req;
  1243. int status;
  1244. spin_lock_bh(&adapter->mcc_lock);
  1245. wrb = wrb_from_mccq(adapter);
  1246. if (!wrb) {
  1247. status = -EBUSY;
  1248. goto err;
  1249. }
  1250. req = embedded_payload(wrb);
  1251. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1252. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1253. status = be_mcc_notify_wait(adapter);
  1254. if (!status) {
  1255. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1256. strcpy(fw_ver, resp->firmware_version_string);
  1257. if (fw_on_flash)
  1258. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1259. }
  1260. err:
  1261. spin_unlock_bh(&adapter->mcc_lock);
  1262. return status;
  1263. }
  1264. /* set the EQ delay interval of an EQ to specified value
  1265. * Uses async mcc
  1266. */
  1267. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1268. {
  1269. struct be_mcc_wrb *wrb;
  1270. struct be_cmd_req_modify_eq_delay *req;
  1271. int status = 0;
  1272. spin_lock_bh(&adapter->mcc_lock);
  1273. wrb = wrb_from_mccq(adapter);
  1274. if (!wrb) {
  1275. status = -EBUSY;
  1276. goto err;
  1277. }
  1278. req = embedded_payload(wrb);
  1279. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1280. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1281. req->num_eq = cpu_to_le32(1);
  1282. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1283. req->delay[0].phase = 0;
  1284. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1285. be_mcc_notify(adapter);
  1286. err:
  1287. spin_unlock_bh(&adapter->mcc_lock);
  1288. return status;
  1289. }
  1290. /* Uses sycnhronous mcc */
  1291. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1292. u32 num, bool untagged, bool promiscuous)
  1293. {
  1294. struct be_mcc_wrb *wrb;
  1295. struct be_cmd_req_vlan_config *req;
  1296. int status;
  1297. spin_lock_bh(&adapter->mcc_lock);
  1298. wrb = wrb_from_mccq(adapter);
  1299. if (!wrb) {
  1300. status = -EBUSY;
  1301. goto err;
  1302. }
  1303. req = embedded_payload(wrb);
  1304. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1305. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1306. req->interface_id = if_id;
  1307. req->promiscuous = promiscuous;
  1308. req->untagged = untagged;
  1309. req->num_vlan = num;
  1310. if (!promiscuous) {
  1311. memcpy(req->normal_vlan, vtag_array,
  1312. req->num_vlan * sizeof(vtag_array[0]));
  1313. }
  1314. status = be_mcc_notify_wait(adapter);
  1315. err:
  1316. spin_unlock_bh(&adapter->mcc_lock);
  1317. return status;
  1318. }
  1319. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1320. {
  1321. struct be_mcc_wrb *wrb;
  1322. struct be_dma_mem *mem = &adapter->rx_filter;
  1323. struct be_cmd_req_rx_filter *req = mem->va;
  1324. int status;
  1325. spin_lock_bh(&adapter->mcc_lock);
  1326. wrb = wrb_from_mccq(adapter);
  1327. if (!wrb) {
  1328. status = -EBUSY;
  1329. goto err;
  1330. }
  1331. memset(req, 0, sizeof(*req));
  1332. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1333. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1334. wrb, mem);
  1335. req->if_id = cpu_to_le32(adapter->if_handle);
  1336. if (flags & IFF_PROMISC) {
  1337. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1338. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1339. if (value == ON)
  1340. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1341. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1342. } else if (flags & IFF_ALLMULTI) {
  1343. req->if_flags_mask = req->if_flags =
  1344. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1345. } else {
  1346. struct netdev_hw_addr *ha;
  1347. int i = 0;
  1348. req->if_flags_mask = req->if_flags =
  1349. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1350. /* Reset mcast promisc mode if already set by setting mask
  1351. * and not setting flags field
  1352. */
  1353. if (!lancer_chip(adapter) || be_physfn(adapter))
  1354. req->if_flags_mask |=
  1355. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1356. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1357. netdev_for_each_mc_addr(ha, adapter->netdev)
  1358. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1359. }
  1360. status = be_mcc_notify_wait(adapter);
  1361. err:
  1362. spin_unlock_bh(&adapter->mcc_lock);
  1363. return status;
  1364. }
  1365. /* Uses synchrounous mcc */
  1366. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1367. {
  1368. struct be_mcc_wrb *wrb;
  1369. struct be_cmd_req_set_flow_control *req;
  1370. int status;
  1371. spin_lock_bh(&adapter->mcc_lock);
  1372. wrb = wrb_from_mccq(adapter);
  1373. if (!wrb) {
  1374. status = -EBUSY;
  1375. goto err;
  1376. }
  1377. req = embedded_payload(wrb);
  1378. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1379. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1380. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1381. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1382. status = be_mcc_notify_wait(adapter);
  1383. err:
  1384. spin_unlock_bh(&adapter->mcc_lock);
  1385. return status;
  1386. }
  1387. /* Uses sycn mcc */
  1388. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1389. {
  1390. struct be_mcc_wrb *wrb;
  1391. struct be_cmd_req_get_flow_control *req;
  1392. int status;
  1393. spin_lock_bh(&adapter->mcc_lock);
  1394. wrb = wrb_from_mccq(adapter);
  1395. if (!wrb) {
  1396. status = -EBUSY;
  1397. goto err;
  1398. }
  1399. req = embedded_payload(wrb);
  1400. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1401. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1402. status = be_mcc_notify_wait(adapter);
  1403. if (!status) {
  1404. struct be_cmd_resp_get_flow_control *resp =
  1405. embedded_payload(wrb);
  1406. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1407. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1408. }
  1409. err:
  1410. spin_unlock_bh(&adapter->mcc_lock);
  1411. return status;
  1412. }
  1413. /* Uses mbox */
  1414. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1415. u32 *mode, u32 *caps)
  1416. {
  1417. struct be_mcc_wrb *wrb;
  1418. struct be_cmd_req_query_fw_cfg *req;
  1419. int status;
  1420. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1421. return -1;
  1422. wrb = wrb_from_mbox(adapter);
  1423. req = embedded_payload(wrb);
  1424. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1425. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1426. status = be_mbox_notify_wait(adapter);
  1427. if (!status) {
  1428. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1429. *port_num = le32_to_cpu(resp->phys_port);
  1430. *mode = le32_to_cpu(resp->function_mode);
  1431. *caps = le32_to_cpu(resp->function_caps);
  1432. }
  1433. mutex_unlock(&adapter->mbox_lock);
  1434. return status;
  1435. }
  1436. /* Uses mbox */
  1437. int be_cmd_reset_function(struct be_adapter *adapter)
  1438. {
  1439. struct be_mcc_wrb *wrb;
  1440. struct be_cmd_req_hdr *req;
  1441. int status;
  1442. if (lancer_chip(adapter)) {
  1443. status = lancer_wait_ready(adapter);
  1444. if (!status) {
  1445. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1446. adapter->db + SLIPORT_CONTROL_OFFSET);
  1447. status = lancer_test_and_set_rdy_state(adapter);
  1448. }
  1449. if (status) {
  1450. dev_err(&adapter->pdev->dev,
  1451. "Adapter in non recoverable error\n");
  1452. }
  1453. return status;
  1454. }
  1455. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1456. return -1;
  1457. wrb = wrb_from_mbox(adapter);
  1458. req = embedded_payload(wrb);
  1459. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1460. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1461. status = be_mbox_notify_wait(adapter);
  1462. mutex_unlock(&adapter->mbox_lock);
  1463. return status;
  1464. }
  1465. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1466. {
  1467. struct be_mcc_wrb *wrb;
  1468. struct be_cmd_req_rss_config *req;
  1469. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1470. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1471. 0x3ea83c02, 0x4a110304};
  1472. int status;
  1473. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1474. return -1;
  1475. wrb = wrb_from_mbox(adapter);
  1476. req = embedded_payload(wrb);
  1477. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1478. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1479. req->if_id = cpu_to_le32(adapter->if_handle);
  1480. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1481. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1482. if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
  1483. req->hdr.version = 1;
  1484. req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
  1485. RSS_ENABLE_UDP_IPV6);
  1486. }
  1487. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1488. memcpy(req->cpu_table, rsstable, table_size);
  1489. memcpy(req->hash, myhash, sizeof(myhash));
  1490. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1491. status = be_mbox_notify_wait(adapter);
  1492. mutex_unlock(&adapter->mbox_lock);
  1493. return status;
  1494. }
  1495. /* Uses sync mcc */
  1496. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1497. u8 bcn, u8 sts, u8 state)
  1498. {
  1499. struct be_mcc_wrb *wrb;
  1500. struct be_cmd_req_enable_disable_beacon *req;
  1501. int status;
  1502. spin_lock_bh(&adapter->mcc_lock);
  1503. wrb = wrb_from_mccq(adapter);
  1504. if (!wrb) {
  1505. status = -EBUSY;
  1506. goto err;
  1507. }
  1508. req = embedded_payload(wrb);
  1509. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1510. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1511. req->port_num = port_num;
  1512. req->beacon_state = state;
  1513. req->beacon_duration = bcn;
  1514. req->status_duration = sts;
  1515. status = be_mcc_notify_wait(adapter);
  1516. err:
  1517. spin_unlock_bh(&adapter->mcc_lock);
  1518. return status;
  1519. }
  1520. /* Uses sync mcc */
  1521. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1522. {
  1523. struct be_mcc_wrb *wrb;
  1524. struct be_cmd_req_get_beacon_state *req;
  1525. int status;
  1526. spin_lock_bh(&adapter->mcc_lock);
  1527. wrb = wrb_from_mccq(adapter);
  1528. if (!wrb) {
  1529. status = -EBUSY;
  1530. goto err;
  1531. }
  1532. req = embedded_payload(wrb);
  1533. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1534. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1535. req->port_num = port_num;
  1536. status = be_mcc_notify_wait(adapter);
  1537. if (!status) {
  1538. struct be_cmd_resp_get_beacon_state *resp =
  1539. embedded_payload(wrb);
  1540. *state = resp->beacon_state;
  1541. }
  1542. err:
  1543. spin_unlock_bh(&adapter->mcc_lock);
  1544. return status;
  1545. }
  1546. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1547. u32 data_size, u32 data_offset,
  1548. const char *obj_name, u32 *data_written,
  1549. u8 *change_status, u8 *addn_status)
  1550. {
  1551. struct be_mcc_wrb *wrb;
  1552. struct lancer_cmd_req_write_object *req;
  1553. struct lancer_cmd_resp_write_object *resp;
  1554. void *ctxt = NULL;
  1555. int status;
  1556. spin_lock_bh(&adapter->mcc_lock);
  1557. adapter->flash_status = 0;
  1558. wrb = wrb_from_mccq(adapter);
  1559. if (!wrb) {
  1560. status = -EBUSY;
  1561. goto err_unlock;
  1562. }
  1563. req = embedded_payload(wrb);
  1564. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1565. OPCODE_COMMON_WRITE_OBJECT,
  1566. sizeof(struct lancer_cmd_req_write_object), wrb,
  1567. NULL);
  1568. ctxt = &req->context;
  1569. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1570. write_length, ctxt, data_size);
  1571. if (data_size == 0)
  1572. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1573. eof, ctxt, 1);
  1574. else
  1575. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1576. eof, ctxt, 0);
  1577. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1578. req->write_offset = cpu_to_le32(data_offset);
  1579. strcpy(req->object_name, obj_name);
  1580. req->descriptor_count = cpu_to_le32(1);
  1581. req->buf_len = cpu_to_le32(data_size);
  1582. req->addr_low = cpu_to_le32((cmd->dma +
  1583. sizeof(struct lancer_cmd_req_write_object))
  1584. & 0xFFFFFFFF);
  1585. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1586. sizeof(struct lancer_cmd_req_write_object)));
  1587. be_mcc_notify(adapter);
  1588. spin_unlock_bh(&adapter->mcc_lock);
  1589. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1590. msecs_to_jiffies(30000)))
  1591. status = -1;
  1592. else
  1593. status = adapter->flash_status;
  1594. resp = embedded_payload(wrb);
  1595. if (!status) {
  1596. *data_written = le32_to_cpu(resp->actual_write_len);
  1597. *change_status = resp->change_status;
  1598. } else {
  1599. *addn_status = resp->additional_status;
  1600. }
  1601. return status;
  1602. err_unlock:
  1603. spin_unlock_bh(&adapter->mcc_lock);
  1604. return status;
  1605. }
  1606. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1607. u32 data_size, u32 data_offset, const char *obj_name,
  1608. u32 *data_read, u32 *eof, u8 *addn_status)
  1609. {
  1610. struct be_mcc_wrb *wrb;
  1611. struct lancer_cmd_req_read_object *req;
  1612. struct lancer_cmd_resp_read_object *resp;
  1613. int status;
  1614. spin_lock_bh(&adapter->mcc_lock);
  1615. wrb = wrb_from_mccq(adapter);
  1616. if (!wrb) {
  1617. status = -EBUSY;
  1618. goto err_unlock;
  1619. }
  1620. req = embedded_payload(wrb);
  1621. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1622. OPCODE_COMMON_READ_OBJECT,
  1623. sizeof(struct lancer_cmd_req_read_object), wrb,
  1624. NULL);
  1625. req->desired_read_len = cpu_to_le32(data_size);
  1626. req->read_offset = cpu_to_le32(data_offset);
  1627. strcpy(req->object_name, obj_name);
  1628. req->descriptor_count = cpu_to_le32(1);
  1629. req->buf_len = cpu_to_le32(data_size);
  1630. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1631. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1632. status = be_mcc_notify_wait(adapter);
  1633. resp = embedded_payload(wrb);
  1634. if (!status) {
  1635. *data_read = le32_to_cpu(resp->actual_read_len);
  1636. *eof = le32_to_cpu(resp->eof);
  1637. } else {
  1638. *addn_status = resp->additional_status;
  1639. }
  1640. err_unlock:
  1641. spin_unlock_bh(&adapter->mcc_lock);
  1642. return status;
  1643. }
  1644. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1645. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1646. {
  1647. struct be_mcc_wrb *wrb;
  1648. struct be_cmd_write_flashrom *req;
  1649. int status;
  1650. spin_lock_bh(&adapter->mcc_lock);
  1651. adapter->flash_status = 0;
  1652. wrb = wrb_from_mccq(adapter);
  1653. if (!wrb) {
  1654. status = -EBUSY;
  1655. goto err_unlock;
  1656. }
  1657. req = cmd->va;
  1658. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1659. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1660. req->params.op_type = cpu_to_le32(flash_type);
  1661. req->params.op_code = cpu_to_le32(flash_opcode);
  1662. req->params.data_buf_size = cpu_to_le32(buf_size);
  1663. be_mcc_notify(adapter);
  1664. spin_unlock_bh(&adapter->mcc_lock);
  1665. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1666. msecs_to_jiffies(40000)))
  1667. status = -1;
  1668. else
  1669. status = adapter->flash_status;
  1670. return status;
  1671. err_unlock:
  1672. spin_unlock_bh(&adapter->mcc_lock);
  1673. return status;
  1674. }
  1675. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1676. int offset)
  1677. {
  1678. struct be_mcc_wrb *wrb;
  1679. struct be_cmd_write_flashrom *req;
  1680. int status;
  1681. spin_lock_bh(&adapter->mcc_lock);
  1682. wrb = wrb_from_mccq(adapter);
  1683. if (!wrb) {
  1684. status = -EBUSY;
  1685. goto err;
  1686. }
  1687. req = embedded_payload(wrb);
  1688. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1689. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1690. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1691. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1692. req->params.offset = cpu_to_le32(offset);
  1693. req->params.data_buf_size = cpu_to_le32(0x4);
  1694. status = be_mcc_notify_wait(adapter);
  1695. if (!status)
  1696. memcpy(flashed_crc, req->params.data_buf, 4);
  1697. err:
  1698. spin_unlock_bh(&adapter->mcc_lock);
  1699. return status;
  1700. }
  1701. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1702. struct be_dma_mem *nonemb_cmd)
  1703. {
  1704. struct be_mcc_wrb *wrb;
  1705. struct be_cmd_req_acpi_wol_magic_config *req;
  1706. int status;
  1707. spin_lock_bh(&adapter->mcc_lock);
  1708. wrb = wrb_from_mccq(adapter);
  1709. if (!wrb) {
  1710. status = -EBUSY;
  1711. goto err;
  1712. }
  1713. req = nonemb_cmd->va;
  1714. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1715. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1716. nonemb_cmd);
  1717. memcpy(req->magic_mac, mac, ETH_ALEN);
  1718. status = be_mcc_notify_wait(adapter);
  1719. err:
  1720. spin_unlock_bh(&adapter->mcc_lock);
  1721. return status;
  1722. }
  1723. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1724. u8 loopback_type, u8 enable)
  1725. {
  1726. struct be_mcc_wrb *wrb;
  1727. struct be_cmd_req_set_lmode *req;
  1728. int status;
  1729. spin_lock_bh(&adapter->mcc_lock);
  1730. wrb = wrb_from_mccq(adapter);
  1731. if (!wrb) {
  1732. status = -EBUSY;
  1733. goto err;
  1734. }
  1735. req = embedded_payload(wrb);
  1736. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1737. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1738. NULL);
  1739. req->src_port = port_num;
  1740. req->dest_port = port_num;
  1741. req->loopback_type = loopback_type;
  1742. req->loopback_state = enable;
  1743. status = be_mcc_notify_wait(adapter);
  1744. err:
  1745. spin_unlock_bh(&adapter->mcc_lock);
  1746. return status;
  1747. }
  1748. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1749. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1750. {
  1751. struct be_mcc_wrb *wrb;
  1752. struct be_cmd_req_loopback_test *req;
  1753. int status;
  1754. spin_lock_bh(&adapter->mcc_lock);
  1755. wrb = wrb_from_mccq(adapter);
  1756. if (!wrb) {
  1757. status = -EBUSY;
  1758. goto err;
  1759. }
  1760. req = embedded_payload(wrb);
  1761. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1762. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1763. req->hdr.timeout = cpu_to_le32(4);
  1764. req->pattern = cpu_to_le64(pattern);
  1765. req->src_port = cpu_to_le32(port_num);
  1766. req->dest_port = cpu_to_le32(port_num);
  1767. req->pkt_size = cpu_to_le32(pkt_size);
  1768. req->num_pkts = cpu_to_le32(num_pkts);
  1769. req->loopback_type = cpu_to_le32(loopback_type);
  1770. status = be_mcc_notify_wait(adapter);
  1771. if (!status) {
  1772. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1773. status = le32_to_cpu(resp->status);
  1774. }
  1775. err:
  1776. spin_unlock_bh(&adapter->mcc_lock);
  1777. return status;
  1778. }
  1779. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1780. u32 byte_cnt, struct be_dma_mem *cmd)
  1781. {
  1782. struct be_mcc_wrb *wrb;
  1783. struct be_cmd_req_ddrdma_test *req;
  1784. int status;
  1785. int i, j = 0;
  1786. spin_lock_bh(&adapter->mcc_lock);
  1787. wrb = wrb_from_mccq(adapter);
  1788. if (!wrb) {
  1789. status = -EBUSY;
  1790. goto err;
  1791. }
  1792. req = cmd->va;
  1793. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1794. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1795. req->pattern = cpu_to_le64(pattern);
  1796. req->byte_count = cpu_to_le32(byte_cnt);
  1797. for (i = 0; i < byte_cnt; i++) {
  1798. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1799. j++;
  1800. if (j > 7)
  1801. j = 0;
  1802. }
  1803. status = be_mcc_notify_wait(adapter);
  1804. if (!status) {
  1805. struct be_cmd_resp_ddrdma_test *resp;
  1806. resp = cmd->va;
  1807. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1808. resp->snd_err) {
  1809. status = -1;
  1810. }
  1811. }
  1812. err:
  1813. spin_unlock_bh(&adapter->mcc_lock);
  1814. return status;
  1815. }
  1816. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1817. struct be_dma_mem *nonemb_cmd)
  1818. {
  1819. struct be_mcc_wrb *wrb;
  1820. struct be_cmd_req_seeprom_read *req;
  1821. struct be_sge *sge;
  1822. int status;
  1823. spin_lock_bh(&adapter->mcc_lock);
  1824. wrb = wrb_from_mccq(adapter);
  1825. if (!wrb) {
  1826. status = -EBUSY;
  1827. goto err;
  1828. }
  1829. req = nonemb_cmd->va;
  1830. sge = nonembedded_sgl(wrb);
  1831. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1832. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1833. nonemb_cmd);
  1834. status = be_mcc_notify_wait(adapter);
  1835. err:
  1836. spin_unlock_bh(&adapter->mcc_lock);
  1837. return status;
  1838. }
  1839. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1840. {
  1841. struct be_mcc_wrb *wrb;
  1842. struct be_cmd_req_get_phy_info *req;
  1843. struct be_dma_mem cmd;
  1844. int status;
  1845. spin_lock_bh(&adapter->mcc_lock);
  1846. wrb = wrb_from_mccq(adapter);
  1847. if (!wrb) {
  1848. status = -EBUSY;
  1849. goto err;
  1850. }
  1851. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1852. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1853. &cmd.dma);
  1854. if (!cmd.va) {
  1855. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1856. status = -ENOMEM;
  1857. goto err;
  1858. }
  1859. req = cmd.va;
  1860. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1861. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1862. wrb, &cmd);
  1863. status = be_mcc_notify_wait(adapter);
  1864. if (!status) {
  1865. struct be_phy_info *resp_phy_info =
  1866. cmd.va + sizeof(struct be_cmd_req_hdr);
  1867. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1868. adapter->phy.interface_type =
  1869. le16_to_cpu(resp_phy_info->interface_type);
  1870. adapter->phy.auto_speeds_supported =
  1871. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1872. adapter->phy.fixed_speeds_supported =
  1873. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1874. adapter->phy.misc_params =
  1875. le32_to_cpu(resp_phy_info->misc_params);
  1876. }
  1877. pci_free_consistent(adapter->pdev, cmd.size,
  1878. cmd.va, cmd.dma);
  1879. err:
  1880. spin_unlock_bh(&adapter->mcc_lock);
  1881. return status;
  1882. }
  1883. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1884. {
  1885. struct be_mcc_wrb *wrb;
  1886. struct be_cmd_req_set_qos *req;
  1887. int status;
  1888. spin_lock_bh(&adapter->mcc_lock);
  1889. wrb = wrb_from_mccq(adapter);
  1890. if (!wrb) {
  1891. status = -EBUSY;
  1892. goto err;
  1893. }
  1894. req = embedded_payload(wrb);
  1895. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1896. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1897. req->hdr.domain = domain;
  1898. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1899. req->max_bps_nic = cpu_to_le32(bps);
  1900. status = be_mcc_notify_wait(adapter);
  1901. err:
  1902. spin_unlock_bh(&adapter->mcc_lock);
  1903. return status;
  1904. }
  1905. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1906. {
  1907. struct be_mcc_wrb *wrb;
  1908. struct be_cmd_req_cntl_attribs *req;
  1909. struct be_cmd_resp_cntl_attribs *resp;
  1910. int status;
  1911. int payload_len = max(sizeof(*req), sizeof(*resp));
  1912. struct mgmt_controller_attrib *attribs;
  1913. struct be_dma_mem attribs_cmd;
  1914. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1915. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1916. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1917. &attribs_cmd.dma);
  1918. if (!attribs_cmd.va) {
  1919. dev_err(&adapter->pdev->dev,
  1920. "Memory allocation failure\n");
  1921. return -ENOMEM;
  1922. }
  1923. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1924. return -1;
  1925. wrb = wrb_from_mbox(adapter);
  1926. if (!wrb) {
  1927. status = -EBUSY;
  1928. goto err;
  1929. }
  1930. req = attribs_cmd.va;
  1931. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1932. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1933. &attribs_cmd);
  1934. status = be_mbox_notify_wait(adapter);
  1935. if (!status) {
  1936. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1937. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1938. }
  1939. err:
  1940. mutex_unlock(&adapter->mbox_lock);
  1941. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1942. attribs_cmd.dma);
  1943. return status;
  1944. }
  1945. /* Uses mbox */
  1946. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1947. {
  1948. struct be_mcc_wrb *wrb;
  1949. struct be_cmd_req_set_func_cap *req;
  1950. int status;
  1951. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1952. return -1;
  1953. wrb = wrb_from_mbox(adapter);
  1954. if (!wrb) {
  1955. status = -EBUSY;
  1956. goto err;
  1957. }
  1958. req = embedded_payload(wrb);
  1959. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1960. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1961. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1962. CAPABILITY_BE3_NATIVE_ERX_API);
  1963. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1964. status = be_mbox_notify_wait(adapter);
  1965. if (!status) {
  1966. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1967. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1968. CAPABILITY_BE3_NATIVE_ERX_API;
  1969. }
  1970. err:
  1971. mutex_unlock(&adapter->mbox_lock);
  1972. return status;
  1973. }
  1974. /* Uses synchronous MCCQ */
  1975. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  1976. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  1977. {
  1978. struct be_mcc_wrb *wrb;
  1979. struct be_cmd_req_get_mac_list *req;
  1980. int status;
  1981. int mac_count;
  1982. struct be_dma_mem get_mac_list_cmd;
  1983. int i;
  1984. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  1985. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  1986. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  1987. get_mac_list_cmd.size,
  1988. &get_mac_list_cmd.dma);
  1989. if (!get_mac_list_cmd.va) {
  1990. dev_err(&adapter->pdev->dev,
  1991. "Memory allocation failure during GET_MAC_LIST\n");
  1992. return -ENOMEM;
  1993. }
  1994. spin_lock_bh(&adapter->mcc_lock);
  1995. wrb = wrb_from_mccq(adapter);
  1996. if (!wrb) {
  1997. status = -EBUSY;
  1998. goto out;
  1999. }
  2000. req = get_mac_list_cmd.va;
  2001. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2002. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  2003. wrb, &get_mac_list_cmd);
  2004. req->hdr.domain = domain;
  2005. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2006. req->perm_override = 1;
  2007. status = be_mcc_notify_wait(adapter);
  2008. if (!status) {
  2009. struct be_cmd_resp_get_mac_list *resp =
  2010. get_mac_list_cmd.va;
  2011. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2012. /* Mac list returned could contain one or more active mac_ids
  2013. * or one or more true or pseudo permanant mac addresses.
  2014. * If an active mac_id is present, return first active mac_id
  2015. * found.
  2016. */
  2017. for (i = 0; i < mac_count; i++) {
  2018. struct get_list_macaddr *mac_entry;
  2019. u16 mac_addr_size;
  2020. u32 mac_id;
  2021. mac_entry = &resp->macaddr_list[i];
  2022. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2023. /* mac_id is a 32 bit value and mac_addr size
  2024. * is 6 bytes
  2025. */
  2026. if (mac_addr_size == sizeof(u32)) {
  2027. *pmac_id_active = true;
  2028. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2029. *pmac_id = le32_to_cpu(mac_id);
  2030. goto out;
  2031. }
  2032. }
  2033. /* If no active mac_id found, return first mac addr */
  2034. *pmac_id_active = false;
  2035. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2036. ETH_ALEN);
  2037. }
  2038. out:
  2039. spin_unlock_bh(&adapter->mcc_lock);
  2040. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2041. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2042. return status;
  2043. }
  2044. /* Uses synchronous MCCQ */
  2045. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2046. u8 mac_count, u32 domain)
  2047. {
  2048. struct be_mcc_wrb *wrb;
  2049. struct be_cmd_req_set_mac_list *req;
  2050. int status;
  2051. struct be_dma_mem cmd;
  2052. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2053. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2054. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2055. &cmd.dma, GFP_KERNEL);
  2056. if (!cmd.va) {
  2057. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2058. return -ENOMEM;
  2059. }
  2060. spin_lock_bh(&adapter->mcc_lock);
  2061. wrb = wrb_from_mccq(adapter);
  2062. if (!wrb) {
  2063. status = -EBUSY;
  2064. goto err;
  2065. }
  2066. req = cmd.va;
  2067. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2068. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2069. wrb, &cmd);
  2070. req->hdr.domain = domain;
  2071. req->mac_count = mac_count;
  2072. if (mac_count)
  2073. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2074. status = be_mcc_notify_wait(adapter);
  2075. err:
  2076. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2077. cmd.va, cmd.dma);
  2078. spin_unlock_bh(&adapter->mcc_lock);
  2079. return status;
  2080. }
  2081. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2082. u32 domain, u16 intf_id)
  2083. {
  2084. struct be_mcc_wrb *wrb;
  2085. struct be_cmd_req_set_hsw_config *req;
  2086. void *ctxt;
  2087. int status;
  2088. spin_lock_bh(&adapter->mcc_lock);
  2089. wrb = wrb_from_mccq(adapter);
  2090. if (!wrb) {
  2091. status = -EBUSY;
  2092. goto err;
  2093. }
  2094. req = embedded_payload(wrb);
  2095. ctxt = &req->context;
  2096. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2097. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2098. req->hdr.domain = domain;
  2099. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2100. if (pvid) {
  2101. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2102. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2103. }
  2104. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2105. status = be_mcc_notify_wait(adapter);
  2106. err:
  2107. spin_unlock_bh(&adapter->mcc_lock);
  2108. return status;
  2109. }
  2110. /* Get Hyper switch config */
  2111. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2112. u32 domain, u16 intf_id)
  2113. {
  2114. struct be_mcc_wrb *wrb;
  2115. struct be_cmd_req_get_hsw_config *req;
  2116. void *ctxt;
  2117. int status;
  2118. u16 vid;
  2119. spin_lock_bh(&adapter->mcc_lock);
  2120. wrb = wrb_from_mccq(adapter);
  2121. if (!wrb) {
  2122. status = -EBUSY;
  2123. goto err;
  2124. }
  2125. req = embedded_payload(wrb);
  2126. ctxt = &req->context;
  2127. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2128. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2129. req->hdr.domain = domain;
  2130. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2131. intf_id);
  2132. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2133. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2134. status = be_mcc_notify_wait(adapter);
  2135. if (!status) {
  2136. struct be_cmd_resp_get_hsw_config *resp =
  2137. embedded_payload(wrb);
  2138. be_dws_le_to_cpu(&resp->context,
  2139. sizeof(resp->context));
  2140. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2141. pvid, &resp->context);
  2142. *pvid = le16_to_cpu(vid);
  2143. }
  2144. err:
  2145. spin_unlock_bh(&adapter->mcc_lock);
  2146. return status;
  2147. }
  2148. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2149. {
  2150. struct be_mcc_wrb *wrb;
  2151. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2152. int status;
  2153. int payload_len = sizeof(*req);
  2154. struct be_dma_mem cmd;
  2155. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2156. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2157. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2158. &cmd.dma);
  2159. if (!cmd.va) {
  2160. dev_err(&adapter->pdev->dev,
  2161. "Memory allocation failure\n");
  2162. return -ENOMEM;
  2163. }
  2164. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2165. return -1;
  2166. wrb = wrb_from_mbox(adapter);
  2167. if (!wrb) {
  2168. status = -EBUSY;
  2169. goto err;
  2170. }
  2171. req = cmd.va;
  2172. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2173. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2174. payload_len, wrb, &cmd);
  2175. req->hdr.version = 1;
  2176. req->query_options = BE_GET_WOL_CAP;
  2177. status = be_mbox_notify_wait(adapter);
  2178. if (!status) {
  2179. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2180. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2181. /* the command could succeed misleadingly on old f/w
  2182. * which is not aware of the V1 version. fake an error. */
  2183. if (resp->hdr.response_length < payload_len) {
  2184. status = -1;
  2185. goto err;
  2186. }
  2187. adapter->wol_cap = resp->wol_settings;
  2188. }
  2189. err:
  2190. mutex_unlock(&adapter->mbox_lock);
  2191. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2192. return status;
  2193. }
  2194. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2195. struct be_dma_mem *cmd)
  2196. {
  2197. struct be_mcc_wrb *wrb;
  2198. struct be_cmd_req_get_ext_fat_caps *req;
  2199. int status;
  2200. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2201. return -1;
  2202. wrb = wrb_from_mbox(adapter);
  2203. if (!wrb) {
  2204. status = -EBUSY;
  2205. goto err;
  2206. }
  2207. req = cmd->va;
  2208. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2209. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2210. cmd->size, wrb, cmd);
  2211. req->parameter_type = cpu_to_le32(1);
  2212. status = be_mbox_notify_wait(adapter);
  2213. err:
  2214. mutex_unlock(&adapter->mbox_lock);
  2215. return status;
  2216. }
  2217. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2218. struct be_dma_mem *cmd,
  2219. struct be_fat_conf_params *configs)
  2220. {
  2221. struct be_mcc_wrb *wrb;
  2222. struct be_cmd_req_set_ext_fat_caps *req;
  2223. int status;
  2224. spin_lock_bh(&adapter->mcc_lock);
  2225. wrb = wrb_from_mccq(adapter);
  2226. if (!wrb) {
  2227. status = -EBUSY;
  2228. goto err;
  2229. }
  2230. req = cmd->va;
  2231. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2232. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2233. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2234. cmd->size, wrb, cmd);
  2235. status = be_mcc_notify_wait(adapter);
  2236. err:
  2237. spin_unlock_bh(&adapter->mcc_lock);
  2238. return status;
  2239. }
  2240. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2241. {
  2242. struct be_mcc_wrb *wrb;
  2243. struct be_cmd_req_get_port_name *req;
  2244. int status;
  2245. if (!lancer_chip(adapter)) {
  2246. *port_name = adapter->hba_port_num + '0';
  2247. return 0;
  2248. }
  2249. spin_lock_bh(&adapter->mcc_lock);
  2250. wrb = wrb_from_mccq(adapter);
  2251. if (!wrb) {
  2252. status = -EBUSY;
  2253. goto err;
  2254. }
  2255. req = embedded_payload(wrb);
  2256. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2257. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2258. NULL);
  2259. req->hdr.version = 1;
  2260. status = be_mcc_notify_wait(adapter);
  2261. if (!status) {
  2262. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2263. *port_name = resp->port_name[adapter->hba_port_num];
  2264. } else {
  2265. *port_name = adapter->hba_port_num + '0';
  2266. }
  2267. err:
  2268. spin_unlock_bh(&adapter->mcc_lock);
  2269. return status;
  2270. }
  2271. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2272. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2273. {
  2274. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2275. struct be_mcc_wrb *wrb;
  2276. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2277. struct be_cmd_req_hdr *req;
  2278. struct be_cmd_resp_hdr *resp;
  2279. int status;
  2280. spin_lock_bh(&adapter->mcc_lock);
  2281. wrb = wrb_from_mccq(adapter);
  2282. if (!wrb) {
  2283. status = -EBUSY;
  2284. goto err;
  2285. }
  2286. req = embedded_payload(wrb);
  2287. resp = embedded_payload(wrb);
  2288. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2289. hdr->opcode, wrb_payload_size, wrb, NULL);
  2290. memcpy(req, wrb_payload, wrb_payload_size);
  2291. be_dws_cpu_to_le(req, wrb_payload_size);
  2292. status = be_mcc_notify_wait(adapter);
  2293. if (cmd_status)
  2294. *cmd_status = (status & 0xffff);
  2295. if (ext_status)
  2296. *ext_status = 0;
  2297. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2298. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2299. err:
  2300. spin_unlock_bh(&adapter->mcc_lock);
  2301. return status;
  2302. }
  2303. EXPORT_SYMBOL(be_roce_mcc_cmd);