tg3.c 425 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #if IS_ENABLED(CONFIG_HWMON)
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #endif
  49. #include <net/checksum.h>
  50. #include <net/ip.h>
  51. #include <linux/io.h>
  52. #include <asm/byteorder.h>
  53. #include <linux/uaccess.h>
  54. #ifdef CONFIG_SPARC
  55. #include <asm/idprom.h>
  56. #include <asm/prom.h>
  57. #endif
  58. #define BAR_0 0
  59. #define BAR_2 2
  60. #include "tg3.h"
  61. /* Functions & macros to verify TG3_FLAGS types */
  62. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. return test_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. set_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. clear_bit(flag, bits);
  73. }
  74. #define tg3_flag(tp, flag) \
  75. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_set(tp, flag) \
  77. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define tg3_flag_clear(tp, flag) \
  79. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define DRV_MODULE_NAME "tg3"
  81. #define TG3_MAJ_NUM 3
  82. #define TG3_MIN_NUM 124
  83. #define DRV_MODULE_VERSION \
  84. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  85. #define DRV_MODULE_RELDATE "March 21, 2012"
  86. #define RESET_KIND_SHUTDOWN 0
  87. #define RESET_KIND_INIT 1
  88. #define RESET_KIND_SUSPEND 2
  89. #define TG3_DEF_RX_MODE 0
  90. #define TG3_DEF_TX_MODE 0
  91. #define TG3_DEF_MSG_ENABLE \
  92. (NETIF_MSG_DRV | \
  93. NETIF_MSG_PROBE | \
  94. NETIF_MSG_LINK | \
  95. NETIF_MSG_TIMER | \
  96. NETIF_MSG_IFDOWN | \
  97. NETIF_MSG_IFUP | \
  98. NETIF_MSG_RX_ERR | \
  99. NETIF_MSG_TX_ERR)
  100. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  101. /* length of time before we decide the hardware is borked,
  102. * and dev->tx_timeout() should be called to fix the problem
  103. */
  104. #define TG3_TX_TIMEOUT (5 * HZ)
  105. /* hardware minimum and maximum for a single frame's data payload */
  106. #define TG3_MIN_MTU 60
  107. #define TG3_MAX_MTU(tp) \
  108. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  109. /* These numbers seem to be hard coded in the NIC firmware somehow.
  110. * You can't change the ring sizes, but you can change where you place
  111. * them in the NIC onboard memory.
  112. */
  113. #define TG3_RX_STD_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_RING_PENDING 200
  117. #define TG3_RX_JMB_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  121. /* Do not place this n-ring entries value into the tp struct itself,
  122. * we really want to expose these constants to GCC so that modulo et
  123. * al. operations are done with shifts and masks instead of with
  124. * hw multiply/modulo instructions. Another solution would be to
  125. * replace things like '% foo' with '& (foo - 1)'.
  126. */
  127. #define TG3_TX_RING_SIZE 512
  128. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  129. #define TG3_RX_STD_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  131. #define TG3_RX_JMB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  133. #define TG3_RX_RCB_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  135. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  136. TG3_TX_RING_SIZE)
  137. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  138. #define TG3_DMA_BYTE_ENAB 64
  139. #define TG3_RX_STD_DMA_SZ 1536
  140. #define TG3_RX_JMB_DMA_SZ 9046
  141. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  142. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  143. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  144. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  146. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  147. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  148. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  149. * that are at least dword aligned when used in PCIX mode. The driver
  150. * works around this bug by double copying the packet. This workaround
  151. * is built into the normal double copy length check for efficiency.
  152. *
  153. * However, the double copy is only necessary on those architectures
  154. * where unaligned memory accesses are inefficient. For those architectures
  155. * where unaligned memory accesses incur little penalty, we can reintegrate
  156. * the 5701 in the normal rx path. Doing so saves a device structure
  157. * dereference by hardcoding the double copy threshold in place.
  158. */
  159. #define TG3_RX_COPY_THRESHOLD 256
  160. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  161. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  162. #else
  163. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  164. #endif
  165. #if (NET_IP_ALIGN != 0)
  166. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  167. #else
  168. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  169. #endif
  170. /* minimum number of free TX descriptors required to wake up TX process */
  171. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  172. #define TG3_TX_BD_DMA_MAX_2K 2048
  173. #define TG3_TX_BD_DMA_MAX_4K 4096
  174. #define TG3_RAW_IP_ALIGN 2
  175. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  176. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  177. #define FIRMWARE_TG3 "tigon/tg3.bin"
  178. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  179. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  180. static char version[] __devinitdata =
  181. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  182. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  183. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  184. MODULE_LICENSE("GPL");
  185. MODULE_VERSION(DRV_MODULE_VERSION);
  186. MODULE_FIRMWARE(FIRMWARE_TG3);
  187. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  189. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  190. module_param(tg3_debug, int, 0);
  191. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  192. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  273. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  274. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  275. {}
  276. };
  277. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  278. static const struct {
  279. const char string[ETH_GSTRING_LEN];
  280. } ethtool_stats_keys[] = {
  281. { "rx_octets" },
  282. { "rx_fragments" },
  283. { "rx_ucast_packets" },
  284. { "rx_mcast_packets" },
  285. { "rx_bcast_packets" },
  286. { "rx_fcs_errors" },
  287. { "rx_align_errors" },
  288. { "rx_xon_pause_rcvd" },
  289. { "rx_xoff_pause_rcvd" },
  290. { "rx_mac_ctrl_rcvd" },
  291. { "rx_xoff_entered" },
  292. { "rx_frame_too_long_errors" },
  293. { "rx_jabbers" },
  294. { "rx_undersize_packets" },
  295. { "rx_in_length_errors" },
  296. { "rx_out_length_errors" },
  297. { "rx_64_or_less_octet_packets" },
  298. { "rx_65_to_127_octet_packets" },
  299. { "rx_128_to_255_octet_packets" },
  300. { "rx_256_to_511_octet_packets" },
  301. { "rx_512_to_1023_octet_packets" },
  302. { "rx_1024_to_1522_octet_packets" },
  303. { "rx_1523_to_2047_octet_packets" },
  304. { "rx_2048_to_4095_octet_packets" },
  305. { "rx_4096_to_8191_octet_packets" },
  306. { "rx_8192_to_9022_octet_packets" },
  307. { "tx_octets" },
  308. { "tx_collisions" },
  309. { "tx_xon_sent" },
  310. { "tx_xoff_sent" },
  311. { "tx_flow_control" },
  312. { "tx_mac_errors" },
  313. { "tx_single_collisions" },
  314. { "tx_mult_collisions" },
  315. { "tx_deferred" },
  316. { "tx_excessive_collisions" },
  317. { "tx_late_collisions" },
  318. { "tx_collide_2times" },
  319. { "tx_collide_3times" },
  320. { "tx_collide_4times" },
  321. { "tx_collide_5times" },
  322. { "tx_collide_6times" },
  323. { "tx_collide_7times" },
  324. { "tx_collide_8times" },
  325. { "tx_collide_9times" },
  326. { "tx_collide_10times" },
  327. { "tx_collide_11times" },
  328. { "tx_collide_12times" },
  329. { "tx_collide_13times" },
  330. { "tx_collide_14times" },
  331. { "tx_collide_15times" },
  332. { "tx_ucast_packets" },
  333. { "tx_mcast_packets" },
  334. { "tx_bcast_packets" },
  335. { "tx_carrier_sense_errors" },
  336. { "tx_discards" },
  337. { "tx_errors" },
  338. { "dma_writeq_full" },
  339. { "dma_write_prioq_full" },
  340. { "rxbds_empty" },
  341. { "rx_discards" },
  342. { "rx_errors" },
  343. { "rx_threshold_hit" },
  344. { "dma_readq_full" },
  345. { "dma_read_prioq_full" },
  346. { "tx_comp_queue_full" },
  347. { "ring_set_send_prod_index" },
  348. { "ring_status_update" },
  349. { "nic_irqs" },
  350. { "nic_avoided_irqs" },
  351. { "nic_tx_threshold_hit" },
  352. { "mbuf_lwm_thresh_hit" },
  353. };
  354. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  355. static const struct {
  356. const char string[ETH_GSTRING_LEN];
  357. } ethtool_test_keys[] = {
  358. { "nvram test (online) " },
  359. { "link test (online) " },
  360. { "register test (offline)" },
  361. { "memory test (offline)" },
  362. { "mac loopback test (offline)" },
  363. { "phy loopback test (offline)" },
  364. { "ext loopback test (offline)" },
  365. { "interrupt test (offline)" },
  366. };
  367. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  368. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  369. {
  370. writel(val, tp->regs + off);
  371. }
  372. static u32 tg3_read32(struct tg3 *tp, u32 off)
  373. {
  374. return readl(tp->regs + off);
  375. }
  376. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  377. {
  378. writel(val, tp->aperegs + off);
  379. }
  380. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  381. {
  382. return readl(tp->aperegs + off);
  383. }
  384. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  385. {
  386. unsigned long flags;
  387. spin_lock_irqsave(&tp->indirect_lock, flags);
  388. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  389. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  390. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  391. }
  392. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  393. {
  394. writel(val, tp->regs + off);
  395. readl(tp->regs + off);
  396. }
  397. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  398. {
  399. unsigned long flags;
  400. u32 val;
  401. spin_lock_irqsave(&tp->indirect_lock, flags);
  402. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  403. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  404. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  405. return val;
  406. }
  407. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. unsigned long flags;
  410. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  411. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  412. TG3_64BIT_REG_LOW, val);
  413. return;
  414. }
  415. if (off == TG3_RX_STD_PROD_IDX_REG) {
  416. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  417. TG3_64BIT_REG_LOW, val);
  418. return;
  419. }
  420. spin_lock_irqsave(&tp->indirect_lock, flags);
  421. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  422. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  423. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  424. /* In indirect mode when disabling interrupts, we also need
  425. * to clear the interrupt bit in the GRC local ctrl register.
  426. */
  427. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  428. (val == 0x1)) {
  429. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  430. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  431. }
  432. }
  433. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  434. {
  435. unsigned long flags;
  436. u32 val;
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  439. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  440. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  441. return val;
  442. }
  443. /* usec_wait specifies the wait time in usec when writing to certain registers
  444. * where it is unsafe to read back the register without some delay.
  445. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  446. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  447. */
  448. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  449. {
  450. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  451. /* Non-posted methods */
  452. tp->write32(tp, off, val);
  453. else {
  454. /* Posted method */
  455. tg3_write32(tp, off, val);
  456. if (usec_wait)
  457. udelay(usec_wait);
  458. tp->read32(tp, off);
  459. }
  460. /* Wait again after the read for the posted method to guarantee that
  461. * the wait time is met.
  462. */
  463. if (usec_wait)
  464. udelay(usec_wait);
  465. }
  466. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  467. {
  468. tp->write32_mbox(tp, off, val);
  469. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  470. tp->read32_mbox(tp, off);
  471. }
  472. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  473. {
  474. void __iomem *mbox = tp->regs + off;
  475. writel(val, mbox);
  476. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  477. writel(val, mbox);
  478. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  479. readl(mbox);
  480. }
  481. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  482. {
  483. return readl(tp->regs + off + GRCMBOX_BASE);
  484. }
  485. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  486. {
  487. writel(val, tp->regs + off + GRCMBOX_BASE);
  488. }
  489. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  490. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  491. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  492. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  493. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  494. #define tw32(reg, val) tp->write32(tp, reg, val)
  495. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  496. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  497. #define tr32(reg) tp->read32(tp, reg)
  498. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  499. {
  500. unsigned long flags;
  501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  502. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  503. return;
  504. spin_lock_irqsave(&tp->indirect_lock, flags);
  505. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  506. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  507. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  508. /* Always leave this as zero. */
  509. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  510. } else {
  511. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  512. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  513. /* Always leave this as zero. */
  514. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  515. }
  516. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  517. }
  518. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  519. {
  520. unsigned long flags;
  521. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  522. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  523. *val = 0;
  524. return;
  525. }
  526. spin_lock_irqsave(&tp->indirect_lock, flags);
  527. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  528. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  529. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  530. /* Always leave this as zero. */
  531. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  532. } else {
  533. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  534. *val = tr32(TG3PCI_MEM_WIN_DATA);
  535. /* Always leave this as zero. */
  536. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  537. }
  538. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  539. }
  540. static void tg3_ape_lock_init(struct tg3 *tp)
  541. {
  542. int i;
  543. u32 regbase, bit;
  544. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  545. regbase = TG3_APE_LOCK_GRANT;
  546. else
  547. regbase = TG3_APE_PER_LOCK_GRANT;
  548. /* Make sure the driver hasn't any stale locks. */
  549. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  550. switch (i) {
  551. case TG3_APE_LOCK_PHY0:
  552. case TG3_APE_LOCK_PHY1:
  553. case TG3_APE_LOCK_PHY2:
  554. case TG3_APE_LOCK_PHY3:
  555. bit = APE_LOCK_GRANT_DRIVER;
  556. break;
  557. default:
  558. if (!tp->pci_fn)
  559. bit = APE_LOCK_GRANT_DRIVER;
  560. else
  561. bit = 1 << tp->pci_fn;
  562. }
  563. tg3_ape_write32(tp, regbase + 4 * i, bit);
  564. }
  565. }
  566. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  567. {
  568. int i, off;
  569. int ret = 0;
  570. u32 status, req, gnt, bit;
  571. if (!tg3_flag(tp, ENABLE_APE))
  572. return 0;
  573. switch (locknum) {
  574. case TG3_APE_LOCK_GPIO:
  575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  576. return 0;
  577. case TG3_APE_LOCK_GRC:
  578. case TG3_APE_LOCK_MEM:
  579. if (!tp->pci_fn)
  580. bit = APE_LOCK_REQ_DRIVER;
  581. else
  582. bit = 1 << tp->pci_fn;
  583. break;
  584. case TG3_APE_LOCK_PHY0:
  585. case TG3_APE_LOCK_PHY1:
  586. case TG3_APE_LOCK_PHY2:
  587. case TG3_APE_LOCK_PHY3:
  588. bit = APE_LOCK_REQ_DRIVER;
  589. break;
  590. default:
  591. return -EINVAL;
  592. }
  593. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  594. req = TG3_APE_LOCK_REQ;
  595. gnt = TG3_APE_LOCK_GRANT;
  596. } else {
  597. req = TG3_APE_PER_LOCK_REQ;
  598. gnt = TG3_APE_PER_LOCK_GRANT;
  599. }
  600. off = 4 * locknum;
  601. tg3_ape_write32(tp, req + off, bit);
  602. /* Wait for up to 1 millisecond to acquire lock. */
  603. for (i = 0; i < 100; i++) {
  604. status = tg3_ape_read32(tp, gnt + off);
  605. if (status == bit)
  606. break;
  607. udelay(10);
  608. }
  609. if (status != bit) {
  610. /* Revoke the lock request. */
  611. tg3_ape_write32(tp, gnt + off, bit);
  612. ret = -EBUSY;
  613. }
  614. return ret;
  615. }
  616. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  617. {
  618. u32 gnt, bit;
  619. if (!tg3_flag(tp, ENABLE_APE))
  620. return;
  621. switch (locknum) {
  622. case TG3_APE_LOCK_GPIO:
  623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  624. return;
  625. case TG3_APE_LOCK_GRC:
  626. case TG3_APE_LOCK_MEM:
  627. if (!tp->pci_fn)
  628. bit = APE_LOCK_GRANT_DRIVER;
  629. else
  630. bit = 1 << tp->pci_fn;
  631. break;
  632. case TG3_APE_LOCK_PHY0:
  633. case TG3_APE_LOCK_PHY1:
  634. case TG3_APE_LOCK_PHY2:
  635. case TG3_APE_LOCK_PHY3:
  636. bit = APE_LOCK_GRANT_DRIVER;
  637. break;
  638. default:
  639. return;
  640. }
  641. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  642. gnt = TG3_APE_LOCK_GRANT;
  643. else
  644. gnt = TG3_APE_PER_LOCK_GRANT;
  645. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  646. }
  647. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  648. {
  649. u32 apedata;
  650. while (timeout_us) {
  651. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  652. return -EBUSY;
  653. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  654. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  655. break;
  656. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  657. udelay(10);
  658. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  659. }
  660. return timeout_us ? 0 : -EBUSY;
  661. }
  662. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  663. {
  664. u32 i, apedata;
  665. for (i = 0; i < timeout_us / 10; i++) {
  666. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  667. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  668. break;
  669. udelay(10);
  670. }
  671. return i == timeout_us / 10;
  672. }
  673. int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off, u32 len)
  674. {
  675. int err;
  676. u32 i, bufoff, msgoff, maxlen, apedata;
  677. if (!tg3_flag(tp, APE_HAS_NCSI))
  678. return 0;
  679. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  680. if (apedata != APE_SEG_SIG_MAGIC)
  681. return -ENODEV;
  682. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  683. if (!(apedata & APE_FW_STATUS_READY))
  684. return -EAGAIN;
  685. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  686. TG3_APE_SHMEM_BASE;
  687. msgoff = bufoff + 2 * sizeof(u32);
  688. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  689. while (len) {
  690. u32 length;
  691. /* Cap xfer sizes to scratchpad limits. */
  692. length = (len > maxlen) ? maxlen : len;
  693. len -= length;
  694. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  695. if (!(apedata & APE_FW_STATUS_READY))
  696. return -EAGAIN;
  697. /* Wait for up to 1 msec for APE to service previous event. */
  698. err = tg3_ape_event_lock(tp, 1000);
  699. if (err)
  700. return err;
  701. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  702. APE_EVENT_STATUS_SCRTCHPD_READ |
  703. APE_EVENT_STATUS_EVENT_PENDING;
  704. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  705. tg3_ape_write32(tp, bufoff, base_off);
  706. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  707. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  708. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  709. base_off += length;
  710. if (tg3_ape_wait_for_event(tp, 30000))
  711. return -EAGAIN;
  712. for (i = 0; length; i += 4, length -= 4) {
  713. u32 val = tg3_ape_read32(tp, msgoff + i);
  714. memcpy(data, &val, sizeof(u32));
  715. data++;
  716. }
  717. }
  718. return 0;
  719. }
  720. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  721. {
  722. int err;
  723. u32 apedata;
  724. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  725. if (apedata != APE_SEG_SIG_MAGIC)
  726. return -EAGAIN;
  727. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  728. if (!(apedata & APE_FW_STATUS_READY))
  729. return -EAGAIN;
  730. /* Wait for up to 1 millisecond for APE to service previous event. */
  731. err = tg3_ape_event_lock(tp, 1000);
  732. if (err)
  733. return err;
  734. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  735. event | APE_EVENT_STATUS_EVENT_PENDING);
  736. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  737. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  738. return 0;
  739. }
  740. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  741. {
  742. u32 event;
  743. u32 apedata;
  744. if (!tg3_flag(tp, ENABLE_APE))
  745. return;
  746. switch (kind) {
  747. case RESET_KIND_INIT:
  748. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  749. APE_HOST_SEG_SIG_MAGIC);
  750. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  751. APE_HOST_SEG_LEN_MAGIC);
  752. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  753. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  754. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  755. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  756. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  757. APE_HOST_BEHAV_NO_PHYLOCK);
  758. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  759. TG3_APE_HOST_DRVR_STATE_START);
  760. event = APE_EVENT_STATUS_STATE_START;
  761. break;
  762. case RESET_KIND_SHUTDOWN:
  763. /* With the interface we are currently using,
  764. * APE does not track driver state. Wiping
  765. * out the HOST SEGMENT SIGNATURE forces
  766. * the APE to assume OS absent status.
  767. */
  768. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  769. if (device_may_wakeup(&tp->pdev->dev) &&
  770. tg3_flag(tp, WOL_ENABLE)) {
  771. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  772. TG3_APE_HOST_WOL_SPEED_AUTO);
  773. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  774. } else
  775. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  776. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  777. event = APE_EVENT_STATUS_STATE_UNLOAD;
  778. break;
  779. case RESET_KIND_SUSPEND:
  780. event = APE_EVENT_STATUS_STATE_SUSPEND;
  781. break;
  782. default:
  783. return;
  784. }
  785. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  786. tg3_ape_send_event(tp, event);
  787. }
  788. static void tg3_disable_ints(struct tg3 *tp)
  789. {
  790. int i;
  791. tw32(TG3PCI_MISC_HOST_CTRL,
  792. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  793. for (i = 0; i < tp->irq_max; i++)
  794. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  795. }
  796. static void tg3_enable_ints(struct tg3 *tp)
  797. {
  798. int i;
  799. tp->irq_sync = 0;
  800. wmb();
  801. tw32(TG3PCI_MISC_HOST_CTRL,
  802. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  803. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  804. for (i = 0; i < tp->irq_cnt; i++) {
  805. struct tg3_napi *tnapi = &tp->napi[i];
  806. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  807. if (tg3_flag(tp, 1SHOT_MSI))
  808. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  809. tp->coal_now |= tnapi->coal_now;
  810. }
  811. /* Force an initial interrupt */
  812. if (!tg3_flag(tp, TAGGED_STATUS) &&
  813. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  814. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  815. else
  816. tw32(HOSTCC_MODE, tp->coal_now);
  817. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  818. }
  819. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  820. {
  821. struct tg3 *tp = tnapi->tp;
  822. struct tg3_hw_status *sblk = tnapi->hw_status;
  823. unsigned int work_exists = 0;
  824. /* check for phy events */
  825. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  826. if (sblk->status & SD_STATUS_LINK_CHG)
  827. work_exists = 1;
  828. }
  829. /* check for TX work to do */
  830. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  831. work_exists = 1;
  832. /* check for RX work to do */
  833. if (tnapi->rx_rcb_prod_idx &&
  834. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  835. work_exists = 1;
  836. return work_exists;
  837. }
  838. /* tg3_int_reenable
  839. * similar to tg3_enable_ints, but it accurately determines whether there
  840. * is new work pending and can return without flushing the PIO write
  841. * which reenables interrupts
  842. */
  843. static void tg3_int_reenable(struct tg3_napi *tnapi)
  844. {
  845. struct tg3 *tp = tnapi->tp;
  846. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  847. mmiowb();
  848. /* When doing tagged status, this work check is unnecessary.
  849. * The last_tag we write above tells the chip which piece of
  850. * work we've completed.
  851. */
  852. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  853. tw32(HOSTCC_MODE, tp->coalesce_mode |
  854. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  855. }
  856. static void tg3_switch_clocks(struct tg3 *tp)
  857. {
  858. u32 clock_ctrl;
  859. u32 orig_clock_ctrl;
  860. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  861. return;
  862. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  863. orig_clock_ctrl = clock_ctrl;
  864. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  865. CLOCK_CTRL_CLKRUN_OENABLE |
  866. 0x1f);
  867. tp->pci_clock_ctrl = clock_ctrl;
  868. if (tg3_flag(tp, 5705_PLUS)) {
  869. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  870. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  871. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  872. }
  873. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  874. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  875. clock_ctrl |
  876. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  877. 40);
  878. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  879. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  880. 40);
  881. }
  882. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  883. }
  884. #define PHY_BUSY_LOOPS 5000
  885. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  886. {
  887. u32 frame_val;
  888. unsigned int loops;
  889. int ret;
  890. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  891. tw32_f(MAC_MI_MODE,
  892. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  893. udelay(80);
  894. }
  895. tg3_ape_lock(tp, tp->phy_ape_lock);
  896. *val = 0x0;
  897. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  898. MI_COM_PHY_ADDR_MASK);
  899. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  900. MI_COM_REG_ADDR_MASK);
  901. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  902. tw32_f(MAC_MI_COM, frame_val);
  903. loops = PHY_BUSY_LOOPS;
  904. while (loops != 0) {
  905. udelay(10);
  906. frame_val = tr32(MAC_MI_COM);
  907. if ((frame_val & MI_COM_BUSY) == 0) {
  908. udelay(5);
  909. frame_val = tr32(MAC_MI_COM);
  910. break;
  911. }
  912. loops -= 1;
  913. }
  914. ret = -EBUSY;
  915. if (loops != 0) {
  916. *val = frame_val & MI_COM_DATA_MASK;
  917. ret = 0;
  918. }
  919. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  920. tw32_f(MAC_MI_MODE, tp->mi_mode);
  921. udelay(80);
  922. }
  923. tg3_ape_unlock(tp, tp->phy_ape_lock);
  924. return ret;
  925. }
  926. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  927. {
  928. u32 frame_val;
  929. unsigned int loops;
  930. int ret;
  931. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  932. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  933. return 0;
  934. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  935. tw32_f(MAC_MI_MODE,
  936. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  937. udelay(80);
  938. }
  939. tg3_ape_lock(tp, tp->phy_ape_lock);
  940. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  941. MI_COM_PHY_ADDR_MASK);
  942. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  943. MI_COM_REG_ADDR_MASK);
  944. frame_val |= (val & MI_COM_DATA_MASK);
  945. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  946. tw32_f(MAC_MI_COM, frame_val);
  947. loops = PHY_BUSY_LOOPS;
  948. while (loops != 0) {
  949. udelay(10);
  950. frame_val = tr32(MAC_MI_COM);
  951. if ((frame_val & MI_COM_BUSY) == 0) {
  952. udelay(5);
  953. frame_val = tr32(MAC_MI_COM);
  954. break;
  955. }
  956. loops -= 1;
  957. }
  958. ret = -EBUSY;
  959. if (loops != 0)
  960. ret = 0;
  961. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  962. tw32_f(MAC_MI_MODE, tp->mi_mode);
  963. udelay(80);
  964. }
  965. tg3_ape_unlock(tp, tp->phy_ape_lock);
  966. return ret;
  967. }
  968. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  969. {
  970. int err;
  971. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  972. if (err)
  973. goto done;
  974. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  975. if (err)
  976. goto done;
  977. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  978. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  979. if (err)
  980. goto done;
  981. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  982. done:
  983. return err;
  984. }
  985. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  986. {
  987. int err;
  988. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  989. if (err)
  990. goto done;
  991. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  992. if (err)
  993. goto done;
  994. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  995. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  996. if (err)
  997. goto done;
  998. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  999. done:
  1000. return err;
  1001. }
  1002. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1003. {
  1004. int err;
  1005. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1006. if (!err)
  1007. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1008. return err;
  1009. }
  1010. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1011. {
  1012. int err;
  1013. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1014. if (!err)
  1015. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1016. return err;
  1017. }
  1018. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1019. {
  1020. int err;
  1021. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1022. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1023. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1024. if (!err)
  1025. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1026. return err;
  1027. }
  1028. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1029. {
  1030. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1031. set |= MII_TG3_AUXCTL_MISC_WREN;
  1032. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1033. }
  1034. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1035. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1036. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1037. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1038. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1039. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1040. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1041. static int tg3_bmcr_reset(struct tg3 *tp)
  1042. {
  1043. u32 phy_control;
  1044. int limit, err;
  1045. /* OK, reset it, and poll the BMCR_RESET bit until it
  1046. * clears or we time out.
  1047. */
  1048. phy_control = BMCR_RESET;
  1049. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1050. if (err != 0)
  1051. return -EBUSY;
  1052. limit = 5000;
  1053. while (limit--) {
  1054. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1055. if (err != 0)
  1056. return -EBUSY;
  1057. if ((phy_control & BMCR_RESET) == 0) {
  1058. udelay(40);
  1059. break;
  1060. }
  1061. udelay(10);
  1062. }
  1063. if (limit < 0)
  1064. return -EBUSY;
  1065. return 0;
  1066. }
  1067. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1068. {
  1069. struct tg3 *tp = bp->priv;
  1070. u32 val;
  1071. spin_lock_bh(&tp->lock);
  1072. if (tg3_readphy(tp, reg, &val))
  1073. val = -EIO;
  1074. spin_unlock_bh(&tp->lock);
  1075. return val;
  1076. }
  1077. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1078. {
  1079. struct tg3 *tp = bp->priv;
  1080. u32 ret = 0;
  1081. spin_lock_bh(&tp->lock);
  1082. if (tg3_writephy(tp, reg, val))
  1083. ret = -EIO;
  1084. spin_unlock_bh(&tp->lock);
  1085. return ret;
  1086. }
  1087. static int tg3_mdio_reset(struct mii_bus *bp)
  1088. {
  1089. return 0;
  1090. }
  1091. static void tg3_mdio_config_5785(struct tg3 *tp)
  1092. {
  1093. u32 val;
  1094. struct phy_device *phydev;
  1095. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1096. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1097. case PHY_ID_BCM50610:
  1098. case PHY_ID_BCM50610M:
  1099. val = MAC_PHYCFG2_50610_LED_MODES;
  1100. break;
  1101. case PHY_ID_BCMAC131:
  1102. val = MAC_PHYCFG2_AC131_LED_MODES;
  1103. break;
  1104. case PHY_ID_RTL8211C:
  1105. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1106. break;
  1107. case PHY_ID_RTL8201E:
  1108. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1109. break;
  1110. default:
  1111. return;
  1112. }
  1113. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1114. tw32(MAC_PHYCFG2, val);
  1115. val = tr32(MAC_PHYCFG1);
  1116. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1117. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1118. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1119. tw32(MAC_PHYCFG1, val);
  1120. return;
  1121. }
  1122. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1123. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1124. MAC_PHYCFG2_FMODE_MASK_MASK |
  1125. MAC_PHYCFG2_GMODE_MASK_MASK |
  1126. MAC_PHYCFG2_ACT_MASK_MASK |
  1127. MAC_PHYCFG2_QUAL_MASK_MASK |
  1128. MAC_PHYCFG2_INBAND_ENABLE;
  1129. tw32(MAC_PHYCFG2, val);
  1130. val = tr32(MAC_PHYCFG1);
  1131. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1132. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1133. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1134. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1135. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1136. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1137. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1138. }
  1139. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1140. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1141. tw32(MAC_PHYCFG1, val);
  1142. val = tr32(MAC_EXT_RGMII_MODE);
  1143. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1144. MAC_RGMII_MODE_RX_QUALITY |
  1145. MAC_RGMII_MODE_RX_ACTIVITY |
  1146. MAC_RGMII_MODE_RX_ENG_DET |
  1147. MAC_RGMII_MODE_TX_ENABLE |
  1148. MAC_RGMII_MODE_TX_LOWPWR |
  1149. MAC_RGMII_MODE_TX_RESET);
  1150. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1151. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1152. val |= MAC_RGMII_MODE_RX_INT_B |
  1153. MAC_RGMII_MODE_RX_QUALITY |
  1154. MAC_RGMII_MODE_RX_ACTIVITY |
  1155. MAC_RGMII_MODE_RX_ENG_DET;
  1156. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1157. val |= MAC_RGMII_MODE_TX_ENABLE |
  1158. MAC_RGMII_MODE_TX_LOWPWR |
  1159. MAC_RGMII_MODE_TX_RESET;
  1160. }
  1161. tw32(MAC_EXT_RGMII_MODE, val);
  1162. }
  1163. static void tg3_mdio_start(struct tg3 *tp)
  1164. {
  1165. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1166. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1167. udelay(80);
  1168. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1170. tg3_mdio_config_5785(tp);
  1171. }
  1172. static int tg3_mdio_init(struct tg3 *tp)
  1173. {
  1174. int i;
  1175. u32 reg;
  1176. struct phy_device *phydev;
  1177. if (tg3_flag(tp, 5717_PLUS)) {
  1178. u32 is_serdes;
  1179. tp->phy_addr = tp->pci_fn + 1;
  1180. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1181. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1182. else
  1183. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1184. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1185. if (is_serdes)
  1186. tp->phy_addr += 7;
  1187. } else
  1188. tp->phy_addr = TG3_PHY_MII_ADDR;
  1189. tg3_mdio_start(tp);
  1190. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1191. return 0;
  1192. tp->mdio_bus = mdiobus_alloc();
  1193. if (tp->mdio_bus == NULL)
  1194. return -ENOMEM;
  1195. tp->mdio_bus->name = "tg3 mdio bus";
  1196. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1197. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1198. tp->mdio_bus->priv = tp;
  1199. tp->mdio_bus->parent = &tp->pdev->dev;
  1200. tp->mdio_bus->read = &tg3_mdio_read;
  1201. tp->mdio_bus->write = &tg3_mdio_write;
  1202. tp->mdio_bus->reset = &tg3_mdio_reset;
  1203. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1204. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1205. for (i = 0; i < PHY_MAX_ADDR; i++)
  1206. tp->mdio_bus->irq[i] = PHY_POLL;
  1207. /* The bus registration will look for all the PHYs on the mdio bus.
  1208. * Unfortunately, it does not ensure the PHY is powered up before
  1209. * accessing the PHY ID registers. A chip reset is the
  1210. * quickest way to bring the device back to an operational state..
  1211. */
  1212. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1213. tg3_bmcr_reset(tp);
  1214. i = mdiobus_register(tp->mdio_bus);
  1215. if (i) {
  1216. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1217. mdiobus_free(tp->mdio_bus);
  1218. return i;
  1219. }
  1220. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1221. if (!phydev || !phydev->drv) {
  1222. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1223. mdiobus_unregister(tp->mdio_bus);
  1224. mdiobus_free(tp->mdio_bus);
  1225. return -ENODEV;
  1226. }
  1227. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1228. case PHY_ID_BCM57780:
  1229. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1230. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1231. break;
  1232. case PHY_ID_BCM50610:
  1233. case PHY_ID_BCM50610M:
  1234. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1235. PHY_BRCM_RX_REFCLK_UNUSED |
  1236. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1237. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1238. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1239. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1240. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1241. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1242. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1243. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1244. /* fallthru */
  1245. case PHY_ID_RTL8211C:
  1246. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1247. break;
  1248. case PHY_ID_RTL8201E:
  1249. case PHY_ID_BCMAC131:
  1250. phydev->interface = PHY_INTERFACE_MODE_MII;
  1251. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1252. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1253. break;
  1254. }
  1255. tg3_flag_set(tp, MDIOBUS_INITED);
  1256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1257. tg3_mdio_config_5785(tp);
  1258. return 0;
  1259. }
  1260. static void tg3_mdio_fini(struct tg3 *tp)
  1261. {
  1262. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1263. tg3_flag_clear(tp, MDIOBUS_INITED);
  1264. mdiobus_unregister(tp->mdio_bus);
  1265. mdiobus_free(tp->mdio_bus);
  1266. }
  1267. }
  1268. /* tp->lock is held. */
  1269. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1270. {
  1271. u32 val;
  1272. val = tr32(GRC_RX_CPU_EVENT);
  1273. val |= GRC_RX_CPU_DRIVER_EVENT;
  1274. tw32_f(GRC_RX_CPU_EVENT, val);
  1275. tp->last_event_jiffies = jiffies;
  1276. }
  1277. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1278. /* tp->lock is held. */
  1279. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1280. {
  1281. int i;
  1282. unsigned int delay_cnt;
  1283. long time_remain;
  1284. /* If enough time has passed, no wait is necessary. */
  1285. time_remain = (long)(tp->last_event_jiffies + 1 +
  1286. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1287. (long)jiffies;
  1288. if (time_remain < 0)
  1289. return;
  1290. /* Check if we can shorten the wait time. */
  1291. delay_cnt = jiffies_to_usecs(time_remain);
  1292. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1293. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1294. delay_cnt = (delay_cnt >> 3) + 1;
  1295. for (i = 0; i < delay_cnt; i++) {
  1296. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1297. break;
  1298. udelay(8);
  1299. }
  1300. }
  1301. /* tp->lock is held. */
  1302. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1303. {
  1304. u32 reg, val;
  1305. val = 0;
  1306. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1307. val = reg << 16;
  1308. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1309. val |= (reg & 0xffff);
  1310. *data++ = val;
  1311. val = 0;
  1312. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1313. val = reg << 16;
  1314. if (!tg3_readphy(tp, MII_LPA, &reg))
  1315. val |= (reg & 0xffff);
  1316. *data++ = val;
  1317. val = 0;
  1318. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1319. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1320. val = reg << 16;
  1321. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1322. val |= (reg & 0xffff);
  1323. }
  1324. *data++ = val;
  1325. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1326. val = reg << 16;
  1327. else
  1328. val = 0;
  1329. *data++ = val;
  1330. }
  1331. /* tp->lock is held. */
  1332. static void tg3_ump_link_report(struct tg3 *tp)
  1333. {
  1334. u32 data[4];
  1335. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1336. return;
  1337. tg3_phy_gather_ump_data(tp, data);
  1338. tg3_wait_for_event_ack(tp);
  1339. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1340. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1341. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1342. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1343. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1344. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1345. tg3_generate_fw_event(tp);
  1346. }
  1347. /* tp->lock is held. */
  1348. static void tg3_stop_fw(struct tg3 *tp)
  1349. {
  1350. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1351. /* Wait for RX cpu to ACK the previous event. */
  1352. tg3_wait_for_event_ack(tp);
  1353. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1354. tg3_generate_fw_event(tp);
  1355. /* Wait for RX cpu to ACK this event. */
  1356. tg3_wait_for_event_ack(tp);
  1357. }
  1358. }
  1359. /* tp->lock is held. */
  1360. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1361. {
  1362. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1363. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1364. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1365. switch (kind) {
  1366. case RESET_KIND_INIT:
  1367. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1368. DRV_STATE_START);
  1369. break;
  1370. case RESET_KIND_SHUTDOWN:
  1371. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1372. DRV_STATE_UNLOAD);
  1373. break;
  1374. case RESET_KIND_SUSPEND:
  1375. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1376. DRV_STATE_SUSPEND);
  1377. break;
  1378. default:
  1379. break;
  1380. }
  1381. }
  1382. if (kind == RESET_KIND_INIT ||
  1383. kind == RESET_KIND_SUSPEND)
  1384. tg3_ape_driver_state_change(tp, kind);
  1385. }
  1386. /* tp->lock is held. */
  1387. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1388. {
  1389. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1390. switch (kind) {
  1391. case RESET_KIND_INIT:
  1392. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1393. DRV_STATE_START_DONE);
  1394. break;
  1395. case RESET_KIND_SHUTDOWN:
  1396. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1397. DRV_STATE_UNLOAD_DONE);
  1398. break;
  1399. default:
  1400. break;
  1401. }
  1402. }
  1403. if (kind == RESET_KIND_SHUTDOWN)
  1404. tg3_ape_driver_state_change(tp, kind);
  1405. }
  1406. /* tp->lock is held. */
  1407. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1408. {
  1409. if (tg3_flag(tp, ENABLE_ASF)) {
  1410. switch (kind) {
  1411. case RESET_KIND_INIT:
  1412. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1413. DRV_STATE_START);
  1414. break;
  1415. case RESET_KIND_SHUTDOWN:
  1416. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1417. DRV_STATE_UNLOAD);
  1418. break;
  1419. case RESET_KIND_SUSPEND:
  1420. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1421. DRV_STATE_SUSPEND);
  1422. break;
  1423. default:
  1424. break;
  1425. }
  1426. }
  1427. }
  1428. static int tg3_poll_fw(struct tg3 *tp)
  1429. {
  1430. int i;
  1431. u32 val;
  1432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1433. /* Wait up to 20ms for init done. */
  1434. for (i = 0; i < 200; i++) {
  1435. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1436. return 0;
  1437. udelay(100);
  1438. }
  1439. return -ENODEV;
  1440. }
  1441. /* Wait for firmware initialization to complete. */
  1442. for (i = 0; i < 100000; i++) {
  1443. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1444. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1445. break;
  1446. udelay(10);
  1447. }
  1448. /* Chip might not be fitted with firmware. Some Sun onboard
  1449. * parts are configured like that. So don't signal the timeout
  1450. * of the above loop as an error, but do report the lack of
  1451. * running firmware once.
  1452. */
  1453. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1454. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1455. netdev_info(tp->dev, "No firmware running\n");
  1456. }
  1457. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1458. /* The 57765 A0 needs a little more
  1459. * time to do some important work.
  1460. */
  1461. mdelay(10);
  1462. }
  1463. return 0;
  1464. }
  1465. static void tg3_link_report(struct tg3 *tp)
  1466. {
  1467. if (!netif_carrier_ok(tp->dev)) {
  1468. netif_info(tp, link, tp->dev, "Link is down\n");
  1469. tg3_ump_link_report(tp);
  1470. } else if (netif_msg_link(tp)) {
  1471. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1472. (tp->link_config.active_speed == SPEED_1000 ?
  1473. 1000 :
  1474. (tp->link_config.active_speed == SPEED_100 ?
  1475. 100 : 10)),
  1476. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1477. "full" : "half"));
  1478. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1479. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1480. "on" : "off",
  1481. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1482. "on" : "off");
  1483. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1484. netdev_info(tp->dev, "EEE is %s\n",
  1485. tp->setlpicnt ? "enabled" : "disabled");
  1486. tg3_ump_link_report(tp);
  1487. }
  1488. }
  1489. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1490. {
  1491. u16 miireg;
  1492. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1493. miireg = ADVERTISE_1000XPAUSE;
  1494. else if (flow_ctrl & FLOW_CTRL_TX)
  1495. miireg = ADVERTISE_1000XPSE_ASYM;
  1496. else if (flow_ctrl & FLOW_CTRL_RX)
  1497. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1498. else
  1499. miireg = 0;
  1500. return miireg;
  1501. }
  1502. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1503. {
  1504. u8 cap = 0;
  1505. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1506. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1507. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1508. if (lcladv & ADVERTISE_1000XPAUSE)
  1509. cap = FLOW_CTRL_RX;
  1510. if (rmtadv & ADVERTISE_1000XPAUSE)
  1511. cap = FLOW_CTRL_TX;
  1512. }
  1513. return cap;
  1514. }
  1515. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1516. {
  1517. u8 autoneg;
  1518. u8 flowctrl = 0;
  1519. u32 old_rx_mode = tp->rx_mode;
  1520. u32 old_tx_mode = tp->tx_mode;
  1521. if (tg3_flag(tp, USE_PHYLIB))
  1522. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1523. else
  1524. autoneg = tp->link_config.autoneg;
  1525. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1526. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1527. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1528. else
  1529. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1530. } else
  1531. flowctrl = tp->link_config.flowctrl;
  1532. tp->link_config.active_flowctrl = flowctrl;
  1533. if (flowctrl & FLOW_CTRL_RX)
  1534. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1535. else
  1536. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1537. if (old_rx_mode != tp->rx_mode)
  1538. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1539. if (flowctrl & FLOW_CTRL_TX)
  1540. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1541. else
  1542. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1543. if (old_tx_mode != tp->tx_mode)
  1544. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1545. }
  1546. static void tg3_adjust_link(struct net_device *dev)
  1547. {
  1548. u8 oldflowctrl, linkmesg = 0;
  1549. u32 mac_mode, lcl_adv, rmt_adv;
  1550. struct tg3 *tp = netdev_priv(dev);
  1551. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1552. spin_lock_bh(&tp->lock);
  1553. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1554. MAC_MODE_HALF_DUPLEX);
  1555. oldflowctrl = tp->link_config.active_flowctrl;
  1556. if (phydev->link) {
  1557. lcl_adv = 0;
  1558. rmt_adv = 0;
  1559. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1560. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1561. else if (phydev->speed == SPEED_1000 ||
  1562. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1563. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1564. else
  1565. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1566. if (phydev->duplex == DUPLEX_HALF)
  1567. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1568. else {
  1569. lcl_adv = mii_advertise_flowctrl(
  1570. tp->link_config.flowctrl);
  1571. if (phydev->pause)
  1572. rmt_adv = LPA_PAUSE_CAP;
  1573. if (phydev->asym_pause)
  1574. rmt_adv |= LPA_PAUSE_ASYM;
  1575. }
  1576. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1577. } else
  1578. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1579. if (mac_mode != tp->mac_mode) {
  1580. tp->mac_mode = mac_mode;
  1581. tw32_f(MAC_MODE, tp->mac_mode);
  1582. udelay(40);
  1583. }
  1584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1585. if (phydev->speed == SPEED_10)
  1586. tw32(MAC_MI_STAT,
  1587. MAC_MI_STAT_10MBPS_MODE |
  1588. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1589. else
  1590. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1591. }
  1592. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1593. tw32(MAC_TX_LENGTHS,
  1594. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1595. (6 << TX_LENGTHS_IPG_SHIFT) |
  1596. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1597. else
  1598. tw32(MAC_TX_LENGTHS,
  1599. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1600. (6 << TX_LENGTHS_IPG_SHIFT) |
  1601. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1602. if (phydev->link != tp->old_link ||
  1603. phydev->speed != tp->link_config.active_speed ||
  1604. phydev->duplex != tp->link_config.active_duplex ||
  1605. oldflowctrl != tp->link_config.active_flowctrl)
  1606. linkmesg = 1;
  1607. tp->old_link = phydev->link;
  1608. tp->link_config.active_speed = phydev->speed;
  1609. tp->link_config.active_duplex = phydev->duplex;
  1610. spin_unlock_bh(&tp->lock);
  1611. if (linkmesg)
  1612. tg3_link_report(tp);
  1613. }
  1614. static int tg3_phy_init(struct tg3 *tp)
  1615. {
  1616. struct phy_device *phydev;
  1617. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1618. return 0;
  1619. /* Bring the PHY back to a known state. */
  1620. tg3_bmcr_reset(tp);
  1621. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1622. /* Attach the MAC to the PHY. */
  1623. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1624. phydev->dev_flags, phydev->interface);
  1625. if (IS_ERR(phydev)) {
  1626. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1627. return PTR_ERR(phydev);
  1628. }
  1629. /* Mask with MAC supported features. */
  1630. switch (phydev->interface) {
  1631. case PHY_INTERFACE_MODE_GMII:
  1632. case PHY_INTERFACE_MODE_RGMII:
  1633. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1634. phydev->supported &= (PHY_GBIT_FEATURES |
  1635. SUPPORTED_Pause |
  1636. SUPPORTED_Asym_Pause);
  1637. break;
  1638. }
  1639. /* fallthru */
  1640. case PHY_INTERFACE_MODE_MII:
  1641. phydev->supported &= (PHY_BASIC_FEATURES |
  1642. SUPPORTED_Pause |
  1643. SUPPORTED_Asym_Pause);
  1644. break;
  1645. default:
  1646. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1647. return -EINVAL;
  1648. }
  1649. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1650. phydev->advertising = phydev->supported;
  1651. return 0;
  1652. }
  1653. static void tg3_phy_start(struct tg3 *tp)
  1654. {
  1655. struct phy_device *phydev;
  1656. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1657. return;
  1658. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1659. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1660. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1661. phydev->speed = tp->link_config.speed;
  1662. phydev->duplex = tp->link_config.duplex;
  1663. phydev->autoneg = tp->link_config.autoneg;
  1664. phydev->advertising = tp->link_config.advertising;
  1665. }
  1666. phy_start(phydev);
  1667. phy_start_aneg(phydev);
  1668. }
  1669. static void tg3_phy_stop(struct tg3 *tp)
  1670. {
  1671. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1672. return;
  1673. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1674. }
  1675. static void tg3_phy_fini(struct tg3 *tp)
  1676. {
  1677. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1678. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1679. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1680. }
  1681. }
  1682. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1683. {
  1684. int err;
  1685. u32 val;
  1686. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1687. return 0;
  1688. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1689. /* Cannot do read-modify-write on 5401 */
  1690. err = tg3_phy_auxctl_write(tp,
  1691. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1692. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1693. 0x4c20);
  1694. goto done;
  1695. }
  1696. err = tg3_phy_auxctl_read(tp,
  1697. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1698. if (err)
  1699. return err;
  1700. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1701. err = tg3_phy_auxctl_write(tp,
  1702. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1703. done:
  1704. return err;
  1705. }
  1706. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1707. {
  1708. u32 phytest;
  1709. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1710. u32 phy;
  1711. tg3_writephy(tp, MII_TG3_FET_TEST,
  1712. phytest | MII_TG3_FET_SHADOW_EN);
  1713. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1714. if (enable)
  1715. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1716. else
  1717. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1718. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1719. }
  1720. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1721. }
  1722. }
  1723. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1724. {
  1725. u32 reg;
  1726. if (!tg3_flag(tp, 5705_PLUS) ||
  1727. (tg3_flag(tp, 5717_PLUS) &&
  1728. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1729. return;
  1730. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1731. tg3_phy_fet_toggle_apd(tp, enable);
  1732. return;
  1733. }
  1734. reg = MII_TG3_MISC_SHDW_WREN |
  1735. MII_TG3_MISC_SHDW_SCR5_SEL |
  1736. MII_TG3_MISC_SHDW_SCR5_LPED |
  1737. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1738. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1739. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1740. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1741. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1742. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1743. reg = MII_TG3_MISC_SHDW_WREN |
  1744. MII_TG3_MISC_SHDW_APD_SEL |
  1745. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1746. if (enable)
  1747. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1748. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1749. }
  1750. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1751. {
  1752. u32 phy;
  1753. if (!tg3_flag(tp, 5705_PLUS) ||
  1754. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1755. return;
  1756. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1757. u32 ephy;
  1758. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1759. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1760. tg3_writephy(tp, MII_TG3_FET_TEST,
  1761. ephy | MII_TG3_FET_SHADOW_EN);
  1762. if (!tg3_readphy(tp, reg, &phy)) {
  1763. if (enable)
  1764. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1765. else
  1766. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1767. tg3_writephy(tp, reg, phy);
  1768. }
  1769. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1770. }
  1771. } else {
  1772. int ret;
  1773. ret = tg3_phy_auxctl_read(tp,
  1774. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1775. if (!ret) {
  1776. if (enable)
  1777. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1778. else
  1779. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1780. tg3_phy_auxctl_write(tp,
  1781. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1782. }
  1783. }
  1784. }
  1785. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1786. {
  1787. int ret;
  1788. u32 val;
  1789. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1790. return;
  1791. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1792. if (!ret)
  1793. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1794. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1795. }
  1796. static void tg3_phy_apply_otp(struct tg3 *tp)
  1797. {
  1798. u32 otp, phy;
  1799. if (!tp->phy_otp)
  1800. return;
  1801. otp = tp->phy_otp;
  1802. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1803. return;
  1804. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1805. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1806. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1807. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1808. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1809. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1810. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1811. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1812. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1813. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1814. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1815. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1816. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1817. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1818. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1819. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1820. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1821. }
  1822. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1823. {
  1824. u32 val;
  1825. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1826. return;
  1827. tp->setlpicnt = 0;
  1828. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1829. current_link_up == 1 &&
  1830. tp->link_config.active_duplex == DUPLEX_FULL &&
  1831. (tp->link_config.active_speed == SPEED_100 ||
  1832. tp->link_config.active_speed == SPEED_1000)) {
  1833. u32 eeectl;
  1834. if (tp->link_config.active_speed == SPEED_1000)
  1835. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1836. else
  1837. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1838. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1839. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1840. TG3_CL45_D7_EEERES_STAT, &val);
  1841. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1842. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1843. tp->setlpicnt = 2;
  1844. }
  1845. if (!tp->setlpicnt) {
  1846. if (current_link_up == 1 &&
  1847. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1848. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1849. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1850. }
  1851. val = tr32(TG3_CPMU_EEE_MODE);
  1852. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1853. }
  1854. }
  1855. static void tg3_phy_eee_enable(struct tg3 *tp)
  1856. {
  1857. u32 val;
  1858. if (tp->link_config.active_speed == SPEED_1000 &&
  1859. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1860. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1861. tg3_flag(tp, 57765_CLASS)) &&
  1862. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1863. val = MII_TG3_DSP_TAP26_ALNOKO |
  1864. MII_TG3_DSP_TAP26_RMRXSTO;
  1865. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1866. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1867. }
  1868. val = tr32(TG3_CPMU_EEE_MODE);
  1869. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1870. }
  1871. static int tg3_wait_macro_done(struct tg3 *tp)
  1872. {
  1873. int limit = 100;
  1874. while (limit--) {
  1875. u32 tmp32;
  1876. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1877. if ((tmp32 & 0x1000) == 0)
  1878. break;
  1879. }
  1880. }
  1881. if (limit < 0)
  1882. return -EBUSY;
  1883. return 0;
  1884. }
  1885. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1886. {
  1887. static const u32 test_pat[4][6] = {
  1888. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1889. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1890. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1891. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1892. };
  1893. int chan;
  1894. for (chan = 0; chan < 4; chan++) {
  1895. int i;
  1896. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1897. (chan * 0x2000) | 0x0200);
  1898. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1899. for (i = 0; i < 6; i++)
  1900. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1901. test_pat[chan][i]);
  1902. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1903. if (tg3_wait_macro_done(tp)) {
  1904. *resetp = 1;
  1905. return -EBUSY;
  1906. }
  1907. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1908. (chan * 0x2000) | 0x0200);
  1909. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1910. if (tg3_wait_macro_done(tp)) {
  1911. *resetp = 1;
  1912. return -EBUSY;
  1913. }
  1914. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1915. if (tg3_wait_macro_done(tp)) {
  1916. *resetp = 1;
  1917. return -EBUSY;
  1918. }
  1919. for (i = 0; i < 6; i += 2) {
  1920. u32 low, high;
  1921. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1922. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1923. tg3_wait_macro_done(tp)) {
  1924. *resetp = 1;
  1925. return -EBUSY;
  1926. }
  1927. low &= 0x7fff;
  1928. high &= 0x000f;
  1929. if (low != test_pat[chan][i] ||
  1930. high != test_pat[chan][i+1]) {
  1931. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1932. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1933. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1934. return -EBUSY;
  1935. }
  1936. }
  1937. }
  1938. return 0;
  1939. }
  1940. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1941. {
  1942. int chan;
  1943. for (chan = 0; chan < 4; chan++) {
  1944. int i;
  1945. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1946. (chan * 0x2000) | 0x0200);
  1947. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1948. for (i = 0; i < 6; i++)
  1949. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1950. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1951. if (tg3_wait_macro_done(tp))
  1952. return -EBUSY;
  1953. }
  1954. return 0;
  1955. }
  1956. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1957. {
  1958. u32 reg32, phy9_orig;
  1959. int retries, do_phy_reset, err;
  1960. retries = 10;
  1961. do_phy_reset = 1;
  1962. do {
  1963. if (do_phy_reset) {
  1964. err = tg3_bmcr_reset(tp);
  1965. if (err)
  1966. return err;
  1967. do_phy_reset = 0;
  1968. }
  1969. /* Disable transmitter and interrupt. */
  1970. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1971. continue;
  1972. reg32 |= 0x3000;
  1973. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1974. /* Set full-duplex, 1000 mbps. */
  1975. tg3_writephy(tp, MII_BMCR,
  1976. BMCR_FULLDPLX | BMCR_SPEED1000);
  1977. /* Set to master mode. */
  1978. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1979. continue;
  1980. tg3_writephy(tp, MII_CTRL1000,
  1981. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1982. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1983. if (err)
  1984. return err;
  1985. /* Block the PHY control access. */
  1986. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1987. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1988. if (!err)
  1989. break;
  1990. } while (--retries);
  1991. err = tg3_phy_reset_chanpat(tp);
  1992. if (err)
  1993. return err;
  1994. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1995. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1996. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1997. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1998. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1999. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2000. reg32 &= ~0x3000;
  2001. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2002. } else if (!err)
  2003. err = -EBUSY;
  2004. return err;
  2005. }
  2006. /* This will reset the tigon3 PHY if there is no valid
  2007. * link unless the FORCE argument is non-zero.
  2008. */
  2009. static int tg3_phy_reset(struct tg3 *tp)
  2010. {
  2011. u32 val, cpmuctrl;
  2012. int err;
  2013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2014. val = tr32(GRC_MISC_CFG);
  2015. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2016. udelay(40);
  2017. }
  2018. err = tg3_readphy(tp, MII_BMSR, &val);
  2019. err |= tg3_readphy(tp, MII_BMSR, &val);
  2020. if (err != 0)
  2021. return -EBUSY;
  2022. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  2023. netif_carrier_off(tp->dev);
  2024. tg3_link_report(tp);
  2025. }
  2026. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2027. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2028. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2029. err = tg3_phy_reset_5703_4_5(tp);
  2030. if (err)
  2031. return err;
  2032. goto out;
  2033. }
  2034. cpmuctrl = 0;
  2035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2036. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2037. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2038. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2039. tw32(TG3_CPMU_CTRL,
  2040. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2041. }
  2042. err = tg3_bmcr_reset(tp);
  2043. if (err)
  2044. return err;
  2045. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2046. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2047. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2048. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2049. }
  2050. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2051. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2052. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2053. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2054. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2055. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2056. udelay(40);
  2057. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2058. }
  2059. }
  2060. if (tg3_flag(tp, 5717_PLUS) &&
  2061. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2062. return 0;
  2063. tg3_phy_apply_otp(tp);
  2064. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2065. tg3_phy_toggle_apd(tp, true);
  2066. else
  2067. tg3_phy_toggle_apd(tp, false);
  2068. out:
  2069. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2070. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2071. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2072. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2073. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2074. }
  2075. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2076. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2077. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2078. }
  2079. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2080. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2081. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2082. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2083. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2084. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2085. }
  2086. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2087. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2088. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2089. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2090. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2091. tg3_writephy(tp, MII_TG3_TEST1,
  2092. MII_TG3_TEST1_TRIM_EN | 0x4);
  2093. } else
  2094. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2095. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2096. }
  2097. }
  2098. /* Set Extended packet length bit (bit 14) on all chips that */
  2099. /* support jumbo frames */
  2100. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2101. /* Cannot do read-modify-write on 5401 */
  2102. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2103. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2104. /* Set bit 14 with read-modify-write to preserve other bits */
  2105. err = tg3_phy_auxctl_read(tp,
  2106. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2107. if (!err)
  2108. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2109. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2110. }
  2111. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2112. * jumbo frames transmission.
  2113. */
  2114. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2115. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2116. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2117. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2118. }
  2119. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2120. /* adjust output voltage */
  2121. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2122. }
  2123. tg3_phy_toggle_automdix(tp, 1);
  2124. tg3_phy_set_wirespeed(tp);
  2125. return 0;
  2126. }
  2127. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2128. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2129. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2130. TG3_GPIO_MSG_NEED_VAUX)
  2131. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2132. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2133. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2134. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2135. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2136. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2137. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2138. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2139. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2140. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2141. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2142. {
  2143. u32 status, shift;
  2144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2145. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2146. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2147. else
  2148. status = tr32(TG3_CPMU_DRV_STATUS);
  2149. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2150. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2151. status |= (newstat << shift);
  2152. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2153. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2154. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2155. else
  2156. tw32(TG3_CPMU_DRV_STATUS, status);
  2157. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2158. }
  2159. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2160. {
  2161. if (!tg3_flag(tp, IS_NIC))
  2162. return 0;
  2163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2166. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2167. return -EIO;
  2168. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2169. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2170. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2171. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2172. } else {
  2173. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2174. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2175. }
  2176. return 0;
  2177. }
  2178. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2179. {
  2180. u32 grc_local_ctrl;
  2181. if (!tg3_flag(tp, IS_NIC) ||
  2182. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2183. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2184. return;
  2185. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2186. tw32_wait_f(GRC_LOCAL_CTRL,
  2187. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2188. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2189. tw32_wait_f(GRC_LOCAL_CTRL,
  2190. grc_local_ctrl,
  2191. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2192. tw32_wait_f(GRC_LOCAL_CTRL,
  2193. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2194. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2195. }
  2196. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2197. {
  2198. if (!tg3_flag(tp, IS_NIC))
  2199. return;
  2200. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2201. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2202. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2203. (GRC_LCLCTRL_GPIO_OE0 |
  2204. GRC_LCLCTRL_GPIO_OE1 |
  2205. GRC_LCLCTRL_GPIO_OE2 |
  2206. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2207. GRC_LCLCTRL_GPIO_OUTPUT1),
  2208. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2209. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2210. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2211. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2212. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2213. GRC_LCLCTRL_GPIO_OE1 |
  2214. GRC_LCLCTRL_GPIO_OE2 |
  2215. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2216. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2217. tp->grc_local_ctrl;
  2218. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2219. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2220. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2221. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2222. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2223. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2224. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2225. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2226. } else {
  2227. u32 no_gpio2;
  2228. u32 grc_local_ctrl = 0;
  2229. /* Workaround to prevent overdrawing Amps. */
  2230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2231. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2232. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2233. grc_local_ctrl,
  2234. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2235. }
  2236. /* On 5753 and variants, GPIO2 cannot be used. */
  2237. no_gpio2 = tp->nic_sram_data_cfg &
  2238. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2239. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2240. GRC_LCLCTRL_GPIO_OE1 |
  2241. GRC_LCLCTRL_GPIO_OE2 |
  2242. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2243. GRC_LCLCTRL_GPIO_OUTPUT2;
  2244. if (no_gpio2) {
  2245. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2246. GRC_LCLCTRL_GPIO_OUTPUT2);
  2247. }
  2248. tw32_wait_f(GRC_LOCAL_CTRL,
  2249. tp->grc_local_ctrl | grc_local_ctrl,
  2250. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2251. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2252. tw32_wait_f(GRC_LOCAL_CTRL,
  2253. tp->grc_local_ctrl | grc_local_ctrl,
  2254. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2255. if (!no_gpio2) {
  2256. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2257. tw32_wait_f(GRC_LOCAL_CTRL,
  2258. tp->grc_local_ctrl | grc_local_ctrl,
  2259. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2260. }
  2261. }
  2262. }
  2263. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2264. {
  2265. u32 msg = 0;
  2266. /* Serialize power state transitions */
  2267. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2268. return;
  2269. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2270. msg = TG3_GPIO_MSG_NEED_VAUX;
  2271. msg = tg3_set_function_status(tp, msg);
  2272. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2273. goto done;
  2274. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2275. tg3_pwrsrc_switch_to_vaux(tp);
  2276. else
  2277. tg3_pwrsrc_die_with_vmain(tp);
  2278. done:
  2279. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2280. }
  2281. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2282. {
  2283. bool need_vaux = false;
  2284. /* The GPIOs do something completely different on 57765. */
  2285. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2286. return;
  2287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2290. tg3_frob_aux_power_5717(tp, include_wol ?
  2291. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2292. return;
  2293. }
  2294. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2295. struct net_device *dev_peer;
  2296. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2297. /* remove_one() may have been run on the peer. */
  2298. if (dev_peer) {
  2299. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2300. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2301. return;
  2302. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2303. tg3_flag(tp_peer, ENABLE_ASF))
  2304. need_vaux = true;
  2305. }
  2306. }
  2307. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2308. tg3_flag(tp, ENABLE_ASF))
  2309. need_vaux = true;
  2310. if (need_vaux)
  2311. tg3_pwrsrc_switch_to_vaux(tp);
  2312. else
  2313. tg3_pwrsrc_die_with_vmain(tp);
  2314. }
  2315. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2316. {
  2317. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2318. return 1;
  2319. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2320. if (speed != SPEED_10)
  2321. return 1;
  2322. } else if (speed == SPEED_10)
  2323. return 1;
  2324. return 0;
  2325. }
  2326. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2327. {
  2328. u32 val;
  2329. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2331. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2332. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2333. sg_dig_ctrl |=
  2334. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2335. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2336. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2337. }
  2338. return;
  2339. }
  2340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2341. tg3_bmcr_reset(tp);
  2342. val = tr32(GRC_MISC_CFG);
  2343. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2344. udelay(40);
  2345. return;
  2346. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2347. u32 phytest;
  2348. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2349. u32 phy;
  2350. tg3_writephy(tp, MII_ADVERTISE, 0);
  2351. tg3_writephy(tp, MII_BMCR,
  2352. BMCR_ANENABLE | BMCR_ANRESTART);
  2353. tg3_writephy(tp, MII_TG3_FET_TEST,
  2354. phytest | MII_TG3_FET_SHADOW_EN);
  2355. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2356. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2357. tg3_writephy(tp,
  2358. MII_TG3_FET_SHDW_AUXMODE4,
  2359. phy);
  2360. }
  2361. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2362. }
  2363. return;
  2364. } else if (do_low_power) {
  2365. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2366. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2367. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2368. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2369. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2370. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2371. }
  2372. /* The PHY should not be powered down on some chips because
  2373. * of bugs.
  2374. */
  2375. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2377. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2378. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2379. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2380. !tp->pci_fn))
  2381. return;
  2382. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2383. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2384. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2385. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2386. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2387. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2388. }
  2389. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2390. }
  2391. /* tp->lock is held. */
  2392. static int tg3_nvram_lock(struct tg3 *tp)
  2393. {
  2394. if (tg3_flag(tp, NVRAM)) {
  2395. int i;
  2396. if (tp->nvram_lock_cnt == 0) {
  2397. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2398. for (i = 0; i < 8000; i++) {
  2399. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2400. break;
  2401. udelay(20);
  2402. }
  2403. if (i == 8000) {
  2404. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2405. return -ENODEV;
  2406. }
  2407. }
  2408. tp->nvram_lock_cnt++;
  2409. }
  2410. return 0;
  2411. }
  2412. /* tp->lock is held. */
  2413. static void tg3_nvram_unlock(struct tg3 *tp)
  2414. {
  2415. if (tg3_flag(tp, NVRAM)) {
  2416. if (tp->nvram_lock_cnt > 0)
  2417. tp->nvram_lock_cnt--;
  2418. if (tp->nvram_lock_cnt == 0)
  2419. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2420. }
  2421. }
  2422. /* tp->lock is held. */
  2423. static void tg3_enable_nvram_access(struct tg3 *tp)
  2424. {
  2425. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2426. u32 nvaccess = tr32(NVRAM_ACCESS);
  2427. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2428. }
  2429. }
  2430. /* tp->lock is held. */
  2431. static void tg3_disable_nvram_access(struct tg3 *tp)
  2432. {
  2433. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2434. u32 nvaccess = tr32(NVRAM_ACCESS);
  2435. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2436. }
  2437. }
  2438. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2439. u32 offset, u32 *val)
  2440. {
  2441. u32 tmp;
  2442. int i;
  2443. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2444. return -EINVAL;
  2445. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2446. EEPROM_ADDR_DEVID_MASK |
  2447. EEPROM_ADDR_READ);
  2448. tw32(GRC_EEPROM_ADDR,
  2449. tmp |
  2450. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2451. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2452. EEPROM_ADDR_ADDR_MASK) |
  2453. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2454. for (i = 0; i < 1000; i++) {
  2455. tmp = tr32(GRC_EEPROM_ADDR);
  2456. if (tmp & EEPROM_ADDR_COMPLETE)
  2457. break;
  2458. msleep(1);
  2459. }
  2460. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2461. return -EBUSY;
  2462. tmp = tr32(GRC_EEPROM_DATA);
  2463. /*
  2464. * The data will always be opposite the native endian
  2465. * format. Perform a blind byteswap to compensate.
  2466. */
  2467. *val = swab32(tmp);
  2468. return 0;
  2469. }
  2470. #define NVRAM_CMD_TIMEOUT 10000
  2471. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2472. {
  2473. int i;
  2474. tw32(NVRAM_CMD, nvram_cmd);
  2475. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2476. udelay(10);
  2477. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2478. udelay(10);
  2479. break;
  2480. }
  2481. }
  2482. if (i == NVRAM_CMD_TIMEOUT)
  2483. return -EBUSY;
  2484. return 0;
  2485. }
  2486. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2487. {
  2488. if (tg3_flag(tp, NVRAM) &&
  2489. tg3_flag(tp, NVRAM_BUFFERED) &&
  2490. tg3_flag(tp, FLASH) &&
  2491. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2492. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2493. addr = ((addr / tp->nvram_pagesize) <<
  2494. ATMEL_AT45DB0X1B_PAGE_POS) +
  2495. (addr % tp->nvram_pagesize);
  2496. return addr;
  2497. }
  2498. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2499. {
  2500. if (tg3_flag(tp, NVRAM) &&
  2501. tg3_flag(tp, NVRAM_BUFFERED) &&
  2502. tg3_flag(tp, FLASH) &&
  2503. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2504. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2505. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2506. tp->nvram_pagesize) +
  2507. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2508. return addr;
  2509. }
  2510. /* NOTE: Data read in from NVRAM is byteswapped according to
  2511. * the byteswapping settings for all other register accesses.
  2512. * tg3 devices are BE devices, so on a BE machine, the data
  2513. * returned will be exactly as it is seen in NVRAM. On a LE
  2514. * machine, the 32-bit value will be byteswapped.
  2515. */
  2516. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2517. {
  2518. int ret;
  2519. if (!tg3_flag(tp, NVRAM))
  2520. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2521. offset = tg3_nvram_phys_addr(tp, offset);
  2522. if (offset > NVRAM_ADDR_MSK)
  2523. return -EINVAL;
  2524. ret = tg3_nvram_lock(tp);
  2525. if (ret)
  2526. return ret;
  2527. tg3_enable_nvram_access(tp);
  2528. tw32(NVRAM_ADDR, offset);
  2529. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2530. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2531. if (ret == 0)
  2532. *val = tr32(NVRAM_RDDATA);
  2533. tg3_disable_nvram_access(tp);
  2534. tg3_nvram_unlock(tp);
  2535. return ret;
  2536. }
  2537. /* Ensures NVRAM data is in bytestream format. */
  2538. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2539. {
  2540. u32 v;
  2541. int res = tg3_nvram_read(tp, offset, &v);
  2542. if (!res)
  2543. *val = cpu_to_be32(v);
  2544. return res;
  2545. }
  2546. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2547. u32 offset, u32 len, u8 *buf)
  2548. {
  2549. int i, j, rc = 0;
  2550. u32 val;
  2551. for (i = 0; i < len; i += 4) {
  2552. u32 addr;
  2553. __be32 data;
  2554. addr = offset + i;
  2555. memcpy(&data, buf + i, 4);
  2556. /*
  2557. * The SEEPROM interface expects the data to always be opposite
  2558. * the native endian format. We accomplish this by reversing
  2559. * all the operations that would have been performed on the
  2560. * data from a call to tg3_nvram_read_be32().
  2561. */
  2562. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2563. val = tr32(GRC_EEPROM_ADDR);
  2564. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2565. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2566. EEPROM_ADDR_READ);
  2567. tw32(GRC_EEPROM_ADDR, val |
  2568. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2569. (addr & EEPROM_ADDR_ADDR_MASK) |
  2570. EEPROM_ADDR_START |
  2571. EEPROM_ADDR_WRITE);
  2572. for (j = 0; j < 1000; j++) {
  2573. val = tr32(GRC_EEPROM_ADDR);
  2574. if (val & EEPROM_ADDR_COMPLETE)
  2575. break;
  2576. msleep(1);
  2577. }
  2578. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2579. rc = -EBUSY;
  2580. break;
  2581. }
  2582. }
  2583. return rc;
  2584. }
  2585. /* offset and length are dword aligned */
  2586. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2587. u8 *buf)
  2588. {
  2589. int ret = 0;
  2590. u32 pagesize = tp->nvram_pagesize;
  2591. u32 pagemask = pagesize - 1;
  2592. u32 nvram_cmd;
  2593. u8 *tmp;
  2594. tmp = kmalloc(pagesize, GFP_KERNEL);
  2595. if (tmp == NULL)
  2596. return -ENOMEM;
  2597. while (len) {
  2598. int j;
  2599. u32 phy_addr, page_off, size;
  2600. phy_addr = offset & ~pagemask;
  2601. for (j = 0; j < pagesize; j += 4) {
  2602. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2603. (__be32 *) (tmp + j));
  2604. if (ret)
  2605. break;
  2606. }
  2607. if (ret)
  2608. break;
  2609. page_off = offset & pagemask;
  2610. size = pagesize;
  2611. if (len < size)
  2612. size = len;
  2613. len -= size;
  2614. memcpy(tmp + page_off, buf, size);
  2615. offset = offset + (pagesize - page_off);
  2616. tg3_enable_nvram_access(tp);
  2617. /*
  2618. * Before we can erase the flash page, we need
  2619. * to issue a special "write enable" command.
  2620. */
  2621. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2622. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2623. break;
  2624. /* Erase the target page */
  2625. tw32(NVRAM_ADDR, phy_addr);
  2626. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2627. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2628. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2629. break;
  2630. /* Issue another write enable to start the write. */
  2631. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2632. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2633. break;
  2634. for (j = 0; j < pagesize; j += 4) {
  2635. __be32 data;
  2636. data = *((__be32 *) (tmp + j));
  2637. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2638. tw32(NVRAM_ADDR, phy_addr + j);
  2639. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2640. NVRAM_CMD_WR;
  2641. if (j == 0)
  2642. nvram_cmd |= NVRAM_CMD_FIRST;
  2643. else if (j == (pagesize - 4))
  2644. nvram_cmd |= NVRAM_CMD_LAST;
  2645. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2646. if (ret)
  2647. break;
  2648. }
  2649. if (ret)
  2650. break;
  2651. }
  2652. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2653. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2654. kfree(tmp);
  2655. return ret;
  2656. }
  2657. /* offset and length are dword aligned */
  2658. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2659. u8 *buf)
  2660. {
  2661. int i, ret = 0;
  2662. for (i = 0; i < len; i += 4, offset += 4) {
  2663. u32 page_off, phy_addr, nvram_cmd;
  2664. __be32 data;
  2665. memcpy(&data, buf + i, 4);
  2666. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2667. page_off = offset % tp->nvram_pagesize;
  2668. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2669. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2670. if (page_off == 0 || i == 0)
  2671. nvram_cmd |= NVRAM_CMD_FIRST;
  2672. if (page_off == (tp->nvram_pagesize - 4))
  2673. nvram_cmd |= NVRAM_CMD_LAST;
  2674. if (i == (len - 4))
  2675. nvram_cmd |= NVRAM_CMD_LAST;
  2676. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2677. !tg3_flag(tp, FLASH) ||
  2678. !tg3_flag(tp, 57765_PLUS))
  2679. tw32(NVRAM_ADDR, phy_addr);
  2680. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2681. !tg3_flag(tp, 5755_PLUS) &&
  2682. (tp->nvram_jedecnum == JEDEC_ST) &&
  2683. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2684. u32 cmd;
  2685. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2686. ret = tg3_nvram_exec_cmd(tp, cmd);
  2687. if (ret)
  2688. break;
  2689. }
  2690. if (!tg3_flag(tp, FLASH)) {
  2691. /* We always do complete word writes to eeprom. */
  2692. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2693. }
  2694. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2695. if (ret)
  2696. break;
  2697. }
  2698. return ret;
  2699. }
  2700. /* offset and length are dword aligned */
  2701. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2702. {
  2703. int ret;
  2704. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2705. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2706. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2707. udelay(40);
  2708. }
  2709. if (!tg3_flag(tp, NVRAM)) {
  2710. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2711. } else {
  2712. u32 grc_mode;
  2713. ret = tg3_nvram_lock(tp);
  2714. if (ret)
  2715. return ret;
  2716. tg3_enable_nvram_access(tp);
  2717. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2718. tw32(NVRAM_WRITE1, 0x406);
  2719. grc_mode = tr32(GRC_MODE);
  2720. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2721. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2722. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2723. buf);
  2724. } else {
  2725. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2726. buf);
  2727. }
  2728. grc_mode = tr32(GRC_MODE);
  2729. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2730. tg3_disable_nvram_access(tp);
  2731. tg3_nvram_unlock(tp);
  2732. }
  2733. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2734. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2735. udelay(40);
  2736. }
  2737. return ret;
  2738. }
  2739. #define RX_CPU_SCRATCH_BASE 0x30000
  2740. #define RX_CPU_SCRATCH_SIZE 0x04000
  2741. #define TX_CPU_SCRATCH_BASE 0x34000
  2742. #define TX_CPU_SCRATCH_SIZE 0x04000
  2743. /* tp->lock is held. */
  2744. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2745. {
  2746. int i;
  2747. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2749. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2750. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2751. return 0;
  2752. }
  2753. if (offset == RX_CPU_BASE) {
  2754. for (i = 0; i < 10000; i++) {
  2755. tw32(offset + CPU_STATE, 0xffffffff);
  2756. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2757. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2758. break;
  2759. }
  2760. tw32(offset + CPU_STATE, 0xffffffff);
  2761. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2762. udelay(10);
  2763. } else {
  2764. for (i = 0; i < 10000; i++) {
  2765. tw32(offset + CPU_STATE, 0xffffffff);
  2766. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2767. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2768. break;
  2769. }
  2770. }
  2771. if (i >= 10000) {
  2772. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2773. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2774. return -ENODEV;
  2775. }
  2776. /* Clear firmware's nvram arbitration. */
  2777. if (tg3_flag(tp, NVRAM))
  2778. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2779. return 0;
  2780. }
  2781. struct fw_info {
  2782. unsigned int fw_base;
  2783. unsigned int fw_len;
  2784. const __be32 *fw_data;
  2785. };
  2786. /* tp->lock is held. */
  2787. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2788. u32 cpu_scratch_base, int cpu_scratch_size,
  2789. struct fw_info *info)
  2790. {
  2791. int err, lock_err, i;
  2792. void (*write_op)(struct tg3 *, u32, u32);
  2793. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2794. netdev_err(tp->dev,
  2795. "%s: Trying to load TX cpu firmware which is 5705\n",
  2796. __func__);
  2797. return -EINVAL;
  2798. }
  2799. if (tg3_flag(tp, 5705_PLUS))
  2800. write_op = tg3_write_mem;
  2801. else
  2802. write_op = tg3_write_indirect_reg32;
  2803. /* It is possible that bootcode is still loading at this point.
  2804. * Get the nvram lock first before halting the cpu.
  2805. */
  2806. lock_err = tg3_nvram_lock(tp);
  2807. err = tg3_halt_cpu(tp, cpu_base);
  2808. if (!lock_err)
  2809. tg3_nvram_unlock(tp);
  2810. if (err)
  2811. goto out;
  2812. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2813. write_op(tp, cpu_scratch_base + i, 0);
  2814. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2815. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2816. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2817. write_op(tp, (cpu_scratch_base +
  2818. (info->fw_base & 0xffff) +
  2819. (i * sizeof(u32))),
  2820. be32_to_cpu(info->fw_data[i]));
  2821. err = 0;
  2822. out:
  2823. return err;
  2824. }
  2825. /* tp->lock is held. */
  2826. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2827. {
  2828. struct fw_info info;
  2829. const __be32 *fw_data;
  2830. int err, i;
  2831. fw_data = (void *)tp->fw->data;
  2832. /* Firmware blob starts with version numbers, followed by
  2833. start address and length. We are setting complete length.
  2834. length = end_address_of_bss - start_address_of_text.
  2835. Remainder is the blob to be loaded contiguously
  2836. from start address. */
  2837. info.fw_base = be32_to_cpu(fw_data[1]);
  2838. info.fw_len = tp->fw->size - 12;
  2839. info.fw_data = &fw_data[3];
  2840. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2841. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2842. &info);
  2843. if (err)
  2844. return err;
  2845. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2846. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2847. &info);
  2848. if (err)
  2849. return err;
  2850. /* Now startup only the RX cpu. */
  2851. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2852. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2853. for (i = 0; i < 5; i++) {
  2854. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2855. break;
  2856. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2857. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2858. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2859. udelay(1000);
  2860. }
  2861. if (i >= 5) {
  2862. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2863. "should be %08x\n", __func__,
  2864. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2865. return -ENODEV;
  2866. }
  2867. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2868. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2869. return 0;
  2870. }
  2871. /* tp->lock is held. */
  2872. static int tg3_load_tso_firmware(struct tg3 *tp)
  2873. {
  2874. struct fw_info info;
  2875. const __be32 *fw_data;
  2876. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2877. int err, i;
  2878. if (tg3_flag(tp, HW_TSO_1) ||
  2879. tg3_flag(tp, HW_TSO_2) ||
  2880. tg3_flag(tp, HW_TSO_3))
  2881. return 0;
  2882. fw_data = (void *)tp->fw->data;
  2883. /* Firmware blob starts with version numbers, followed by
  2884. start address and length. We are setting complete length.
  2885. length = end_address_of_bss - start_address_of_text.
  2886. Remainder is the blob to be loaded contiguously
  2887. from start address. */
  2888. info.fw_base = be32_to_cpu(fw_data[1]);
  2889. cpu_scratch_size = tp->fw_len;
  2890. info.fw_len = tp->fw->size - 12;
  2891. info.fw_data = &fw_data[3];
  2892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2893. cpu_base = RX_CPU_BASE;
  2894. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2895. } else {
  2896. cpu_base = TX_CPU_BASE;
  2897. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2898. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2899. }
  2900. err = tg3_load_firmware_cpu(tp, cpu_base,
  2901. cpu_scratch_base, cpu_scratch_size,
  2902. &info);
  2903. if (err)
  2904. return err;
  2905. /* Now startup the cpu. */
  2906. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2907. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2908. for (i = 0; i < 5; i++) {
  2909. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2910. break;
  2911. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2912. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2913. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2914. udelay(1000);
  2915. }
  2916. if (i >= 5) {
  2917. netdev_err(tp->dev,
  2918. "%s fails to set CPU PC, is %08x should be %08x\n",
  2919. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2920. return -ENODEV;
  2921. }
  2922. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2923. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2924. return 0;
  2925. }
  2926. /* tp->lock is held. */
  2927. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2928. {
  2929. u32 addr_high, addr_low;
  2930. int i;
  2931. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2932. tp->dev->dev_addr[1]);
  2933. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2934. (tp->dev->dev_addr[3] << 16) |
  2935. (tp->dev->dev_addr[4] << 8) |
  2936. (tp->dev->dev_addr[5] << 0));
  2937. for (i = 0; i < 4; i++) {
  2938. if (i == 1 && skip_mac_1)
  2939. continue;
  2940. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2941. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2942. }
  2943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2944. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2945. for (i = 0; i < 12; i++) {
  2946. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2947. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2948. }
  2949. }
  2950. addr_high = (tp->dev->dev_addr[0] +
  2951. tp->dev->dev_addr[1] +
  2952. tp->dev->dev_addr[2] +
  2953. tp->dev->dev_addr[3] +
  2954. tp->dev->dev_addr[4] +
  2955. tp->dev->dev_addr[5]) &
  2956. TX_BACKOFF_SEED_MASK;
  2957. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2958. }
  2959. static void tg3_enable_register_access(struct tg3 *tp)
  2960. {
  2961. /*
  2962. * Make sure register accesses (indirect or otherwise) will function
  2963. * correctly.
  2964. */
  2965. pci_write_config_dword(tp->pdev,
  2966. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2967. }
  2968. static int tg3_power_up(struct tg3 *tp)
  2969. {
  2970. int err;
  2971. tg3_enable_register_access(tp);
  2972. err = pci_set_power_state(tp->pdev, PCI_D0);
  2973. if (!err) {
  2974. /* Switch out of Vaux if it is a NIC */
  2975. tg3_pwrsrc_switch_to_vmain(tp);
  2976. } else {
  2977. netdev_err(tp->dev, "Transition to D0 failed\n");
  2978. }
  2979. return err;
  2980. }
  2981. static int tg3_setup_phy(struct tg3 *, int);
  2982. static int tg3_power_down_prepare(struct tg3 *tp)
  2983. {
  2984. u32 misc_host_ctrl;
  2985. bool device_should_wake, do_low_power;
  2986. tg3_enable_register_access(tp);
  2987. /* Restore the CLKREQ setting. */
  2988. if (tg3_flag(tp, CLKREQ_BUG)) {
  2989. u16 lnkctl;
  2990. pci_read_config_word(tp->pdev,
  2991. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2992. &lnkctl);
  2993. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2994. pci_write_config_word(tp->pdev,
  2995. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2996. lnkctl);
  2997. }
  2998. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2999. tw32(TG3PCI_MISC_HOST_CTRL,
  3000. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3001. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3002. tg3_flag(tp, WOL_ENABLE);
  3003. if (tg3_flag(tp, USE_PHYLIB)) {
  3004. do_low_power = false;
  3005. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3006. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3007. struct phy_device *phydev;
  3008. u32 phyid, advertising;
  3009. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3010. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3011. tp->link_config.speed = phydev->speed;
  3012. tp->link_config.duplex = phydev->duplex;
  3013. tp->link_config.autoneg = phydev->autoneg;
  3014. tp->link_config.advertising = phydev->advertising;
  3015. advertising = ADVERTISED_TP |
  3016. ADVERTISED_Pause |
  3017. ADVERTISED_Autoneg |
  3018. ADVERTISED_10baseT_Half;
  3019. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3020. if (tg3_flag(tp, WOL_SPEED_100MB))
  3021. advertising |=
  3022. ADVERTISED_100baseT_Half |
  3023. ADVERTISED_100baseT_Full |
  3024. ADVERTISED_10baseT_Full;
  3025. else
  3026. advertising |= ADVERTISED_10baseT_Full;
  3027. }
  3028. phydev->advertising = advertising;
  3029. phy_start_aneg(phydev);
  3030. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3031. if (phyid != PHY_ID_BCMAC131) {
  3032. phyid &= PHY_BCM_OUI_MASK;
  3033. if (phyid == PHY_BCM_OUI_1 ||
  3034. phyid == PHY_BCM_OUI_2 ||
  3035. phyid == PHY_BCM_OUI_3)
  3036. do_low_power = true;
  3037. }
  3038. }
  3039. } else {
  3040. do_low_power = true;
  3041. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3042. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3043. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3044. tg3_setup_phy(tp, 0);
  3045. }
  3046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3047. u32 val;
  3048. val = tr32(GRC_VCPU_EXT_CTRL);
  3049. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3050. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3051. int i;
  3052. u32 val;
  3053. for (i = 0; i < 200; i++) {
  3054. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3055. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3056. break;
  3057. msleep(1);
  3058. }
  3059. }
  3060. if (tg3_flag(tp, WOL_CAP))
  3061. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3062. WOL_DRV_STATE_SHUTDOWN |
  3063. WOL_DRV_WOL |
  3064. WOL_SET_MAGIC_PKT);
  3065. if (device_should_wake) {
  3066. u32 mac_mode;
  3067. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3068. if (do_low_power &&
  3069. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3070. tg3_phy_auxctl_write(tp,
  3071. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3072. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3073. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3074. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3075. udelay(40);
  3076. }
  3077. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3078. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3079. else
  3080. mac_mode = MAC_MODE_PORT_MODE_MII;
  3081. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3082. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3083. ASIC_REV_5700) {
  3084. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3085. SPEED_100 : SPEED_10;
  3086. if (tg3_5700_link_polarity(tp, speed))
  3087. mac_mode |= MAC_MODE_LINK_POLARITY;
  3088. else
  3089. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3090. }
  3091. } else {
  3092. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3093. }
  3094. if (!tg3_flag(tp, 5750_PLUS))
  3095. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3096. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3097. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3098. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3099. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3100. if (tg3_flag(tp, ENABLE_APE))
  3101. mac_mode |= MAC_MODE_APE_TX_EN |
  3102. MAC_MODE_APE_RX_EN |
  3103. MAC_MODE_TDE_ENABLE;
  3104. tw32_f(MAC_MODE, mac_mode);
  3105. udelay(100);
  3106. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3107. udelay(10);
  3108. }
  3109. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3110. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3111. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3112. u32 base_val;
  3113. base_val = tp->pci_clock_ctrl;
  3114. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3115. CLOCK_CTRL_TXCLK_DISABLE);
  3116. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3117. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3118. } else if (tg3_flag(tp, 5780_CLASS) ||
  3119. tg3_flag(tp, CPMU_PRESENT) ||
  3120. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3121. /* do nothing */
  3122. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3123. u32 newbits1, newbits2;
  3124. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3125. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3126. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3127. CLOCK_CTRL_TXCLK_DISABLE |
  3128. CLOCK_CTRL_ALTCLK);
  3129. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3130. } else if (tg3_flag(tp, 5705_PLUS)) {
  3131. newbits1 = CLOCK_CTRL_625_CORE;
  3132. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3133. } else {
  3134. newbits1 = CLOCK_CTRL_ALTCLK;
  3135. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3136. }
  3137. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3138. 40);
  3139. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3140. 40);
  3141. if (!tg3_flag(tp, 5705_PLUS)) {
  3142. u32 newbits3;
  3143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3144. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3145. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3146. CLOCK_CTRL_TXCLK_DISABLE |
  3147. CLOCK_CTRL_44MHZ_CORE);
  3148. } else {
  3149. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3150. }
  3151. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3152. tp->pci_clock_ctrl | newbits3, 40);
  3153. }
  3154. }
  3155. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3156. tg3_power_down_phy(tp, do_low_power);
  3157. tg3_frob_aux_power(tp, true);
  3158. /* Workaround for unstable PLL clock */
  3159. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3160. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3161. u32 val = tr32(0x7d00);
  3162. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3163. tw32(0x7d00, val);
  3164. if (!tg3_flag(tp, ENABLE_ASF)) {
  3165. int err;
  3166. err = tg3_nvram_lock(tp);
  3167. tg3_halt_cpu(tp, RX_CPU_BASE);
  3168. if (!err)
  3169. tg3_nvram_unlock(tp);
  3170. }
  3171. }
  3172. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3173. return 0;
  3174. }
  3175. static void tg3_power_down(struct tg3 *tp)
  3176. {
  3177. tg3_power_down_prepare(tp);
  3178. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3179. pci_set_power_state(tp->pdev, PCI_D3hot);
  3180. }
  3181. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3182. {
  3183. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3184. case MII_TG3_AUX_STAT_10HALF:
  3185. *speed = SPEED_10;
  3186. *duplex = DUPLEX_HALF;
  3187. break;
  3188. case MII_TG3_AUX_STAT_10FULL:
  3189. *speed = SPEED_10;
  3190. *duplex = DUPLEX_FULL;
  3191. break;
  3192. case MII_TG3_AUX_STAT_100HALF:
  3193. *speed = SPEED_100;
  3194. *duplex = DUPLEX_HALF;
  3195. break;
  3196. case MII_TG3_AUX_STAT_100FULL:
  3197. *speed = SPEED_100;
  3198. *duplex = DUPLEX_FULL;
  3199. break;
  3200. case MII_TG3_AUX_STAT_1000HALF:
  3201. *speed = SPEED_1000;
  3202. *duplex = DUPLEX_HALF;
  3203. break;
  3204. case MII_TG3_AUX_STAT_1000FULL:
  3205. *speed = SPEED_1000;
  3206. *duplex = DUPLEX_FULL;
  3207. break;
  3208. default:
  3209. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3210. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3211. SPEED_10;
  3212. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3213. DUPLEX_HALF;
  3214. break;
  3215. }
  3216. *speed = SPEED_UNKNOWN;
  3217. *duplex = DUPLEX_UNKNOWN;
  3218. break;
  3219. }
  3220. }
  3221. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3222. {
  3223. int err = 0;
  3224. u32 val, new_adv;
  3225. new_adv = ADVERTISE_CSMA;
  3226. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3227. new_adv |= mii_advertise_flowctrl(flowctrl);
  3228. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3229. if (err)
  3230. goto done;
  3231. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3232. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3233. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3234. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3235. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3236. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3237. if (err)
  3238. goto done;
  3239. }
  3240. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3241. goto done;
  3242. tw32(TG3_CPMU_EEE_MODE,
  3243. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3244. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3245. if (!err) {
  3246. u32 err2;
  3247. val = 0;
  3248. /* Advertise 100-BaseTX EEE ability */
  3249. if (advertise & ADVERTISED_100baseT_Full)
  3250. val |= MDIO_AN_EEE_ADV_100TX;
  3251. /* Advertise 1000-BaseT EEE ability */
  3252. if (advertise & ADVERTISED_1000baseT_Full)
  3253. val |= MDIO_AN_EEE_ADV_1000T;
  3254. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3255. if (err)
  3256. val = 0;
  3257. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3258. case ASIC_REV_5717:
  3259. case ASIC_REV_57765:
  3260. case ASIC_REV_57766:
  3261. case ASIC_REV_5719:
  3262. /* If we advertised any eee advertisements above... */
  3263. if (val)
  3264. val = MII_TG3_DSP_TAP26_ALNOKO |
  3265. MII_TG3_DSP_TAP26_RMRXSTO |
  3266. MII_TG3_DSP_TAP26_OPCSINPT;
  3267. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3268. /* Fall through */
  3269. case ASIC_REV_5720:
  3270. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3271. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3272. MII_TG3_DSP_CH34TP2_HIBW01);
  3273. }
  3274. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3275. if (!err)
  3276. err = err2;
  3277. }
  3278. done:
  3279. return err;
  3280. }
  3281. static void tg3_phy_copper_begin(struct tg3 *tp)
  3282. {
  3283. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3284. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3285. u32 adv, fc;
  3286. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3287. adv = ADVERTISED_10baseT_Half |
  3288. ADVERTISED_10baseT_Full;
  3289. if (tg3_flag(tp, WOL_SPEED_100MB))
  3290. adv |= ADVERTISED_100baseT_Half |
  3291. ADVERTISED_100baseT_Full;
  3292. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3293. } else {
  3294. adv = tp->link_config.advertising;
  3295. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3296. adv &= ~(ADVERTISED_1000baseT_Half |
  3297. ADVERTISED_1000baseT_Full);
  3298. fc = tp->link_config.flowctrl;
  3299. }
  3300. tg3_phy_autoneg_cfg(tp, adv, fc);
  3301. tg3_writephy(tp, MII_BMCR,
  3302. BMCR_ANENABLE | BMCR_ANRESTART);
  3303. } else {
  3304. int i;
  3305. u32 bmcr, orig_bmcr;
  3306. tp->link_config.active_speed = tp->link_config.speed;
  3307. tp->link_config.active_duplex = tp->link_config.duplex;
  3308. bmcr = 0;
  3309. switch (tp->link_config.speed) {
  3310. default:
  3311. case SPEED_10:
  3312. break;
  3313. case SPEED_100:
  3314. bmcr |= BMCR_SPEED100;
  3315. break;
  3316. case SPEED_1000:
  3317. bmcr |= BMCR_SPEED1000;
  3318. break;
  3319. }
  3320. if (tp->link_config.duplex == DUPLEX_FULL)
  3321. bmcr |= BMCR_FULLDPLX;
  3322. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3323. (bmcr != orig_bmcr)) {
  3324. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3325. for (i = 0; i < 1500; i++) {
  3326. u32 tmp;
  3327. udelay(10);
  3328. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3329. tg3_readphy(tp, MII_BMSR, &tmp))
  3330. continue;
  3331. if (!(tmp & BMSR_LSTATUS)) {
  3332. udelay(40);
  3333. break;
  3334. }
  3335. }
  3336. tg3_writephy(tp, MII_BMCR, bmcr);
  3337. udelay(40);
  3338. }
  3339. }
  3340. }
  3341. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3342. {
  3343. int err;
  3344. /* Turn off tap power management. */
  3345. /* Set Extended packet length bit */
  3346. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3347. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3348. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3349. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3350. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3351. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3352. udelay(40);
  3353. return err;
  3354. }
  3355. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3356. {
  3357. u32 advmsk, tgtadv, advertising;
  3358. advertising = tp->link_config.advertising;
  3359. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3360. advmsk = ADVERTISE_ALL;
  3361. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3362. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3363. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3364. }
  3365. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3366. return false;
  3367. if ((*lcladv & advmsk) != tgtadv)
  3368. return false;
  3369. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3370. u32 tg3_ctrl;
  3371. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3372. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3373. return false;
  3374. if (tgtadv &&
  3375. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3376. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3377. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3378. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3379. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3380. } else {
  3381. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3382. }
  3383. if (tg3_ctrl != tgtadv)
  3384. return false;
  3385. }
  3386. return true;
  3387. }
  3388. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3389. {
  3390. u32 lpeth = 0;
  3391. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3392. u32 val;
  3393. if (tg3_readphy(tp, MII_STAT1000, &val))
  3394. return false;
  3395. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3396. }
  3397. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3398. return false;
  3399. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3400. tp->link_config.rmt_adv = lpeth;
  3401. return true;
  3402. }
  3403. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3404. {
  3405. int current_link_up;
  3406. u32 bmsr, val;
  3407. u32 lcl_adv, rmt_adv;
  3408. u16 current_speed;
  3409. u8 current_duplex;
  3410. int i, err;
  3411. tw32(MAC_EVENT, 0);
  3412. tw32_f(MAC_STATUS,
  3413. (MAC_STATUS_SYNC_CHANGED |
  3414. MAC_STATUS_CFG_CHANGED |
  3415. MAC_STATUS_MI_COMPLETION |
  3416. MAC_STATUS_LNKSTATE_CHANGED));
  3417. udelay(40);
  3418. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3419. tw32_f(MAC_MI_MODE,
  3420. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3421. udelay(80);
  3422. }
  3423. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3424. /* Some third-party PHYs need to be reset on link going
  3425. * down.
  3426. */
  3427. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3428. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3429. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3430. netif_carrier_ok(tp->dev)) {
  3431. tg3_readphy(tp, MII_BMSR, &bmsr);
  3432. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3433. !(bmsr & BMSR_LSTATUS))
  3434. force_reset = 1;
  3435. }
  3436. if (force_reset)
  3437. tg3_phy_reset(tp);
  3438. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3439. tg3_readphy(tp, MII_BMSR, &bmsr);
  3440. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3441. !tg3_flag(tp, INIT_COMPLETE))
  3442. bmsr = 0;
  3443. if (!(bmsr & BMSR_LSTATUS)) {
  3444. err = tg3_init_5401phy_dsp(tp);
  3445. if (err)
  3446. return err;
  3447. tg3_readphy(tp, MII_BMSR, &bmsr);
  3448. for (i = 0; i < 1000; i++) {
  3449. udelay(10);
  3450. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3451. (bmsr & BMSR_LSTATUS)) {
  3452. udelay(40);
  3453. break;
  3454. }
  3455. }
  3456. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3457. TG3_PHY_REV_BCM5401_B0 &&
  3458. !(bmsr & BMSR_LSTATUS) &&
  3459. tp->link_config.active_speed == SPEED_1000) {
  3460. err = tg3_phy_reset(tp);
  3461. if (!err)
  3462. err = tg3_init_5401phy_dsp(tp);
  3463. if (err)
  3464. return err;
  3465. }
  3466. }
  3467. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3468. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3469. /* 5701 {A0,B0} CRC bug workaround */
  3470. tg3_writephy(tp, 0x15, 0x0a75);
  3471. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3472. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3473. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3474. }
  3475. /* Clear pending interrupts... */
  3476. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3477. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3478. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3479. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3480. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3481. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3482. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3483. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3484. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3485. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3486. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3487. else
  3488. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3489. }
  3490. current_link_up = 0;
  3491. current_speed = SPEED_UNKNOWN;
  3492. current_duplex = DUPLEX_UNKNOWN;
  3493. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3494. tp->link_config.rmt_adv = 0;
  3495. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3496. err = tg3_phy_auxctl_read(tp,
  3497. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3498. &val);
  3499. if (!err && !(val & (1 << 10))) {
  3500. tg3_phy_auxctl_write(tp,
  3501. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3502. val | (1 << 10));
  3503. goto relink;
  3504. }
  3505. }
  3506. bmsr = 0;
  3507. for (i = 0; i < 100; i++) {
  3508. tg3_readphy(tp, MII_BMSR, &bmsr);
  3509. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3510. (bmsr & BMSR_LSTATUS))
  3511. break;
  3512. udelay(40);
  3513. }
  3514. if (bmsr & BMSR_LSTATUS) {
  3515. u32 aux_stat, bmcr;
  3516. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3517. for (i = 0; i < 2000; i++) {
  3518. udelay(10);
  3519. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3520. aux_stat)
  3521. break;
  3522. }
  3523. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3524. &current_speed,
  3525. &current_duplex);
  3526. bmcr = 0;
  3527. for (i = 0; i < 200; i++) {
  3528. tg3_readphy(tp, MII_BMCR, &bmcr);
  3529. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3530. continue;
  3531. if (bmcr && bmcr != 0x7fff)
  3532. break;
  3533. udelay(10);
  3534. }
  3535. lcl_adv = 0;
  3536. rmt_adv = 0;
  3537. tp->link_config.active_speed = current_speed;
  3538. tp->link_config.active_duplex = current_duplex;
  3539. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3540. if ((bmcr & BMCR_ANENABLE) &&
  3541. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3542. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3543. current_link_up = 1;
  3544. } else {
  3545. if (!(bmcr & BMCR_ANENABLE) &&
  3546. tp->link_config.speed == current_speed &&
  3547. tp->link_config.duplex == current_duplex &&
  3548. tp->link_config.flowctrl ==
  3549. tp->link_config.active_flowctrl) {
  3550. current_link_up = 1;
  3551. }
  3552. }
  3553. if (current_link_up == 1 &&
  3554. tp->link_config.active_duplex == DUPLEX_FULL) {
  3555. u32 reg, bit;
  3556. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3557. reg = MII_TG3_FET_GEN_STAT;
  3558. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3559. } else {
  3560. reg = MII_TG3_EXT_STAT;
  3561. bit = MII_TG3_EXT_STAT_MDIX;
  3562. }
  3563. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3564. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3565. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3566. }
  3567. }
  3568. relink:
  3569. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3570. tg3_phy_copper_begin(tp);
  3571. tg3_readphy(tp, MII_BMSR, &bmsr);
  3572. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3573. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3574. current_link_up = 1;
  3575. }
  3576. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3577. if (current_link_up == 1) {
  3578. if (tp->link_config.active_speed == SPEED_100 ||
  3579. tp->link_config.active_speed == SPEED_10)
  3580. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3581. else
  3582. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3583. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3584. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3585. else
  3586. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3587. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3588. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3589. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3591. if (current_link_up == 1 &&
  3592. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3593. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3594. else
  3595. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3596. }
  3597. /* ??? Without this setting Netgear GA302T PHY does not
  3598. * ??? send/receive packets...
  3599. */
  3600. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3601. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3602. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3603. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3604. udelay(80);
  3605. }
  3606. tw32_f(MAC_MODE, tp->mac_mode);
  3607. udelay(40);
  3608. tg3_phy_eee_adjust(tp, current_link_up);
  3609. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3610. /* Polled via timer. */
  3611. tw32_f(MAC_EVENT, 0);
  3612. } else {
  3613. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3614. }
  3615. udelay(40);
  3616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3617. current_link_up == 1 &&
  3618. tp->link_config.active_speed == SPEED_1000 &&
  3619. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3620. udelay(120);
  3621. tw32_f(MAC_STATUS,
  3622. (MAC_STATUS_SYNC_CHANGED |
  3623. MAC_STATUS_CFG_CHANGED));
  3624. udelay(40);
  3625. tg3_write_mem(tp,
  3626. NIC_SRAM_FIRMWARE_MBOX,
  3627. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3628. }
  3629. /* Prevent send BD corruption. */
  3630. if (tg3_flag(tp, CLKREQ_BUG)) {
  3631. u16 oldlnkctl, newlnkctl;
  3632. pci_read_config_word(tp->pdev,
  3633. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  3634. &oldlnkctl);
  3635. if (tp->link_config.active_speed == SPEED_100 ||
  3636. tp->link_config.active_speed == SPEED_10)
  3637. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  3638. else
  3639. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  3640. if (newlnkctl != oldlnkctl)
  3641. pci_write_config_word(tp->pdev,
  3642. pci_pcie_cap(tp->pdev) +
  3643. PCI_EXP_LNKCTL, newlnkctl);
  3644. }
  3645. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3646. if (current_link_up)
  3647. netif_carrier_on(tp->dev);
  3648. else
  3649. netif_carrier_off(tp->dev);
  3650. tg3_link_report(tp);
  3651. }
  3652. return 0;
  3653. }
  3654. struct tg3_fiber_aneginfo {
  3655. int state;
  3656. #define ANEG_STATE_UNKNOWN 0
  3657. #define ANEG_STATE_AN_ENABLE 1
  3658. #define ANEG_STATE_RESTART_INIT 2
  3659. #define ANEG_STATE_RESTART 3
  3660. #define ANEG_STATE_DISABLE_LINK_OK 4
  3661. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3662. #define ANEG_STATE_ABILITY_DETECT 6
  3663. #define ANEG_STATE_ACK_DETECT_INIT 7
  3664. #define ANEG_STATE_ACK_DETECT 8
  3665. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3666. #define ANEG_STATE_COMPLETE_ACK 10
  3667. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3668. #define ANEG_STATE_IDLE_DETECT 12
  3669. #define ANEG_STATE_LINK_OK 13
  3670. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3671. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3672. u32 flags;
  3673. #define MR_AN_ENABLE 0x00000001
  3674. #define MR_RESTART_AN 0x00000002
  3675. #define MR_AN_COMPLETE 0x00000004
  3676. #define MR_PAGE_RX 0x00000008
  3677. #define MR_NP_LOADED 0x00000010
  3678. #define MR_TOGGLE_TX 0x00000020
  3679. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3680. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3681. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3682. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3683. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3684. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3685. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3686. #define MR_TOGGLE_RX 0x00002000
  3687. #define MR_NP_RX 0x00004000
  3688. #define MR_LINK_OK 0x80000000
  3689. unsigned long link_time, cur_time;
  3690. u32 ability_match_cfg;
  3691. int ability_match_count;
  3692. char ability_match, idle_match, ack_match;
  3693. u32 txconfig, rxconfig;
  3694. #define ANEG_CFG_NP 0x00000080
  3695. #define ANEG_CFG_ACK 0x00000040
  3696. #define ANEG_CFG_RF2 0x00000020
  3697. #define ANEG_CFG_RF1 0x00000010
  3698. #define ANEG_CFG_PS2 0x00000001
  3699. #define ANEG_CFG_PS1 0x00008000
  3700. #define ANEG_CFG_HD 0x00004000
  3701. #define ANEG_CFG_FD 0x00002000
  3702. #define ANEG_CFG_INVAL 0x00001f06
  3703. };
  3704. #define ANEG_OK 0
  3705. #define ANEG_DONE 1
  3706. #define ANEG_TIMER_ENAB 2
  3707. #define ANEG_FAILED -1
  3708. #define ANEG_STATE_SETTLE_TIME 10000
  3709. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3710. struct tg3_fiber_aneginfo *ap)
  3711. {
  3712. u16 flowctrl;
  3713. unsigned long delta;
  3714. u32 rx_cfg_reg;
  3715. int ret;
  3716. if (ap->state == ANEG_STATE_UNKNOWN) {
  3717. ap->rxconfig = 0;
  3718. ap->link_time = 0;
  3719. ap->cur_time = 0;
  3720. ap->ability_match_cfg = 0;
  3721. ap->ability_match_count = 0;
  3722. ap->ability_match = 0;
  3723. ap->idle_match = 0;
  3724. ap->ack_match = 0;
  3725. }
  3726. ap->cur_time++;
  3727. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3728. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3729. if (rx_cfg_reg != ap->ability_match_cfg) {
  3730. ap->ability_match_cfg = rx_cfg_reg;
  3731. ap->ability_match = 0;
  3732. ap->ability_match_count = 0;
  3733. } else {
  3734. if (++ap->ability_match_count > 1) {
  3735. ap->ability_match = 1;
  3736. ap->ability_match_cfg = rx_cfg_reg;
  3737. }
  3738. }
  3739. if (rx_cfg_reg & ANEG_CFG_ACK)
  3740. ap->ack_match = 1;
  3741. else
  3742. ap->ack_match = 0;
  3743. ap->idle_match = 0;
  3744. } else {
  3745. ap->idle_match = 1;
  3746. ap->ability_match_cfg = 0;
  3747. ap->ability_match_count = 0;
  3748. ap->ability_match = 0;
  3749. ap->ack_match = 0;
  3750. rx_cfg_reg = 0;
  3751. }
  3752. ap->rxconfig = rx_cfg_reg;
  3753. ret = ANEG_OK;
  3754. switch (ap->state) {
  3755. case ANEG_STATE_UNKNOWN:
  3756. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3757. ap->state = ANEG_STATE_AN_ENABLE;
  3758. /* fallthru */
  3759. case ANEG_STATE_AN_ENABLE:
  3760. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3761. if (ap->flags & MR_AN_ENABLE) {
  3762. ap->link_time = 0;
  3763. ap->cur_time = 0;
  3764. ap->ability_match_cfg = 0;
  3765. ap->ability_match_count = 0;
  3766. ap->ability_match = 0;
  3767. ap->idle_match = 0;
  3768. ap->ack_match = 0;
  3769. ap->state = ANEG_STATE_RESTART_INIT;
  3770. } else {
  3771. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3772. }
  3773. break;
  3774. case ANEG_STATE_RESTART_INIT:
  3775. ap->link_time = ap->cur_time;
  3776. ap->flags &= ~(MR_NP_LOADED);
  3777. ap->txconfig = 0;
  3778. tw32(MAC_TX_AUTO_NEG, 0);
  3779. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3780. tw32_f(MAC_MODE, tp->mac_mode);
  3781. udelay(40);
  3782. ret = ANEG_TIMER_ENAB;
  3783. ap->state = ANEG_STATE_RESTART;
  3784. /* fallthru */
  3785. case ANEG_STATE_RESTART:
  3786. delta = ap->cur_time - ap->link_time;
  3787. if (delta > ANEG_STATE_SETTLE_TIME)
  3788. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3789. else
  3790. ret = ANEG_TIMER_ENAB;
  3791. break;
  3792. case ANEG_STATE_DISABLE_LINK_OK:
  3793. ret = ANEG_DONE;
  3794. break;
  3795. case ANEG_STATE_ABILITY_DETECT_INIT:
  3796. ap->flags &= ~(MR_TOGGLE_TX);
  3797. ap->txconfig = ANEG_CFG_FD;
  3798. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3799. if (flowctrl & ADVERTISE_1000XPAUSE)
  3800. ap->txconfig |= ANEG_CFG_PS1;
  3801. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3802. ap->txconfig |= ANEG_CFG_PS2;
  3803. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3804. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3805. tw32_f(MAC_MODE, tp->mac_mode);
  3806. udelay(40);
  3807. ap->state = ANEG_STATE_ABILITY_DETECT;
  3808. break;
  3809. case ANEG_STATE_ABILITY_DETECT:
  3810. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3811. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3812. break;
  3813. case ANEG_STATE_ACK_DETECT_INIT:
  3814. ap->txconfig |= ANEG_CFG_ACK;
  3815. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3816. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3817. tw32_f(MAC_MODE, tp->mac_mode);
  3818. udelay(40);
  3819. ap->state = ANEG_STATE_ACK_DETECT;
  3820. /* fallthru */
  3821. case ANEG_STATE_ACK_DETECT:
  3822. if (ap->ack_match != 0) {
  3823. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3824. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3825. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3826. } else {
  3827. ap->state = ANEG_STATE_AN_ENABLE;
  3828. }
  3829. } else if (ap->ability_match != 0 &&
  3830. ap->rxconfig == 0) {
  3831. ap->state = ANEG_STATE_AN_ENABLE;
  3832. }
  3833. break;
  3834. case ANEG_STATE_COMPLETE_ACK_INIT:
  3835. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3836. ret = ANEG_FAILED;
  3837. break;
  3838. }
  3839. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3840. MR_LP_ADV_HALF_DUPLEX |
  3841. MR_LP_ADV_SYM_PAUSE |
  3842. MR_LP_ADV_ASYM_PAUSE |
  3843. MR_LP_ADV_REMOTE_FAULT1 |
  3844. MR_LP_ADV_REMOTE_FAULT2 |
  3845. MR_LP_ADV_NEXT_PAGE |
  3846. MR_TOGGLE_RX |
  3847. MR_NP_RX);
  3848. if (ap->rxconfig & ANEG_CFG_FD)
  3849. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3850. if (ap->rxconfig & ANEG_CFG_HD)
  3851. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3852. if (ap->rxconfig & ANEG_CFG_PS1)
  3853. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3854. if (ap->rxconfig & ANEG_CFG_PS2)
  3855. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3856. if (ap->rxconfig & ANEG_CFG_RF1)
  3857. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3858. if (ap->rxconfig & ANEG_CFG_RF2)
  3859. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3860. if (ap->rxconfig & ANEG_CFG_NP)
  3861. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3862. ap->link_time = ap->cur_time;
  3863. ap->flags ^= (MR_TOGGLE_TX);
  3864. if (ap->rxconfig & 0x0008)
  3865. ap->flags |= MR_TOGGLE_RX;
  3866. if (ap->rxconfig & ANEG_CFG_NP)
  3867. ap->flags |= MR_NP_RX;
  3868. ap->flags |= MR_PAGE_RX;
  3869. ap->state = ANEG_STATE_COMPLETE_ACK;
  3870. ret = ANEG_TIMER_ENAB;
  3871. break;
  3872. case ANEG_STATE_COMPLETE_ACK:
  3873. if (ap->ability_match != 0 &&
  3874. ap->rxconfig == 0) {
  3875. ap->state = ANEG_STATE_AN_ENABLE;
  3876. break;
  3877. }
  3878. delta = ap->cur_time - ap->link_time;
  3879. if (delta > ANEG_STATE_SETTLE_TIME) {
  3880. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3881. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3882. } else {
  3883. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3884. !(ap->flags & MR_NP_RX)) {
  3885. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3886. } else {
  3887. ret = ANEG_FAILED;
  3888. }
  3889. }
  3890. }
  3891. break;
  3892. case ANEG_STATE_IDLE_DETECT_INIT:
  3893. ap->link_time = ap->cur_time;
  3894. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3895. tw32_f(MAC_MODE, tp->mac_mode);
  3896. udelay(40);
  3897. ap->state = ANEG_STATE_IDLE_DETECT;
  3898. ret = ANEG_TIMER_ENAB;
  3899. break;
  3900. case ANEG_STATE_IDLE_DETECT:
  3901. if (ap->ability_match != 0 &&
  3902. ap->rxconfig == 0) {
  3903. ap->state = ANEG_STATE_AN_ENABLE;
  3904. break;
  3905. }
  3906. delta = ap->cur_time - ap->link_time;
  3907. if (delta > ANEG_STATE_SETTLE_TIME) {
  3908. /* XXX another gem from the Broadcom driver :( */
  3909. ap->state = ANEG_STATE_LINK_OK;
  3910. }
  3911. break;
  3912. case ANEG_STATE_LINK_OK:
  3913. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3914. ret = ANEG_DONE;
  3915. break;
  3916. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3917. /* ??? unimplemented */
  3918. break;
  3919. case ANEG_STATE_NEXT_PAGE_WAIT:
  3920. /* ??? unimplemented */
  3921. break;
  3922. default:
  3923. ret = ANEG_FAILED;
  3924. break;
  3925. }
  3926. return ret;
  3927. }
  3928. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3929. {
  3930. int res = 0;
  3931. struct tg3_fiber_aneginfo aninfo;
  3932. int status = ANEG_FAILED;
  3933. unsigned int tick;
  3934. u32 tmp;
  3935. tw32_f(MAC_TX_AUTO_NEG, 0);
  3936. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3937. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3938. udelay(40);
  3939. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3940. udelay(40);
  3941. memset(&aninfo, 0, sizeof(aninfo));
  3942. aninfo.flags |= MR_AN_ENABLE;
  3943. aninfo.state = ANEG_STATE_UNKNOWN;
  3944. aninfo.cur_time = 0;
  3945. tick = 0;
  3946. while (++tick < 195000) {
  3947. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3948. if (status == ANEG_DONE || status == ANEG_FAILED)
  3949. break;
  3950. udelay(1);
  3951. }
  3952. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3953. tw32_f(MAC_MODE, tp->mac_mode);
  3954. udelay(40);
  3955. *txflags = aninfo.txconfig;
  3956. *rxflags = aninfo.flags;
  3957. if (status == ANEG_DONE &&
  3958. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3959. MR_LP_ADV_FULL_DUPLEX)))
  3960. res = 1;
  3961. return res;
  3962. }
  3963. static void tg3_init_bcm8002(struct tg3 *tp)
  3964. {
  3965. u32 mac_status = tr32(MAC_STATUS);
  3966. int i;
  3967. /* Reset when initting first time or we have a link. */
  3968. if (tg3_flag(tp, INIT_COMPLETE) &&
  3969. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3970. return;
  3971. /* Set PLL lock range. */
  3972. tg3_writephy(tp, 0x16, 0x8007);
  3973. /* SW reset */
  3974. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3975. /* Wait for reset to complete. */
  3976. /* XXX schedule_timeout() ... */
  3977. for (i = 0; i < 500; i++)
  3978. udelay(10);
  3979. /* Config mode; select PMA/Ch 1 regs. */
  3980. tg3_writephy(tp, 0x10, 0x8411);
  3981. /* Enable auto-lock and comdet, select txclk for tx. */
  3982. tg3_writephy(tp, 0x11, 0x0a10);
  3983. tg3_writephy(tp, 0x18, 0x00a0);
  3984. tg3_writephy(tp, 0x16, 0x41ff);
  3985. /* Assert and deassert POR. */
  3986. tg3_writephy(tp, 0x13, 0x0400);
  3987. udelay(40);
  3988. tg3_writephy(tp, 0x13, 0x0000);
  3989. tg3_writephy(tp, 0x11, 0x0a50);
  3990. udelay(40);
  3991. tg3_writephy(tp, 0x11, 0x0a10);
  3992. /* Wait for signal to stabilize */
  3993. /* XXX schedule_timeout() ... */
  3994. for (i = 0; i < 15000; i++)
  3995. udelay(10);
  3996. /* Deselect the channel register so we can read the PHYID
  3997. * later.
  3998. */
  3999. tg3_writephy(tp, 0x10, 0x8011);
  4000. }
  4001. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4002. {
  4003. u16 flowctrl;
  4004. u32 sg_dig_ctrl, sg_dig_status;
  4005. u32 serdes_cfg, expected_sg_dig_ctrl;
  4006. int workaround, port_a;
  4007. int current_link_up;
  4008. serdes_cfg = 0;
  4009. expected_sg_dig_ctrl = 0;
  4010. workaround = 0;
  4011. port_a = 1;
  4012. current_link_up = 0;
  4013. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4014. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4015. workaround = 1;
  4016. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4017. port_a = 0;
  4018. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4019. /* preserve bits 20-23 for voltage regulator */
  4020. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4021. }
  4022. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4023. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4024. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4025. if (workaround) {
  4026. u32 val = serdes_cfg;
  4027. if (port_a)
  4028. val |= 0xc010000;
  4029. else
  4030. val |= 0x4010000;
  4031. tw32_f(MAC_SERDES_CFG, val);
  4032. }
  4033. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4034. }
  4035. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4036. tg3_setup_flow_control(tp, 0, 0);
  4037. current_link_up = 1;
  4038. }
  4039. goto out;
  4040. }
  4041. /* Want auto-negotiation. */
  4042. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4043. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4044. if (flowctrl & ADVERTISE_1000XPAUSE)
  4045. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4046. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4047. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4048. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4049. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4050. tp->serdes_counter &&
  4051. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4052. MAC_STATUS_RCVD_CFG)) ==
  4053. MAC_STATUS_PCS_SYNCED)) {
  4054. tp->serdes_counter--;
  4055. current_link_up = 1;
  4056. goto out;
  4057. }
  4058. restart_autoneg:
  4059. if (workaround)
  4060. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4061. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4062. udelay(5);
  4063. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4064. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4065. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4066. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4067. MAC_STATUS_SIGNAL_DET)) {
  4068. sg_dig_status = tr32(SG_DIG_STATUS);
  4069. mac_status = tr32(MAC_STATUS);
  4070. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4071. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4072. u32 local_adv = 0, remote_adv = 0;
  4073. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4074. local_adv |= ADVERTISE_1000XPAUSE;
  4075. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4076. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4077. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4078. remote_adv |= LPA_1000XPAUSE;
  4079. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4080. remote_adv |= LPA_1000XPAUSE_ASYM;
  4081. tp->link_config.rmt_adv =
  4082. mii_adv_to_ethtool_adv_x(remote_adv);
  4083. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4084. current_link_up = 1;
  4085. tp->serdes_counter = 0;
  4086. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4087. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4088. if (tp->serdes_counter)
  4089. tp->serdes_counter--;
  4090. else {
  4091. if (workaround) {
  4092. u32 val = serdes_cfg;
  4093. if (port_a)
  4094. val |= 0xc010000;
  4095. else
  4096. val |= 0x4010000;
  4097. tw32_f(MAC_SERDES_CFG, val);
  4098. }
  4099. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4100. udelay(40);
  4101. /* Link parallel detection - link is up */
  4102. /* only if we have PCS_SYNC and not */
  4103. /* receiving config code words */
  4104. mac_status = tr32(MAC_STATUS);
  4105. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4106. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4107. tg3_setup_flow_control(tp, 0, 0);
  4108. current_link_up = 1;
  4109. tp->phy_flags |=
  4110. TG3_PHYFLG_PARALLEL_DETECT;
  4111. tp->serdes_counter =
  4112. SERDES_PARALLEL_DET_TIMEOUT;
  4113. } else
  4114. goto restart_autoneg;
  4115. }
  4116. }
  4117. } else {
  4118. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4119. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4120. }
  4121. out:
  4122. return current_link_up;
  4123. }
  4124. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4125. {
  4126. int current_link_up = 0;
  4127. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4128. goto out;
  4129. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4130. u32 txflags, rxflags;
  4131. int i;
  4132. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4133. u32 local_adv = 0, remote_adv = 0;
  4134. if (txflags & ANEG_CFG_PS1)
  4135. local_adv |= ADVERTISE_1000XPAUSE;
  4136. if (txflags & ANEG_CFG_PS2)
  4137. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4138. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4139. remote_adv |= LPA_1000XPAUSE;
  4140. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4141. remote_adv |= LPA_1000XPAUSE_ASYM;
  4142. tp->link_config.rmt_adv =
  4143. mii_adv_to_ethtool_adv_x(remote_adv);
  4144. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4145. current_link_up = 1;
  4146. }
  4147. for (i = 0; i < 30; i++) {
  4148. udelay(20);
  4149. tw32_f(MAC_STATUS,
  4150. (MAC_STATUS_SYNC_CHANGED |
  4151. MAC_STATUS_CFG_CHANGED));
  4152. udelay(40);
  4153. if ((tr32(MAC_STATUS) &
  4154. (MAC_STATUS_SYNC_CHANGED |
  4155. MAC_STATUS_CFG_CHANGED)) == 0)
  4156. break;
  4157. }
  4158. mac_status = tr32(MAC_STATUS);
  4159. if (current_link_up == 0 &&
  4160. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4161. !(mac_status & MAC_STATUS_RCVD_CFG))
  4162. current_link_up = 1;
  4163. } else {
  4164. tg3_setup_flow_control(tp, 0, 0);
  4165. /* Forcing 1000FD link up. */
  4166. current_link_up = 1;
  4167. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4168. udelay(40);
  4169. tw32_f(MAC_MODE, tp->mac_mode);
  4170. udelay(40);
  4171. }
  4172. out:
  4173. return current_link_up;
  4174. }
  4175. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4176. {
  4177. u32 orig_pause_cfg;
  4178. u16 orig_active_speed;
  4179. u8 orig_active_duplex;
  4180. u32 mac_status;
  4181. int current_link_up;
  4182. int i;
  4183. orig_pause_cfg = tp->link_config.active_flowctrl;
  4184. orig_active_speed = tp->link_config.active_speed;
  4185. orig_active_duplex = tp->link_config.active_duplex;
  4186. if (!tg3_flag(tp, HW_AUTONEG) &&
  4187. netif_carrier_ok(tp->dev) &&
  4188. tg3_flag(tp, INIT_COMPLETE)) {
  4189. mac_status = tr32(MAC_STATUS);
  4190. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4191. MAC_STATUS_SIGNAL_DET |
  4192. MAC_STATUS_CFG_CHANGED |
  4193. MAC_STATUS_RCVD_CFG);
  4194. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4195. MAC_STATUS_SIGNAL_DET)) {
  4196. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4197. MAC_STATUS_CFG_CHANGED));
  4198. return 0;
  4199. }
  4200. }
  4201. tw32_f(MAC_TX_AUTO_NEG, 0);
  4202. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4203. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4204. tw32_f(MAC_MODE, tp->mac_mode);
  4205. udelay(40);
  4206. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4207. tg3_init_bcm8002(tp);
  4208. /* Enable link change event even when serdes polling. */
  4209. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4210. udelay(40);
  4211. current_link_up = 0;
  4212. tp->link_config.rmt_adv = 0;
  4213. mac_status = tr32(MAC_STATUS);
  4214. if (tg3_flag(tp, HW_AUTONEG))
  4215. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4216. else
  4217. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4218. tp->napi[0].hw_status->status =
  4219. (SD_STATUS_UPDATED |
  4220. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4221. for (i = 0; i < 100; i++) {
  4222. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4223. MAC_STATUS_CFG_CHANGED));
  4224. udelay(5);
  4225. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4226. MAC_STATUS_CFG_CHANGED |
  4227. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4228. break;
  4229. }
  4230. mac_status = tr32(MAC_STATUS);
  4231. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4232. current_link_up = 0;
  4233. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4234. tp->serdes_counter == 0) {
  4235. tw32_f(MAC_MODE, (tp->mac_mode |
  4236. MAC_MODE_SEND_CONFIGS));
  4237. udelay(1);
  4238. tw32_f(MAC_MODE, tp->mac_mode);
  4239. }
  4240. }
  4241. if (current_link_up == 1) {
  4242. tp->link_config.active_speed = SPEED_1000;
  4243. tp->link_config.active_duplex = DUPLEX_FULL;
  4244. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4245. LED_CTRL_LNKLED_OVERRIDE |
  4246. LED_CTRL_1000MBPS_ON));
  4247. } else {
  4248. tp->link_config.active_speed = SPEED_UNKNOWN;
  4249. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4250. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4251. LED_CTRL_LNKLED_OVERRIDE |
  4252. LED_CTRL_TRAFFIC_OVERRIDE));
  4253. }
  4254. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4255. if (current_link_up)
  4256. netif_carrier_on(tp->dev);
  4257. else
  4258. netif_carrier_off(tp->dev);
  4259. tg3_link_report(tp);
  4260. } else {
  4261. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4262. if (orig_pause_cfg != now_pause_cfg ||
  4263. orig_active_speed != tp->link_config.active_speed ||
  4264. orig_active_duplex != tp->link_config.active_duplex)
  4265. tg3_link_report(tp);
  4266. }
  4267. return 0;
  4268. }
  4269. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4270. {
  4271. int current_link_up, err = 0;
  4272. u32 bmsr, bmcr;
  4273. u16 current_speed;
  4274. u8 current_duplex;
  4275. u32 local_adv, remote_adv;
  4276. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4277. tw32_f(MAC_MODE, tp->mac_mode);
  4278. udelay(40);
  4279. tw32(MAC_EVENT, 0);
  4280. tw32_f(MAC_STATUS,
  4281. (MAC_STATUS_SYNC_CHANGED |
  4282. MAC_STATUS_CFG_CHANGED |
  4283. MAC_STATUS_MI_COMPLETION |
  4284. MAC_STATUS_LNKSTATE_CHANGED));
  4285. udelay(40);
  4286. if (force_reset)
  4287. tg3_phy_reset(tp);
  4288. current_link_up = 0;
  4289. current_speed = SPEED_UNKNOWN;
  4290. current_duplex = DUPLEX_UNKNOWN;
  4291. tp->link_config.rmt_adv = 0;
  4292. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4293. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4295. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4296. bmsr |= BMSR_LSTATUS;
  4297. else
  4298. bmsr &= ~BMSR_LSTATUS;
  4299. }
  4300. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4301. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4302. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4303. /* do nothing, just check for link up at the end */
  4304. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4305. u32 adv, newadv;
  4306. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4307. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4308. ADVERTISE_1000XPAUSE |
  4309. ADVERTISE_1000XPSE_ASYM |
  4310. ADVERTISE_SLCT);
  4311. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4312. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4313. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4314. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4315. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4316. tg3_writephy(tp, MII_BMCR, bmcr);
  4317. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4318. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4319. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4320. return err;
  4321. }
  4322. } else {
  4323. u32 new_bmcr;
  4324. bmcr &= ~BMCR_SPEED1000;
  4325. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4326. if (tp->link_config.duplex == DUPLEX_FULL)
  4327. new_bmcr |= BMCR_FULLDPLX;
  4328. if (new_bmcr != bmcr) {
  4329. /* BMCR_SPEED1000 is a reserved bit that needs
  4330. * to be set on write.
  4331. */
  4332. new_bmcr |= BMCR_SPEED1000;
  4333. /* Force a linkdown */
  4334. if (netif_carrier_ok(tp->dev)) {
  4335. u32 adv;
  4336. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4337. adv &= ~(ADVERTISE_1000XFULL |
  4338. ADVERTISE_1000XHALF |
  4339. ADVERTISE_SLCT);
  4340. tg3_writephy(tp, MII_ADVERTISE, adv);
  4341. tg3_writephy(tp, MII_BMCR, bmcr |
  4342. BMCR_ANRESTART |
  4343. BMCR_ANENABLE);
  4344. udelay(10);
  4345. netif_carrier_off(tp->dev);
  4346. }
  4347. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4348. bmcr = new_bmcr;
  4349. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4350. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4351. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4352. ASIC_REV_5714) {
  4353. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4354. bmsr |= BMSR_LSTATUS;
  4355. else
  4356. bmsr &= ~BMSR_LSTATUS;
  4357. }
  4358. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4359. }
  4360. }
  4361. if (bmsr & BMSR_LSTATUS) {
  4362. current_speed = SPEED_1000;
  4363. current_link_up = 1;
  4364. if (bmcr & BMCR_FULLDPLX)
  4365. current_duplex = DUPLEX_FULL;
  4366. else
  4367. current_duplex = DUPLEX_HALF;
  4368. local_adv = 0;
  4369. remote_adv = 0;
  4370. if (bmcr & BMCR_ANENABLE) {
  4371. u32 common;
  4372. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4373. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4374. common = local_adv & remote_adv;
  4375. if (common & (ADVERTISE_1000XHALF |
  4376. ADVERTISE_1000XFULL)) {
  4377. if (common & ADVERTISE_1000XFULL)
  4378. current_duplex = DUPLEX_FULL;
  4379. else
  4380. current_duplex = DUPLEX_HALF;
  4381. tp->link_config.rmt_adv =
  4382. mii_adv_to_ethtool_adv_x(remote_adv);
  4383. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4384. /* Link is up via parallel detect */
  4385. } else {
  4386. current_link_up = 0;
  4387. }
  4388. }
  4389. }
  4390. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4391. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4392. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4393. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4394. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4395. tw32_f(MAC_MODE, tp->mac_mode);
  4396. udelay(40);
  4397. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4398. tp->link_config.active_speed = current_speed;
  4399. tp->link_config.active_duplex = current_duplex;
  4400. if (current_link_up != netif_carrier_ok(tp->dev)) {
  4401. if (current_link_up)
  4402. netif_carrier_on(tp->dev);
  4403. else {
  4404. netif_carrier_off(tp->dev);
  4405. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4406. }
  4407. tg3_link_report(tp);
  4408. }
  4409. return err;
  4410. }
  4411. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4412. {
  4413. if (tp->serdes_counter) {
  4414. /* Give autoneg time to complete. */
  4415. tp->serdes_counter--;
  4416. return;
  4417. }
  4418. if (!netif_carrier_ok(tp->dev) &&
  4419. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4420. u32 bmcr;
  4421. tg3_readphy(tp, MII_BMCR, &bmcr);
  4422. if (bmcr & BMCR_ANENABLE) {
  4423. u32 phy1, phy2;
  4424. /* Select shadow register 0x1f */
  4425. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4426. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4427. /* Select expansion interrupt status register */
  4428. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4429. MII_TG3_DSP_EXP1_INT_STAT);
  4430. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4431. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4432. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4433. /* We have signal detect and not receiving
  4434. * config code words, link is up by parallel
  4435. * detection.
  4436. */
  4437. bmcr &= ~BMCR_ANENABLE;
  4438. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4439. tg3_writephy(tp, MII_BMCR, bmcr);
  4440. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4441. }
  4442. }
  4443. } else if (netif_carrier_ok(tp->dev) &&
  4444. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4445. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4446. u32 phy2;
  4447. /* Select expansion interrupt status register */
  4448. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4449. MII_TG3_DSP_EXP1_INT_STAT);
  4450. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4451. if (phy2 & 0x20) {
  4452. u32 bmcr;
  4453. /* Config code words received, turn on autoneg. */
  4454. tg3_readphy(tp, MII_BMCR, &bmcr);
  4455. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4456. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4457. }
  4458. }
  4459. }
  4460. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4461. {
  4462. u32 val;
  4463. int err;
  4464. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4465. err = tg3_setup_fiber_phy(tp, force_reset);
  4466. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4467. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4468. else
  4469. err = tg3_setup_copper_phy(tp, force_reset);
  4470. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4471. u32 scale;
  4472. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4473. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4474. scale = 65;
  4475. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4476. scale = 6;
  4477. else
  4478. scale = 12;
  4479. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4480. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4481. tw32(GRC_MISC_CFG, val);
  4482. }
  4483. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4484. (6 << TX_LENGTHS_IPG_SHIFT);
  4485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4486. val |= tr32(MAC_TX_LENGTHS) &
  4487. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4488. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4489. if (tp->link_config.active_speed == SPEED_1000 &&
  4490. tp->link_config.active_duplex == DUPLEX_HALF)
  4491. tw32(MAC_TX_LENGTHS, val |
  4492. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4493. else
  4494. tw32(MAC_TX_LENGTHS, val |
  4495. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4496. if (!tg3_flag(tp, 5705_PLUS)) {
  4497. if (netif_carrier_ok(tp->dev)) {
  4498. tw32(HOSTCC_STAT_COAL_TICKS,
  4499. tp->coal.stats_block_coalesce_usecs);
  4500. } else {
  4501. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4502. }
  4503. }
  4504. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4505. val = tr32(PCIE_PWR_MGMT_THRESH);
  4506. if (!netif_carrier_ok(tp->dev))
  4507. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4508. tp->pwrmgmt_thresh;
  4509. else
  4510. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4511. tw32(PCIE_PWR_MGMT_THRESH, val);
  4512. }
  4513. return err;
  4514. }
  4515. static inline int tg3_irq_sync(struct tg3 *tp)
  4516. {
  4517. return tp->irq_sync;
  4518. }
  4519. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4520. {
  4521. int i;
  4522. dst = (u32 *)((u8 *)dst + off);
  4523. for (i = 0; i < len; i += sizeof(u32))
  4524. *dst++ = tr32(off + i);
  4525. }
  4526. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4527. {
  4528. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4529. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4530. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4531. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4532. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4533. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4534. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4535. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4536. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4537. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4538. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4539. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4540. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4541. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4542. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4543. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4544. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4545. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4546. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4547. if (tg3_flag(tp, SUPPORT_MSIX))
  4548. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4549. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4550. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4551. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4552. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4553. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4554. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4555. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4556. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4557. if (!tg3_flag(tp, 5705_PLUS)) {
  4558. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4559. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4560. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4561. }
  4562. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4563. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4564. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4565. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4566. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4567. if (tg3_flag(tp, NVRAM))
  4568. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4569. }
  4570. static void tg3_dump_state(struct tg3 *tp)
  4571. {
  4572. int i;
  4573. u32 *regs;
  4574. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4575. if (!regs) {
  4576. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4577. return;
  4578. }
  4579. if (tg3_flag(tp, PCI_EXPRESS)) {
  4580. /* Read up to but not including private PCI registers */
  4581. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4582. regs[i / sizeof(u32)] = tr32(i);
  4583. } else
  4584. tg3_dump_legacy_regs(tp, regs);
  4585. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4586. if (!regs[i + 0] && !regs[i + 1] &&
  4587. !regs[i + 2] && !regs[i + 3])
  4588. continue;
  4589. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4590. i * 4,
  4591. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4592. }
  4593. kfree(regs);
  4594. for (i = 0; i < tp->irq_cnt; i++) {
  4595. struct tg3_napi *tnapi = &tp->napi[i];
  4596. /* SW status block */
  4597. netdev_err(tp->dev,
  4598. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4599. i,
  4600. tnapi->hw_status->status,
  4601. tnapi->hw_status->status_tag,
  4602. tnapi->hw_status->rx_jumbo_consumer,
  4603. tnapi->hw_status->rx_consumer,
  4604. tnapi->hw_status->rx_mini_consumer,
  4605. tnapi->hw_status->idx[0].rx_producer,
  4606. tnapi->hw_status->idx[0].tx_consumer);
  4607. netdev_err(tp->dev,
  4608. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4609. i,
  4610. tnapi->last_tag, tnapi->last_irq_tag,
  4611. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4612. tnapi->rx_rcb_ptr,
  4613. tnapi->prodring.rx_std_prod_idx,
  4614. tnapi->prodring.rx_std_cons_idx,
  4615. tnapi->prodring.rx_jmb_prod_idx,
  4616. tnapi->prodring.rx_jmb_cons_idx);
  4617. }
  4618. }
  4619. /* This is called whenever we suspect that the system chipset is re-
  4620. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4621. * is bogus tx completions. We try to recover by setting the
  4622. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4623. * in the workqueue.
  4624. */
  4625. static void tg3_tx_recover(struct tg3 *tp)
  4626. {
  4627. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4628. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4629. netdev_warn(tp->dev,
  4630. "The system may be re-ordering memory-mapped I/O "
  4631. "cycles to the network device, attempting to recover. "
  4632. "Please report the problem to the driver maintainer "
  4633. "and include system chipset information.\n");
  4634. spin_lock(&tp->lock);
  4635. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4636. spin_unlock(&tp->lock);
  4637. }
  4638. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4639. {
  4640. /* Tell compiler to fetch tx indices from memory. */
  4641. barrier();
  4642. return tnapi->tx_pending -
  4643. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4644. }
  4645. /* Tigon3 never reports partial packet sends. So we do not
  4646. * need special logic to handle SKBs that have not had all
  4647. * of their frags sent yet, like SunGEM does.
  4648. */
  4649. static void tg3_tx(struct tg3_napi *tnapi)
  4650. {
  4651. struct tg3 *tp = tnapi->tp;
  4652. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4653. u32 sw_idx = tnapi->tx_cons;
  4654. struct netdev_queue *txq;
  4655. int index = tnapi - tp->napi;
  4656. unsigned int pkts_compl = 0, bytes_compl = 0;
  4657. if (tg3_flag(tp, ENABLE_TSS))
  4658. index--;
  4659. txq = netdev_get_tx_queue(tp->dev, index);
  4660. while (sw_idx != hw_idx) {
  4661. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4662. struct sk_buff *skb = ri->skb;
  4663. int i, tx_bug = 0;
  4664. if (unlikely(skb == NULL)) {
  4665. tg3_tx_recover(tp);
  4666. return;
  4667. }
  4668. pci_unmap_single(tp->pdev,
  4669. dma_unmap_addr(ri, mapping),
  4670. skb_headlen(skb),
  4671. PCI_DMA_TODEVICE);
  4672. ri->skb = NULL;
  4673. while (ri->fragmented) {
  4674. ri->fragmented = false;
  4675. sw_idx = NEXT_TX(sw_idx);
  4676. ri = &tnapi->tx_buffers[sw_idx];
  4677. }
  4678. sw_idx = NEXT_TX(sw_idx);
  4679. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4680. ri = &tnapi->tx_buffers[sw_idx];
  4681. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4682. tx_bug = 1;
  4683. pci_unmap_page(tp->pdev,
  4684. dma_unmap_addr(ri, mapping),
  4685. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4686. PCI_DMA_TODEVICE);
  4687. while (ri->fragmented) {
  4688. ri->fragmented = false;
  4689. sw_idx = NEXT_TX(sw_idx);
  4690. ri = &tnapi->tx_buffers[sw_idx];
  4691. }
  4692. sw_idx = NEXT_TX(sw_idx);
  4693. }
  4694. pkts_compl++;
  4695. bytes_compl += skb->len;
  4696. dev_kfree_skb(skb);
  4697. if (unlikely(tx_bug)) {
  4698. tg3_tx_recover(tp);
  4699. return;
  4700. }
  4701. }
  4702. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4703. tnapi->tx_cons = sw_idx;
  4704. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4705. * before checking for netif_queue_stopped(). Without the
  4706. * memory barrier, there is a small possibility that tg3_start_xmit()
  4707. * will miss it and cause the queue to be stopped forever.
  4708. */
  4709. smp_mb();
  4710. if (unlikely(netif_tx_queue_stopped(txq) &&
  4711. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4712. __netif_tx_lock(txq, smp_processor_id());
  4713. if (netif_tx_queue_stopped(txq) &&
  4714. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4715. netif_tx_wake_queue(txq);
  4716. __netif_tx_unlock(txq);
  4717. }
  4718. }
  4719. static void tg3_frag_free(bool is_frag, void *data)
  4720. {
  4721. if (is_frag)
  4722. put_page(virt_to_head_page(data));
  4723. else
  4724. kfree(data);
  4725. }
  4726. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4727. {
  4728. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4729. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4730. if (!ri->data)
  4731. return;
  4732. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4733. map_sz, PCI_DMA_FROMDEVICE);
  4734. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4735. ri->data = NULL;
  4736. }
  4737. /* Returns size of skb allocated or < 0 on error.
  4738. *
  4739. * We only need to fill in the address because the other members
  4740. * of the RX descriptor are invariant, see tg3_init_rings.
  4741. *
  4742. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4743. * posting buffers we only dirty the first cache line of the RX
  4744. * descriptor (containing the address). Whereas for the RX status
  4745. * buffers the cpu only reads the last cacheline of the RX descriptor
  4746. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4747. */
  4748. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4749. u32 opaque_key, u32 dest_idx_unmasked,
  4750. unsigned int *frag_size)
  4751. {
  4752. struct tg3_rx_buffer_desc *desc;
  4753. struct ring_info *map;
  4754. u8 *data;
  4755. dma_addr_t mapping;
  4756. int skb_size, data_size, dest_idx;
  4757. switch (opaque_key) {
  4758. case RXD_OPAQUE_RING_STD:
  4759. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4760. desc = &tpr->rx_std[dest_idx];
  4761. map = &tpr->rx_std_buffers[dest_idx];
  4762. data_size = tp->rx_pkt_map_sz;
  4763. break;
  4764. case RXD_OPAQUE_RING_JUMBO:
  4765. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4766. desc = &tpr->rx_jmb[dest_idx].std;
  4767. map = &tpr->rx_jmb_buffers[dest_idx];
  4768. data_size = TG3_RX_JMB_MAP_SZ;
  4769. break;
  4770. default:
  4771. return -EINVAL;
  4772. }
  4773. /* Do not overwrite any of the map or rp information
  4774. * until we are sure we can commit to a new buffer.
  4775. *
  4776. * Callers depend upon this behavior and assume that
  4777. * we leave everything unchanged if we fail.
  4778. */
  4779. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4780. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4781. if (skb_size <= PAGE_SIZE) {
  4782. data = netdev_alloc_frag(skb_size);
  4783. *frag_size = skb_size;
  4784. } else {
  4785. data = kmalloc(skb_size, GFP_ATOMIC);
  4786. *frag_size = 0;
  4787. }
  4788. if (!data)
  4789. return -ENOMEM;
  4790. mapping = pci_map_single(tp->pdev,
  4791. data + TG3_RX_OFFSET(tp),
  4792. data_size,
  4793. PCI_DMA_FROMDEVICE);
  4794. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4795. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4796. return -EIO;
  4797. }
  4798. map->data = data;
  4799. dma_unmap_addr_set(map, mapping, mapping);
  4800. desc->addr_hi = ((u64)mapping >> 32);
  4801. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4802. return data_size;
  4803. }
  4804. /* We only need to move over in the address because the other
  4805. * members of the RX descriptor are invariant. See notes above
  4806. * tg3_alloc_rx_data for full details.
  4807. */
  4808. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4809. struct tg3_rx_prodring_set *dpr,
  4810. u32 opaque_key, int src_idx,
  4811. u32 dest_idx_unmasked)
  4812. {
  4813. struct tg3 *tp = tnapi->tp;
  4814. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4815. struct ring_info *src_map, *dest_map;
  4816. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4817. int dest_idx;
  4818. switch (opaque_key) {
  4819. case RXD_OPAQUE_RING_STD:
  4820. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4821. dest_desc = &dpr->rx_std[dest_idx];
  4822. dest_map = &dpr->rx_std_buffers[dest_idx];
  4823. src_desc = &spr->rx_std[src_idx];
  4824. src_map = &spr->rx_std_buffers[src_idx];
  4825. break;
  4826. case RXD_OPAQUE_RING_JUMBO:
  4827. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4828. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4829. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4830. src_desc = &spr->rx_jmb[src_idx].std;
  4831. src_map = &spr->rx_jmb_buffers[src_idx];
  4832. break;
  4833. default:
  4834. return;
  4835. }
  4836. dest_map->data = src_map->data;
  4837. dma_unmap_addr_set(dest_map, mapping,
  4838. dma_unmap_addr(src_map, mapping));
  4839. dest_desc->addr_hi = src_desc->addr_hi;
  4840. dest_desc->addr_lo = src_desc->addr_lo;
  4841. /* Ensure that the update to the skb happens after the physical
  4842. * addresses have been transferred to the new BD location.
  4843. */
  4844. smp_wmb();
  4845. src_map->data = NULL;
  4846. }
  4847. /* The RX ring scheme is composed of multiple rings which post fresh
  4848. * buffers to the chip, and one special ring the chip uses to report
  4849. * status back to the host.
  4850. *
  4851. * The special ring reports the status of received packets to the
  4852. * host. The chip does not write into the original descriptor the
  4853. * RX buffer was obtained from. The chip simply takes the original
  4854. * descriptor as provided by the host, updates the status and length
  4855. * field, then writes this into the next status ring entry.
  4856. *
  4857. * Each ring the host uses to post buffers to the chip is described
  4858. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4859. * it is first placed into the on-chip ram. When the packet's length
  4860. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4861. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4862. * which is within the range of the new packet's length is chosen.
  4863. *
  4864. * The "separate ring for rx status" scheme may sound queer, but it makes
  4865. * sense from a cache coherency perspective. If only the host writes
  4866. * to the buffer post rings, and only the chip writes to the rx status
  4867. * rings, then cache lines never move beyond shared-modified state.
  4868. * If both the host and chip were to write into the same ring, cache line
  4869. * eviction could occur since both entities want it in an exclusive state.
  4870. */
  4871. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4872. {
  4873. struct tg3 *tp = tnapi->tp;
  4874. u32 work_mask, rx_std_posted = 0;
  4875. u32 std_prod_idx, jmb_prod_idx;
  4876. u32 sw_idx = tnapi->rx_rcb_ptr;
  4877. u16 hw_idx;
  4878. int received;
  4879. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4880. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4881. /*
  4882. * We need to order the read of hw_idx and the read of
  4883. * the opaque cookie.
  4884. */
  4885. rmb();
  4886. work_mask = 0;
  4887. received = 0;
  4888. std_prod_idx = tpr->rx_std_prod_idx;
  4889. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4890. while (sw_idx != hw_idx && budget > 0) {
  4891. struct ring_info *ri;
  4892. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4893. unsigned int len;
  4894. struct sk_buff *skb;
  4895. dma_addr_t dma_addr;
  4896. u32 opaque_key, desc_idx, *post_ptr;
  4897. u8 *data;
  4898. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4899. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4900. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4901. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4902. dma_addr = dma_unmap_addr(ri, mapping);
  4903. data = ri->data;
  4904. post_ptr = &std_prod_idx;
  4905. rx_std_posted++;
  4906. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4907. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4908. dma_addr = dma_unmap_addr(ri, mapping);
  4909. data = ri->data;
  4910. post_ptr = &jmb_prod_idx;
  4911. } else
  4912. goto next_pkt_nopost;
  4913. work_mask |= opaque_key;
  4914. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4915. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4916. drop_it:
  4917. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4918. desc_idx, *post_ptr);
  4919. drop_it_no_recycle:
  4920. /* Other statistics kept track of by card. */
  4921. tp->rx_dropped++;
  4922. goto next_pkt;
  4923. }
  4924. prefetch(data + TG3_RX_OFFSET(tp));
  4925. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4926. ETH_FCS_LEN;
  4927. if (len > TG3_RX_COPY_THRESH(tp)) {
  4928. int skb_size;
  4929. unsigned int frag_size;
  4930. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  4931. *post_ptr, &frag_size);
  4932. if (skb_size < 0)
  4933. goto drop_it;
  4934. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4935. PCI_DMA_FROMDEVICE);
  4936. skb = build_skb(data, frag_size);
  4937. if (!skb) {
  4938. tg3_frag_free(frag_size != 0, data);
  4939. goto drop_it_no_recycle;
  4940. }
  4941. skb_reserve(skb, TG3_RX_OFFSET(tp));
  4942. /* Ensure that the update to the data happens
  4943. * after the usage of the old DMA mapping.
  4944. */
  4945. smp_wmb();
  4946. ri->data = NULL;
  4947. } else {
  4948. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4949. desc_idx, *post_ptr);
  4950. skb = netdev_alloc_skb(tp->dev,
  4951. len + TG3_RAW_IP_ALIGN);
  4952. if (skb == NULL)
  4953. goto drop_it_no_recycle;
  4954. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  4955. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4956. memcpy(skb->data,
  4957. data + TG3_RX_OFFSET(tp),
  4958. len);
  4959. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4960. }
  4961. skb_put(skb, len);
  4962. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4963. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4964. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4965. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4966. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4967. else
  4968. skb_checksum_none_assert(skb);
  4969. skb->protocol = eth_type_trans(skb, tp->dev);
  4970. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4971. skb->protocol != htons(ETH_P_8021Q)) {
  4972. dev_kfree_skb(skb);
  4973. goto drop_it_no_recycle;
  4974. }
  4975. if (desc->type_flags & RXD_FLAG_VLAN &&
  4976. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4977. __vlan_hwaccel_put_tag(skb,
  4978. desc->err_vlan & RXD_VLAN_MASK);
  4979. napi_gro_receive(&tnapi->napi, skb);
  4980. received++;
  4981. budget--;
  4982. next_pkt:
  4983. (*post_ptr)++;
  4984. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4985. tpr->rx_std_prod_idx = std_prod_idx &
  4986. tp->rx_std_ring_mask;
  4987. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4988. tpr->rx_std_prod_idx);
  4989. work_mask &= ~RXD_OPAQUE_RING_STD;
  4990. rx_std_posted = 0;
  4991. }
  4992. next_pkt_nopost:
  4993. sw_idx++;
  4994. sw_idx &= tp->rx_ret_ring_mask;
  4995. /* Refresh hw_idx to see if there is new work */
  4996. if (sw_idx == hw_idx) {
  4997. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4998. rmb();
  4999. }
  5000. }
  5001. /* ACK the status ring. */
  5002. tnapi->rx_rcb_ptr = sw_idx;
  5003. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5004. /* Refill RX ring(s). */
  5005. if (!tg3_flag(tp, ENABLE_RSS)) {
  5006. /* Sync BD data before updating mailbox */
  5007. wmb();
  5008. if (work_mask & RXD_OPAQUE_RING_STD) {
  5009. tpr->rx_std_prod_idx = std_prod_idx &
  5010. tp->rx_std_ring_mask;
  5011. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5012. tpr->rx_std_prod_idx);
  5013. }
  5014. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5015. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5016. tp->rx_jmb_ring_mask;
  5017. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5018. tpr->rx_jmb_prod_idx);
  5019. }
  5020. mmiowb();
  5021. } else if (work_mask) {
  5022. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5023. * updated before the producer indices can be updated.
  5024. */
  5025. smp_wmb();
  5026. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5027. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5028. if (tnapi != &tp->napi[1]) {
  5029. tp->rx_refill = true;
  5030. napi_schedule(&tp->napi[1].napi);
  5031. }
  5032. }
  5033. return received;
  5034. }
  5035. static void tg3_poll_link(struct tg3 *tp)
  5036. {
  5037. /* handle link change and other phy events */
  5038. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5039. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5040. if (sblk->status & SD_STATUS_LINK_CHG) {
  5041. sblk->status = SD_STATUS_UPDATED |
  5042. (sblk->status & ~SD_STATUS_LINK_CHG);
  5043. spin_lock(&tp->lock);
  5044. if (tg3_flag(tp, USE_PHYLIB)) {
  5045. tw32_f(MAC_STATUS,
  5046. (MAC_STATUS_SYNC_CHANGED |
  5047. MAC_STATUS_CFG_CHANGED |
  5048. MAC_STATUS_MI_COMPLETION |
  5049. MAC_STATUS_LNKSTATE_CHANGED));
  5050. udelay(40);
  5051. } else
  5052. tg3_setup_phy(tp, 0);
  5053. spin_unlock(&tp->lock);
  5054. }
  5055. }
  5056. }
  5057. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5058. struct tg3_rx_prodring_set *dpr,
  5059. struct tg3_rx_prodring_set *spr)
  5060. {
  5061. u32 si, di, cpycnt, src_prod_idx;
  5062. int i, err = 0;
  5063. while (1) {
  5064. src_prod_idx = spr->rx_std_prod_idx;
  5065. /* Make sure updates to the rx_std_buffers[] entries and the
  5066. * standard producer index are seen in the correct order.
  5067. */
  5068. smp_rmb();
  5069. if (spr->rx_std_cons_idx == src_prod_idx)
  5070. break;
  5071. if (spr->rx_std_cons_idx < src_prod_idx)
  5072. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5073. else
  5074. cpycnt = tp->rx_std_ring_mask + 1 -
  5075. spr->rx_std_cons_idx;
  5076. cpycnt = min(cpycnt,
  5077. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5078. si = spr->rx_std_cons_idx;
  5079. di = dpr->rx_std_prod_idx;
  5080. for (i = di; i < di + cpycnt; i++) {
  5081. if (dpr->rx_std_buffers[i].data) {
  5082. cpycnt = i - di;
  5083. err = -ENOSPC;
  5084. break;
  5085. }
  5086. }
  5087. if (!cpycnt)
  5088. break;
  5089. /* Ensure that updates to the rx_std_buffers ring and the
  5090. * shadowed hardware producer ring from tg3_recycle_skb() are
  5091. * ordered correctly WRT the skb check above.
  5092. */
  5093. smp_rmb();
  5094. memcpy(&dpr->rx_std_buffers[di],
  5095. &spr->rx_std_buffers[si],
  5096. cpycnt * sizeof(struct ring_info));
  5097. for (i = 0; i < cpycnt; i++, di++, si++) {
  5098. struct tg3_rx_buffer_desc *sbd, *dbd;
  5099. sbd = &spr->rx_std[si];
  5100. dbd = &dpr->rx_std[di];
  5101. dbd->addr_hi = sbd->addr_hi;
  5102. dbd->addr_lo = sbd->addr_lo;
  5103. }
  5104. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5105. tp->rx_std_ring_mask;
  5106. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5107. tp->rx_std_ring_mask;
  5108. }
  5109. while (1) {
  5110. src_prod_idx = spr->rx_jmb_prod_idx;
  5111. /* Make sure updates to the rx_jmb_buffers[] entries and
  5112. * the jumbo producer index are seen in the correct order.
  5113. */
  5114. smp_rmb();
  5115. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5116. break;
  5117. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5118. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5119. else
  5120. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5121. spr->rx_jmb_cons_idx;
  5122. cpycnt = min(cpycnt,
  5123. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5124. si = spr->rx_jmb_cons_idx;
  5125. di = dpr->rx_jmb_prod_idx;
  5126. for (i = di; i < di + cpycnt; i++) {
  5127. if (dpr->rx_jmb_buffers[i].data) {
  5128. cpycnt = i - di;
  5129. err = -ENOSPC;
  5130. break;
  5131. }
  5132. }
  5133. if (!cpycnt)
  5134. break;
  5135. /* Ensure that updates to the rx_jmb_buffers ring and the
  5136. * shadowed hardware producer ring from tg3_recycle_skb() are
  5137. * ordered correctly WRT the skb check above.
  5138. */
  5139. smp_rmb();
  5140. memcpy(&dpr->rx_jmb_buffers[di],
  5141. &spr->rx_jmb_buffers[si],
  5142. cpycnt * sizeof(struct ring_info));
  5143. for (i = 0; i < cpycnt; i++, di++, si++) {
  5144. struct tg3_rx_buffer_desc *sbd, *dbd;
  5145. sbd = &spr->rx_jmb[si].std;
  5146. dbd = &dpr->rx_jmb[di].std;
  5147. dbd->addr_hi = sbd->addr_hi;
  5148. dbd->addr_lo = sbd->addr_lo;
  5149. }
  5150. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5151. tp->rx_jmb_ring_mask;
  5152. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5153. tp->rx_jmb_ring_mask;
  5154. }
  5155. return err;
  5156. }
  5157. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5158. {
  5159. struct tg3 *tp = tnapi->tp;
  5160. /* run TX completion thread */
  5161. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5162. tg3_tx(tnapi);
  5163. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5164. return work_done;
  5165. }
  5166. if (!tnapi->rx_rcb_prod_idx)
  5167. return work_done;
  5168. /* run RX thread, within the bounds set by NAPI.
  5169. * All RX "locking" is done by ensuring outside
  5170. * code synchronizes with tg3->napi.poll()
  5171. */
  5172. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5173. work_done += tg3_rx(tnapi, budget - work_done);
  5174. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5175. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5176. int i, err = 0;
  5177. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5178. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5179. tp->rx_refill = false;
  5180. for (i = 1; i < tp->irq_cnt; i++)
  5181. err |= tg3_rx_prodring_xfer(tp, dpr,
  5182. &tp->napi[i].prodring);
  5183. wmb();
  5184. if (std_prod_idx != dpr->rx_std_prod_idx)
  5185. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5186. dpr->rx_std_prod_idx);
  5187. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5188. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5189. dpr->rx_jmb_prod_idx);
  5190. mmiowb();
  5191. if (err)
  5192. tw32_f(HOSTCC_MODE, tp->coal_now);
  5193. }
  5194. return work_done;
  5195. }
  5196. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5197. {
  5198. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5199. schedule_work(&tp->reset_task);
  5200. }
  5201. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5202. {
  5203. cancel_work_sync(&tp->reset_task);
  5204. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5205. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5206. }
  5207. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5208. {
  5209. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5210. struct tg3 *tp = tnapi->tp;
  5211. int work_done = 0;
  5212. struct tg3_hw_status *sblk = tnapi->hw_status;
  5213. while (1) {
  5214. work_done = tg3_poll_work(tnapi, work_done, budget);
  5215. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5216. goto tx_recovery;
  5217. if (unlikely(work_done >= budget))
  5218. break;
  5219. /* tp->last_tag is used in tg3_int_reenable() below
  5220. * to tell the hw how much work has been processed,
  5221. * so we must read it before checking for more work.
  5222. */
  5223. tnapi->last_tag = sblk->status_tag;
  5224. tnapi->last_irq_tag = tnapi->last_tag;
  5225. rmb();
  5226. /* check for RX/TX work to do */
  5227. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5228. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5229. /* This test here is not race free, but will reduce
  5230. * the number of interrupts by looping again.
  5231. */
  5232. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5233. continue;
  5234. napi_complete(napi);
  5235. /* Reenable interrupts. */
  5236. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5237. /* This test here is synchronized by napi_schedule()
  5238. * and napi_complete() to close the race condition.
  5239. */
  5240. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5241. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5242. HOSTCC_MODE_ENABLE |
  5243. tnapi->coal_now);
  5244. }
  5245. mmiowb();
  5246. break;
  5247. }
  5248. }
  5249. return work_done;
  5250. tx_recovery:
  5251. /* work_done is guaranteed to be less than budget. */
  5252. napi_complete(napi);
  5253. tg3_reset_task_schedule(tp);
  5254. return work_done;
  5255. }
  5256. static void tg3_process_error(struct tg3 *tp)
  5257. {
  5258. u32 val;
  5259. bool real_error = false;
  5260. if (tg3_flag(tp, ERROR_PROCESSED))
  5261. return;
  5262. /* Check Flow Attention register */
  5263. val = tr32(HOSTCC_FLOW_ATTN);
  5264. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5265. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5266. real_error = true;
  5267. }
  5268. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5269. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5270. real_error = true;
  5271. }
  5272. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5273. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5274. real_error = true;
  5275. }
  5276. if (!real_error)
  5277. return;
  5278. tg3_dump_state(tp);
  5279. tg3_flag_set(tp, ERROR_PROCESSED);
  5280. tg3_reset_task_schedule(tp);
  5281. }
  5282. static int tg3_poll(struct napi_struct *napi, int budget)
  5283. {
  5284. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5285. struct tg3 *tp = tnapi->tp;
  5286. int work_done = 0;
  5287. struct tg3_hw_status *sblk = tnapi->hw_status;
  5288. while (1) {
  5289. if (sblk->status & SD_STATUS_ERROR)
  5290. tg3_process_error(tp);
  5291. tg3_poll_link(tp);
  5292. work_done = tg3_poll_work(tnapi, work_done, budget);
  5293. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5294. goto tx_recovery;
  5295. if (unlikely(work_done >= budget))
  5296. break;
  5297. if (tg3_flag(tp, TAGGED_STATUS)) {
  5298. /* tp->last_tag is used in tg3_int_reenable() below
  5299. * to tell the hw how much work has been processed,
  5300. * so we must read it before checking for more work.
  5301. */
  5302. tnapi->last_tag = sblk->status_tag;
  5303. tnapi->last_irq_tag = tnapi->last_tag;
  5304. rmb();
  5305. } else
  5306. sblk->status &= ~SD_STATUS_UPDATED;
  5307. if (likely(!tg3_has_work(tnapi))) {
  5308. napi_complete(napi);
  5309. tg3_int_reenable(tnapi);
  5310. break;
  5311. }
  5312. }
  5313. return work_done;
  5314. tx_recovery:
  5315. /* work_done is guaranteed to be less than budget. */
  5316. napi_complete(napi);
  5317. tg3_reset_task_schedule(tp);
  5318. return work_done;
  5319. }
  5320. static void tg3_napi_disable(struct tg3 *tp)
  5321. {
  5322. int i;
  5323. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5324. napi_disable(&tp->napi[i].napi);
  5325. }
  5326. static void tg3_napi_enable(struct tg3 *tp)
  5327. {
  5328. int i;
  5329. for (i = 0; i < tp->irq_cnt; i++)
  5330. napi_enable(&tp->napi[i].napi);
  5331. }
  5332. static void tg3_napi_init(struct tg3 *tp)
  5333. {
  5334. int i;
  5335. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5336. for (i = 1; i < tp->irq_cnt; i++)
  5337. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5338. }
  5339. static void tg3_napi_fini(struct tg3 *tp)
  5340. {
  5341. int i;
  5342. for (i = 0; i < tp->irq_cnt; i++)
  5343. netif_napi_del(&tp->napi[i].napi);
  5344. }
  5345. static inline void tg3_netif_stop(struct tg3 *tp)
  5346. {
  5347. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5348. tg3_napi_disable(tp);
  5349. netif_tx_disable(tp->dev);
  5350. }
  5351. static inline void tg3_netif_start(struct tg3 *tp)
  5352. {
  5353. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5354. * appropriate so long as all callers are assured to
  5355. * have free tx slots (such as after tg3_init_hw)
  5356. */
  5357. netif_tx_wake_all_queues(tp->dev);
  5358. tg3_napi_enable(tp);
  5359. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5360. tg3_enable_ints(tp);
  5361. }
  5362. static void tg3_irq_quiesce(struct tg3 *tp)
  5363. {
  5364. int i;
  5365. BUG_ON(tp->irq_sync);
  5366. tp->irq_sync = 1;
  5367. smp_mb();
  5368. for (i = 0; i < tp->irq_cnt; i++)
  5369. synchronize_irq(tp->napi[i].irq_vec);
  5370. }
  5371. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5372. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5373. * with as well. Most of the time, this is not necessary except when
  5374. * shutting down the device.
  5375. */
  5376. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5377. {
  5378. spin_lock_bh(&tp->lock);
  5379. if (irq_sync)
  5380. tg3_irq_quiesce(tp);
  5381. }
  5382. static inline void tg3_full_unlock(struct tg3 *tp)
  5383. {
  5384. spin_unlock_bh(&tp->lock);
  5385. }
  5386. /* One-shot MSI handler - Chip automatically disables interrupt
  5387. * after sending MSI so driver doesn't have to do it.
  5388. */
  5389. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5390. {
  5391. struct tg3_napi *tnapi = dev_id;
  5392. struct tg3 *tp = tnapi->tp;
  5393. prefetch(tnapi->hw_status);
  5394. if (tnapi->rx_rcb)
  5395. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5396. if (likely(!tg3_irq_sync(tp)))
  5397. napi_schedule(&tnapi->napi);
  5398. return IRQ_HANDLED;
  5399. }
  5400. /* MSI ISR - No need to check for interrupt sharing and no need to
  5401. * flush status block and interrupt mailbox. PCI ordering rules
  5402. * guarantee that MSI will arrive after the status block.
  5403. */
  5404. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5405. {
  5406. struct tg3_napi *tnapi = dev_id;
  5407. struct tg3 *tp = tnapi->tp;
  5408. prefetch(tnapi->hw_status);
  5409. if (tnapi->rx_rcb)
  5410. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5411. /*
  5412. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5413. * chip-internal interrupt pending events.
  5414. * Writing non-zero to intr-mbox-0 additional tells the
  5415. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5416. * event coalescing.
  5417. */
  5418. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5419. if (likely(!tg3_irq_sync(tp)))
  5420. napi_schedule(&tnapi->napi);
  5421. return IRQ_RETVAL(1);
  5422. }
  5423. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5424. {
  5425. struct tg3_napi *tnapi = dev_id;
  5426. struct tg3 *tp = tnapi->tp;
  5427. struct tg3_hw_status *sblk = tnapi->hw_status;
  5428. unsigned int handled = 1;
  5429. /* In INTx mode, it is possible for the interrupt to arrive at
  5430. * the CPU before the status block posted prior to the interrupt.
  5431. * Reading the PCI State register will confirm whether the
  5432. * interrupt is ours and will flush the status block.
  5433. */
  5434. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5435. if (tg3_flag(tp, CHIP_RESETTING) ||
  5436. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5437. handled = 0;
  5438. goto out;
  5439. }
  5440. }
  5441. /*
  5442. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5443. * chip-internal interrupt pending events.
  5444. * Writing non-zero to intr-mbox-0 additional tells the
  5445. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5446. * event coalescing.
  5447. *
  5448. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5449. * spurious interrupts. The flush impacts performance but
  5450. * excessive spurious interrupts can be worse in some cases.
  5451. */
  5452. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5453. if (tg3_irq_sync(tp))
  5454. goto out;
  5455. sblk->status &= ~SD_STATUS_UPDATED;
  5456. if (likely(tg3_has_work(tnapi))) {
  5457. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5458. napi_schedule(&tnapi->napi);
  5459. } else {
  5460. /* No work, shared interrupt perhaps? re-enable
  5461. * interrupts, and flush that PCI write
  5462. */
  5463. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5464. 0x00000000);
  5465. }
  5466. out:
  5467. return IRQ_RETVAL(handled);
  5468. }
  5469. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5470. {
  5471. struct tg3_napi *tnapi = dev_id;
  5472. struct tg3 *tp = tnapi->tp;
  5473. struct tg3_hw_status *sblk = tnapi->hw_status;
  5474. unsigned int handled = 1;
  5475. /* In INTx mode, it is possible for the interrupt to arrive at
  5476. * the CPU before the status block posted prior to the interrupt.
  5477. * Reading the PCI State register will confirm whether the
  5478. * interrupt is ours and will flush the status block.
  5479. */
  5480. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5481. if (tg3_flag(tp, CHIP_RESETTING) ||
  5482. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5483. handled = 0;
  5484. goto out;
  5485. }
  5486. }
  5487. /*
  5488. * writing any value to intr-mbox-0 clears PCI INTA# and
  5489. * chip-internal interrupt pending events.
  5490. * writing non-zero to intr-mbox-0 additional tells the
  5491. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5492. * event coalescing.
  5493. *
  5494. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5495. * spurious interrupts. The flush impacts performance but
  5496. * excessive spurious interrupts can be worse in some cases.
  5497. */
  5498. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5499. /*
  5500. * In a shared interrupt configuration, sometimes other devices'
  5501. * interrupts will scream. We record the current status tag here
  5502. * so that the above check can report that the screaming interrupts
  5503. * are unhandled. Eventually they will be silenced.
  5504. */
  5505. tnapi->last_irq_tag = sblk->status_tag;
  5506. if (tg3_irq_sync(tp))
  5507. goto out;
  5508. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5509. napi_schedule(&tnapi->napi);
  5510. out:
  5511. return IRQ_RETVAL(handled);
  5512. }
  5513. /* ISR for interrupt test */
  5514. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5515. {
  5516. struct tg3_napi *tnapi = dev_id;
  5517. struct tg3 *tp = tnapi->tp;
  5518. struct tg3_hw_status *sblk = tnapi->hw_status;
  5519. if ((sblk->status & SD_STATUS_UPDATED) ||
  5520. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5521. tg3_disable_ints(tp);
  5522. return IRQ_RETVAL(1);
  5523. }
  5524. return IRQ_RETVAL(0);
  5525. }
  5526. #ifdef CONFIG_NET_POLL_CONTROLLER
  5527. static void tg3_poll_controller(struct net_device *dev)
  5528. {
  5529. int i;
  5530. struct tg3 *tp = netdev_priv(dev);
  5531. for (i = 0; i < tp->irq_cnt; i++)
  5532. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5533. }
  5534. #endif
  5535. static void tg3_tx_timeout(struct net_device *dev)
  5536. {
  5537. struct tg3 *tp = netdev_priv(dev);
  5538. if (netif_msg_tx_err(tp)) {
  5539. netdev_err(dev, "transmit timed out, resetting\n");
  5540. tg3_dump_state(tp);
  5541. }
  5542. tg3_reset_task_schedule(tp);
  5543. }
  5544. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5545. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5546. {
  5547. u32 base = (u32) mapping & 0xffffffff;
  5548. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5549. }
  5550. /* Test for DMA addresses > 40-bit */
  5551. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5552. int len)
  5553. {
  5554. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5555. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5556. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5557. return 0;
  5558. #else
  5559. return 0;
  5560. #endif
  5561. }
  5562. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5563. dma_addr_t mapping, u32 len, u32 flags,
  5564. u32 mss, u32 vlan)
  5565. {
  5566. txbd->addr_hi = ((u64) mapping >> 32);
  5567. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5568. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5569. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5570. }
  5571. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5572. dma_addr_t map, u32 len, u32 flags,
  5573. u32 mss, u32 vlan)
  5574. {
  5575. struct tg3 *tp = tnapi->tp;
  5576. bool hwbug = false;
  5577. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5578. hwbug = true;
  5579. if (tg3_4g_overflow_test(map, len))
  5580. hwbug = true;
  5581. if (tg3_40bit_overflow_test(tp, map, len))
  5582. hwbug = true;
  5583. if (tp->dma_limit) {
  5584. u32 prvidx = *entry;
  5585. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5586. while (len > tp->dma_limit && *budget) {
  5587. u32 frag_len = tp->dma_limit;
  5588. len -= tp->dma_limit;
  5589. /* Avoid the 8byte DMA problem */
  5590. if (len <= 8) {
  5591. len += tp->dma_limit / 2;
  5592. frag_len = tp->dma_limit / 2;
  5593. }
  5594. tnapi->tx_buffers[*entry].fragmented = true;
  5595. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5596. frag_len, tmp_flag, mss, vlan);
  5597. *budget -= 1;
  5598. prvidx = *entry;
  5599. *entry = NEXT_TX(*entry);
  5600. map += frag_len;
  5601. }
  5602. if (len) {
  5603. if (*budget) {
  5604. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5605. len, flags, mss, vlan);
  5606. *budget -= 1;
  5607. *entry = NEXT_TX(*entry);
  5608. } else {
  5609. hwbug = true;
  5610. tnapi->tx_buffers[prvidx].fragmented = false;
  5611. }
  5612. }
  5613. } else {
  5614. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5615. len, flags, mss, vlan);
  5616. *entry = NEXT_TX(*entry);
  5617. }
  5618. return hwbug;
  5619. }
  5620. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5621. {
  5622. int i;
  5623. struct sk_buff *skb;
  5624. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5625. skb = txb->skb;
  5626. txb->skb = NULL;
  5627. pci_unmap_single(tnapi->tp->pdev,
  5628. dma_unmap_addr(txb, mapping),
  5629. skb_headlen(skb),
  5630. PCI_DMA_TODEVICE);
  5631. while (txb->fragmented) {
  5632. txb->fragmented = false;
  5633. entry = NEXT_TX(entry);
  5634. txb = &tnapi->tx_buffers[entry];
  5635. }
  5636. for (i = 0; i <= last; i++) {
  5637. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5638. entry = NEXT_TX(entry);
  5639. txb = &tnapi->tx_buffers[entry];
  5640. pci_unmap_page(tnapi->tp->pdev,
  5641. dma_unmap_addr(txb, mapping),
  5642. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5643. while (txb->fragmented) {
  5644. txb->fragmented = false;
  5645. entry = NEXT_TX(entry);
  5646. txb = &tnapi->tx_buffers[entry];
  5647. }
  5648. }
  5649. }
  5650. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5651. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5652. struct sk_buff **pskb,
  5653. u32 *entry, u32 *budget,
  5654. u32 base_flags, u32 mss, u32 vlan)
  5655. {
  5656. struct tg3 *tp = tnapi->tp;
  5657. struct sk_buff *new_skb, *skb = *pskb;
  5658. dma_addr_t new_addr = 0;
  5659. int ret = 0;
  5660. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5661. new_skb = skb_copy(skb, GFP_ATOMIC);
  5662. else {
  5663. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5664. new_skb = skb_copy_expand(skb,
  5665. skb_headroom(skb) + more_headroom,
  5666. skb_tailroom(skb), GFP_ATOMIC);
  5667. }
  5668. if (!new_skb) {
  5669. ret = -1;
  5670. } else {
  5671. /* New SKB is guaranteed to be linear. */
  5672. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5673. PCI_DMA_TODEVICE);
  5674. /* Make sure the mapping succeeded */
  5675. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5676. dev_kfree_skb(new_skb);
  5677. ret = -1;
  5678. } else {
  5679. u32 save_entry = *entry;
  5680. base_flags |= TXD_FLAG_END;
  5681. tnapi->tx_buffers[*entry].skb = new_skb;
  5682. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5683. mapping, new_addr);
  5684. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5685. new_skb->len, base_flags,
  5686. mss, vlan)) {
  5687. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5688. dev_kfree_skb(new_skb);
  5689. ret = -1;
  5690. }
  5691. }
  5692. }
  5693. dev_kfree_skb(skb);
  5694. *pskb = new_skb;
  5695. return ret;
  5696. }
  5697. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5698. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5699. * TSO header is greater than 80 bytes.
  5700. */
  5701. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5702. {
  5703. struct sk_buff *segs, *nskb;
  5704. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5705. /* Estimate the number of fragments in the worst case */
  5706. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5707. netif_stop_queue(tp->dev);
  5708. /* netif_tx_stop_queue() must be done before checking
  5709. * checking tx index in tg3_tx_avail() below, because in
  5710. * tg3_tx(), we update tx index before checking for
  5711. * netif_tx_queue_stopped().
  5712. */
  5713. smp_mb();
  5714. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5715. return NETDEV_TX_BUSY;
  5716. netif_wake_queue(tp->dev);
  5717. }
  5718. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5719. if (IS_ERR(segs))
  5720. goto tg3_tso_bug_end;
  5721. do {
  5722. nskb = segs;
  5723. segs = segs->next;
  5724. nskb->next = NULL;
  5725. tg3_start_xmit(nskb, tp->dev);
  5726. } while (segs);
  5727. tg3_tso_bug_end:
  5728. dev_kfree_skb(skb);
  5729. return NETDEV_TX_OK;
  5730. }
  5731. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5732. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5733. */
  5734. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5735. {
  5736. struct tg3 *tp = netdev_priv(dev);
  5737. u32 len, entry, base_flags, mss, vlan = 0;
  5738. u32 budget;
  5739. int i = -1, would_hit_hwbug;
  5740. dma_addr_t mapping;
  5741. struct tg3_napi *tnapi;
  5742. struct netdev_queue *txq;
  5743. unsigned int last;
  5744. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5745. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5746. if (tg3_flag(tp, ENABLE_TSS))
  5747. tnapi++;
  5748. budget = tg3_tx_avail(tnapi);
  5749. /* We are running in BH disabled context with netif_tx_lock
  5750. * and TX reclaim runs via tp->napi.poll inside of a software
  5751. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5752. * no IRQ context deadlocks to worry about either. Rejoice!
  5753. */
  5754. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5755. if (!netif_tx_queue_stopped(txq)) {
  5756. netif_tx_stop_queue(txq);
  5757. /* This is a hard error, log it. */
  5758. netdev_err(dev,
  5759. "BUG! Tx Ring full when queue awake!\n");
  5760. }
  5761. return NETDEV_TX_BUSY;
  5762. }
  5763. entry = tnapi->tx_prod;
  5764. base_flags = 0;
  5765. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5766. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5767. mss = skb_shinfo(skb)->gso_size;
  5768. if (mss) {
  5769. struct iphdr *iph;
  5770. u32 tcp_opt_len, hdr_len;
  5771. if (skb_header_cloned(skb) &&
  5772. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5773. goto drop;
  5774. iph = ip_hdr(skb);
  5775. tcp_opt_len = tcp_optlen(skb);
  5776. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5777. if (!skb_is_gso_v6(skb)) {
  5778. iph->check = 0;
  5779. iph->tot_len = htons(mss + hdr_len);
  5780. }
  5781. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5782. tg3_flag(tp, TSO_BUG))
  5783. return tg3_tso_bug(tp, skb);
  5784. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5785. TXD_FLAG_CPU_POST_DMA);
  5786. if (tg3_flag(tp, HW_TSO_1) ||
  5787. tg3_flag(tp, HW_TSO_2) ||
  5788. tg3_flag(tp, HW_TSO_3)) {
  5789. tcp_hdr(skb)->check = 0;
  5790. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5791. } else
  5792. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5793. iph->daddr, 0,
  5794. IPPROTO_TCP,
  5795. 0);
  5796. if (tg3_flag(tp, HW_TSO_3)) {
  5797. mss |= (hdr_len & 0xc) << 12;
  5798. if (hdr_len & 0x10)
  5799. base_flags |= 0x00000010;
  5800. base_flags |= (hdr_len & 0x3e0) << 5;
  5801. } else if (tg3_flag(tp, HW_TSO_2))
  5802. mss |= hdr_len << 9;
  5803. else if (tg3_flag(tp, HW_TSO_1) ||
  5804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5805. if (tcp_opt_len || iph->ihl > 5) {
  5806. int tsflags;
  5807. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5808. mss |= (tsflags << 11);
  5809. }
  5810. } else {
  5811. if (tcp_opt_len || iph->ihl > 5) {
  5812. int tsflags;
  5813. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5814. base_flags |= tsflags << 12;
  5815. }
  5816. }
  5817. }
  5818. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5819. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5820. base_flags |= TXD_FLAG_JMB_PKT;
  5821. if (vlan_tx_tag_present(skb)) {
  5822. base_flags |= TXD_FLAG_VLAN;
  5823. vlan = vlan_tx_tag_get(skb);
  5824. }
  5825. len = skb_headlen(skb);
  5826. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5827. if (pci_dma_mapping_error(tp->pdev, mapping))
  5828. goto drop;
  5829. tnapi->tx_buffers[entry].skb = skb;
  5830. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5831. would_hit_hwbug = 0;
  5832. if (tg3_flag(tp, 5701_DMA_BUG))
  5833. would_hit_hwbug = 1;
  5834. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  5835. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  5836. mss, vlan)) {
  5837. would_hit_hwbug = 1;
  5838. } else if (skb_shinfo(skb)->nr_frags > 0) {
  5839. u32 tmp_mss = mss;
  5840. if (!tg3_flag(tp, HW_TSO_1) &&
  5841. !tg3_flag(tp, HW_TSO_2) &&
  5842. !tg3_flag(tp, HW_TSO_3))
  5843. tmp_mss = 0;
  5844. /* Now loop through additional data
  5845. * fragments, and queue them.
  5846. */
  5847. last = skb_shinfo(skb)->nr_frags - 1;
  5848. for (i = 0; i <= last; i++) {
  5849. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5850. len = skb_frag_size(frag);
  5851. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  5852. len, DMA_TO_DEVICE);
  5853. tnapi->tx_buffers[entry].skb = NULL;
  5854. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5855. mapping);
  5856. if (dma_mapping_error(&tp->pdev->dev, mapping))
  5857. goto dma_error;
  5858. if (!budget ||
  5859. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  5860. len, base_flags |
  5861. ((i == last) ? TXD_FLAG_END : 0),
  5862. tmp_mss, vlan)) {
  5863. would_hit_hwbug = 1;
  5864. break;
  5865. }
  5866. }
  5867. }
  5868. if (would_hit_hwbug) {
  5869. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  5870. /* If the workaround fails due to memory/mapping
  5871. * failure, silently drop this packet.
  5872. */
  5873. entry = tnapi->tx_prod;
  5874. budget = tg3_tx_avail(tnapi);
  5875. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  5876. base_flags, mss, vlan))
  5877. goto drop_nofree;
  5878. }
  5879. skb_tx_timestamp(skb);
  5880. netdev_tx_sent_queue(txq, skb->len);
  5881. /* Sync BD data before updating mailbox */
  5882. wmb();
  5883. /* Packets are ready, update Tx producer idx local and on card. */
  5884. tw32_tx_mbox(tnapi->prodmbox, entry);
  5885. tnapi->tx_prod = entry;
  5886. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5887. netif_tx_stop_queue(txq);
  5888. /* netif_tx_stop_queue() must be done before checking
  5889. * checking tx index in tg3_tx_avail() below, because in
  5890. * tg3_tx(), we update tx index before checking for
  5891. * netif_tx_queue_stopped().
  5892. */
  5893. smp_mb();
  5894. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5895. netif_tx_wake_queue(txq);
  5896. }
  5897. mmiowb();
  5898. return NETDEV_TX_OK;
  5899. dma_error:
  5900. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  5901. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5902. drop:
  5903. dev_kfree_skb(skb);
  5904. drop_nofree:
  5905. tp->tx_dropped++;
  5906. return NETDEV_TX_OK;
  5907. }
  5908. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  5909. {
  5910. if (enable) {
  5911. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  5912. MAC_MODE_PORT_MODE_MASK);
  5913. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5914. if (!tg3_flag(tp, 5705_PLUS))
  5915. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5916. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  5917. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  5918. else
  5919. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5920. } else {
  5921. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5922. if (tg3_flag(tp, 5705_PLUS) ||
  5923. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  5924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  5925. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5926. }
  5927. tw32(MAC_MODE, tp->mac_mode);
  5928. udelay(40);
  5929. }
  5930. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  5931. {
  5932. u32 val, bmcr, mac_mode, ptest = 0;
  5933. tg3_phy_toggle_apd(tp, false);
  5934. tg3_phy_toggle_automdix(tp, 0);
  5935. if (extlpbk && tg3_phy_set_extloopbk(tp))
  5936. return -EIO;
  5937. bmcr = BMCR_FULLDPLX;
  5938. switch (speed) {
  5939. case SPEED_10:
  5940. break;
  5941. case SPEED_100:
  5942. bmcr |= BMCR_SPEED100;
  5943. break;
  5944. case SPEED_1000:
  5945. default:
  5946. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  5947. speed = SPEED_100;
  5948. bmcr |= BMCR_SPEED100;
  5949. } else {
  5950. speed = SPEED_1000;
  5951. bmcr |= BMCR_SPEED1000;
  5952. }
  5953. }
  5954. if (extlpbk) {
  5955. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  5956. tg3_readphy(tp, MII_CTRL1000, &val);
  5957. val |= CTL1000_AS_MASTER |
  5958. CTL1000_ENABLE_MASTER;
  5959. tg3_writephy(tp, MII_CTRL1000, val);
  5960. } else {
  5961. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  5962. MII_TG3_FET_PTEST_TRIM_2;
  5963. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  5964. }
  5965. } else
  5966. bmcr |= BMCR_LOOPBACK;
  5967. tg3_writephy(tp, MII_BMCR, bmcr);
  5968. /* The write needs to be flushed for the FETs */
  5969. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  5970. tg3_readphy(tp, MII_BMCR, &bmcr);
  5971. udelay(40);
  5972. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  5973. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  5974. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  5975. MII_TG3_FET_PTEST_FRC_TX_LINK |
  5976. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  5977. /* The write needs to be flushed for the AC131 */
  5978. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  5979. }
  5980. /* Reset to prevent losing 1st rx packet intermittently */
  5981. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  5982. tg3_flag(tp, 5780_CLASS)) {
  5983. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5984. udelay(10);
  5985. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5986. }
  5987. mac_mode = tp->mac_mode &
  5988. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  5989. if (speed == SPEED_1000)
  5990. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  5991. else
  5992. mac_mode |= MAC_MODE_PORT_MODE_MII;
  5993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  5994. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  5995. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  5996. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  5997. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  5998. mac_mode |= MAC_MODE_LINK_POLARITY;
  5999. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6000. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6001. }
  6002. tw32(MAC_MODE, mac_mode);
  6003. udelay(40);
  6004. return 0;
  6005. }
  6006. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6007. {
  6008. struct tg3 *tp = netdev_priv(dev);
  6009. if (features & NETIF_F_LOOPBACK) {
  6010. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6011. return;
  6012. spin_lock_bh(&tp->lock);
  6013. tg3_mac_loopback(tp, true);
  6014. netif_carrier_on(tp->dev);
  6015. spin_unlock_bh(&tp->lock);
  6016. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6017. } else {
  6018. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6019. return;
  6020. spin_lock_bh(&tp->lock);
  6021. tg3_mac_loopback(tp, false);
  6022. /* Force link status check */
  6023. tg3_setup_phy(tp, 1);
  6024. spin_unlock_bh(&tp->lock);
  6025. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6026. }
  6027. }
  6028. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6029. netdev_features_t features)
  6030. {
  6031. struct tg3 *tp = netdev_priv(dev);
  6032. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6033. features &= ~NETIF_F_ALL_TSO;
  6034. return features;
  6035. }
  6036. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6037. {
  6038. netdev_features_t changed = dev->features ^ features;
  6039. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6040. tg3_set_loopback(dev, features);
  6041. return 0;
  6042. }
  6043. static void tg3_rx_prodring_free(struct tg3 *tp,
  6044. struct tg3_rx_prodring_set *tpr)
  6045. {
  6046. int i;
  6047. if (tpr != &tp->napi[0].prodring) {
  6048. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6049. i = (i + 1) & tp->rx_std_ring_mask)
  6050. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6051. tp->rx_pkt_map_sz);
  6052. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6053. for (i = tpr->rx_jmb_cons_idx;
  6054. i != tpr->rx_jmb_prod_idx;
  6055. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6056. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6057. TG3_RX_JMB_MAP_SZ);
  6058. }
  6059. }
  6060. return;
  6061. }
  6062. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6063. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6064. tp->rx_pkt_map_sz);
  6065. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6066. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6067. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6068. TG3_RX_JMB_MAP_SZ);
  6069. }
  6070. }
  6071. /* Initialize rx rings for packet processing.
  6072. *
  6073. * The chip has been shut down and the driver detached from
  6074. * the networking, so no interrupts or new tx packets will
  6075. * end up in the driver. tp->{tx,}lock are held and thus
  6076. * we may not sleep.
  6077. */
  6078. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6079. struct tg3_rx_prodring_set *tpr)
  6080. {
  6081. u32 i, rx_pkt_dma_sz;
  6082. tpr->rx_std_cons_idx = 0;
  6083. tpr->rx_std_prod_idx = 0;
  6084. tpr->rx_jmb_cons_idx = 0;
  6085. tpr->rx_jmb_prod_idx = 0;
  6086. if (tpr != &tp->napi[0].prodring) {
  6087. memset(&tpr->rx_std_buffers[0], 0,
  6088. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6089. if (tpr->rx_jmb_buffers)
  6090. memset(&tpr->rx_jmb_buffers[0], 0,
  6091. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6092. goto done;
  6093. }
  6094. /* Zero out all descriptors. */
  6095. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6096. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6097. if (tg3_flag(tp, 5780_CLASS) &&
  6098. tp->dev->mtu > ETH_DATA_LEN)
  6099. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6100. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6101. /* Initialize invariants of the rings, we only set this
  6102. * stuff once. This works because the card does not
  6103. * write into the rx buffer posting rings.
  6104. */
  6105. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6106. struct tg3_rx_buffer_desc *rxd;
  6107. rxd = &tpr->rx_std[i];
  6108. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6109. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6110. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6111. (i << RXD_OPAQUE_INDEX_SHIFT));
  6112. }
  6113. /* Now allocate fresh SKBs for each rx ring. */
  6114. for (i = 0; i < tp->rx_pending; i++) {
  6115. unsigned int frag_size;
  6116. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6117. &frag_size) < 0) {
  6118. netdev_warn(tp->dev,
  6119. "Using a smaller RX standard ring. Only "
  6120. "%d out of %d buffers were allocated "
  6121. "successfully\n", i, tp->rx_pending);
  6122. if (i == 0)
  6123. goto initfail;
  6124. tp->rx_pending = i;
  6125. break;
  6126. }
  6127. }
  6128. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6129. goto done;
  6130. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6131. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6132. goto done;
  6133. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6134. struct tg3_rx_buffer_desc *rxd;
  6135. rxd = &tpr->rx_jmb[i].std;
  6136. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6137. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6138. RXD_FLAG_JUMBO;
  6139. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6140. (i << RXD_OPAQUE_INDEX_SHIFT));
  6141. }
  6142. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6143. unsigned int frag_size;
  6144. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6145. &frag_size) < 0) {
  6146. netdev_warn(tp->dev,
  6147. "Using a smaller RX jumbo ring. Only %d "
  6148. "out of %d buffers were allocated "
  6149. "successfully\n", i, tp->rx_jumbo_pending);
  6150. if (i == 0)
  6151. goto initfail;
  6152. tp->rx_jumbo_pending = i;
  6153. break;
  6154. }
  6155. }
  6156. done:
  6157. return 0;
  6158. initfail:
  6159. tg3_rx_prodring_free(tp, tpr);
  6160. return -ENOMEM;
  6161. }
  6162. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6163. struct tg3_rx_prodring_set *tpr)
  6164. {
  6165. kfree(tpr->rx_std_buffers);
  6166. tpr->rx_std_buffers = NULL;
  6167. kfree(tpr->rx_jmb_buffers);
  6168. tpr->rx_jmb_buffers = NULL;
  6169. if (tpr->rx_std) {
  6170. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6171. tpr->rx_std, tpr->rx_std_mapping);
  6172. tpr->rx_std = NULL;
  6173. }
  6174. if (tpr->rx_jmb) {
  6175. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6176. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6177. tpr->rx_jmb = NULL;
  6178. }
  6179. }
  6180. static int tg3_rx_prodring_init(struct tg3 *tp,
  6181. struct tg3_rx_prodring_set *tpr)
  6182. {
  6183. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6184. GFP_KERNEL);
  6185. if (!tpr->rx_std_buffers)
  6186. return -ENOMEM;
  6187. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6188. TG3_RX_STD_RING_BYTES(tp),
  6189. &tpr->rx_std_mapping,
  6190. GFP_KERNEL);
  6191. if (!tpr->rx_std)
  6192. goto err_out;
  6193. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6194. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6195. GFP_KERNEL);
  6196. if (!tpr->rx_jmb_buffers)
  6197. goto err_out;
  6198. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6199. TG3_RX_JMB_RING_BYTES(tp),
  6200. &tpr->rx_jmb_mapping,
  6201. GFP_KERNEL);
  6202. if (!tpr->rx_jmb)
  6203. goto err_out;
  6204. }
  6205. return 0;
  6206. err_out:
  6207. tg3_rx_prodring_fini(tp, tpr);
  6208. return -ENOMEM;
  6209. }
  6210. /* Free up pending packets in all rx/tx rings.
  6211. *
  6212. * The chip has been shut down and the driver detached from
  6213. * the networking, so no interrupts or new tx packets will
  6214. * end up in the driver. tp->{tx,}lock is not held and we are not
  6215. * in an interrupt context and thus may sleep.
  6216. */
  6217. static void tg3_free_rings(struct tg3 *tp)
  6218. {
  6219. int i, j;
  6220. for (j = 0; j < tp->irq_cnt; j++) {
  6221. struct tg3_napi *tnapi = &tp->napi[j];
  6222. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6223. if (!tnapi->tx_buffers)
  6224. continue;
  6225. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6226. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6227. if (!skb)
  6228. continue;
  6229. tg3_tx_skb_unmap(tnapi, i,
  6230. skb_shinfo(skb)->nr_frags - 1);
  6231. dev_kfree_skb_any(skb);
  6232. }
  6233. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6234. }
  6235. }
  6236. /* Initialize tx/rx rings for packet processing.
  6237. *
  6238. * The chip has been shut down and the driver detached from
  6239. * the networking, so no interrupts or new tx packets will
  6240. * end up in the driver. tp->{tx,}lock are held and thus
  6241. * we may not sleep.
  6242. */
  6243. static int tg3_init_rings(struct tg3 *tp)
  6244. {
  6245. int i;
  6246. /* Free up all the SKBs. */
  6247. tg3_free_rings(tp);
  6248. for (i = 0; i < tp->irq_cnt; i++) {
  6249. struct tg3_napi *tnapi = &tp->napi[i];
  6250. tnapi->last_tag = 0;
  6251. tnapi->last_irq_tag = 0;
  6252. tnapi->hw_status->status = 0;
  6253. tnapi->hw_status->status_tag = 0;
  6254. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6255. tnapi->tx_prod = 0;
  6256. tnapi->tx_cons = 0;
  6257. if (tnapi->tx_ring)
  6258. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6259. tnapi->rx_rcb_ptr = 0;
  6260. if (tnapi->rx_rcb)
  6261. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6262. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6263. tg3_free_rings(tp);
  6264. return -ENOMEM;
  6265. }
  6266. }
  6267. return 0;
  6268. }
  6269. /*
  6270. * Must not be invoked with interrupt sources disabled and
  6271. * the hardware shutdown down.
  6272. */
  6273. static void tg3_free_consistent(struct tg3 *tp)
  6274. {
  6275. int i;
  6276. for (i = 0; i < tp->irq_cnt; i++) {
  6277. struct tg3_napi *tnapi = &tp->napi[i];
  6278. if (tnapi->tx_ring) {
  6279. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6280. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6281. tnapi->tx_ring = NULL;
  6282. }
  6283. kfree(tnapi->tx_buffers);
  6284. tnapi->tx_buffers = NULL;
  6285. if (tnapi->rx_rcb) {
  6286. dma_free_coherent(&tp->pdev->dev,
  6287. TG3_RX_RCB_RING_BYTES(tp),
  6288. tnapi->rx_rcb,
  6289. tnapi->rx_rcb_mapping);
  6290. tnapi->rx_rcb = NULL;
  6291. }
  6292. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6293. if (tnapi->hw_status) {
  6294. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6295. tnapi->hw_status,
  6296. tnapi->status_mapping);
  6297. tnapi->hw_status = NULL;
  6298. }
  6299. }
  6300. if (tp->hw_stats) {
  6301. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6302. tp->hw_stats, tp->stats_mapping);
  6303. tp->hw_stats = NULL;
  6304. }
  6305. }
  6306. /*
  6307. * Must not be invoked with interrupt sources disabled and
  6308. * the hardware shutdown down. Can sleep.
  6309. */
  6310. static int tg3_alloc_consistent(struct tg3 *tp)
  6311. {
  6312. int i;
  6313. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6314. sizeof(struct tg3_hw_stats),
  6315. &tp->stats_mapping,
  6316. GFP_KERNEL);
  6317. if (!tp->hw_stats)
  6318. goto err_out;
  6319. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6320. for (i = 0; i < tp->irq_cnt; i++) {
  6321. struct tg3_napi *tnapi = &tp->napi[i];
  6322. struct tg3_hw_status *sblk;
  6323. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6324. TG3_HW_STATUS_SIZE,
  6325. &tnapi->status_mapping,
  6326. GFP_KERNEL);
  6327. if (!tnapi->hw_status)
  6328. goto err_out;
  6329. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6330. sblk = tnapi->hw_status;
  6331. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6332. goto err_out;
  6333. /* If multivector TSS is enabled, vector 0 does not handle
  6334. * tx interrupts. Don't allocate any resources for it.
  6335. */
  6336. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  6337. (i && tg3_flag(tp, ENABLE_TSS))) {
  6338. tnapi->tx_buffers = kzalloc(
  6339. sizeof(struct tg3_tx_ring_info) *
  6340. TG3_TX_RING_SIZE, GFP_KERNEL);
  6341. if (!tnapi->tx_buffers)
  6342. goto err_out;
  6343. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6344. TG3_TX_RING_BYTES,
  6345. &tnapi->tx_desc_mapping,
  6346. GFP_KERNEL);
  6347. if (!tnapi->tx_ring)
  6348. goto err_out;
  6349. }
  6350. /*
  6351. * When RSS is enabled, the status block format changes
  6352. * slightly. The "rx_jumbo_consumer", "reserved",
  6353. * and "rx_mini_consumer" members get mapped to the
  6354. * other three rx return ring producer indexes.
  6355. */
  6356. switch (i) {
  6357. default:
  6358. if (tg3_flag(tp, ENABLE_RSS)) {
  6359. tnapi->rx_rcb_prod_idx = NULL;
  6360. break;
  6361. }
  6362. /* Fall through */
  6363. case 1:
  6364. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6365. break;
  6366. case 2:
  6367. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  6368. break;
  6369. case 3:
  6370. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  6371. break;
  6372. case 4:
  6373. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  6374. break;
  6375. }
  6376. /*
  6377. * If multivector RSS is enabled, vector 0 does not handle
  6378. * rx or tx interrupts. Don't allocate any resources for it.
  6379. */
  6380. if (!i && tg3_flag(tp, ENABLE_RSS))
  6381. continue;
  6382. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6383. TG3_RX_RCB_RING_BYTES(tp),
  6384. &tnapi->rx_rcb_mapping,
  6385. GFP_KERNEL);
  6386. if (!tnapi->rx_rcb)
  6387. goto err_out;
  6388. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6389. }
  6390. return 0;
  6391. err_out:
  6392. tg3_free_consistent(tp);
  6393. return -ENOMEM;
  6394. }
  6395. #define MAX_WAIT_CNT 1000
  6396. /* To stop a block, clear the enable bit and poll till it
  6397. * clears. tp->lock is held.
  6398. */
  6399. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6400. {
  6401. unsigned int i;
  6402. u32 val;
  6403. if (tg3_flag(tp, 5705_PLUS)) {
  6404. switch (ofs) {
  6405. case RCVLSC_MODE:
  6406. case DMAC_MODE:
  6407. case MBFREE_MODE:
  6408. case BUFMGR_MODE:
  6409. case MEMARB_MODE:
  6410. /* We can't enable/disable these bits of the
  6411. * 5705/5750, just say success.
  6412. */
  6413. return 0;
  6414. default:
  6415. break;
  6416. }
  6417. }
  6418. val = tr32(ofs);
  6419. val &= ~enable_bit;
  6420. tw32_f(ofs, val);
  6421. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6422. udelay(100);
  6423. val = tr32(ofs);
  6424. if ((val & enable_bit) == 0)
  6425. break;
  6426. }
  6427. if (i == MAX_WAIT_CNT && !silent) {
  6428. dev_err(&tp->pdev->dev,
  6429. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6430. ofs, enable_bit);
  6431. return -ENODEV;
  6432. }
  6433. return 0;
  6434. }
  6435. /* tp->lock is held. */
  6436. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6437. {
  6438. int i, err;
  6439. tg3_disable_ints(tp);
  6440. tp->rx_mode &= ~RX_MODE_ENABLE;
  6441. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6442. udelay(10);
  6443. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6444. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6445. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6446. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6447. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6448. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6449. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6450. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6451. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6452. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6453. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6454. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6455. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6456. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6457. tw32_f(MAC_MODE, tp->mac_mode);
  6458. udelay(40);
  6459. tp->tx_mode &= ~TX_MODE_ENABLE;
  6460. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6461. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6462. udelay(100);
  6463. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6464. break;
  6465. }
  6466. if (i >= MAX_WAIT_CNT) {
  6467. dev_err(&tp->pdev->dev,
  6468. "%s timed out, TX_MODE_ENABLE will not clear "
  6469. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6470. err |= -ENODEV;
  6471. }
  6472. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6473. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6474. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6475. tw32(FTQ_RESET, 0xffffffff);
  6476. tw32(FTQ_RESET, 0x00000000);
  6477. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6478. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6479. for (i = 0; i < tp->irq_cnt; i++) {
  6480. struct tg3_napi *tnapi = &tp->napi[i];
  6481. if (tnapi->hw_status)
  6482. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6483. }
  6484. return err;
  6485. }
  6486. /* Save PCI command register before chip reset */
  6487. static void tg3_save_pci_state(struct tg3 *tp)
  6488. {
  6489. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6490. }
  6491. /* Restore PCI state after chip reset */
  6492. static void tg3_restore_pci_state(struct tg3 *tp)
  6493. {
  6494. u32 val;
  6495. /* Re-enable indirect register accesses. */
  6496. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6497. tp->misc_host_ctrl);
  6498. /* Set MAX PCI retry to zero. */
  6499. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6500. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6501. tg3_flag(tp, PCIX_MODE))
  6502. val |= PCISTATE_RETRY_SAME_DMA;
  6503. /* Allow reads and writes to the APE register and memory space. */
  6504. if (tg3_flag(tp, ENABLE_APE))
  6505. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6506. PCISTATE_ALLOW_APE_SHMEM_WR |
  6507. PCISTATE_ALLOW_APE_PSPACE_WR;
  6508. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6509. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6510. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6511. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6512. tp->pci_cacheline_sz);
  6513. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6514. tp->pci_lat_timer);
  6515. }
  6516. /* Make sure PCI-X relaxed ordering bit is clear. */
  6517. if (tg3_flag(tp, PCIX_MODE)) {
  6518. u16 pcix_cmd;
  6519. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6520. &pcix_cmd);
  6521. pcix_cmd &= ~PCI_X_CMD_ERO;
  6522. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6523. pcix_cmd);
  6524. }
  6525. if (tg3_flag(tp, 5780_CLASS)) {
  6526. /* Chip reset on 5780 will reset MSI enable bit,
  6527. * so need to restore it.
  6528. */
  6529. if (tg3_flag(tp, USING_MSI)) {
  6530. u16 ctrl;
  6531. pci_read_config_word(tp->pdev,
  6532. tp->msi_cap + PCI_MSI_FLAGS,
  6533. &ctrl);
  6534. pci_write_config_word(tp->pdev,
  6535. tp->msi_cap + PCI_MSI_FLAGS,
  6536. ctrl | PCI_MSI_FLAGS_ENABLE);
  6537. val = tr32(MSGINT_MODE);
  6538. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6539. }
  6540. }
  6541. }
  6542. /* tp->lock is held. */
  6543. static int tg3_chip_reset(struct tg3 *tp)
  6544. {
  6545. u32 val;
  6546. void (*write_op)(struct tg3 *, u32, u32);
  6547. int i, err;
  6548. tg3_nvram_lock(tp);
  6549. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6550. /* No matching tg3_nvram_unlock() after this because
  6551. * chip reset below will undo the nvram lock.
  6552. */
  6553. tp->nvram_lock_cnt = 0;
  6554. /* GRC_MISC_CFG core clock reset will clear the memory
  6555. * enable bit in PCI register 4 and the MSI enable bit
  6556. * on some chips, so we save relevant registers here.
  6557. */
  6558. tg3_save_pci_state(tp);
  6559. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6560. tg3_flag(tp, 5755_PLUS))
  6561. tw32(GRC_FASTBOOT_PC, 0);
  6562. /*
  6563. * We must avoid the readl() that normally takes place.
  6564. * It locks machines, causes machine checks, and other
  6565. * fun things. So, temporarily disable the 5701
  6566. * hardware workaround, while we do the reset.
  6567. */
  6568. write_op = tp->write32;
  6569. if (write_op == tg3_write_flush_reg32)
  6570. tp->write32 = tg3_write32;
  6571. /* Prevent the irq handler from reading or writing PCI registers
  6572. * during chip reset when the memory enable bit in the PCI command
  6573. * register may be cleared. The chip does not generate interrupt
  6574. * at this time, but the irq handler may still be called due to irq
  6575. * sharing or irqpoll.
  6576. */
  6577. tg3_flag_set(tp, CHIP_RESETTING);
  6578. for (i = 0; i < tp->irq_cnt; i++) {
  6579. struct tg3_napi *tnapi = &tp->napi[i];
  6580. if (tnapi->hw_status) {
  6581. tnapi->hw_status->status = 0;
  6582. tnapi->hw_status->status_tag = 0;
  6583. }
  6584. tnapi->last_tag = 0;
  6585. tnapi->last_irq_tag = 0;
  6586. }
  6587. smp_mb();
  6588. for (i = 0; i < tp->irq_cnt; i++)
  6589. synchronize_irq(tp->napi[i].irq_vec);
  6590. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6591. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6592. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6593. }
  6594. /* do the reset */
  6595. val = GRC_MISC_CFG_CORECLK_RESET;
  6596. if (tg3_flag(tp, PCI_EXPRESS)) {
  6597. /* Force PCIe 1.0a mode */
  6598. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6599. !tg3_flag(tp, 57765_PLUS) &&
  6600. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6601. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6602. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6603. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6604. tw32(GRC_MISC_CFG, (1 << 29));
  6605. val |= (1 << 29);
  6606. }
  6607. }
  6608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6609. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6610. tw32(GRC_VCPU_EXT_CTRL,
  6611. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6612. }
  6613. /* Manage gphy power for all CPMU absent PCIe devices. */
  6614. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6615. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6616. tw32(GRC_MISC_CFG, val);
  6617. /* restore 5701 hardware bug workaround write method */
  6618. tp->write32 = write_op;
  6619. /* Unfortunately, we have to delay before the PCI read back.
  6620. * Some 575X chips even will not respond to a PCI cfg access
  6621. * when the reset command is given to the chip.
  6622. *
  6623. * How do these hardware designers expect things to work
  6624. * properly if the PCI write is posted for a long period
  6625. * of time? It is always necessary to have some method by
  6626. * which a register read back can occur to push the write
  6627. * out which does the reset.
  6628. *
  6629. * For most tg3 variants the trick below was working.
  6630. * Ho hum...
  6631. */
  6632. udelay(120);
  6633. /* Flush PCI posted writes. The normal MMIO registers
  6634. * are inaccessible at this time so this is the only
  6635. * way to make this reliably (actually, this is no longer
  6636. * the case, see above). I tried to use indirect
  6637. * register read/write but this upset some 5701 variants.
  6638. */
  6639. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6640. udelay(120);
  6641. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6642. u16 val16;
  6643. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6644. int i;
  6645. u32 cfg_val;
  6646. /* Wait for link training to complete. */
  6647. for (i = 0; i < 5000; i++)
  6648. udelay(100);
  6649. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6650. pci_write_config_dword(tp->pdev, 0xc4,
  6651. cfg_val | (1 << 15));
  6652. }
  6653. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6654. pci_read_config_word(tp->pdev,
  6655. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6656. &val16);
  6657. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6658. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6659. /*
  6660. * Older PCIe devices only support the 128 byte
  6661. * MPS setting. Enforce the restriction.
  6662. */
  6663. if (!tg3_flag(tp, CPMU_PRESENT))
  6664. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6665. pci_write_config_word(tp->pdev,
  6666. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6667. val16);
  6668. /* Clear error status */
  6669. pci_write_config_word(tp->pdev,
  6670. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6671. PCI_EXP_DEVSTA_CED |
  6672. PCI_EXP_DEVSTA_NFED |
  6673. PCI_EXP_DEVSTA_FED |
  6674. PCI_EXP_DEVSTA_URD);
  6675. }
  6676. tg3_restore_pci_state(tp);
  6677. tg3_flag_clear(tp, CHIP_RESETTING);
  6678. tg3_flag_clear(tp, ERROR_PROCESSED);
  6679. val = 0;
  6680. if (tg3_flag(tp, 5780_CLASS))
  6681. val = tr32(MEMARB_MODE);
  6682. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6683. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6684. tg3_stop_fw(tp);
  6685. tw32(0x5000, 0x400);
  6686. }
  6687. tw32(GRC_MODE, tp->grc_mode);
  6688. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6689. val = tr32(0xc4);
  6690. tw32(0xc4, val | (1 << 15));
  6691. }
  6692. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6694. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6695. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6696. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6697. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6698. }
  6699. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6700. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6701. val = tp->mac_mode;
  6702. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6703. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6704. val = tp->mac_mode;
  6705. } else
  6706. val = 0;
  6707. tw32_f(MAC_MODE, val);
  6708. udelay(40);
  6709. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6710. err = tg3_poll_fw(tp);
  6711. if (err)
  6712. return err;
  6713. tg3_mdio_start(tp);
  6714. if (tg3_flag(tp, PCI_EXPRESS) &&
  6715. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6716. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6717. !tg3_flag(tp, 57765_PLUS)) {
  6718. val = tr32(0x7c00);
  6719. tw32(0x7c00, val | (1 << 25));
  6720. }
  6721. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6722. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6723. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6724. }
  6725. /* Reprobe ASF enable state. */
  6726. tg3_flag_clear(tp, ENABLE_ASF);
  6727. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6728. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6729. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6730. u32 nic_cfg;
  6731. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6732. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6733. tg3_flag_set(tp, ENABLE_ASF);
  6734. tp->last_event_jiffies = jiffies;
  6735. if (tg3_flag(tp, 5750_PLUS))
  6736. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6737. }
  6738. }
  6739. return 0;
  6740. }
  6741. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6742. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6743. /* tp->lock is held. */
  6744. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6745. {
  6746. int err;
  6747. tg3_stop_fw(tp);
  6748. tg3_write_sig_pre_reset(tp, kind);
  6749. tg3_abort_hw(tp, silent);
  6750. err = tg3_chip_reset(tp);
  6751. __tg3_set_mac_addr(tp, 0);
  6752. tg3_write_sig_legacy(tp, kind);
  6753. tg3_write_sig_post_reset(tp, kind);
  6754. if (tp->hw_stats) {
  6755. /* Save the stats across chip resets... */
  6756. tg3_get_nstats(tp, &tp->net_stats_prev);
  6757. tg3_get_estats(tp, &tp->estats_prev);
  6758. /* And make sure the next sample is new data */
  6759. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6760. }
  6761. if (err)
  6762. return err;
  6763. return 0;
  6764. }
  6765. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6766. {
  6767. struct tg3 *tp = netdev_priv(dev);
  6768. struct sockaddr *addr = p;
  6769. int err = 0, skip_mac_1 = 0;
  6770. if (!is_valid_ether_addr(addr->sa_data))
  6771. return -EADDRNOTAVAIL;
  6772. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6773. if (!netif_running(dev))
  6774. return 0;
  6775. if (tg3_flag(tp, ENABLE_ASF)) {
  6776. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6777. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6778. addr0_low = tr32(MAC_ADDR_0_LOW);
  6779. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6780. addr1_low = tr32(MAC_ADDR_1_LOW);
  6781. /* Skip MAC addr 1 if ASF is using it. */
  6782. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6783. !(addr1_high == 0 && addr1_low == 0))
  6784. skip_mac_1 = 1;
  6785. }
  6786. spin_lock_bh(&tp->lock);
  6787. __tg3_set_mac_addr(tp, skip_mac_1);
  6788. spin_unlock_bh(&tp->lock);
  6789. return err;
  6790. }
  6791. /* tp->lock is held. */
  6792. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6793. dma_addr_t mapping, u32 maxlen_flags,
  6794. u32 nic_addr)
  6795. {
  6796. tg3_write_mem(tp,
  6797. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6798. ((u64) mapping >> 32));
  6799. tg3_write_mem(tp,
  6800. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6801. ((u64) mapping & 0xffffffff));
  6802. tg3_write_mem(tp,
  6803. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6804. maxlen_flags);
  6805. if (!tg3_flag(tp, 5705_PLUS))
  6806. tg3_write_mem(tp,
  6807. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6808. nic_addr);
  6809. }
  6810. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6811. {
  6812. int i;
  6813. if (!tg3_flag(tp, ENABLE_TSS)) {
  6814. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6815. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6816. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6817. } else {
  6818. tw32(HOSTCC_TXCOL_TICKS, 0);
  6819. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6820. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6821. }
  6822. if (!tg3_flag(tp, ENABLE_RSS)) {
  6823. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6824. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6825. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6826. } else {
  6827. tw32(HOSTCC_RXCOL_TICKS, 0);
  6828. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6829. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6830. }
  6831. if (!tg3_flag(tp, 5705_PLUS)) {
  6832. u32 val = ec->stats_block_coalesce_usecs;
  6833. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6834. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6835. if (!netif_carrier_ok(tp->dev))
  6836. val = 0;
  6837. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6838. }
  6839. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6840. u32 reg;
  6841. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6842. tw32(reg, ec->rx_coalesce_usecs);
  6843. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6844. tw32(reg, ec->rx_max_coalesced_frames);
  6845. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6846. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6847. if (tg3_flag(tp, ENABLE_TSS)) {
  6848. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6849. tw32(reg, ec->tx_coalesce_usecs);
  6850. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6851. tw32(reg, ec->tx_max_coalesced_frames);
  6852. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6853. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6854. }
  6855. }
  6856. for (; i < tp->irq_max - 1; i++) {
  6857. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6858. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6859. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6860. if (tg3_flag(tp, ENABLE_TSS)) {
  6861. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6862. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6863. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6864. }
  6865. }
  6866. }
  6867. /* tp->lock is held. */
  6868. static void tg3_rings_reset(struct tg3 *tp)
  6869. {
  6870. int i;
  6871. u32 stblk, txrcb, rxrcb, limit;
  6872. struct tg3_napi *tnapi = &tp->napi[0];
  6873. /* Disable all transmit rings but the first. */
  6874. if (!tg3_flag(tp, 5705_PLUS))
  6875. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6876. else if (tg3_flag(tp, 5717_PLUS))
  6877. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6878. else if (tg3_flag(tp, 57765_CLASS))
  6879. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6880. else
  6881. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6882. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6883. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6884. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6885. BDINFO_FLAGS_DISABLED);
  6886. /* Disable all receive return rings but the first. */
  6887. if (tg3_flag(tp, 5717_PLUS))
  6888. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6889. else if (!tg3_flag(tp, 5705_PLUS))
  6890. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6891. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6892. tg3_flag(tp, 57765_CLASS))
  6893. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6894. else
  6895. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6896. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6897. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6898. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6899. BDINFO_FLAGS_DISABLED);
  6900. /* Disable interrupts */
  6901. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6902. tp->napi[0].chk_msi_cnt = 0;
  6903. tp->napi[0].last_rx_cons = 0;
  6904. tp->napi[0].last_tx_cons = 0;
  6905. /* Zero mailbox registers. */
  6906. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6907. for (i = 1; i < tp->irq_max; i++) {
  6908. tp->napi[i].tx_prod = 0;
  6909. tp->napi[i].tx_cons = 0;
  6910. if (tg3_flag(tp, ENABLE_TSS))
  6911. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6912. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6913. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6914. tp->napi[i].chk_msi_cnt = 0;
  6915. tp->napi[i].last_rx_cons = 0;
  6916. tp->napi[i].last_tx_cons = 0;
  6917. }
  6918. if (!tg3_flag(tp, ENABLE_TSS))
  6919. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6920. } else {
  6921. tp->napi[0].tx_prod = 0;
  6922. tp->napi[0].tx_cons = 0;
  6923. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6924. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6925. }
  6926. /* Make sure the NIC-based send BD rings are disabled. */
  6927. if (!tg3_flag(tp, 5705_PLUS)) {
  6928. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6929. for (i = 0; i < 16; i++)
  6930. tw32_tx_mbox(mbox + i * 8, 0);
  6931. }
  6932. txrcb = NIC_SRAM_SEND_RCB;
  6933. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6934. /* Clear status block in ram. */
  6935. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6936. /* Set status block DMA address */
  6937. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6938. ((u64) tnapi->status_mapping >> 32));
  6939. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6940. ((u64) tnapi->status_mapping & 0xffffffff));
  6941. if (tnapi->tx_ring) {
  6942. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6943. (TG3_TX_RING_SIZE <<
  6944. BDINFO_FLAGS_MAXLEN_SHIFT),
  6945. NIC_SRAM_TX_BUFFER_DESC);
  6946. txrcb += TG3_BDINFO_SIZE;
  6947. }
  6948. if (tnapi->rx_rcb) {
  6949. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6950. (tp->rx_ret_ring_mask + 1) <<
  6951. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6952. rxrcb += TG3_BDINFO_SIZE;
  6953. }
  6954. stblk = HOSTCC_STATBLCK_RING1;
  6955. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6956. u64 mapping = (u64)tnapi->status_mapping;
  6957. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6958. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6959. /* Clear status block in ram. */
  6960. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6961. if (tnapi->tx_ring) {
  6962. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6963. (TG3_TX_RING_SIZE <<
  6964. BDINFO_FLAGS_MAXLEN_SHIFT),
  6965. NIC_SRAM_TX_BUFFER_DESC);
  6966. txrcb += TG3_BDINFO_SIZE;
  6967. }
  6968. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6969. ((tp->rx_ret_ring_mask + 1) <<
  6970. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6971. stblk += 8;
  6972. rxrcb += TG3_BDINFO_SIZE;
  6973. }
  6974. }
  6975. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6976. {
  6977. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6978. if (!tg3_flag(tp, 5750_PLUS) ||
  6979. tg3_flag(tp, 5780_CLASS) ||
  6980. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6981. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6982. tg3_flag(tp, 57765_PLUS))
  6983. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6984. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6986. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6987. else
  6988. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6989. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6990. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6991. val = min(nic_rep_thresh, host_rep_thresh);
  6992. tw32(RCVBDI_STD_THRESH, val);
  6993. if (tg3_flag(tp, 57765_PLUS))
  6994. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6995. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6996. return;
  6997. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6998. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6999. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7000. tw32(RCVBDI_JUMBO_THRESH, val);
  7001. if (tg3_flag(tp, 57765_PLUS))
  7002. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7003. }
  7004. static inline u32 calc_crc(unsigned char *buf, int len)
  7005. {
  7006. u32 reg;
  7007. u32 tmp;
  7008. int j, k;
  7009. reg = 0xffffffff;
  7010. for (j = 0; j < len; j++) {
  7011. reg ^= buf[j];
  7012. for (k = 0; k < 8; k++) {
  7013. tmp = reg & 0x01;
  7014. reg >>= 1;
  7015. if (tmp)
  7016. reg ^= 0xedb88320;
  7017. }
  7018. }
  7019. return ~reg;
  7020. }
  7021. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7022. {
  7023. /* accept or reject all multicast frames */
  7024. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7025. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7026. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7027. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7028. }
  7029. static void __tg3_set_rx_mode(struct net_device *dev)
  7030. {
  7031. struct tg3 *tp = netdev_priv(dev);
  7032. u32 rx_mode;
  7033. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7034. RX_MODE_KEEP_VLAN_TAG);
  7035. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7036. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7037. * flag clear.
  7038. */
  7039. if (!tg3_flag(tp, ENABLE_ASF))
  7040. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7041. #endif
  7042. if (dev->flags & IFF_PROMISC) {
  7043. /* Promiscuous mode. */
  7044. rx_mode |= RX_MODE_PROMISC;
  7045. } else if (dev->flags & IFF_ALLMULTI) {
  7046. /* Accept all multicast. */
  7047. tg3_set_multi(tp, 1);
  7048. } else if (netdev_mc_empty(dev)) {
  7049. /* Reject all multicast. */
  7050. tg3_set_multi(tp, 0);
  7051. } else {
  7052. /* Accept one or more multicast(s). */
  7053. struct netdev_hw_addr *ha;
  7054. u32 mc_filter[4] = { 0, };
  7055. u32 regidx;
  7056. u32 bit;
  7057. u32 crc;
  7058. netdev_for_each_mc_addr(ha, dev) {
  7059. crc = calc_crc(ha->addr, ETH_ALEN);
  7060. bit = ~crc & 0x7f;
  7061. regidx = (bit & 0x60) >> 5;
  7062. bit &= 0x1f;
  7063. mc_filter[regidx] |= (1 << bit);
  7064. }
  7065. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7066. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7067. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7068. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7069. }
  7070. if (rx_mode != tp->rx_mode) {
  7071. tp->rx_mode = rx_mode;
  7072. tw32_f(MAC_RX_MODE, rx_mode);
  7073. udelay(10);
  7074. }
  7075. }
  7076. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp)
  7077. {
  7078. int i;
  7079. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7080. tp->rss_ind_tbl[i] =
  7081. ethtool_rxfh_indir_default(i, tp->irq_cnt - 1);
  7082. }
  7083. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7084. {
  7085. int i;
  7086. if (!tg3_flag(tp, SUPPORT_MSIX))
  7087. return;
  7088. if (tp->irq_cnt <= 2) {
  7089. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7090. return;
  7091. }
  7092. /* Validate table against current IRQ count */
  7093. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7094. if (tp->rss_ind_tbl[i] >= tp->irq_cnt - 1)
  7095. break;
  7096. }
  7097. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7098. tg3_rss_init_dflt_indir_tbl(tp);
  7099. }
  7100. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7101. {
  7102. int i = 0;
  7103. u32 reg = MAC_RSS_INDIR_TBL_0;
  7104. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7105. u32 val = tp->rss_ind_tbl[i];
  7106. i++;
  7107. for (; i % 8; i++) {
  7108. val <<= 4;
  7109. val |= tp->rss_ind_tbl[i];
  7110. }
  7111. tw32(reg, val);
  7112. reg += 4;
  7113. }
  7114. }
  7115. /* tp->lock is held. */
  7116. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7117. {
  7118. u32 val, rdmac_mode;
  7119. int i, err, limit;
  7120. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7121. tg3_disable_ints(tp);
  7122. tg3_stop_fw(tp);
  7123. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7124. if (tg3_flag(tp, INIT_COMPLETE))
  7125. tg3_abort_hw(tp, 1);
  7126. /* Enable MAC control of LPI */
  7127. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7128. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7129. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7130. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7131. tw32_f(TG3_CPMU_EEE_CTRL,
  7132. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7133. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7134. TG3_CPMU_EEEMD_LPI_IN_TX |
  7135. TG3_CPMU_EEEMD_LPI_IN_RX |
  7136. TG3_CPMU_EEEMD_EEE_ENABLE;
  7137. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7138. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7139. if (tg3_flag(tp, ENABLE_APE))
  7140. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7141. tw32_f(TG3_CPMU_EEE_MODE, val);
  7142. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7143. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7144. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7145. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7146. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7147. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7148. }
  7149. if (reset_phy)
  7150. tg3_phy_reset(tp);
  7151. err = tg3_chip_reset(tp);
  7152. if (err)
  7153. return err;
  7154. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7155. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7156. val = tr32(TG3_CPMU_CTRL);
  7157. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7158. tw32(TG3_CPMU_CTRL, val);
  7159. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7160. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7161. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7162. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7163. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7164. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7165. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7166. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7167. val = tr32(TG3_CPMU_HST_ACC);
  7168. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7169. val |= CPMU_HST_ACC_MACCLK_6_25;
  7170. tw32(TG3_CPMU_HST_ACC, val);
  7171. }
  7172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7173. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7174. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7175. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7176. tw32(PCIE_PWR_MGMT_THRESH, val);
  7177. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7178. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7179. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7180. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7181. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7182. }
  7183. if (tg3_flag(tp, L1PLLPD_EN)) {
  7184. u32 grc_mode = tr32(GRC_MODE);
  7185. /* Access the lower 1K of PL PCIE block registers. */
  7186. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7187. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7188. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7189. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7190. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7191. tw32(GRC_MODE, grc_mode);
  7192. }
  7193. if (tg3_flag(tp, 57765_CLASS)) {
  7194. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7195. u32 grc_mode = tr32(GRC_MODE);
  7196. /* Access the lower 1K of PL PCIE block registers. */
  7197. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7198. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7199. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7200. TG3_PCIE_PL_LO_PHYCTL5);
  7201. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7202. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7203. tw32(GRC_MODE, grc_mode);
  7204. }
  7205. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7206. u32 grc_mode = tr32(GRC_MODE);
  7207. /* Access the lower 1K of DL PCIE block registers. */
  7208. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7209. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7210. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7211. TG3_PCIE_DL_LO_FTSMAX);
  7212. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7213. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7214. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7215. tw32(GRC_MODE, grc_mode);
  7216. }
  7217. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7218. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7219. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7220. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7221. }
  7222. /* This works around an issue with Athlon chipsets on
  7223. * B3 tigon3 silicon. This bit has no effect on any
  7224. * other revision. But do not set this on PCI Express
  7225. * chips and don't even touch the clocks if the CPMU is present.
  7226. */
  7227. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7228. if (!tg3_flag(tp, PCI_EXPRESS))
  7229. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7230. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7231. }
  7232. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7233. tg3_flag(tp, PCIX_MODE)) {
  7234. val = tr32(TG3PCI_PCISTATE);
  7235. val |= PCISTATE_RETRY_SAME_DMA;
  7236. tw32(TG3PCI_PCISTATE, val);
  7237. }
  7238. if (tg3_flag(tp, ENABLE_APE)) {
  7239. /* Allow reads and writes to the
  7240. * APE register and memory space.
  7241. */
  7242. val = tr32(TG3PCI_PCISTATE);
  7243. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7244. PCISTATE_ALLOW_APE_SHMEM_WR |
  7245. PCISTATE_ALLOW_APE_PSPACE_WR;
  7246. tw32(TG3PCI_PCISTATE, val);
  7247. }
  7248. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7249. /* Enable some hw fixes. */
  7250. val = tr32(TG3PCI_MSI_DATA);
  7251. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7252. tw32(TG3PCI_MSI_DATA, val);
  7253. }
  7254. /* Descriptor ring init may make accesses to the
  7255. * NIC SRAM area to setup the TX descriptors, so we
  7256. * can only do this after the hardware has been
  7257. * successfully reset.
  7258. */
  7259. err = tg3_init_rings(tp);
  7260. if (err)
  7261. return err;
  7262. if (tg3_flag(tp, 57765_PLUS)) {
  7263. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7264. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7265. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7266. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7267. if (!tg3_flag(tp, 57765_CLASS) &&
  7268. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7269. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7270. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7271. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7272. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7273. /* This value is determined during the probe time DMA
  7274. * engine test, tg3_test_dma.
  7275. */
  7276. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7277. }
  7278. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7279. GRC_MODE_4X_NIC_SEND_RINGS |
  7280. GRC_MODE_NO_TX_PHDR_CSUM |
  7281. GRC_MODE_NO_RX_PHDR_CSUM);
  7282. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7283. /* Pseudo-header checksum is done by hardware logic and not
  7284. * the offload processers, so make the chip do the pseudo-
  7285. * header checksums on receive. For transmit it is more
  7286. * convenient to do the pseudo-header checksum in software
  7287. * as Linux does that on transmit for us in all cases.
  7288. */
  7289. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7290. tw32(GRC_MODE,
  7291. tp->grc_mode |
  7292. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7293. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7294. val = tr32(GRC_MISC_CFG);
  7295. val &= ~0xff;
  7296. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7297. tw32(GRC_MISC_CFG, val);
  7298. /* Initialize MBUF/DESC pool. */
  7299. if (tg3_flag(tp, 5750_PLUS)) {
  7300. /* Do nothing. */
  7301. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7302. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7303. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7304. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7305. else
  7306. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7307. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7308. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7309. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7310. int fw_len;
  7311. fw_len = tp->fw_len;
  7312. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7313. tw32(BUFMGR_MB_POOL_ADDR,
  7314. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7315. tw32(BUFMGR_MB_POOL_SIZE,
  7316. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7317. }
  7318. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7319. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7320. tp->bufmgr_config.mbuf_read_dma_low_water);
  7321. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7322. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7323. tw32(BUFMGR_MB_HIGH_WATER,
  7324. tp->bufmgr_config.mbuf_high_water);
  7325. } else {
  7326. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7327. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7328. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7329. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7330. tw32(BUFMGR_MB_HIGH_WATER,
  7331. tp->bufmgr_config.mbuf_high_water_jumbo);
  7332. }
  7333. tw32(BUFMGR_DMA_LOW_WATER,
  7334. tp->bufmgr_config.dma_low_water);
  7335. tw32(BUFMGR_DMA_HIGH_WATER,
  7336. tp->bufmgr_config.dma_high_water);
  7337. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7339. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7341. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7342. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7343. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7344. tw32(BUFMGR_MODE, val);
  7345. for (i = 0; i < 2000; i++) {
  7346. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7347. break;
  7348. udelay(10);
  7349. }
  7350. if (i >= 2000) {
  7351. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7352. return -ENODEV;
  7353. }
  7354. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7355. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7356. tg3_setup_rxbd_thresholds(tp);
  7357. /* Initialize TG3_BDINFO's at:
  7358. * RCVDBDI_STD_BD: standard eth size rx ring
  7359. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7360. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7361. *
  7362. * like so:
  7363. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7364. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7365. * ring attribute flags
  7366. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7367. *
  7368. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7369. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7370. *
  7371. * The size of each ring is fixed in the firmware, but the location is
  7372. * configurable.
  7373. */
  7374. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7375. ((u64) tpr->rx_std_mapping >> 32));
  7376. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7377. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7378. if (!tg3_flag(tp, 5717_PLUS))
  7379. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7380. NIC_SRAM_RX_BUFFER_DESC);
  7381. /* Disable the mini ring */
  7382. if (!tg3_flag(tp, 5705_PLUS))
  7383. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7384. BDINFO_FLAGS_DISABLED);
  7385. /* Program the jumbo buffer descriptor ring control
  7386. * blocks on those devices that have them.
  7387. */
  7388. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7389. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7390. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7391. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7392. ((u64) tpr->rx_jmb_mapping >> 32));
  7393. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7394. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7395. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7396. BDINFO_FLAGS_MAXLEN_SHIFT;
  7397. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7398. val | BDINFO_FLAGS_USE_EXT_RECV);
  7399. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7400. tg3_flag(tp, 57765_CLASS))
  7401. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7402. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7403. } else {
  7404. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7405. BDINFO_FLAGS_DISABLED);
  7406. }
  7407. if (tg3_flag(tp, 57765_PLUS)) {
  7408. val = TG3_RX_STD_RING_SIZE(tp);
  7409. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7410. val |= (TG3_RX_STD_DMA_SZ << 2);
  7411. } else
  7412. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7413. } else
  7414. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7415. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7416. tpr->rx_std_prod_idx = tp->rx_pending;
  7417. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7418. tpr->rx_jmb_prod_idx =
  7419. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7420. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7421. tg3_rings_reset(tp);
  7422. /* Initialize MAC address and backoff seed. */
  7423. __tg3_set_mac_addr(tp, 0);
  7424. /* MTU + ethernet header + FCS + optional VLAN tag */
  7425. tw32(MAC_RX_MTU_SIZE,
  7426. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7427. /* The slot time is changed by tg3_setup_phy if we
  7428. * run at gigabit with half duplex.
  7429. */
  7430. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7431. (6 << TX_LENGTHS_IPG_SHIFT) |
  7432. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7433. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7434. val |= tr32(MAC_TX_LENGTHS) &
  7435. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7436. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7437. tw32(MAC_TX_LENGTHS, val);
  7438. /* Receive rules. */
  7439. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7440. tw32(RCVLPC_CONFIG, 0x0181);
  7441. /* Calculate RDMAC_MODE setting early, we need it to determine
  7442. * the RCVLPC_STATE_ENABLE mask.
  7443. */
  7444. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7445. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7446. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7447. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7448. RDMAC_MODE_LNGREAD_ENAB);
  7449. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7450. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7451. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7452. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7453. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7454. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7455. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7456. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7457. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7458. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7459. if (tg3_flag(tp, TSO_CAPABLE) &&
  7460. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7461. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7462. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7463. !tg3_flag(tp, IS_5788)) {
  7464. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7465. }
  7466. }
  7467. if (tg3_flag(tp, PCI_EXPRESS))
  7468. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7469. if (tg3_flag(tp, HW_TSO_1) ||
  7470. tg3_flag(tp, HW_TSO_2) ||
  7471. tg3_flag(tp, HW_TSO_3))
  7472. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7473. if (tg3_flag(tp, 57765_PLUS) ||
  7474. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7475. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7476. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7477. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7478. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7479. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7481. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7482. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7483. tg3_flag(tp, 57765_PLUS)) {
  7484. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7485. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
  7486. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7487. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7488. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7489. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7490. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7491. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7492. }
  7493. tw32(TG3_RDMA_RSRVCTRL_REG,
  7494. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7495. }
  7496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7497. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7498. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7499. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7500. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7501. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7502. }
  7503. /* Receive/send statistics. */
  7504. if (tg3_flag(tp, 5750_PLUS)) {
  7505. val = tr32(RCVLPC_STATS_ENABLE);
  7506. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7507. tw32(RCVLPC_STATS_ENABLE, val);
  7508. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7509. tg3_flag(tp, TSO_CAPABLE)) {
  7510. val = tr32(RCVLPC_STATS_ENABLE);
  7511. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7512. tw32(RCVLPC_STATS_ENABLE, val);
  7513. } else {
  7514. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7515. }
  7516. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7517. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7518. tw32(SNDDATAI_STATSCTRL,
  7519. (SNDDATAI_SCTRL_ENABLE |
  7520. SNDDATAI_SCTRL_FASTUPD));
  7521. /* Setup host coalescing engine. */
  7522. tw32(HOSTCC_MODE, 0);
  7523. for (i = 0; i < 2000; i++) {
  7524. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7525. break;
  7526. udelay(10);
  7527. }
  7528. __tg3_set_coalesce(tp, &tp->coal);
  7529. if (!tg3_flag(tp, 5705_PLUS)) {
  7530. /* Status/statistics block address. See tg3_timer,
  7531. * the tg3_periodic_fetch_stats call there, and
  7532. * tg3_get_stats to see how this works for 5705/5750 chips.
  7533. */
  7534. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7535. ((u64) tp->stats_mapping >> 32));
  7536. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7537. ((u64) tp->stats_mapping & 0xffffffff));
  7538. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7539. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7540. /* Clear statistics and status block memory areas */
  7541. for (i = NIC_SRAM_STATS_BLK;
  7542. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7543. i += sizeof(u32)) {
  7544. tg3_write_mem(tp, i, 0);
  7545. udelay(40);
  7546. }
  7547. }
  7548. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7549. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7550. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7551. if (!tg3_flag(tp, 5705_PLUS))
  7552. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7553. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7554. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7555. /* reset to prevent losing 1st rx packet intermittently */
  7556. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7557. udelay(10);
  7558. }
  7559. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7560. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7561. MAC_MODE_FHDE_ENABLE;
  7562. if (tg3_flag(tp, ENABLE_APE))
  7563. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7564. if (!tg3_flag(tp, 5705_PLUS) &&
  7565. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7566. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7567. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7568. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7569. udelay(40);
  7570. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7571. * If TG3_FLAG_IS_NIC is zero, we should read the
  7572. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7573. * whether used as inputs or outputs, are set by boot code after
  7574. * reset.
  7575. */
  7576. if (!tg3_flag(tp, IS_NIC)) {
  7577. u32 gpio_mask;
  7578. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7579. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7580. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7582. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7583. GRC_LCLCTRL_GPIO_OUTPUT3;
  7584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7585. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7586. tp->grc_local_ctrl &= ~gpio_mask;
  7587. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7588. /* GPIO1 must be driven high for eeprom write protect */
  7589. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7590. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7591. GRC_LCLCTRL_GPIO_OUTPUT1);
  7592. }
  7593. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7594. udelay(100);
  7595. if (tg3_flag(tp, USING_MSIX)) {
  7596. val = tr32(MSGINT_MODE);
  7597. val |= MSGINT_MODE_ENABLE;
  7598. if (tp->irq_cnt > 1)
  7599. val |= MSGINT_MODE_MULTIVEC_EN;
  7600. if (!tg3_flag(tp, 1SHOT_MSI))
  7601. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7602. tw32(MSGINT_MODE, val);
  7603. }
  7604. if (!tg3_flag(tp, 5705_PLUS)) {
  7605. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7606. udelay(40);
  7607. }
  7608. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7609. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7610. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7611. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7612. WDMAC_MODE_LNGREAD_ENAB);
  7613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7614. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7615. if (tg3_flag(tp, TSO_CAPABLE) &&
  7616. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7617. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7618. /* nothing */
  7619. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7620. !tg3_flag(tp, IS_5788)) {
  7621. val |= WDMAC_MODE_RX_ACCEL;
  7622. }
  7623. }
  7624. /* Enable host coalescing bug fix */
  7625. if (tg3_flag(tp, 5755_PLUS))
  7626. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7628. val |= WDMAC_MODE_BURST_ALL_DATA;
  7629. tw32_f(WDMAC_MODE, val);
  7630. udelay(40);
  7631. if (tg3_flag(tp, PCIX_MODE)) {
  7632. u16 pcix_cmd;
  7633. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7634. &pcix_cmd);
  7635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7636. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7637. pcix_cmd |= PCI_X_CMD_READ_2K;
  7638. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7639. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7640. pcix_cmd |= PCI_X_CMD_READ_2K;
  7641. }
  7642. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7643. pcix_cmd);
  7644. }
  7645. tw32_f(RDMAC_MODE, rdmac_mode);
  7646. udelay(40);
  7647. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7648. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7649. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7650. break;
  7651. }
  7652. if (i < TG3_NUM_RDMA_CHANNELS) {
  7653. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7654. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7655. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7656. tg3_flag_set(tp, 5719_RDMA_BUG);
  7657. }
  7658. }
  7659. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7660. if (!tg3_flag(tp, 5705_PLUS))
  7661. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7662. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7663. tw32(SNDDATAC_MODE,
  7664. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7665. else
  7666. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7667. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7668. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7669. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7670. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7671. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7672. tw32(RCVDBDI_MODE, val);
  7673. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7674. if (tg3_flag(tp, HW_TSO_1) ||
  7675. tg3_flag(tp, HW_TSO_2) ||
  7676. tg3_flag(tp, HW_TSO_3))
  7677. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7678. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7679. if (tg3_flag(tp, ENABLE_TSS))
  7680. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7681. tw32(SNDBDI_MODE, val);
  7682. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7683. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7684. err = tg3_load_5701_a0_firmware_fix(tp);
  7685. if (err)
  7686. return err;
  7687. }
  7688. if (tg3_flag(tp, TSO_CAPABLE)) {
  7689. err = tg3_load_tso_firmware(tp);
  7690. if (err)
  7691. return err;
  7692. }
  7693. tp->tx_mode = TX_MODE_ENABLE;
  7694. if (tg3_flag(tp, 5755_PLUS) ||
  7695. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7696. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7698. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7699. tp->tx_mode &= ~val;
  7700. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7701. }
  7702. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7703. udelay(100);
  7704. if (tg3_flag(tp, ENABLE_RSS)) {
  7705. tg3_rss_write_indir_tbl(tp);
  7706. /* Setup the "secret" hash key. */
  7707. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7708. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7709. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7710. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7711. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7712. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7713. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7714. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7715. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7716. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7717. }
  7718. tp->rx_mode = RX_MODE_ENABLE;
  7719. if (tg3_flag(tp, 5755_PLUS))
  7720. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7721. if (tg3_flag(tp, ENABLE_RSS))
  7722. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7723. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7724. RX_MODE_RSS_IPV6_HASH_EN |
  7725. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7726. RX_MODE_RSS_IPV4_HASH_EN |
  7727. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7728. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7729. udelay(10);
  7730. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7731. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7732. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7733. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7734. udelay(10);
  7735. }
  7736. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7737. udelay(10);
  7738. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7739. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7740. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7741. /* Set drive transmission level to 1.2V */
  7742. /* only if the signal pre-emphasis bit is not set */
  7743. val = tr32(MAC_SERDES_CFG);
  7744. val &= 0xfffff000;
  7745. val |= 0x880;
  7746. tw32(MAC_SERDES_CFG, val);
  7747. }
  7748. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7749. tw32(MAC_SERDES_CFG, 0x616000);
  7750. }
  7751. /* Prevent chip from dropping frames when flow control
  7752. * is enabled.
  7753. */
  7754. if (tg3_flag(tp, 57765_CLASS))
  7755. val = 1;
  7756. else
  7757. val = 2;
  7758. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7759. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7760. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7761. /* Use hardware link auto-negotiation */
  7762. tg3_flag_set(tp, HW_AUTONEG);
  7763. }
  7764. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7765. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7766. u32 tmp;
  7767. tmp = tr32(SERDES_RX_CTRL);
  7768. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7769. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7770. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7771. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7772. }
  7773. if (!tg3_flag(tp, USE_PHYLIB)) {
  7774. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7775. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7776. err = tg3_setup_phy(tp, 0);
  7777. if (err)
  7778. return err;
  7779. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7780. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7781. u32 tmp;
  7782. /* Clear CRC stats. */
  7783. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7784. tg3_writephy(tp, MII_TG3_TEST1,
  7785. tmp | MII_TG3_TEST1_CRC_EN);
  7786. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7787. }
  7788. }
  7789. }
  7790. __tg3_set_rx_mode(tp->dev);
  7791. /* Initialize receive rules. */
  7792. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7793. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7794. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7795. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7796. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7797. limit = 8;
  7798. else
  7799. limit = 16;
  7800. if (tg3_flag(tp, ENABLE_ASF))
  7801. limit -= 4;
  7802. switch (limit) {
  7803. case 16:
  7804. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7805. case 15:
  7806. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7807. case 14:
  7808. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7809. case 13:
  7810. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7811. case 12:
  7812. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7813. case 11:
  7814. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7815. case 10:
  7816. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7817. case 9:
  7818. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7819. case 8:
  7820. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7821. case 7:
  7822. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7823. case 6:
  7824. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7825. case 5:
  7826. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7827. case 4:
  7828. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7829. case 3:
  7830. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7831. case 2:
  7832. case 1:
  7833. default:
  7834. break;
  7835. }
  7836. if (tg3_flag(tp, ENABLE_APE))
  7837. /* Write our heartbeat update interval to APE. */
  7838. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7839. APE_HOST_HEARTBEAT_INT_DISABLE);
  7840. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7841. return 0;
  7842. }
  7843. /* Called at device open time to get the chip ready for
  7844. * packet processing. Invoked with tp->lock held.
  7845. */
  7846. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7847. {
  7848. tg3_switch_clocks(tp);
  7849. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7850. return tg3_reset_hw(tp, reset_phy);
  7851. }
  7852. #if IS_ENABLED(CONFIG_HWMON)
  7853. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  7854. {
  7855. int i;
  7856. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  7857. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  7858. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  7859. off += len;
  7860. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  7861. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  7862. memset(ocir, 0, TG3_OCIR_LEN);
  7863. }
  7864. }
  7865. /* sysfs attributes for hwmon */
  7866. static ssize_t tg3_show_temp(struct device *dev,
  7867. struct device_attribute *devattr, char *buf)
  7868. {
  7869. struct pci_dev *pdev = to_pci_dev(dev);
  7870. struct net_device *netdev = pci_get_drvdata(pdev);
  7871. struct tg3 *tp = netdev_priv(netdev);
  7872. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  7873. u32 temperature;
  7874. spin_lock_bh(&tp->lock);
  7875. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  7876. sizeof(temperature));
  7877. spin_unlock_bh(&tp->lock);
  7878. return sprintf(buf, "%u\n", temperature);
  7879. }
  7880. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  7881. TG3_TEMP_SENSOR_OFFSET);
  7882. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  7883. TG3_TEMP_CAUTION_OFFSET);
  7884. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  7885. TG3_TEMP_MAX_OFFSET);
  7886. static struct attribute *tg3_attributes[] = {
  7887. &sensor_dev_attr_temp1_input.dev_attr.attr,
  7888. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  7889. &sensor_dev_attr_temp1_max.dev_attr.attr,
  7890. NULL
  7891. };
  7892. static const struct attribute_group tg3_group = {
  7893. .attrs = tg3_attributes,
  7894. };
  7895. #endif
  7896. static void tg3_hwmon_close(struct tg3 *tp)
  7897. {
  7898. #if IS_ENABLED(CONFIG_HWMON)
  7899. if (tp->hwmon_dev) {
  7900. hwmon_device_unregister(tp->hwmon_dev);
  7901. tp->hwmon_dev = NULL;
  7902. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  7903. }
  7904. #endif
  7905. }
  7906. static void tg3_hwmon_open(struct tg3 *tp)
  7907. {
  7908. #if IS_ENABLED(CONFIG_HWMON)
  7909. int i, err;
  7910. u32 size = 0;
  7911. struct pci_dev *pdev = tp->pdev;
  7912. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  7913. tg3_sd_scan_scratchpad(tp, ocirs);
  7914. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  7915. if (!ocirs[i].src_data_length)
  7916. continue;
  7917. size += ocirs[i].src_hdr_length;
  7918. size += ocirs[i].src_data_length;
  7919. }
  7920. if (!size)
  7921. return;
  7922. /* Register hwmon sysfs hooks */
  7923. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  7924. if (err) {
  7925. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  7926. return;
  7927. }
  7928. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  7929. if (IS_ERR(tp->hwmon_dev)) {
  7930. tp->hwmon_dev = NULL;
  7931. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  7932. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  7933. }
  7934. #endif
  7935. }
  7936. #define TG3_STAT_ADD32(PSTAT, REG) \
  7937. do { u32 __val = tr32(REG); \
  7938. (PSTAT)->low += __val; \
  7939. if ((PSTAT)->low < __val) \
  7940. (PSTAT)->high += 1; \
  7941. } while (0)
  7942. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7943. {
  7944. struct tg3_hw_stats *sp = tp->hw_stats;
  7945. if (!netif_carrier_ok(tp->dev))
  7946. return;
  7947. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7948. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7949. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7950. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7951. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7952. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7953. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7954. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7955. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7956. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7957. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7958. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7959. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7960. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  7961. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  7962. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  7963. u32 val;
  7964. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7965. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7966. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7967. tg3_flag_clear(tp, 5719_RDMA_BUG);
  7968. }
  7969. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7970. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7971. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7972. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7973. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7974. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7975. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7976. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7977. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7978. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7979. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7980. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7981. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7982. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7983. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7984. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7985. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7986. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7987. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7988. } else {
  7989. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7990. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7991. if (val) {
  7992. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7993. sp->rx_discards.low += val;
  7994. if (sp->rx_discards.low < val)
  7995. sp->rx_discards.high += 1;
  7996. }
  7997. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7998. }
  7999. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8000. }
  8001. static void tg3_chk_missed_msi(struct tg3 *tp)
  8002. {
  8003. u32 i;
  8004. for (i = 0; i < tp->irq_cnt; i++) {
  8005. struct tg3_napi *tnapi = &tp->napi[i];
  8006. if (tg3_has_work(tnapi)) {
  8007. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8008. tnapi->last_tx_cons == tnapi->tx_cons) {
  8009. if (tnapi->chk_msi_cnt < 1) {
  8010. tnapi->chk_msi_cnt++;
  8011. return;
  8012. }
  8013. tg3_msi(0, tnapi);
  8014. }
  8015. }
  8016. tnapi->chk_msi_cnt = 0;
  8017. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8018. tnapi->last_tx_cons = tnapi->tx_cons;
  8019. }
  8020. }
  8021. static void tg3_timer(unsigned long __opaque)
  8022. {
  8023. struct tg3 *tp = (struct tg3 *) __opaque;
  8024. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8025. goto restart_timer;
  8026. spin_lock(&tp->lock);
  8027. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8028. tg3_flag(tp, 57765_CLASS))
  8029. tg3_chk_missed_msi(tp);
  8030. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8031. /* All of this garbage is because when using non-tagged
  8032. * IRQ status the mailbox/status_block protocol the chip
  8033. * uses with the cpu is race prone.
  8034. */
  8035. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8036. tw32(GRC_LOCAL_CTRL,
  8037. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8038. } else {
  8039. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8040. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8041. }
  8042. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8043. spin_unlock(&tp->lock);
  8044. tg3_reset_task_schedule(tp);
  8045. goto restart_timer;
  8046. }
  8047. }
  8048. /* This part only runs once per second. */
  8049. if (!--tp->timer_counter) {
  8050. if (tg3_flag(tp, 5705_PLUS))
  8051. tg3_periodic_fetch_stats(tp);
  8052. if (tp->setlpicnt && !--tp->setlpicnt)
  8053. tg3_phy_eee_enable(tp);
  8054. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8055. u32 mac_stat;
  8056. int phy_event;
  8057. mac_stat = tr32(MAC_STATUS);
  8058. phy_event = 0;
  8059. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8060. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8061. phy_event = 1;
  8062. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8063. phy_event = 1;
  8064. if (phy_event)
  8065. tg3_setup_phy(tp, 0);
  8066. } else if (tg3_flag(tp, POLL_SERDES)) {
  8067. u32 mac_stat = tr32(MAC_STATUS);
  8068. int need_setup = 0;
  8069. if (netif_carrier_ok(tp->dev) &&
  8070. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8071. need_setup = 1;
  8072. }
  8073. if (!netif_carrier_ok(tp->dev) &&
  8074. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8075. MAC_STATUS_SIGNAL_DET))) {
  8076. need_setup = 1;
  8077. }
  8078. if (need_setup) {
  8079. if (!tp->serdes_counter) {
  8080. tw32_f(MAC_MODE,
  8081. (tp->mac_mode &
  8082. ~MAC_MODE_PORT_MODE_MASK));
  8083. udelay(40);
  8084. tw32_f(MAC_MODE, tp->mac_mode);
  8085. udelay(40);
  8086. }
  8087. tg3_setup_phy(tp, 0);
  8088. }
  8089. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8090. tg3_flag(tp, 5780_CLASS)) {
  8091. tg3_serdes_parallel_detect(tp);
  8092. }
  8093. tp->timer_counter = tp->timer_multiplier;
  8094. }
  8095. /* Heartbeat is only sent once every 2 seconds.
  8096. *
  8097. * The heartbeat is to tell the ASF firmware that the host
  8098. * driver is still alive. In the event that the OS crashes,
  8099. * ASF needs to reset the hardware to free up the FIFO space
  8100. * that may be filled with rx packets destined for the host.
  8101. * If the FIFO is full, ASF will no longer function properly.
  8102. *
  8103. * Unintended resets have been reported on real time kernels
  8104. * where the timer doesn't run on time. Netpoll will also have
  8105. * same problem.
  8106. *
  8107. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8108. * to check the ring condition when the heartbeat is expiring
  8109. * before doing the reset. This will prevent most unintended
  8110. * resets.
  8111. */
  8112. if (!--tp->asf_counter) {
  8113. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8114. tg3_wait_for_event_ack(tp);
  8115. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8116. FWCMD_NICDRV_ALIVE3);
  8117. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8118. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8119. TG3_FW_UPDATE_TIMEOUT_SEC);
  8120. tg3_generate_fw_event(tp);
  8121. }
  8122. tp->asf_counter = tp->asf_multiplier;
  8123. }
  8124. spin_unlock(&tp->lock);
  8125. restart_timer:
  8126. tp->timer.expires = jiffies + tp->timer_offset;
  8127. add_timer(&tp->timer);
  8128. }
  8129. static void __devinit tg3_timer_init(struct tg3 *tp)
  8130. {
  8131. if (tg3_flag(tp, TAGGED_STATUS) &&
  8132. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8133. !tg3_flag(tp, 57765_CLASS))
  8134. tp->timer_offset = HZ;
  8135. else
  8136. tp->timer_offset = HZ / 10;
  8137. BUG_ON(tp->timer_offset > HZ);
  8138. tp->timer_multiplier = (HZ / tp->timer_offset);
  8139. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8140. TG3_FW_UPDATE_FREQ_SEC;
  8141. init_timer(&tp->timer);
  8142. tp->timer.data = (unsigned long) tp;
  8143. tp->timer.function = tg3_timer;
  8144. }
  8145. static void tg3_timer_start(struct tg3 *tp)
  8146. {
  8147. tp->asf_counter = tp->asf_multiplier;
  8148. tp->timer_counter = tp->timer_multiplier;
  8149. tp->timer.expires = jiffies + tp->timer_offset;
  8150. add_timer(&tp->timer);
  8151. }
  8152. static void tg3_timer_stop(struct tg3 *tp)
  8153. {
  8154. del_timer_sync(&tp->timer);
  8155. }
  8156. /* Restart hardware after configuration changes, self-test, etc.
  8157. * Invoked with tp->lock held.
  8158. */
  8159. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8160. __releases(tp->lock)
  8161. __acquires(tp->lock)
  8162. {
  8163. int err;
  8164. err = tg3_init_hw(tp, reset_phy);
  8165. if (err) {
  8166. netdev_err(tp->dev,
  8167. "Failed to re-initialize device, aborting\n");
  8168. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8169. tg3_full_unlock(tp);
  8170. tg3_timer_stop(tp);
  8171. tp->irq_sync = 0;
  8172. tg3_napi_enable(tp);
  8173. dev_close(tp->dev);
  8174. tg3_full_lock(tp, 0);
  8175. }
  8176. return err;
  8177. }
  8178. static void tg3_reset_task(struct work_struct *work)
  8179. {
  8180. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8181. int err;
  8182. tg3_full_lock(tp, 0);
  8183. if (!netif_running(tp->dev)) {
  8184. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8185. tg3_full_unlock(tp);
  8186. return;
  8187. }
  8188. tg3_full_unlock(tp);
  8189. tg3_phy_stop(tp);
  8190. tg3_netif_stop(tp);
  8191. tg3_full_lock(tp, 1);
  8192. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8193. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8194. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8195. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8196. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8197. }
  8198. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8199. err = tg3_init_hw(tp, 1);
  8200. if (err)
  8201. goto out;
  8202. tg3_netif_start(tp);
  8203. out:
  8204. tg3_full_unlock(tp);
  8205. if (!err)
  8206. tg3_phy_start(tp);
  8207. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8208. }
  8209. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8210. {
  8211. irq_handler_t fn;
  8212. unsigned long flags;
  8213. char *name;
  8214. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8215. if (tp->irq_cnt == 1)
  8216. name = tp->dev->name;
  8217. else {
  8218. name = &tnapi->irq_lbl[0];
  8219. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8220. name[IFNAMSIZ-1] = 0;
  8221. }
  8222. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8223. fn = tg3_msi;
  8224. if (tg3_flag(tp, 1SHOT_MSI))
  8225. fn = tg3_msi_1shot;
  8226. flags = 0;
  8227. } else {
  8228. fn = tg3_interrupt;
  8229. if (tg3_flag(tp, TAGGED_STATUS))
  8230. fn = tg3_interrupt_tagged;
  8231. flags = IRQF_SHARED;
  8232. }
  8233. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8234. }
  8235. static int tg3_test_interrupt(struct tg3 *tp)
  8236. {
  8237. struct tg3_napi *tnapi = &tp->napi[0];
  8238. struct net_device *dev = tp->dev;
  8239. int err, i, intr_ok = 0;
  8240. u32 val;
  8241. if (!netif_running(dev))
  8242. return -ENODEV;
  8243. tg3_disable_ints(tp);
  8244. free_irq(tnapi->irq_vec, tnapi);
  8245. /*
  8246. * Turn off MSI one shot mode. Otherwise this test has no
  8247. * observable way to know whether the interrupt was delivered.
  8248. */
  8249. if (tg3_flag(tp, 57765_PLUS)) {
  8250. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8251. tw32(MSGINT_MODE, val);
  8252. }
  8253. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8254. IRQF_SHARED, dev->name, tnapi);
  8255. if (err)
  8256. return err;
  8257. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8258. tg3_enable_ints(tp);
  8259. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8260. tnapi->coal_now);
  8261. for (i = 0; i < 5; i++) {
  8262. u32 int_mbox, misc_host_ctrl;
  8263. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8264. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8265. if ((int_mbox != 0) ||
  8266. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8267. intr_ok = 1;
  8268. break;
  8269. }
  8270. if (tg3_flag(tp, 57765_PLUS) &&
  8271. tnapi->hw_status->status_tag != tnapi->last_tag)
  8272. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8273. msleep(10);
  8274. }
  8275. tg3_disable_ints(tp);
  8276. free_irq(tnapi->irq_vec, tnapi);
  8277. err = tg3_request_irq(tp, 0);
  8278. if (err)
  8279. return err;
  8280. if (intr_ok) {
  8281. /* Reenable MSI one shot mode. */
  8282. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8283. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8284. tw32(MSGINT_MODE, val);
  8285. }
  8286. return 0;
  8287. }
  8288. return -EIO;
  8289. }
  8290. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8291. * successfully restored
  8292. */
  8293. static int tg3_test_msi(struct tg3 *tp)
  8294. {
  8295. int err;
  8296. u16 pci_cmd;
  8297. if (!tg3_flag(tp, USING_MSI))
  8298. return 0;
  8299. /* Turn off SERR reporting in case MSI terminates with Master
  8300. * Abort.
  8301. */
  8302. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8303. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8304. pci_cmd & ~PCI_COMMAND_SERR);
  8305. err = tg3_test_interrupt(tp);
  8306. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8307. if (!err)
  8308. return 0;
  8309. /* other failures */
  8310. if (err != -EIO)
  8311. return err;
  8312. /* MSI test failed, go back to INTx mode */
  8313. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8314. "to INTx mode. Please report this failure to the PCI "
  8315. "maintainer and include system chipset information\n");
  8316. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8317. pci_disable_msi(tp->pdev);
  8318. tg3_flag_clear(tp, USING_MSI);
  8319. tp->napi[0].irq_vec = tp->pdev->irq;
  8320. err = tg3_request_irq(tp, 0);
  8321. if (err)
  8322. return err;
  8323. /* Need to reset the chip because the MSI cycle may have terminated
  8324. * with Master Abort.
  8325. */
  8326. tg3_full_lock(tp, 1);
  8327. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8328. err = tg3_init_hw(tp, 1);
  8329. tg3_full_unlock(tp);
  8330. if (err)
  8331. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8332. return err;
  8333. }
  8334. static int tg3_request_firmware(struct tg3 *tp)
  8335. {
  8336. const __be32 *fw_data;
  8337. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8338. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8339. tp->fw_needed);
  8340. return -ENOENT;
  8341. }
  8342. fw_data = (void *)tp->fw->data;
  8343. /* Firmware blob starts with version numbers, followed by
  8344. * start address and _full_ length including BSS sections
  8345. * (which must be longer than the actual data, of course
  8346. */
  8347. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8348. if (tp->fw_len < (tp->fw->size - 12)) {
  8349. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8350. tp->fw_len, tp->fw_needed);
  8351. release_firmware(tp->fw);
  8352. tp->fw = NULL;
  8353. return -EINVAL;
  8354. }
  8355. /* We no longer need firmware; we have it. */
  8356. tp->fw_needed = NULL;
  8357. return 0;
  8358. }
  8359. static bool tg3_enable_msix(struct tg3 *tp)
  8360. {
  8361. int i, rc;
  8362. struct msix_entry msix_ent[tp->irq_max];
  8363. tp->irq_cnt = netif_get_num_default_rss_queues();
  8364. if (tp->irq_cnt > 1) {
  8365. /* We want as many rx rings enabled as there are cpus.
  8366. * In multiqueue MSI-X mode, the first MSI-X vector
  8367. * only deals with link interrupts, etc, so we add
  8368. * one to the number of vectors we are requesting.
  8369. */
  8370. tp->irq_cnt = min_t(unsigned, tp->irq_cnt + 1, tp->irq_max);
  8371. }
  8372. for (i = 0; i < tp->irq_max; i++) {
  8373. msix_ent[i].entry = i;
  8374. msix_ent[i].vector = 0;
  8375. }
  8376. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8377. if (rc < 0) {
  8378. return false;
  8379. } else if (rc != 0) {
  8380. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8381. return false;
  8382. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8383. tp->irq_cnt, rc);
  8384. tp->irq_cnt = rc;
  8385. }
  8386. for (i = 0; i < tp->irq_max; i++)
  8387. tp->napi[i].irq_vec = msix_ent[i].vector;
  8388. netif_set_real_num_tx_queues(tp->dev, 1);
  8389. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  8390. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  8391. pci_disable_msix(tp->pdev);
  8392. return false;
  8393. }
  8394. if (tp->irq_cnt > 1) {
  8395. tg3_flag_set(tp, ENABLE_RSS);
  8396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  8397. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  8398. tg3_flag_set(tp, ENABLE_TSS);
  8399. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  8400. }
  8401. }
  8402. return true;
  8403. }
  8404. static void tg3_ints_init(struct tg3 *tp)
  8405. {
  8406. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8407. !tg3_flag(tp, TAGGED_STATUS)) {
  8408. /* All MSI supporting chips should support tagged
  8409. * status. Assert that this is the case.
  8410. */
  8411. netdev_warn(tp->dev,
  8412. "MSI without TAGGED_STATUS? Not using MSI\n");
  8413. goto defcfg;
  8414. }
  8415. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8416. tg3_flag_set(tp, USING_MSIX);
  8417. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8418. tg3_flag_set(tp, USING_MSI);
  8419. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8420. u32 msi_mode = tr32(MSGINT_MODE);
  8421. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8422. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8423. if (!tg3_flag(tp, 1SHOT_MSI))
  8424. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8425. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8426. }
  8427. defcfg:
  8428. if (!tg3_flag(tp, USING_MSIX)) {
  8429. tp->irq_cnt = 1;
  8430. tp->napi[0].irq_vec = tp->pdev->irq;
  8431. netif_set_real_num_tx_queues(tp->dev, 1);
  8432. netif_set_real_num_rx_queues(tp->dev, 1);
  8433. }
  8434. }
  8435. static void tg3_ints_fini(struct tg3 *tp)
  8436. {
  8437. if (tg3_flag(tp, USING_MSIX))
  8438. pci_disable_msix(tp->pdev);
  8439. else if (tg3_flag(tp, USING_MSI))
  8440. pci_disable_msi(tp->pdev);
  8441. tg3_flag_clear(tp, USING_MSI);
  8442. tg3_flag_clear(tp, USING_MSIX);
  8443. tg3_flag_clear(tp, ENABLE_RSS);
  8444. tg3_flag_clear(tp, ENABLE_TSS);
  8445. }
  8446. static int tg3_open(struct net_device *dev)
  8447. {
  8448. struct tg3 *tp = netdev_priv(dev);
  8449. int i, err;
  8450. if (tp->fw_needed) {
  8451. err = tg3_request_firmware(tp);
  8452. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8453. if (err)
  8454. return err;
  8455. } else if (err) {
  8456. netdev_warn(tp->dev, "TSO capability disabled\n");
  8457. tg3_flag_clear(tp, TSO_CAPABLE);
  8458. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8459. netdev_notice(tp->dev, "TSO capability restored\n");
  8460. tg3_flag_set(tp, TSO_CAPABLE);
  8461. }
  8462. }
  8463. netif_carrier_off(tp->dev);
  8464. err = tg3_power_up(tp);
  8465. if (err)
  8466. return err;
  8467. tg3_full_lock(tp, 0);
  8468. tg3_disable_ints(tp);
  8469. tg3_flag_clear(tp, INIT_COMPLETE);
  8470. tg3_full_unlock(tp);
  8471. /*
  8472. * Setup interrupts first so we know how
  8473. * many NAPI resources to allocate
  8474. */
  8475. tg3_ints_init(tp);
  8476. tg3_rss_check_indir_tbl(tp);
  8477. /* The placement of this call is tied
  8478. * to the setup and use of Host TX descriptors.
  8479. */
  8480. err = tg3_alloc_consistent(tp);
  8481. if (err)
  8482. goto err_out1;
  8483. tg3_napi_init(tp);
  8484. tg3_napi_enable(tp);
  8485. for (i = 0; i < tp->irq_cnt; i++) {
  8486. struct tg3_napi *tnapi = &tp->napi[i];
  8487. err = tg3_request_irq(tp, i);
  8488. if (err) {
  8489. for (i--; i >= 0; i--) {
  8490. tnapi = &tp->napi[i];
  8491. free_irq(tnapi->irq_vec, tnapi);
  8492. }
  8493. goto err_out2;
  8494. }
  8495. }
  8496. tg3_full_lock(tp, 0);
  8497. err = tg3_init_hw(tp, 1);
  8498. if (err) {
  8499. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8500. tg3_free_rings(tp);
  8501. }
  8502. tg3_full_unlock(tp);
  8503. if (err)
  8504. goto err_out3;
  8505. if (tg3_flag(tp, USING_MSI)) {
  8506. err = tg3_test_msi(tp);
  8507. if (err) {
  8508. tg3_full_lock(tp, 0);
  8509. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8510. tg3_free_rings(tp);
  8511. tg3_full_unlock(tp);
  8512. goto err_out2;
  8513. }
  8514. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8515. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8516. tw32(PCIE_TRANSACTION_CFG,
  8517. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8518. }
  8519. }
  8520. tg3_phy_start(tp);
  8521. tg3_hwmon_open(tp);
  8522. tg3_full_lock(tp, 0);
  8523. tg3_timer_start(tp);
  8524. tg3_flag_set(tp, INIT_COMPLETE);
  8525. tg3_enable_ints(tp);
  8526. tg3_full_unlock(tp);
  8527. netif_tx_start_all_queues(dev);
  8528. /*
  8529. * Reset loopback feature if it was turned on while the device was down
  8530. * make sure that it's installed properly now.
  8531. */
  8532. if (dev->features & NETIF_F_LOOPBACK)
  8533. tg3_set_loopback(dev, dev->features);
  8534. return 0;
  8535. err_out3:
  8536. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8537. struct tg3_napi *tnapi = &tp->napi[i];
  8538. free_irq(tnapi->irq_vec, tnapi);
  8539. }
  8540. err_out2:
  8541. tg3_napi_disable(tp);
  8542. tg3_napi_fini(tp);
  8543. tg3_free_consistent(tp);
  8544. err_out1:
  8545. tg3_ints_fini(tp);
  8546. tg3_frob_aux_power(tp, false);
  8547. pci_set_power_state(tp->pdev, PCI_D3hot);
  8548. return err;
  8549. }
  8550. static int tg3_close(struct net_device *dev)
  8551. {
  8552. int i;
  8553. struct tg3 *tp = netdev_priv(dev);
  8554. tg3_napi_disable(tp);
  8555. tg3_reset_task_cancel(tp);
  8556. netif_tx_stop_all_queues(dev);
  8557. tg3_timer_stop(tp);
  8558. tg3_hwmon_close(tp);
  8559. tg3_phy_stop(tp);
  8560. tg3_full_lock(tp, 1);
  8561. tg3_disable_ints(tp);
  8562. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8563. tg3_free_rings(tp);
  8564. tg3_flag_clear(tp, INIT_COMPLETE);
  8565. tg3_full_unlock(tp);
  8566. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8567. struct tg3_napi *tnapi = &tp->napi[i];
  8568. free_irq(tnapi->irq_vec, tnapi);
  8569. }
  8570. tg3_ints_fini(tp);
  8571. /* Clear stats across close / open calls */
  8572. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8573. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8574. tg3_napi_fini(tp);
  8575. tg3_free_consistent(tp);
  8576. tg3_power_down(tp);
  8577. netif_carrier_off(tp->dev);
  8578. return 0;
  8579. }
  8580. static inline u64 get_stat64(tg3_stat64_t *val)
  8581. {
  8582. return ((u64)val->high << 32) | ((u64)val->low);
  8583. }
  8584. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8585. {
  8586. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8587. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8588. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8589. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8590. u32 val;
  8591. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8592. tg3_writephy(tp, MII_TG3_TEST1,
  8593. val | MII_TG3_TEST1_CRC_EN);
  8594. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8595. } else
  8596. val = 0;
  8597. tp->phy_crc_errors += val;
  8598. return tp->phy_crc_errors;
  8599. }
  8600. return get_stat64(&hw_stats->rx_fcs_errors);
  8601. }
  8602. #define ESTAT_ADD(member) \
  8603. estats->member = old_estats->member + \
  8604. get_stat64(&hw_stats->member)
  8605. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8606. {
  8607. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8608. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8609. ESTAT_ADD(rx_octets);
  8610. ESTAT_ADD(rx_fragments);
  8611. ESTAT_ADD(rx_ucast_packets);
  8612. ESTAT_ADD(rx_mcast_packets);
  8613. ESTAT_ADD(rx_bcast_packets);
  8614. ESTAT_ADD(rx_fcs_errors);
  8615. ESTAT_ADD(rx_align_errors);
  8616. ESTAT_ADD(rx_xon_pause_rcvd);
  8617. ESTAT_ADD(rx_xoff_pause_rcvd);
  8618. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8619. ESTAT_ADD(rx_xoff_entered);
  8620. ESTAT_ADD(rx_frame_too_long_errors);
  8621. ESTAT_ADD(rx_jabbers);
  8622. ESTAT_ADD(rx_undersize_packets);
  8623. ESTAT_ADD(rx_in_length_errors);
  8624. ESTAT_ADD(rx_out_length_errors);
  8625. ESTAT_ADD(rx_64_or_less_octet_packets);
  8626. ESTAT_ADD(rx_65_to_127_octet_packets);
  8627. ESTAT_ADD(rx_128_to_255_octet_packets);
  8628. ESTAT_ADD(rx_256_to_511_octet_packets);
  8629. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8630. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8631. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8632. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8633. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8634. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8635. ESTAT_ADD(tx_octets);
  8636. ESTAT_ADD(tx_collisions);
  8637. ESTAT_ADD(tx_xon_sent);
  8638. ESTAT_ADD(tx_xoff_sent);
  8639. ESTAT_ADD(tx_flow_control);
  8640. ESTAT_ADD(tx_mac_errors);
  8641. ESTAT_ADD(tx_single_collisions);
  8642. ESTAT_ADD(tx_mult_collisions);
  8643. ESTAT_ADD(tx_deferred);
  8644. ESTAT_ADD(tx_excessive_collisions);
  8645. ESTAT_ADD(tx_late_collisions);
  8646. ESTAT_ADD(tx_collide_2times);
  8647. ESTAT_ADD(tx_collide_3times);
  8648. ESTAT_ADD(tx_collide_4times);
  8649. ESTAT_ADD(tx_collide_5times);
  8650. ESTAT_ADD(tx_collide_6times);
  8651. ESTAT_ADD(tx_collide_7times);
  8652. ESTAT_ADD(tx_collide_8times);
  8653. ESTAT_ADD(tx_collide_9times);
  8654. ESTAT_ADD(tx_collide_10times);
  8655. ESTAT_ADD(tx_collide_11times);
  8656. ESTAT_ADD(tx_collide_12times);
  8657. ESTAT_ADD(tx_collide_13times);
  8658. ESTAT_ADD(tx_collide_14times);
  8659. ESTAT_ADD(tx_collide_15times);
  8660. ESTAT_ADD(tx_ucast_packets);
  8661. ESTAT_ADD(tx_mcast_packets);
  8662. ESTAT_ADD(tx_bcast_packets);
  8663. ESTAT_ADD(tx_carrier_sense_errors);
  8664. ESTAT_ADD(tx_discards);
  8665. ESTAT_ADD(tx_errors);
  8666. ESTAT_ADD(dma_writeq_full);
  8667. ESTAT_ADD(dma_write_prioq_full);
  8668. ESTAT_ADD(rxbds_empty);
  8669. ESTAT_ADD(rx_discards);
  8670. ESTAT_ADD(rx_errors);
  8671. ESTAT_ADD(rx_threshold_hit);
  8672. ESTAT_ADD(dma_readq_full);
  8673. ESTAT_ADD(dma_read_prioq_full);
  8674. ESTAT_ADD(tx_comp_queue_full);
  8675. ESTAT_ADD(ring_set_send_prod_index);
  8676. ESTAT_ADD(ring_status_update);
  8677. ESTAT_ADD(nic_irqs);
  8678. ESTAT_ADD(nic_avoided_irqs);
  8679. ESTAT_ADD(nic_tx_threshold_hit);
  8680. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8681. }
  8682. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8683. {
  8684. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8685. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8686. stats->rx_packets = old_stats->rx_packets +
  8687. get_stat64(&hw_stats->rx_ucast_packets) +
  8688. get_stat64(&hw_stats->rx_mcast_packets) +
  8689. get_stat64(&hw_stats->rx_bcast_packets);
  8690. stats->tx_packets = old_stats->tx_packets +
  8691. get_stat64(&hw_stats->tx_ucast_packets) +
  8692. get_stat64(&hw_stats->tx_mcast_packets) +
  8693. get_stat64(&hw_stats->tx_bcast_packets);
  8694. stats->rx_bytes = old_stats->rx_bytes +
  8695. get_stat64(&hw_stats->rx_octets);
  8696. stats->tx_bytes = old_stats->tx_bytes +
  8697. get_stat64(&hw_stats->tx_octets);
  8698. stats->rx_errors = old_stats->rx_errors +
  8699. get_stat64(&hw_stats->rx_errors);
  8700. stats->tx_errors = old_stats->tx_errors +
  8701. get_stat64(&hw_stats->tx_errors) +
  8702. get_stat64(&hw_stats->tx_mac_errors) +
  8703. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8704. get_stat64(&hw_stats->tx_discards);
  8705. stats->multicast = old_stats->multicast +
  8706. get_stat64(&hw_stats->rx_mcast_packets);
  8707. stats->collisions = old_stats->collisions +
  8708. get_stat64(&hw_stats->tx_collisions);
  8709. stats->rx_length_errors = old_stats->rx_length_errors +
  8710. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8711. get_stat64(&hw_stats->rx_undersize_packets);
  8712. stats->rx_over_errors = old_stats->rx_over_errors +
  8713. get_stat64(&hw_stats->rxbds_empty);
  8714. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8715. get_stat64(&hw_stats->rx_align_errors);
  8716. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8717. get_stat64(&hw_stats->tx_discards);
  8718. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8719. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8720. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8721. tg3_calc_crc_errors(tp);
  8722. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8723. get_stat64(&hw_stats->rx_discards);
  8724. stats->rx_dropped = tp->rx_dropped;
  8725. stats->tx_dropped = tp->tx_dropped;
  8726. }
  8727. static int tg3_get_regs_len(struct net_device *dev)
  8728. {
  8729. return TG3_REG_BLK_SIZE;
  8730. }
  8731. static void tg3_get_regs(struct net_device *dev,
  8732. struct ethtool_regs *regs, void *_p)
  8733. {
  8734. struct tg3 *tp = netdev_priv(dev);
  8735. regs->version = 0;
  8736. memset(_p, 0, TG3_REG_BLK_SIZE);
  8737. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8738. return;
  8739. tg3_full_lock(tp, 0);
  8740. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8741. tg3_full_unlock(tp);
  8742. }
  8743. static int tg3_get_eeprom_len(struct net_device *dev)
  8744. {
  8745. struct tg3 *tp = netdev_priv(dev);
  8746. return tp->nvram_size;
  8747. }
  8748. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8749. {
  8750. struct tg3 *tp = netdev_priv(dev);
  8751. int ret;
  8752. u8 *pd;
  8753. u32 i, offset, len, b_offset, b_count;
  8754. __be32 val;
  8755. if (tg3_flag(tp, NO_NVRAM))
  8756. return -EINVAL;
  8757. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8758. return -EAGAIN;
  8759. offset = eeprom->offset;
  8760. len = eeprom->len;
  8761. eeprom->len = 0;
  8762. eeprom->magic = TG3_EEPROM_MAGIC;
  8763. if (offset & 3) {
  8764. /* adjustments to start on required 4 byte boundary */
  8765. b_offset = offset & 3;
  8766. b_count = 4 - b_offset;
  8767. if (b_count > len) {
  8768. /* i.e. offset=1 len=2 */
  8769. b_count = len;
  8770. }
  8771. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8772. if (ret)
  8773. return ret;
  8774. memcpy(data, ((char *)&val) + b_offset, b_count);
  8775. len -= b_count;
  8776. offset += b_count;
  8777. eeprom->len += b_count;
  8778. }
  8779. /* read bytes up to the last 4 byte boundary */
  8780. pd = &data[eeprom->len];
  8781. for (i = 0; i < (len - (len & 3)); i += 4) {
  8782. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8783. if (ret) {
  8784. eeprom->len += i;
  8785. return ret;
  8786. }
  8787. memcpy(pd + i, &val, 4);
  8788. }
  8789. eeprom->len += i;
  8790. if (len & 3) {
  8791. /* read last bytes not ending on 4 byte boundary */
  8792. pd = &data[eeprom->len];
  8793. b_count = len & 3;
  8794. b_offset = offset + len - b_count;
  8795. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8796. if (ret)
  8797. return ret;
  8798. memcpy(pd, &val, b_count);
  8799. eeprom->len += b_count;
  8800. }
  8801. return 0;
  8802. }
  8803. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8804. {
  8805. struct tg3 *tp = netdev_priv(dev);
  8806. int ret;
  8807. u32 offset, len, b_offset, odd_len;
  8808. u8 *buf;
  8809. __be32 start, end;
  8810. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8811. return -EAGAIN;
  8812. if (tg3_flag(tp, NO_NVRAM) ||
  8813. eeprom->magic != TG3_EEPROM_MAGIC)
  8814. return -EINVAL;
  8815. offset = eeprom->offset;
  8816. len = eeprom->len;
  8817. if ((b_offset = (offset & 3))) {
  8818. /* adjustments to start on required 4 byte boundary */
  8819. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8820. if (ret)
  8821. return ret;
  8822. len += b_offset;
  8823. offset &= ~3;
  8824. if (len < 4)
  8825. len = 4;
  8826. }
  8827. odd_len = 0;
  8828. if (len & 3) {
  8829. /* adjustments to end on required 4 byte boundary */
  8830. odd_len = 1;
  8831. len = (len + 3) & ~3;
  8832. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8833. if (ret)
  8834. return ret;
  8835. }
  8836. buf = data;
  8837. if (b_offset || odd_len) {
  8838. buf = kmalloc(len, GFP_KERNEL);
  8839. if (!buf)
  8840. return -ENOMEM;
  8841. if (b_offset)
  8842. memcpy(buf, &start, 4);
  8843. if (odd_len)
  8844. memcpy(buf+len-4, &end, 4);
  8845. memcpy(buf + b_offset, data, eeprom->len);
  8846. }
  8847. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8848. if (buf != data)
  8849. kfree(buf);
  8850. return ret;
  8851. }
  8852. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8853. {
  8854. struct tg3 *tp = netdev_priv(dev);
  8855. if (tg3_flag(tp, USE_PHYLIB)) {
  8856. struct phy_device *phydev;
  8857. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8858. return -EAGAIN;
  8859. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8860. return phy_ethtool_gset(phydev, cmd);
  8861. }
  8862. cmd->supported = (SUPPORTED_Autoneg);
  8863. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8864. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8865. SUPPORTED_1000baseT_Full);
  8866. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8867. cmd->supported |= (SUPPORTED_100baseT_Half |
  8868. SUPPORTED_100baseT_Full |
  8869. SUPPORTED_10baseT_Half |
  8870. SUPPORTED_10baseT_Full |
  8871. SUPPORTED_TP);
  8872. cmd->port = PORT_TP;
  8873. } else {
  8874. cmd->supported |= SUPPORTED_FIBRE;
  8875. cmd->port = PORT_FIBRE;
  8876. }
  8877. cmd->advertising = tp->link_config.advertising;
  8878. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8879. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8880. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8881. cmd->advertising |= ADVERTISED_Pause;
  8882. } else {
  8883. cmd->advertising |= ADVERTISED_Pause |
  8884. ADVERTISED_Asym_Pause;
  8885. }
  8886. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8887. cmd->advertising |= ADVERTISED_Asym_Pause;
  8888. }
  8889. }
  8890. if (netif_running(dev) && netif_carrier_ok(dev)) {
  8891. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8892. cmd->duplex = tp->link_config.active_duplex;
  8893. cmd->lp_advertising = tp->link_config.rmt_adv;
  8894. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8895. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  8896. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  8897. else
  8898. cmd->eth_tp_mdix = ETH_TP_MDI;
  8899. }
  8900. } else {
  8901. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  8902. cmd->duplex = DUPLEX_UNKNOWN;
  8903. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  8904. }
  8905. cmd->phy_address = tp->phy_addr;
  8906. cmd->transceiver = XCVR_INTERNAL;
  8907. cmd->autoneg = tp->link_config.autoneg;
  8908. cmd->maxtxpkt = 0;
  8909. cmd->maxrxpkt = 0;
  8910. return 0;
  8911. }
  8912. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8913. {
  8914. struct tg3 *tp = netdev_priv(dev);
  8915. u32 speed = ethtool_cmd_speed(cmd);
  8916. if (tg3_flag(tp, USE_PHYLIB)) {
  8917. struct phy_device *phydev;
  8918. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8919. return -EAGAIN;
  8920. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8921. return phy_ethtool_sset(phydev, cmd);
  8922. }
  8923. if (cmd->autoneg != AUTONEG_ENABLE &&
  8924. cmd->autoneg != AUTONEG_DISABLE)
  8925. return -EINVAL;
  8926. if (cmd->autoneg == AUTONEG_DISABLE &&
  8927. cmd->duplex != DUPLEX_FULL &&
  8928. cmd->duplex != DUPLEX_HALF)
  8929. return -EINVAL;
  8930. if (cmd->autoneg == AUTONEG_ENABLE) {
  8931. u32 mask = ADVERTISED_Autoneg |
  8932. ADVERTISED_Pause |
  8933. ADVERTISED_Asym_Pause;
  8934. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8935. mask |= ADVERTISED_1000baseT_Half |
  8936. ADVERTISED_1000baseT_Full;
  8937. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8938. mask |= ADVERTISED_100baseT_Half |
  8939. ADVERTISED_100baseT_Full |
  8940. ADVERTISED_10baseT_Half |
  8941. ADVERTISED_10baseT_Full |
  8942. ADVERTISED_TP;
  8943. else
  8944. mask |= ADVERTISED_FIBRE;
  8945. if (cmd->advertising & ~mask)
  8946. return -EINVAL;
  8947. mask &= (ADVERTISED_1000baseT_Half |
  8948. ADVERTISED_1000baseT_Full |
  8949. ADVERTISED_100baseT_Half |
  8950. ADVERTISED_100baseT_Full |
  8951. ADVERTISED_10baseT_Half |
  8952. ADVERTISED_10baseT_Full);
  8953. cmd->advertising &= mask;
  8954. } else {
  8955. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8956. if (speed != SPEED_1000)
  8957. return -EINVAL;
  8958. if (cmd->duplex != DUPLEX_FULL)
  8959. return -EINVAL;
  8960. } else {
  8961. if (speed != SPEED_100 &&
  8962. speed != SPEED_10)
  8963. return -EINVAL;
  8964. }
  8965. }
  8966. tg3_full_lock(tp, 0);
  8967. tp->link_config.autoneg = cmd->autoneg;
  8968. if (cmd->autoneg == AUTONEG_ENABLE) {
  8969. tp->link_config.advertising = (cmd->advertising |
  8970. ADVERTISED_Autoneg);
  8971. tp->link_config.speed = SPEED_UNKNOWN;
  8972. tp->link_config.duplex = DUPLEX_UNKNOWN;
  8973. } else {
  8974. tp->link_config.advertising = 0;
  8975. tp->link_config.speed = speed;
  8976. tp->link_config.duplex = cmd->duplex;
  8977. }
  8978. if (netif_running(dev))
  8979. tg3_setup_phy(tp, 1);
  8980. tg3_full_unlock(tp);
  8981. return 0;
  8982. }
  8983. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8984. {
  8985. struct tg3 *tp = netdev_priv(dev);
  8986. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  8987. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  8988. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  8989. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  8990. }
  8991. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8992. {
  8993. struct tg3 *tp = netdev_priv(dev);
  8994. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8995. wol->supported = WAKE_MAGIC;
  8996. else
  8997. wol->supported = 0;
  8998. wol->wolopts = 0;
  8999. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9000. wol->wolopts = WAKE_MAGIC;
  9001. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9002. }
  9003. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9004. {
  9005. struct tg3 *tp = netdev_priv(dev);
  9006. struct device *dp = &tp->pdev->dev;
  9007. if (wol->wolopts & ~WAKE_MAGIC)
  9008. return -EINVAL;
  9009. if ((wol->wolopts & WAKE_MAGIC) &&
  9010. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9011. return -EINVAL;
  9012. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9013. spin_lock_bh(&tp->lock);
  9014. if (device_may_wakeup(dp))
  9015. tg3_flag_set(tp, WOL_ENABLE);
  9016. else
  9017. tg3_flag_clear(tp, WOL_ENABLE);
  9018. spin_unlock_bh(&tp->lock);
  9019. return 0;
  9020. }
  9021. static u32 tg3_get_msglevel(struct net_device *dev)
  9022. {
  9023. struct tg3 *tp = netdev_priv(dev);
  9024. return tp->msg_enable;
  9025. }
  9026. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9027. {
  9028. struct tg3 *tp = netdev_priv(dev);
  9029. tp->msg_enable = value;
  9030. }
  9031. static int tg3_nway_reset(struct net_device *dev)
  9032. {
  9033. struct tg3 *tp = netdev_priv(dev);
  9034. int r;
  9035. if (!netif_running(dev))
  9036. return -EAGAIN;
  9037. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9038. return -EINVAL;
  9039. if (tg3_flag(tp, USE_PHYLIB)) {
  9040. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9041. return -EAGAIN;
  9042. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9043. } else {
  9044. u32 bmcr;
  9045. spin_lock_bh(&tp->lock);
  9046. r = -EINVAL;
  9047. tg3_readphy(tp, MII_BMCR, &bmcr);
  9048. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9049. ((bmcr & BMCR_ANENABLE) ||
  9050. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9051. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9052. BMCR_ANENABLE);
  9053. r = 0;
  9054. }
  9055. spin_unlock_bh(&tp->lock);
  9056. }
  9057. return r;
  9058. }
  9059. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9060. {
  9061. struct tg3 *tp = netdev_priv(dev);
  9062. ering->rx_max_pending = tp->rx_std_ring_mask;
  9063. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9064. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9065. else
  9066. ering->rx_jumbo_max_pending = 0;
  9067. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9068. ering->rx_pending = tp->rx_pending;
  9069. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9070. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9071. else
  9072. ering->rx_jumbo_pending = 0;
  9073. ering->tx_pending = tp->napi[0].tx_pending;
  9074. }
  9075. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9076. {
  9077. struct tg3 *tp = netdev_priv(dev);
  9078. int i, irq_sync = 0, err = 0;
  9079. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9080. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9081. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9082. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9083. (tg3_flag(tp, TSO_BUG) &&
  9084. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9085. return -EINVAL;
  9086. if (netif_running(dev)) {
  9087. tg3_phy_stop(tp);
  9088. tg3_netif_stop(tp);
  9089. irq_sync = 1;
  9090. }
  9091. tg3_full_lock(tp, irq_sync);
  9092. tp->rx_pending = ering->rx_pending;
  9093. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9094. tp->rx_pending > 63)
  9095. tp->rx_pending = 63;
  9096. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9097. for (i = 0; i < tp->irq_max; i++)
  9098. tp->napi[i].tx_pending = ering->tx_pending;
  9099. if (netif_running(dev)) {
  9100. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9101. err = tg3_restart_hw(tp, 1);
  9102. if (!err)
  9103. tg3_netif_start(tp);
  9104. }
  9105. tg3_full_unlock(tp);
  9106. if (irq_sync && !err)
  9107. tg3_phy_start(tp);
  9108. return err;
  9109. }
  9110. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9111. {
  9112. struct tg3 *tp = netdev_priv(dev);
  9113. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9114. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9115. epause->rx_pause = 1;
  9116. else
  9117. epause->rx_pause = 0;
  9118. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9119. epause->tx_pause = 1;
  9120. else
  9121. epause->tx_pause = 0;
  9122. }
  9123. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9124. {
  9125. struct tg3 *tp = netdev_priv(dev);
  9126. int err = 0;
  9127. if (tg3_flag(tp, USE_PHYLIB)) {
  9128. u32 newadv;
  9129. struct phy_device *phydev;
  9130. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9131. if (!(phydev->supported & SUPPORTED_Pause) ||
  9132. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9133. (epause->rx_pause != epause->tx_pause)))
  9134. return -EINVAL;
  9135. tp->link_config.flowctrl = 0;
  9136. if (epause->rx_pause) {
  9137. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9138. if (epause->tx_pause) {
  9139. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9140. newadv = ADVERTISED_Pause;
  9141. } else
  9142. newadv = ADVERTISED_Pause |
  9143. ADVERTISED_Asym_Pause;
  9144. } else if (epause->tx_pause) {
  9145. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9146. newadv = ADVERTISED_Asym_Pause;
  9147. } else
  9148. newadv = 0;
  9149. if (epause->autoneg)
  9150. tg3_flag_set(tp, PAUSE_AUTONEG);
  9151. else
  9152. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9153. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9154. u32 oldadv = phydev->advertising &
  9155. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9156. if (oldadv != newadv) {
  9157. phydev->advertising &=
  9158. ~(ADVERTISED_Pause |
  9159. ADVERTISED_Asym_Pause);
  9160. phydev->advertising |= newadv;
  9161. if (phydev->autoneg) {
  9162. /*
  9163. * Always renegotiate the link to
  9164. * inform our link partner of our
  9165. * flow control settings, even if the
  9166. * flow control is forced. Let
  9167. * tg3_adjust_link() do the final
  9168. * flow control setup.
  9169. */
  9170. return phy_start_aneg(phydev);
  9171. }
  9172. }
  9173. if (!epause->autoneg)
  9174. tg3_setup_flow_control(tp, 0, 0);
  9175. } else {
  9176. tp->link_config.advertising &=
  9177. ~(ADVERTISED_Pause |
  9178. ADVERTISED_Asym_Pause);
  9179. tp->link_config.advertising |= newadv;
  9180. }
  9181. } else {
  9182. int irq_sync = 0;
  9183. if (netif_running(dev)) {
  9184. tg3_netif_stop(tp);
  9185. irq_sync = 1;
  9186. }
  9187. tg3_full_lock(tp, irq_sync);
  9188. if (epause->autoneg)
  9189. tg3_flag_set(tp, PAUSE_AUTONEG);
  9190. else
  9191. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9192. if (epause->rx_pause)
  9193. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9194. else
  9195. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9196. if (epause->tx_pause)
  9197. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9198. else
  9199. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9200. if (netif_running(dev)) {
  9201. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9202. err = tg3_restart_hw(tp, 1);
  9203. if (!err)
  9204. tg3_netif_start(tp);
  9205. }
  9206. tg3_full_unlock(tp);
  9207. }
  9208. return err;
  9209. }
  9210. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9211. {
  9212. switch (sset) {
  9213. case ETH_SS_TEST:
  9214. return TG3_NUM_TEST;
  9215. case ETH_SS_STATS:
  9216. return TG3_NUM_STATS;
  9217. default:
  9218. return -EOPNOTSUPP;
  9219. }
  9220. }
  9221. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9222. u32 *rules __always_unused)
  9223. {
  9224. struct tg3 *tp = netdev_priv(dev);
  9225. if (!tg3_flag(tp, SUPPORT_MSIX))
  9226. return -EOPNOTSUPP;
  9227. switch (info->cmd) {
  9228. case ETHTOOL_GRXRINGS:
  9229. if (netif_running(tp->dev))
  9230. info->data = tp->irq_cnt;
  9231. else {
  9232. info->data = num_online_cpus();
  9233. if (info->data > TG3_IRQ_MAX_VECS_RSS)
  9234. info->data = TG3_IRQ_MAX_VECS_RSS;
  9235. }
  9236. /* The first interrupt vector only
  9237. * handles link interrupts.
  9238. */
  9239. info->data -= 1;
  9240. return 0;
  9241. default:
  9242. return -EOPNOTSUPP;
  9243. }
  9244. }
  9245. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9246. {
  9247. u32 size = 0;
  9248. struct tg3 *tp = netdev_priv(dev);
  9249. if (tg3_flag(tp, SUPPORT_MSIX))
  9250. size = TG3_RSS_INDIR_TBL_SIZE;
  9251. return size;
  9252. }
  9253. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9254. {
  9255. struct tg3 *tp = netdev_priv(dev);
  9256. int i;
  9257. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9258. indir[i] = tp->rss_ind_tbl[i];
  9259. return 0;
  9260. }
  9261. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9262. {
  9263. struct tg3 *tp = netdev_priv(dev);
  9264. size_t i;
  9265. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9266. tp->rss_ind_tbl[i] = indir[i];
  9267. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9268. return 0;
  9269. /* It is legal to write the indirection
  9270. * table while the device is running.
  9271. */
  9272. tg3_full_lock(tp, 0);
  9273. tg3_rss_write_indir_tbl(tp);
  9274. tg3_full_unlock(tp);
  9275. return 0;
  9276. }
  9277. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9278. {
  9279. switch (stringset) {
  9280. case ETH_SS_STATS:
  9281. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9282. break;
  9283. case ETH_SS_TEST:
  9284. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9285. break;
  9286. default:
  9287. WARN_ON(1); /* we need a WARN() */
  9288. break;
  9289. }
  9290. }
  9291. static int tg3_set_phys_id(struct net_device *dev,
  9292. enum ethtool_phys_id_state state)
  9293. {
  9294. struct tg3 *tp = netdev_priv(dev);
  9295. if (!netif_running(tp->dev))
  9296. return -EAGAIN;
  9297. switch (state) {
  9298. case ETHTOOL_ID_ACTIVE:
  9299. return 1; /* cycle on/off once per second */
  9300. case ETHTOOL_ID_ON:
  9301. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9302. LED_CTRL_1000MBPS_ON |
  9303. LED_CTRL_100MBPS_ON |
  9304. LED_CTRL_10MBPS_ON |
  9305. LED_CTRL_TRAFFIC_OVERRIDE |
  9306. LED_CTRL_TRAFFIC_BLINK |
  9307. LED_CTRL_TRAFFIC_LED);
  9308. break;
  9309. case ETHTOOL_ID_OFF:
  9310. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9311. LED_CTRL_TRAFFIC_OVERRIDE);
  9312. break;
  9313. case ETHTOOL_ID_INACTIVE:
  9314. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9315. break;
  9316. }
  9317. return 0;
  9318. }
  9319. static void tg3_get_ethtool_stats(struct net_device *dev,
  9320. struct ethtool_stats *estats, u64 *tmp_stats)
  9321. {
  9322. struct tg3 *tp = netdev_priv(dev);
  9323. if (tp->hw_stats)
  9324. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9325. else
  9326. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9327. }
  9328. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9329. {
  9330. int i;
  9331. __be32 *buf;
  9332. u32 offset = 0, len = 0;
  9333. u32 magic, val;
  9334. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9335. return NULL;
  9336. if (magic == TG3_EEPROM_MAGIC) {
  9337. for (offset = TG3_NVM_DIR_START;
  9338. offset < TG3_NVM_DIR_END;
  9339. offset += TG3_NVM_DIRENT_SIZE) {
  9340. if (tg3_nvram_read(tp, offset, &val))
  9341. return NULL;
  9342. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9343. TG3_NVM_DIRTYPE_EXTVPD)
  9344. break;
  9345. }
  9346. if (offset != TG3_NVM_DIR_END) {
  9347. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9348. if (tg3_nvram_read(tp, offset + 4, &offset))
  9349. return NULL;
  9350. offset = tg3_nvram_logical_addr(tp, offset);
  9351. }
  9352. }
  9353. if (!offset || !len) {
  9354. offset = TG3_NVM_VPD_OFF;
  9355. len = TG3_NVM_VPD_LEN;
  9356. }
  9357. buf = kmalloc(len, GFP_KERNEL);
  9358. if (buf == NULL)
  9359. return NULL;
  9360. if (magic == TG3_EEPROM_MAGIC) {
  9361. for (i = 0; i < len; i += 4) {
  9362. /* The data is in little-endian format in NVRAM.
  9363. * Use the big-endian read routines to preserve
  9364. * the byte order as it exists in NVRAM.
  9365. */
  9366. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9367. goto error;
  9368. }
  9369. } else {
  9370. u8 *ptr;
  9371. ssize_t cnt;
  9372. unsigned int pos = 0;
  9373. ptr = (u8 *)&buf[0];
  9374. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9375. cnt = pci_read_vpd(tp->pdev, pos,
  9376. len - pos, ptr);
  9377. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9378. cnt = 0;
  9379. else if (cnt < 0)
  9380. goto error;
  9381. }
  9382. if (pos != len)
  9383. goto error;
  9384. }
  9385. *vpdlen = len;
  9386. return buf;
  9387. error:
  9388. kfree(buf);
  9389. return NULL;
  9390. }
  9391. #define NVRAM_TEST_SIZE 0x100
  9392. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9393. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9394. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9395. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9396. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9397. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9398. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9399. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9400. static int tg3_test_nvram(struct tg3 *tp)
  9401. {
  9402. u32 csum, magic, len;
  9403. __be32 *buf;
  9404. int i, j, k, err = 0, size;
  9405. if (tg3_flag(tp, NO_NVRAM))
  9406. return 0;
  9407. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9408. return -EIO;
  9409. if (magic == TG3_EEPROM_MAGIC)
  9410. size = NVRAM_TEST_SIZE;
  9411. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9412. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9413. TG3_EEPROM_SB_FORMAT_1) {
  9414. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9415. case TG3_EEPROM_SB_REVISION_0:
  9416. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9417. break;
  9418. case TG3_EEPROM_SB_REVISION_2:
  9419. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9420. break;
  9421. case TG3_EEPROM_SB_REVISION_3:
  9422. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9423. break;
  9424. case TG3_EEPROM_SB_REVISION_4:
  9425. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9426. break;
  9427. case TG3_EEPROM_SB_REVISION_5:
  9428. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9429. break;
  9430. case TG3_EEPROM_SB_REVISION_6:
  9431. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9432. break;
  9433. default:
  9434. return -EIO;
  9435. }
  9436. } else
  9437. return 0;
  9438. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9439. size = NVRAM_SELFBOOT_HW_SIZE;
  9440. else
  9441. return -EIO;
  9442. buf = kmalloc(size, GFP_KERNEL);
  9443. if (buf == NULL)
  9444. return -ENOMEM;
  9445. err = -EIO;
  9446. for (i = 0, j = 0; i < size; i += 4, j++) {
  9447. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9448. if (err)
  9449. break;
  9450. }
  9451. if (i < size)
  9452. goto out;
  9453. /* Selfboot format */
  9454. magic = be32_to_cpu(buf[0]);
  9455. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9456. TG3_EEPROM_MAGIC_FW) {
  9457. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9458. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9459. TG3_EEPROM_SB_REVISION_2) {
  9460. /* For rev 2, the csum doesn't include the MBA. */
  9461. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9462. csum8 += buf8[i];
  9463. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9464. csum8 += buf8[i];
  9465. } else {
  9466. for (i = 0; i < size; i++)
  9467. csum8 += buf8[i];
  9468. }
  9469. if (csum8 == 0) {
  9470. err = 0;
  9471. goto out;
  9472. }
  9473. err = -EIO;
  9474. goto out;
  9475. }
  9476. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9477. TG3_EEPROM_MAGIC_HW) {
  9478. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9479. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9480. u8 *buf8 = (u8 *) buf;
  9481. /* Separate the parity bits and the data bytes. */
  9482. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9483. if ((i == 0) || (i == 8)) {
  9484. int l;
  9485. u8 msk;
  9486. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9487. parity[k++] = buf8[i] & msk;
  9488. i++;
  9489. } else if (i == 16) {
  9490. int l;
  9491. u8 msk;
  9492. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9493. parity[k++] = buf8[i] & msk;
  9494. i++;
  9495. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9496. parity[k++] = buf8[i] & msk;
  9497. i++;
  9498. }
  9499. data[j++] = buf8[i];
  9500. }
  9501. err = -EIO;
  9502. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9503. u8 hw8 = hweight8(data[i]);
  9504. if ((hw8 & 0x1) && parity[i])
  9505. goto out;
  9506. else if (!(hw8 & 0x1) && !parity[i])
  9507. goto out;
  9508. }
  9509. err = 0;
  9510. goto out;
  9511. }
  9512. err = -EIO;
  9513. /* Bootstrap checksum at offset 0x10 */
  9514. csum = calc_crc((unsigned char *) buf, 0x10);
  9515. if (csum != le32_to_cpu(buf[0x10/4]))
  9516. goto out;
  9517. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9518. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9519. if (csum != le32_to_cpu(buf[0xfc/4]))
  9520. goto out;
  9521. kfree(buf);
  9522. buf = tg3_vpd_readblock(tp, &len);
  9523. if (!buf)
  9524. return -ENOMEM;
  9525. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9526. if (i > 0) {
  9527. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9528. if (j < 0)
  9529. goto out;
  9530. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9531. goto out;
  9532. i += PCI_VPD_LRDT_TAG_SIZE;
  9533. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9534. PCI_VPD_RO_KEYWORD_CHKSUM);
  9535. if (j > 0) {
  9536. u8 csum8 = 0;
  9537. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9538. for (i = 0; i <= j; i++)
  9539. csum8 += ((u8 *)buf)[i];
  9540. if (csum8)
  9541. goto out;
  9542. }
  9543. }
  9544. err = 0;
  9545. out:
  9546. kfree(buf);
  9547. return err;
  9548. }
  9549. #define TG3_SERDES_TIMEOUT_SEC 2
  9550. #define TG3_COPPER_TIMEOUT_SEC 6
  9551. static int tg3_test_link(struct tg3 *tp)
  9552. {
  9553. int i, max;
  9554. if (!netif_running(tp->dev))
  9555. return -ENODEV;
  9556. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9557. max = TG3_SERDES_TIMEOUT_SEC;
  9558. else
  9559. max = TG3_COPPER_TIMEOUT_SEC;
  9560. for (i = 0; i < max; i++) {
  9561. if (netif_carrier_ok(tp->dev))
  9562. return 0;
  9563. if (msleep_interruptible(1000))
  9564. break;
  9565. }
  9566. return -EIO;
  9567. }
  9568. /* Only test the commonly used registers */
  9569. static int tg3_test_registers(struct tg3 *tp)
  9570. {
  9571. int i, is_5705, is_5750;
  9572. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9573. static struct {
  9574. u16 offset;
  9575. u16 flags;
  9576. #define TG3_FL_5705 0x1
  9577. #define TG3_FL_NOT_5705 0x2
  9578. #define TG3_FL_NOT_5788 0x4
  9579. #define TG3_FL_NOT_5750 0x8
  9580. u32 read_mask;
  9581. u32 write_mask;
  9582. } reg_tbl[] = {
  9583. /* MAC Control Registers */
  9584. { MAC_MODE, TG3_FL_NOT_5705,
  9585. 0x00000000, 0x00ef6f8c },
  9586. { MAC_MODE, TG3_FL_5705,
  9587. 0x00000000, 0x01ef6b8c },
  9588. { MAC_STATUS, TG3_FL_NOT_5705,
  9589. 0x03800107, 0x00000000 },
  9590. { MAC_STATUS, TG3_FL_5705,
  9591. 0x03800100, 0x00000000 },
  9592. { MAC_ADDR_0_HIGH, 0x0000,
  9593. 0x00000000, 0x0000ffff },
  9594. { MAC_ADDR_0_LOW, 0x0000,
  9595. 0x00000000, 0xffffffff },
  9596. { MAC_RX_MTU_SIZE, 0x0000,
  9597. 0x00000000, 0x0000ffff },
  9598. { MAC_TX_MODE, 0x0000,
  9599. 0x00000000, 0x00000070 },
  9600. { MAC_TX_LENGTHS, 0x0000,
  9601. 0x00000000, 0x00003fff },
  9602. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9603. 0x00000000, 0x000007fc },
  9604. { MAC_RX_MODE, TG3_FL_5705,
  9605. 0x00000000, 0x000007dc },
  9606. { MAC_HASH_REG_0, 0x0000,
  9607. 0x00000000, 0xffffffff },
  9608. { MAC_HASH_REG_1, 0x0000,
  9609. 0x00000000, 0xffffffff },
  9610. { MAC_HASH_REG_2, 0x0000,
  9611. 0x00000000, 0xffffffff },
  9612. { MAC_HASH_REG_3, 0x0000,
  9613. 0x00000000, 0xffffffff },
  9614. /* Receive Data and Receive BD Initiator Control Registers. */
  9615. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9616. 0x00000000, 0xffffffff },
  9617. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9618. 0x00000000, 0xffffffff },
  9619. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9620. 0x00000000, 0x00000003 },
  9621. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9622. 0x00000000, 0xffffffff },
  9623. { RCVDBDI_STD_BD+0, 0x0000,
  9624. 0x00000000, 0xffffffff },
  9625. { RCVDBDI_STD_BD+4, 0x0000,
  9626. 0x00000000, 0xffffffff },
  9627. { RCVDBDI_STD_BD+8, 0x0000,
  9628. 0x00000000, 0xffff0002 },
  9629. { RCVDBDI_STD_BD+0xc, 0x0000,
  9630. 0x00000000, 0xffffffff },
  9631. /* Receive BD Initiator Control Registers. */
  9632. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9633. 0x00000000, 0xffffffff },
  9634. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9635. 0x00000000, 0x000003ff },
  9636. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9637. 0x00000000, 0xffffffff },
  9638. /* Host Coalescing Control Registers. */
  9639. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9640. 0x00000000, 0x00000004 },
  9641. { HOSTCC_MODE, TG3_FL_5705,
  9642. 0x00000000, 0x000000f6 },
  9643. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9644. 0x00000000, 0xffffffff },
  9645. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9646. 0x00000000, 0x000003ff },
  9647. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9648. 0x00000000, 0xffffffff },
  9649. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9650. 0x00000000, 0x000003ff },
  9651. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9652. 0x00000000, 0xffffffff },
  9653. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9654. 0x00000000, 0x000000ff },
  9655. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9656. 0x00000000, 0xffffffff },
  9657. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9658. 0x00000000, 0x000000ff },
  9659. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9660. 0x00000000, 0xffffffff },
  9661. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9662. 0x00000000, 0xffffffff },
  9663. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9664. 0x00000000, 0xffffffff },
  9665. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9666. 0x00000000, 0x000000ff },
  9667. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9668. 0x00000000, 0xffffffff },
  9669. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9670. 0x00000000, 0x000000ff },
  9671. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9672. 0x00000000, 0xffffffff },
  9673. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9674. 0x00000000, 0xffffffff },
  9675. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9676. 0x00000000, 0xffffffff },
  9677. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9678. 0x00000000, 0xffffffff },
  9679. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9680. 0x00000000, 0xffffffff },
  9681. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9682. 0xffffffff, 0x00000000 },
  9683. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9684. 0xffffffff, 0x00000000 },
  9685. /* Buffer Manager Control Registers. */
  9686. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9687. 0x00000000, 0x007fff80 },
  9688. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9689. 0x00000000, 0x007fffff },
  9690. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9691. 0x00000000, 0x0000003f },
  9692. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9693. 0x00000000, 0x000001ff },
  9694. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9695. 0x00000000, 0x000001ff },
  9696. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9697. 0xffffffff, 0x00000000 },
  9698. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9699. 0xffffffff, 0x00000000 },
  9700. /* Mailbox Registers */
  9701. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9702. 0x00000000, 0x000001ff },
  9703. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9704. 0x00000000, 0x000001ff },
  9705. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9706. 0x00000000, 0x000007ff },
  9707. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9708. 0x00000000, 0x000001ff },
  9709. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9710. };
  9711. is_5705 = is_5750 = 0;
  9712. if (tg3_flag(tp, 5705_PLUS)) {
  9713. is_5705 = 1;
  9714. if (tg3_flag(tp, 5750_PLUS))
  9715. is_5750 = 1;
  9716. }
  9717. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9718. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9719. continue;
  9720. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9721. continue;
  9722. if (tg3_flag(tp, IS_5788) &&
  9723. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9724. continue;
  9725. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9726. continue;
  9727. offset = (u32) reg_tbl[i].offset;
  9728. read_mask = reg_tbl[i].read_mask;
  9729. write_mask = reg_tbl[i].write_mask;
  9730. /* Save the original register content */
  9731. save_val = tr32(offset);
  9732. /* Determine the read-only value. */
  9733. read_val = save_val & read_mask;
  9734. /* Write zero to the register, then make sure the read-only bits
  9735. * are not changed and the read/write bits are all zeros.
  9736. */
  9737. tw32(offset, 0);
  9738. val = tr32(offset);
  9739. /* Test the read-only and read/write bits. */
  9740. if (((val & read_mask) != read_val) || (val & write_mask))
  9741. goto out;
  9742. /* Write ones to all the bits defined by RdMask and WrMask, then
  9743. * make sure the read-only bits are not changed and the
  9744. * read/write bits are all ones.
  9745. */
  9746. tw32(offset, read_mask | write_mask);
  9747. val = tr32(offset);
  9748. /* Test the read-only bits. */
  9749. if ((val & read_mask) != read_val)
  9750. goto out;
  9751. /* Test the read/write bits. */
  9752. if ((val & write_mask) != write_mask)
  9753. goto out;
  9754. tw32(offset, save_val);
  9755. }
  9756. return 0;
  9757. out:
  9758. if (netif_msg_hw(tp))
  9759. netdev_err(tp->dev,
  9760. "Register test failed at offset %x\n", offset);
  9761. tw32(offset, save_val);
  9762. return -EIO;
  9763. }
  9764. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9765. {
  9766. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9767. int i;
  9768. u32 j;
  9769. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9770. for (j = 0; j < len; j += 4) {
  9771. u32 val;
  9772. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9773. tg3_read_mem(tp, offset + j, &val);
  9774. if (val != test_pattern[i])
  9775. return -EIO;
  9776. }
  9777. }
  9778. return 0;
  9779. }
  9780. static int tg3_test_memory(struct tg3 *tp)
  9781. {
  9782. static struct mem_entry {
  9783. u32 offset;
  9784. u32 len;
  9785. } mem_tbl_570x[] = {
  9786. { 0x00000000, 0x00b50},
  9787. { 0x00002000, 0x1c000},
  9788. { 0xffffffff, 0x00000}
  9789. }, mem_tbl_5705[] = {
  9790. { 0x00000100, 0x0000c},
  9791. { 0x00000200, 0x00008},
  9792. { 0x00004000, 0x00800},
  9793. { 0x00006000, 0x01000},
  9794. { 0x00008000, 0x02000},
  9795. { 0x00010000, 0x0e000},
  9796. { 0xffffffff, 0x00000}
  9797. }, mem_tbl_5755[] = {
  9798. { 0x00000200, 0x00008},
  9799. { 0x00004000, 0x00800},
  9800. { 0x00006000, 0x00800},
  9801. { 0x00008000, 0x02000},
  9802. { 0x00010000, 0x0c000},
  9803. { 0xffffffff, 0x00000}
  9804. }, mem_tbl_5906[] = {
  9805. { 0x00000200, 0x00008},
  9806. { 0x00004000, 0x00400},
  9807. { 0x00006000, 0x00400},
  9808. { 0x00008000, 0x01000},
  9809. { 0x00010000, 0x01000},
  9810. { 0xffffffff, 0x00000}
  9811. }, mem_tbl_5717[] = {
  9812. { 0x00000200, 0x00008},
  9813. { 0x00010000, 0x0a000},
  9814. { 0x00020000, 0x13c00},
  9815. { 0xffffffff, 0x00000}
  9816. }, mem_tbl_57765[] = {
  9817. { 0x00000200, 0x00008},
  9818. { 0x00004000, 0x00800},
  9819. { 0x00006000, 0x09800},
  9820. { 0x00010000, 0x0a000},
  9821. { 0xffffffff, 0x00000}
  9822. };
  9823. struct mem_entry *mem_tbl;
  9824. int err = 0;
  9825. int i;
  9826. if (tg3_flag(tp, 5717_PLUS))
  9827. mem_tbl = mem_tbl_5717;
  9828. else if (tg3_flag(tp, 57765_CLASS))
  9829. mem_tbl = mem_tbl_57765;
  9830. else if (tg3_flag(tp, 5755_PLUS))
  9831. mem_tbl = mem_tbl_5755;
  9832. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9833. mem_tbl = mem_tbl_5906;
  9834. else if (tg3_flag(tp, 5705_PLUS))
  9835. mem_tbl = mem_tbl_5705;
  9836. else
  9837. mem_tbl = mem_tbl_570x;
  9838. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9839. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9840. if (err)
  9841. break;
  9842. }
  9843. return err;
  9844. }
  9845. #define TG3_TSO_MSS 500
  9846. #define TG3_TSO_IP_HDR_LEN 20
  9847. #define TG3_TSO_TCP_HDR_LEN 20
  9848. #define TG3_TSO_TCP_OPT_LEN 12
  9849. static const u8 tg3_tso_header[] = {
  9850. 0x08, 0x00,
  9851. 0x45, 0x00, 0x00, 0x00,
  9852. 0x00, 0x00, 0x40, 0x00,
  9853. 0x40, 0x06, 0x00, 0x00,
  9854. 0x0a, 0x00, 0x00, 0x01,
  9855. 0x0a, 0x00, 0x00, 0x02,
  9856. 0x0d, 0x00, 0xe0, 0x00,
  9857. 0x00, 0x00, 0x01, 0x00,
  9858. 0x00, 0x00, 0x02, 0x00,
  9859. 0x80, 0x10, 0x10, 0x00,
  9860. 0x14, 0x09, 0x00, 0x00,
  9861. 0x01, 0x01, 0x08, 0x0a,
  9862. 0x11, 0x11, 0x11, 0x11,
  9863. 0x11, 0x11, 0x11, 0x11,
  9864. };
  9865. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  9866. {
  9867. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  9868. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9869. u32 budget;
  9870. struct sk_buff *skb;
  9871. u8 *tx_data, *rx_data;
  9872. dma_addr_t map;
  9873. int num_pkts, tx_len, rx_len, i, err;
  9874. struct tg3_rx_buffer_desc *desc;
  9875. struct tg3_napi *tnapi, *rnapi;
  9876. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9877. tnapi = &tp->napi[0];
  9878. rnapi = &tp->napi[0];
  9879. if (tp->irq_cnt > 1) {
  9880. if (tg3_flag(tp, ENABLE_RSS))
  9881. rnapi = &tp->napi[1];
  9882. if (tg3_flag(tp, ENABLE_TSS))
  9883. tnapi = &tp->napi[1];
  9884. }
  9885. coal_now = tnapi->coal_now | rnapi->coal_now;
  9886. err = -EIO;
  9887. tx_len = pktsz;
  9888. skb = netdev_alloc_skb(tp->dev, tx_len);
  9889. if (!skb)
  9890. return -ENOMEM;
  9891. tx_data = skb_put(skb, tx_len);
  9892. memcpy(tx_data, tp->dev->dev_addr, 6);
  9893. memset(tx_data + 6, 0x0, 8);
  9894. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9895. if (tso_loopback) {
  9896. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9897. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9898. TG3_TSO_TCP_OPT_LEN;
  9899. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9900. sizeof(tg3_tso_header));
  9901. mss = TG3_TSO_MSS;
  9902. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9903. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9904. /* Set the total length field in the IP header */
  9905. iph->tot_len = htons((u16)(mss + hdr_len));
  9906. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9907. TXD_FLAG_CPU_POST_DMA);
  9908. if (tg3_flag(tp, HW_TSO_1) ||
  9909. tg3_flag(tp, HW_TSO_2) ||
  9910. tg3_flag(tp, HW_TSO_3)) {
  9911. struct tcphdr *th;
  9912. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9913. th = (struct tcphdr *)&tx_data[val];
  9914. th->check = 0;
  9915. } else
  9916. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9917. if (tg3_flag(tp, HW_TSO_3)) {
  9918. mss |= (hdr_len & 0xc) << 12;
  9919. if (hdr_len & 0x10)
  9920. base_flags |= 0x00000010;
  9921. base_flags |= (hdr_len & 0x3e0) << 5;
  9922. } else if (tg3_flag(tp, HW_TSO_2))
  9923. mss |= hdr_len << 9;
  9924. else if (tg3_flag(tp, HW_TSO_1) ||
  9925. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9926. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9927. } else {
  9928. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9929. }
  9930. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9931. } else {
  9932. num_pkts = 1;
  9933. data_off = ETH_HLEN;
  9934. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  9935. tx_len > VLAN_ETH_FRAME_LEN)
  9936. base_flags |= TXD_FLAG_JMB_PKT;
  9937. }
  9938. for (i = data_off; i < tx_len; i++)
  9939. tx_data[i] = (u8) (i & 0xff);
  9940. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9941. if (pci_dma_mapping_error(tp->pdev, map)) {
  9942. dev_kfree_skb(skb);
  9943. return -EIO;
  9944. }
  9945. val = tnapi->tx_prod;
  9946. tnapi->tx_buffers[val].skb = skb;
  9947. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  9948. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9949. rnapi->coal_now);
  9950. udelay(10);
  9951. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9952. budget = tg3_tx_avail(tnapi);
  9953. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  9954. base_flags | TXD_FLAG_END, mss, 0)) {
  9955. tnapi->tx_buffers[val].skb = NULL;
  9956. dev_kfree_skb(skb);
  9957. return -EIO;
  9958. }
  9959. tnapi->tx_prod++;
  9960. /* Sync BD data before updating mailbox */
  9961. wmb();
  9962. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9963. tr32_mailbox(tnapi->prodmbox);
  9964. udelay(10);
  9965. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9966. for (i = 0; i < 35; i++) {
  9967. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9968. coal_now);
  9969. udelay(10);
  9970. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9971. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9972. if ((tx_idx == tnapi->tx_prod) &&
  9973. (rx_idx == (rx_start_idx + num_pkts)))
  9974. break;
  9975. }
  9976. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  9977. dev_kfree_skb(skb);
  9978. if (tx_idx != tnapi->tx_prod)
  9979. goto out;
  9980. if (rx_idx != rx_start_idx + num_pkts)
  9981. goto out;
  9982. val = data_off;
  9983. while (rx_idx != rx_start_idx) {
  9984. desc = &rnapi->rx_rcb[rx_start_idx++];
  9985. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9986. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9987. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9988. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9989. goto out;
  9990. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9991. - ETH_FCS_LEN;
  9992. if (!tso_loopback) {
  9993. if (rx_len != tx_len)
  9994. goto out;
  9995. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9996. if (opaque_key != RXD_OPAQUE_RING_STD)
  9997. goto out;
  9998. } else {
  9999. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10000. goto out;
  10001. }
  10002. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10003. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10004. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10005. goto out;
  10006. }
  10007. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10008. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10009. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10010. mapping);
  10011. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10012. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10013. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10014. mapping);
  10015. } else
  10016. goto out;
  10017. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10018. PCI_DMA_FROMDEVICE);
  10019. rx_data += TG3_RX_OFFSET(tp);
  10020. for (i = data_off; i < rx_len; i++, val++) {
  10021. if (*(rx_data + i) != (u8) (val & 0xff))
  10022. goto out;
  10023. }
  10024. }
  10025. err = 0;
  10026. /* tg3_free_rings will unmap and free the rx_data */
  10027. out:
  10028. return err;
  10029. }
  10030. #define TG3_STD_LOOPBACK_FAILED 1
  10031. #define TG3_JMB_LOOPBACK_FAILED 2
  10032. #define TG3_TSO_LOOPBACK_FAILED 4
  10033. #define TG3_LOOPBACK_FAILED \
  10034. (TG3_STD_LOOPBACK_FAILED | \
  10035. TG3_JMB_LOOPBACK_FAILED | \
  10036. TG3_TSO_LOOPBACK_FAILED)
  10037. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10038. {
  10039. int err = -EIO;
  10040. u32 eee_cap;
  10041. u32 jmb_pkt_sz = 9000;
  10042. if (tp->dma_limit)
  10043. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10044. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10045. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10046. if (!netif_running(tp->dev)) {
  10047. data[0] = TG3_LOOPBACK_FAILED;
  10048. data[1] = TG3_LOOPBACK_FAILED;
  10049. if (do_extlpbk)
  10050. data[2] = TG3_LOOPBACK_FAILED;
  10051. goto done;
  10052. }
  10053. err = tg3_reset_hw(tp, 1);
  10054. if (err) {
  10055. data[0] = TG3_LOOPBACK_FAILED;
  10056. data[1] = TG3_LOOPBACK_FAILED;
  10057. if (do_extlpbk)
  10058. data[2] = TG3_LOOPBACK_FAILED;
  10059. goto done;
  10060. }
  10061. if (tg3_flag(tp, ENABLE_RSS)) {
  10062. int i;
  10063. /* Reroute all rx packets to the 1st queue */
  10064. for (i = MAC_RSS_INDIR_TBL_0;
  10065. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10066. tw32(i, 0x0);
  10067. }
  10068. /* HW errata - mac loopback fails in some cases on 5780.
  10069. * Normal traffic and PHY loopback are not affected by
  10070. * errata. Also, the MAC loopback test is deprecated for
  10071. * all newer ASIC revisions.
  10072. */
  10073. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10074. !tg3_flag(tp, CPMU_PRESENT)) {
  10075. tg3_mac_loopback(tp, true);
  10076. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10077. data[0] |= TG3_STD_LOOPBACK_FAILED;
  10078. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10079. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10080. data[0] |= TG3_JMB_LOOPBACK_FAILED;
  10081. tg3_mac_loopback(tp, false);
  10082. }
  10083. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10084. !tg3_flag(tp, USE_PHYLIB)) {
  10085. int i;
  10086. tg3_phy_lpbk_set(tp, 0, false);
  10087. /* Wait for link */
  10088. for (i = 0; i < 100; i++) {
  10089. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10090. break;
  10091. mdelay(1);
  10092. }
  10093. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10094. data[1] |= TG3_STD_LOOPBACK_FAILED;
  10095. if (tg3_flag(tp, TSO_CAPABLE) &&
  10096. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10097. data[1] |= TG3_TSO_LOOPBACK_FAILED;
  10098. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10099. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10100. data[1] |= TG3_JMB_LOOPBACK_FAILED;
  10101. if (do_extlpbk) {
  10102. tg3_phy_lpbk_set(tp, 0, true);
  10103. /* All link indications report up, but the hardware
  10104. * isn't really ready for about 20 msec. Double it
  10105. * to be sure.
  10106. */
  10107. mdelay(40);
  10108. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10109. data[2] |= TG3_STD_LOOPBACK_FAILED;
  10110. if (tg3_flag(tp, TSO_CAPABLE) &&
  10111. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10112. data[2] |= TG3_TSO_LOOPBACK_FAILED;
  10113. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10114. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10115. data[2] |= TG3_JMB_LOOPBACK_FAILED;
  10116. }
  10117. /* Re-enable gphy autopowerdown. */
  10118. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10119. tg3_phy_toggle_apd(tp, true);
  10120. }
  10121. err = (data[0] | data[1] | data[2]) ? -EIO : 0;
  10122. done:
  10123. tp->phy_flags |= eee_cap;
  10124. return err;
  10125. }
  10126. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10127. u64 *data)
  10128. {
  10129. struct tg3 *tp = netdev_priv(dev);
  10130. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10131. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10132. tg3_power_up(tp)) {
  10133. etest->flags |= ETH_TEST_FL_FAILED;
  10134. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10135. return;
  10136. }
  10137. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10138. if (tg3_test_nvram(tp) != 0) {
  10139. etest->flags |= ETH_TEST_FL_FAILED;
  10140. data[0] = 1;
  10141. }
  10142. if (!doextlpbk && tg3_test_link(tp)) {
  10143. etest->flags |= ETH_TEST_FL_FAILED;
  10144. data[1] = 1;
  10145. }
  10146. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10147. int err, err2 = 0, irq_sync = 0;
  10148. if (netif_running(dev)) {
  10149. tg3_phy_stop(tp);
  10150. tg3_netif_stop(tp);
  10151. irq_sync = 1;
  10152. }
  10153. tg3_full_lock(tp, irq_sync);
  10154. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10155. err = tg3_nvram_lock(tp);
  10156. tg3_halt_cpu(tp, RX_CPU_BASE);
  10157. if (!tg3_flag(tp, 5705_PLUS))
  10158. tg3_halt_cpu(tp, TX_CPU_BASE);
  10159. if (!err)
  10160. tg3_nvram_unlock(tp);
  10161. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10162. tg3_phy_reset(tp);
  10163. if (tg3_test_registers(tp) != 0) {
  10164. etest->flags |= ETH_TEST_FL_FAILED;
  10165. data[2] = 1;
  10166. }
  10167. if (tg3_test_memory(tp) != 0) {
  10168. etest->flags |= ETH_TEST_FL_FAILED;
  10169. data[3] = 1;
  10170. }
  10171. if (doextlpbk)
  10172. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10173. if (tg3_test_loopback(tp, &data[4], doextlpbk))
  10174. etest->flags |= ETH_TEST_FL_FAILED;
  10175. tg3_full_unlock(tp);
  10176. if (tg3_test_interrupt(tp) != 0) {
  10177. etest->flags |= ETH_TEST_FL_FAILED;
  10178. data[7] = 1;
  10179. }
  10180. tg3_full_lock(tp, 0);
  10181. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10182. if (netif_running(dev)) {
  10183. tg3_flag_set(tp, INIT_COMPLETE);
  10184. err2 = tg3_restart_hw(tp, 1);
  10185. if (!err2)
  10186. tg3_netif_start(tp);
  10187. }
  10188. tg3_full_unlock(tp);
  10189. if (irq_sync && !err2)
  10190. tg3_phy_start(tp);
  10191. }
  10192. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10193. tg3_power_down(tp);
  10194. }
  10195. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10196. {
  10197. struct mii_ioctl_data *data = if_mii(ifr);
  10198. struct tg3 *tp = netdev_priv(dev);
  10199. int err;
  10200. if (tg3_flag(tp, USE_PHYLIB)) {
  10201. struct phy_device *phydev;
  10202. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10203. return -EAGAIN;
  10204. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10205. return phy_mii_ioctl(phydev, ifr, cmd);
  10206. }
  10207. switch (cmd) {
  10208. case SIOCGMIIPHY:
  10209. data->phy_id = tp->phy_addr;
  10210. /* fallthru */
  10211. case SIOCGMIIREG: {
  10212. u32 mii_regval;
  10213. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10214. break; /* We have no PHY */
  10215. if (!netif_running(dev))
  10216. return -EAGAIN;
  10217. spin_lock_bh(&tp->lock);
  10218. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10219. spin_unlock_bh(&tp->lock);
  10220. data->val_out = mii_regval;
  10221. return err;
  10222. }
  10223. case SIOCSMIIREG:
  10224. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10225. break; /* We have no PHY */
  10226. if (!netif_running(dev))
  10227. return -EAGAIN;
  10228. spin_lock_bh(&tp->lock);
  10229. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10230. spin_unlock_bh(&tp->lock);
  10231. return err;
  10232. default:
  10233. /* do nothing */
  10234. break;
  10235. }
  10236. return -EOPNOTSUPP;
  10237. }
  10238. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10239. {
  10240. struct tg3 *tp = netdev_priv(dev);
  10241. memcpy(ec, &tp->coal, sizeof(*ec));
  10242. return 0;
  10243. }
  10244. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10245. {
  10246. struct tg3 *tp = netdev_priv(dev);
  10247. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10248. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10249. if (!tg3_flag(tp, 5705_PLUS)) {
  10250. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10251. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10252. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10253. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10254. }
  10255. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10256. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10257. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10258. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10259. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10260. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10261. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10262. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10263. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10264. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10265. return -EINVAL;
  10266. /* No rx interrupts will be generated if both are zero */
  10267. if ((ec->rx_coalesce_usecs == 0) &&
  10268. (ec->rx_max_coalesced_frames == 0))
  10269. return -EINVAL;
  10270. /* No tx interrupts will be generated if both are zero */
  10271. if ((ec->tx_coalesce_usecs == 0) &&
  10272. (ec->tx_max_coalesced_frames == 0))
  10273. return -EINVAL;
  10274. /* Only copy relevant parameters, ignore all others. */
  10275. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10276. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10277. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10278. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10279. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10280. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10281. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10282. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10283. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10284. if (netif_running(dev)) {
  10285. tg3_full_lock(tp, 0);
  10286. __tg3_set_coalesce(tp, &tp->coal);
  10287. tg3_full_unlock(tp);
  10288. }
  10289. return 0;
  10290. }
  10291. static const struct ethtool_ops tg3_ethtool_ops = {
  10292. .get_settings = tg3_get_settings,
  10293. .set_settings = tg3_set_settings,
  10294. .get_drvinfo = tg3_get_drvinfo,
  10295. .get_regs_len = tg3_get_regs_len,
  10296. .get_regs = tg3_get_regs,
  10297. .get_wol = tg3_get_wol,
  10298. .set_wol = tg3_set_wol,
  10299. .get_msglevel = tg3_get_msglevel,
  10300. .set_msglevel = tg3_set_msglevel,
  10301. .nway_reset = tg3_nway_reset,
  10302. .get_link = ethtool_op_get_link,
  10303. .get_eeprom_len = tg3_get_eeprom_len,
  10304. .get_eeprom = tg3_get_eeprom,
  10305. .set_eeprom = tg3_set_eeprom,
  10306. .get_ringparam = tg3_get_ringparam,
  10307. .set_ringparam = tg3_set_ringparam,
  10308. .get_pauseparam = tg3_get_pauseparam,
  10309. .set_pauseparam = tg3_set_pauseparam,
  10310. .self_test = tg3_self_test,
  10311. .get_strings = tg3_get_strings,
  10312. .set_phys_id = tg3_set_phys_id,
  10313. .get_ethtool_stats = tg3_get_ethtool_stats,
  10314. .get_coalesce = tg3_get_coalesce,
  10315. .set_coalesce = tg3_set_coalesce,
  10316. .get_sset_count = tg3_get_sset_count,
  10317. .get_rxnfc = tg3_get_rxnfc,
  10318. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10319. .get_rxfh_indir = tg3_get_rxfh_indir,
  10320. .set_rxfh_indir = tg3_set_rxfh_indir,
  10321. .get_ts_info = ethtool_op_get_ts_info,
  10322. };
  10323. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10324. struct rtnl_link_stats64 *stats)
  10325. {
  10326. struct tg3 *tp = netdev_priv(dev);
  10327. spin_lock_bh(&tp->lock);
  10328. if (!tp->hw_stats) {
  10329. spin_unlock_bh(&tp->lock);
  10330. return &tp->net_stats_prev;
  10331. }
  10332. tg3_get_nstats(tp, stats);
  10333. spin_unlock_bh(&tp->lock);
  10334. return stats;
  10335. }
  10336. static void tg3_set_rx_mode(struct net_device *dev)
  10337. {
  10338. struct tg3 *tp = netdev_priv(dev);
  10339. if (!netif_running(dev))
  10340. return;
  10341. tg3_full_lock(tp, 0);
  10342. __tg3_set_rx_mode(dev);
  10343. tg3_full_unlock(tp);
  10344. }
  10345. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10346. int new_mtu)
  10347. {
  10348. dev->mtu = new_mtu;
  10349. if (new_mtu > ETH_DATA_LEN) {
  10350. if (tg3_flag(tp, 5780_CLASS)) {
  10351. netdev_update_features(dev);
  10352. tg3_flag_clear(tp, TSO_CAPABLE);
  10353. } else {
  10354. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10355. }
  10356. } else {
  10357. if (tg3_flag(tp, 5780_CLASS)) {
  10358. tg3_flag_set(tp, TSO_CAPABLE);
  10359. netdev_update_features(dev);
  10360. }
  10361. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10362. }
  10363. }
  10364. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10365. {
  10366. struct tg3 *tp = netdev_priv(dev);
  10367. int err, reset_phy = 0;
  10368. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10369. return -EINVAL;
  10370. if (!netif_running(dev)) {
  10371. /* We'll just catch it later when the
  10372. * device is up'd.
  10373. */
  10374. tg3_set_mtu(dev, tp, new_mtu);
  10375. return 0;
  10376. }
  10377. tg3_phy_stop(tp);
  10378. tg3_netif_stop(tp);
  10379. tg3_full_lock(tp, 1);
  10380. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10381. tg3_set_mtu(dev, tp, new_mtu);
  10382. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10383. * breaks all requests to 256 bytes.
  10384. */
  10385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10386. reset_phy = 1;
  10387. err = tg3_restart_hw(tp, reset_phy);
  10388. if (!err)
  10389. tg3_netif_start(tp);
  10390. tg3_full_unlock(tp);
  10391. if (!err)
  10392. tg3_phy_start(tp);
  10393. return err;
  10394. }
  10395. static const struct net_device_ops tg3_netdev_ops = {
  10396. .ndo_open = tg3_open,
  10397. .ndo_stop = tg3_close,
  10398. .ndo_start_xmit = tg3_start_xmit,
  10399. .ndo_get_stats64 = tg3_get_stats64,
  10400. .ndo_validate_addr = eth_validate_addr,
  10401. .ndo_set_rx_mode = tg3_set_rx_mode,
  10402. .ndo_set_mac_address = tg3_set_mac_addr,
  10403. .ndo_do_ioctl = tg3_ioctl,
  10404. .ndo_tx_timeout = tg3_tx_timeout,
  10405. .ndo_change_mtu = tg3_change_mtu,
  10406. .ndo_fix_features = tg3_fix_features,
  10407. .ndo_set_features = tg3_set_features,
  10408. #ifdef CONFIG_NET_POLL_CONTROLLER
  10409. .ndo_poll_controller = tg3_poll_controller,
  10410. #endif
  10411. };
  10412. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  10413. {
  10414. u32 cursize, val, magic;
  10415. tp->nvram_size = EEPROM_CHIP_SIZE;
  10416. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10417. return;
  10418. if ((magic != TG3_EEPROM_MAGIC) &&
  10419. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10420. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10421. return;
  10422. /*
  10423. * Size the chip by reading offsets at increasing powers of two.
  10424. * When we encounter our validation signature, we know the addressing
  10425. * has wrapped around, and thus have our chip size.
  10426. */
  10427. cursize = 0x10;
  10428. while (cursize < tp->nvram_size) {
  10429. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10430. return;
  10431. if (val == magic)
  10432. break;
  10433. cursize <<= 1;
  10434. }
  10435. tp->nvram_size = cursize;
  10436. }
  10437. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  10438. {
  10439. u32 val;
  10440. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10441. return;
  10442. /* Selfboot format */
  10443. if (val != TG3_EEPROM_MAGIC) {
  10444. tg3_get_eeprom_size(tp);
  10445. return;
  10446. }
  10447. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10448. if (val != 0) {
  10449. /* This is confusing. We want to operate on the
  10450. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10451. * call will read from NVRAM and byteswap the data
  10452. * according to the byteswapping settings for all
  10453. * other register accesses. This ensures the data we
  10454. * want will always reside in the lower 16-bits.
  10455. * However, the data in NVRAM is in LE format, which
  10456. * means the data from the NVRAM read will always be
  10457. * opposite the endianness of the CPU. The 16-bit
  10458. * byteswap then brings the data to CPU endianness.
  10459. */
  10460. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10461. return;
  10462. }
  10463. }
  10464. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10465. }
  10466. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  10467. {
  10468. u32 nvcfg1;
  10469. nvcfg1 = tr32(NVRAM_CFG1);
  10470. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10471. tg3_flag_set(tp, FLASH);
  10472. } else {
  10473. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10474. tw32(NVRAM_CFG1, nvcfg1);
  10475. }
  10476. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10477. tg3_flag(tp, 5780_CLASS)) {
  10478. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10479. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10480. tp->nvram_jedecnum = JEDEC_ATMEL;
  10481. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10482. tg3_flag_set(tp, NVRAM_BUFFERED);
  10483. break;
  10484. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10485. tp->nvram_jedecnum = JEDEC_ATMEL;
  10486. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10487. break;
  10488. case FLASH_VENDOR_ATMEL_EEPROM:
  10489. tp->nvram_jedecnum = JEDEC_ATMEL;
  10490. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10491. tg3_flag_set(tp, NVRAM_BUFFERED);
  10492. break;
  10493. case FLASH_VENDOR_ST:
  10494. tp->nvram_jedecnum = JEDEC_ST;
  10495. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10496. tg3_flag_set(tp, NVRAM_BUFFERED);
  10497. break;
  10498. case FLASH_VENDOR_SAIFUN:
  10499. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10500. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10501. break;
  10502. case FLASH_VENDOR_SST_SMALL:
  10503. case FLASH_VENDOR_SST_LARGE:
  10504. tp->nvram_jedecnum = JEDEC_SST;
  10505. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10506. break;
  10507. }
  10508. } else {
  10509. tp->nvram_jedecnum = JEDEC_ATMEL;
  10510. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10511. tg3_flag_set(tp, NVRAM_BUFFERED);
  10512. }
  10513. }
  10514. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10515. {
  10516. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10517. case FLASH_5752PAGE_SIZE_256:
  10518. tp->nvram_pagesize = 256;
  10519. break;
  10520. case FLASH_5752PAGE_SIZE_512:
  10521. tp->nvram_pagesize = 512;
  10522. break;
  10523. case FLASH_5752PAGE_SIZE_1K:
  10524. tp->nvram_pagesize = 1024;
  10525. break;
  10526. case FLASH_5752PAGE_SIZE_2K:
  10527. tp->nvram_pagesize = 2048;
  10528. break;
  10529. case FLASH_5752PAGE_SIZE_4K:
  10530. tp->nvram_pagesize = 4096;
  10531. break;
  10532. case FLASH_5752PAGE_SIZE_264:
  10533. tp->nvram_pagesize = 264;
  10534. break;
  10535. case FLASH_5752PAGE_SIZE_528:
  10536. tp->nvram_pagesize = 528;
  10537. break;
  10538. }
  10539. }
  10540. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  10541. {
  10542. u32 nvcfg1;
  10543. nvcfg1 = tr32(NVRAM_CFG1);
  10544. /* NVRAM protection for TPM */
  10545. if (nvcfg1 & (1 << 27))
  10546. tg3_flag_set(tp, PROTECTED_NVRAM);
  10547. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10548. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10549. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10550. tp->nvram_jedecnum = JEDEC_ATMEL;
  10551. tg3_flag_set(tp, NVRAM_BUFFERED);
  10552. break;
  10553. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10554. tp->nvram_jedecnum = JEDEC_ATMEL;
  10555. tg3_flag_set(tp, NVRAM_BUFFERED);
  10556. tg3_flag_set(tp, FLASH);
  10557. break;
  10558. case FLASH_5752VENDOR_ST_M45PE10:
  10559. case FLASH_5752VENDOR_ST_M45PE20:
  10560. case FLASH_5752VENDOR_ST_M45PE40:
  10561. tp->nvram_jedecnum = JEDEC_ST;
  10562. tg3_flag_set(tp, NVRAM_BUFFERED);
  10563. tg3_flag_set(tp, FLASH);
  10564. break;
  10565. }
  10566. if (tg3_flag(tp, FLASH)) {
  10567. tg3_nvram_get_pagesize(tp, nvcfg1);
  10568. } else {
  10569. /* For eeprom, set pagesize to maximum eeprom size */
  10570. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10571. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10572. tw32(NVRAM_CFG1, nvcfg1);
  10573. }
  10574. }
  10575. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  10576. {
  10577. u32 nvcfg1, protect = 0;
  10578. nvcfg1 = tr32(NVRAM_CFG1);
  10579. /* NVRAM protection for TPM */
  10580. if (nvcfg1 & (1 << 27)) {
  10581. tg3_flag_set(tp, PROTECTED_NVRAM);
  10582. protect = 1;
  10583. }
  10584. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10585. switch (nvcfg1) {
  10586. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10587. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10588. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10589. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10590. tp->nvram_jedecnum = JEDEC_ATMEL;
  10591. tg3_flag_set(tp, NVRAM_BUFFERED);
  10592. tg3_flag_set(tp, FLASH);
  10593. tp->nvram_pagesize = 264;
  10594. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10595. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10596. tp->nvram_size = (protect ? 0x3e200 :
  10597. TG3_NVRAM_SIZE_512KB);
  10598. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10599. tp->nvram_size = (protect ? 0x1f200 :
  10600. TG3_NVRAM_SIZE_256KB);
  10601. else
  10602. tp->nvram_size = (protect ? 0x1f200 :
  10603. TG3_NVRAM_SIZE_128KB);
  10604. break;
  10605. case FLASH_5752VENDOR_ST_M45PE10:
  10606. case FLASH_5752VENDOR_ST_M45PE20:
  10607. case FLASH_5752VENDOR_ST_M45PE40:
  10608. tp->nvram_jedecnum = JEDEC_ST;
  10609. tg3_flag_set(tp, NVRAM_BUFFERED);
  10610. tg3_flag_set(tp, FLASH);
  10611. tp->nvram_pagesize = 256;
  10612. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  10613. tp->nvram_size = (protect ?
  10614. TG3_NVRAM_SIZE_64KB :
  10615. TG3_NVRAM_SIZE_128KB);
  10616. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  10617. tp->nvram_size = (protect ?
  10618. TG3_NVRAM_SIZE_64KB :
  10619. TG3_NVRAM_SIZE_256KB);
  10620. else
  10621. tp->nvram_size = (protect ?
  10622. TG3_NVRAM_SIZE_128KB :
  10623. TG3_NVRAM_SIZE_512KB);
  10624. break;
  10625. }
  10626. }
  10627. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  10628. {
  10629. u32 nvcfg1;
  10630. nvcfg1 = tr32(NVRAM_CFG1);
  10631. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10632. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  10633. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10634. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  10635. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10636. tp->nvram_jedecnum = JEDEC_ATMEL;
  10637. tg3_flag_set(tp, NVRAM_BUFFERED);
  10638. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10639. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10640. tw32(NVRAM_CFG1, nvcfg1);
  10641. break;
  10642. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10643. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10644. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10645. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10646. tp->nvram_jedecnum = JEDEC_ATMEL;
  10647. tg3_flag_set(tp, NVRAM_BUFFERED);
  10648. tg3_flag_set(tp, FLASH);
  10649. tp->nvram_pagesize = 264;
  10650. break;
  10651. case FLASH_5752VENDOR_ST_M45PE10:
  10652. case FLASH_5752VENDOR_ST_M45PE20:
  10653. case FLASH_5752VENDOR_ST_M45PE40:
  10654. tp->nvram_jedecnum = JEDEC_ST;
  10655. tg3_flag_set(tp, NVRAM_BUFFERED);
  10656. tg3_flag_set(tp, FLASH);
  10657. tp->nvram_pagesize = 256;
  10658. break;
  10659. }
  10660. }
  10661. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10662. {
  10663. u32 nvcfg1, protect = 0;
  10664. nvcfg1 = tr32(NVRAM_CFG1);
  10665. /* NVRAM protection for TPM */
  10666. if (nvcfg1 & (1 << 27)) {
  10667. tg3_flag_set(tp, PROTECTED_NVRAM);
  10668. protect = 1;
  10669. }
  10670. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10671. switch (nvcfg1) {
  10672. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10673. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10674. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10675. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10676. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10677. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10678. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10679. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10680. tp->nvram_jedecnum = JEDEC_ATMEL;
  10681. tg3_flag_set(tp, NVRAM_BUFFERED);
  10682. tg3_flag_set(tp, FLASH);
  10683. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10684. tp->nvram_pagesize = 256;
  10685. break;
  10686. case FLASH_5761VENDOR_ST_A_M45PE20:
  10687. case FLASH_5761VENDOR_ST_A_M45PE40:
  10688. case FLASH_5761VENDOR_ST_A_M45PE80:
  10689. case FLASH_5761VENDOR_ST_A_M45PE16:
  10690. case FLASH_5761VENDOR_ST_M_M45PE20:
  10691. case FLASH_5761VENDOR_ST_M_M45PE40:
  10692. case FLASH_5761VENDOR_ST_M_M45PE80:
  10693. case FLASH_5761VENDOR_ST_M_M45PE16:
  10694. tp->nvram_jedecnum = JEDEC_ST;
  10695. tg3_flag_set(tp, NVRAM_BUFFERED);
  10696. tg3_flag_set(tp, FLASH);
  10697. tp->nvram_pagesize = 256;
  10698. break;
  10699. }
  10700. if (protect) {
  10701. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10702. } else {
  10703. switch (nvcfg1) {
  10704. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10705. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10706. case FLASH_5761VENDOR_ST_A_M45PE16:
  10707. case FLASH_5761VENDOR_ST_M_M45PE16:
  10708. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10709. break;
  10710. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10711. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10712. case FLASH_5761VENDOR_ST_A_M45PE80:
  10713. case FLASH_5761VENDOR_ST_M_M45PE80:
  10714. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10715. break;
  10716. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10717. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10718. case FLASH_5761VENDOR_ST_A_M45PE40:
  10719. case FLASH_5761VENDOR_ST_M_M45PE40:
  10720. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10721. break;
  10722. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10723. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10724. case FLASH_5761VENDOR_ST_A_M45PE20:
  10725. case FLASH_5761VENDOR_ST_M_M45PE20:
  10726. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10727. break;
  10728. }
  10729. }
  10730. }
  10731. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10732. {
  10733. tp->nvram_jedecnum = JEDEC_ATMEL;
  10734. tg3_flag_set(tp, NVRAM_BUFFERED);
  10735. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10736. }
  10737. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10738. {
  10739. u32 nvcfg1;
  10740. nvcfg1 = tr32(NVRAM_CFG1);
  10741. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10742. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10743. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10744. tp->nvram_jedecnum = JEDEC_ATMEL;
  10745. tg3_flag_set(tp, NVRAM_BUFFERED);
  10746. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10747. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10748. tw32(NVRAM_CFG1, nvcfg1);
  10749. return;
  10750. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10751. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10752. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10753. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10754. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10755. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10756. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10757. tp->nvram_jedecnum = JEDEC_ATMEL;
  10758. tg3_flag_set(tp, NVRAM_BUFFERED);
  10759. tg3_flag_set(tp, FLASH);
  10760. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10761. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10762. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10763. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10764. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10765. break;
  10766. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10767. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10768. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10769. break;
  10770. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10771. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10772. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10773. break;
  10774. }
  10775. break;
  10776. case FLASH_5752VENDOR_ST_M45PE10:
  10777. case FLASH_5752VENDOR_ST_M45PE20:
  10778. case FLASH_5752VENDOR_ST_M45PE40:
  10779. tp->nvram_jedecnum = JEDEC_ST;
  10780. tg3_flag_set(tp, NVRAM_BUFFERED);
  10781. tg3_flag_set(tp, FLASH);
  10782. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10783. case FLASH_5752VENDOR_ST_M45PE10:
  10784. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10785. break;
  10786. case FLASH_5752VENDOR_ST_M45PE20:
  10787. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10788. break;
  10789. case FLASH_5752VENDOR_ST_M45PE40:
  10790. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10791. break;
  10792. }
  10793. break;
  10794. default:
  10795. tg3_flag_set(tp, NO_NVRAM);
  10796. return;
  10797. }
  10798. tg3_nvram_get_pagesize(tp, nvcfg1);
  10799. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10800. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10801. }
  10802. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10803. {
  10804. u32 nvcfg1;
  10805. nvcfg1 = tr32(NVRAM_CFG1);
  10806. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10807. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10808. case FLASH_5717VENDOR_MICRO_EEPROM:
  10809. tp->nvram_jedecnum = JEDEC_ATMEL;
  10810. tg3_flag_set(tp, NVRAM_BUFFERED);
  10811. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10812. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10813. tw32(NVRAM_CFG1, nvcfg1);
  10814. return;
  10815. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10816. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10817. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10818. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10819. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10820. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10821. case FLASH_5717VENDOR_ATMEL_45USPT:
  10822. tp->nvram_jedecnum = JEDEC_ATMEL;
  10823. tg3_flag_set(tp, NVRAM_BUFFERED);
  10824. tg3_flag_set(tp, FLASH);
  10825. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10826. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10827. /* Detect size with tg3_nvram_get_size() */
  10828. break;
  10829. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10830. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10831. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10832. break;
  10833. default:
  10834. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10835. break;
  10836. }
  10837. break;
  10838. case FLASH_5717VENDOR_ST_M_M25PE10:
  10839. case FLASH_5717VENDOR_ST_A_M25PE10:
  10840. case FLASH_5717VENDOR_ST_M_M45PE10:
  10841. case FLASH_5717VENDOR_ST_A_M45PE10:
  10842. case FLASH_5717VENDOR_ST_M_M25PE20:
  10843. case FLASH_5717VENDOR_ST_A_M25PE20:
  10844. case FLASH_5717VENDOR_ST_M_M45PE20:
  10845. case FLASH_5717VENDOR_ST_A_M45PE20:
  10846. case FLASH_5717VENDOR_ST_25USPT:
  10847. case FLASH_5717VENDOR_ST_45USPT:
  10848. tp->nvram_jedecnum = JEDEC_ST;
  10849. tg3_flag_set(tp, NVRAM_BUFFERED);
  10850. tg3_flag_set(tp, FLASH);
  10851. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10852. case FLASH_5717VENDOR_ST_M_M25PE20:
  10853. case FLASH_5717VENDOR_ST_M_M45PE20:
  10854. /* Detect size with tg3_nvram_get_size() */
  10855. break;
  10856. case FLASH_5717VENDOR_ST_A_M25PE20:
  10857. case FLASH_5717VENDOR_ST_A_M45PE20:
  10858. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10859. break;
  10860. default:
  10861. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10862. break;
  10863. }
  10864. break;
  10865. default:
  10866. tg3_flag_set(tp, NO_NVRAM);
  10867. return;
  10868. }
  10869. tg3_nvram_get_pagesize(tp, nvcfg1);
  10870. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10871. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10872. }
  10873. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10874. {
  10875. u32 nvcfg1, nvmpinstrp;
  10876. nvcfg1 = tr32(NVRAM_CFG1);
  10877. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10878. switch (nvmpinstrp) {
  10879. case FLASH_5720_EEPROM_HD:
  10880. case FLASH_5720_EEPROM_LD:
  10881. tp->nvram_jedecnum = JEDEC_ATMEL;
  10882. tg3_flag_set(tp, NVRAM_BUFFERED);
  10883. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10884. tw32(NVRAM_CFG1, nvcfg1);
  10885. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10886. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10887. else
  10888. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10889. return;
  10890. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10891. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10892. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10893. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10894. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10895. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10896. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10897. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10898. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10899. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10900. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10901. case FLASH_5720VENDOR_ATMEL_45USPT:
  10902. tp->nvram_jedecnum = JEDEC_ATMEL;
  10903. tg3_flag_set(tp, NVRAM_BUFFERED);
  10904. tg3_flag_set(tp, FLASH);
  10905. switch (nvmpinstrp) {
  10906. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10907. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10908. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10909. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10910. break;
  10911. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10912. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10913. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10914. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10915. break;
  10916. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10917. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10918. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10919. break;
  10920. default:
  10921. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10922. break;
  10923. }
  10924. break;
  10925. case FLASH_5720VENDOR_M_ST_M25PE10:
  10926. case FLASH_5720VENDOR_M_ST_M45PE10:
  10927. case FLASH_5720VENDOR_A_ST_M25PE10:
  10928. case FLASH_5720VENDOR_A_ST_M45PE10:
  10929. case FLASH_5720VENDOR_M_ST_M25PE20:
  10930. case FLASH_5720VENDOR_M_ST_M45PE20:
  10931. case FLASH_5720VENDOR_A_ST_M25PE20:
  10932. case FLASH_5720VENDOR_A_ST_M45PE20:
  10933. case FLASH_5720VENDOR_M_ST_M25PE40:
  10934. case FLASH_5720VENDOR_M_ST_M45PE40:
  10935. case FLASH_5720VENDOR_A_ST_M25PE40:
  10936. case FLASH_5720VENDOR_A_ST_M45PE40:
  10937. case FLASH_5720VENDOR_M_ST_M25PE80:
  10938. case FLASH_5720VENDOR_M_ST_M45PE80:
  10939. case FLASH_5720VENDOR_A_ST_M25PE80:
  10940. case FLASH_5720VENDOR_A_ST_M45PE80:
  10941. case FLASH_5720VENDOR_ST_25USPT:
  10942. case FLASH_5720VENDOR_ST_45USPT:
  10943. tp->nvram_jedecnum = JEDEC_ST;
  10944. tg3_flag_set(tp, NVRAM_BUFFERED);
  10945. tg3_flag_set(tp, FLASH);
  10946. switch (nvmpinstrp) {
  10947. case FLASH_5720VENDOR_M_ST_M25PE20:
  10948. case FLASH_5720VENDOR_M_ST_M45PE20:
  10949. case FLASH_5720VENDOR_A_ST_M25PE20:
  10950. case FLASH_5720VENDOR_A_ST_M45PE20:
  10951. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10952. break;
  10953. case FLASH_5720VENDOR_M_ST_M25PE40:
  10954. case FLASH_5720VENDOR_M_ST_M45PE40:
  10955. case FLASH_5720VENDOR_A_ST_M25PE40:
  10956. case FLASH_5720VENDOR_A_ST_M45PE40:
  10957. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10958. break;
  10959. case FLASH_5720VENDOR_M_ST_M25PE80:
  10960. case FLASH_5720VENDOR_M_ST_M45PE80:
  10961. case FLASH_5720VENDOR_A_ST_M25PE80:
  10962. case FLASH_5720VENDOR_A_ST_M45PE80:
  10963. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10964. break;
  10965. default:
  10966. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10967. break;
  10968. }
  10969. break;
  10970. default:
  10971. tg3_flag_set(tp, NO_NVRAM);
  10972. return;
  10973. }
  10974. tg3_nvram_get_pagesize(tp, nvcfg1);
  10975. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10976. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10977. }
  10978. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10979. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10980. {
  10981. tw32_f(GRC_EEPROM_ADDR,
  10982. (EEPROM_ADDR_FSM_RESET |
  10983. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10984. EEPROM_ADDR_CLKPERD_SHIFT)));
  10985. msleep(1);
  10986. /* Enable seeprom accesses. */
  10987. tw32_f(GRC_LOCAL_CTRL,
  10988. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10989. udelay(100);
  10990. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10991. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10992. tg3_flag_set(tp, NVRAM);
  10993. if (tg3_nvram_lock(tp)) {
  10994. netdev_warn(tp->dev,
  10995. "Cannot get nvram lock, %s failed\n",
  10996. __func__);
  10997. return;
  10998. }
  10999. tg3_enable_nvram_access(tp);
  11000. tp->nvram_size = 0;
  11001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11002. tg3_get_5752_nvram_info(tp);
  11003. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11004. tg3_get_5755_nvram_info(tp);
  11005. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11006. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11007. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11008. tg3_get_5787_nvram_info(tp);
  11009. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11010. tg3_get_5761_nvram_info(tp);
  11011. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11012. tg3_get_5906_nvram_info(tp);
  11013. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11014. tg3_flag(tp, 57765_CLASS))
  11015. tg3_get_57780_nvram_info(tp);
  11016. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11017. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11018. tg3_get_5717_nvram_info(tp);
  11019. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11020. tg3_get_5720_nvram_info(tp);
  11021. else
  11022. tg3_get_nvram_info(tp);
  11023. if (tp->nvram_size == 0)
  11024. tg3_get_nvram_size(tp);
  11025. tg3_disable_nvram_access(tp);
  11026. tg3_nvram_unlock(tp);
  11027. } else {
  11028. tg3_flag_clear(tp, NVRAM);
  11029. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11030. tg3_get_eeprom_size(tp);
  11031. }
  11032. }
  11033. struct subsys_tbl_ent {
  11034. u16 subsys_vendor, subsys_devid;
  11035. u32 phy_id;
  11036. };
  11037. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  11038. /* Broadcom boards. */
  11039. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11040. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11041. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11042. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11043. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11044. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11045. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11046. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11047. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11048. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11049. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11050. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11051. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11052. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11053. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11054. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11055. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11056. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11057. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11058. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11059. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11060. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11061. /* 3com boards. */
  11062. { TG3PCI_SUBVENDOR_ID_3COM,
  11063. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11064. { TG3PCI_SUBVENDOR_ID_3COM,
  11065. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11066. { TG3PCI_SUBVENDOR_ID_3COM,
  11067. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11068. { TG3PCI_SUBVENDOR_ID_3COM,
  11069. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11070. { TG3PCI_SUBVENDOR_ID_3COM,
  11071. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11072. /* DELL boards. */
  11073. { TG3PCI_SUBVENDOR_ID_DELL,
  11074. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11075. { TG3PCI_SUBVENDOR_ID_DELL,
  11076. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11077. { TG3PCI_SUBVENDOR_ID_DELL,
  11078. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11079. { TG3PCI_SUBVENDOR_ID_DELL,
  11080. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11081. /* Compaq boards. */
  11082. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11083. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11084. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11085. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11086. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11087. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11088. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11089. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11090. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11091. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11092. /* IBM boards. */
  11093. { TG3PCI_SUBVENDOR_ID_IBM,
  11094. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11095. };
  11096. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  11097. {
  11098. int i;
  11099. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11100. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11101. tp->pdev->subsystem_vendor) &&
  11102. (subsys_id_to_phy_id[i].subsys_devid ==
  11103. tp->pdev->subsystem_device))
  11104. return &subsys_id_to_phy_id[i];
  11105. }
  11106. return NULL;
  11107. }
  11108. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11109. {
  11110. u32 val;
  11111. tp->phy_id = TG3_PHY_ID_INVALID;
  11112. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11113. /* Assume an onboard device and WOL capable by default. */
  11114. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11115. tg3_flag_set(tp, WOL_CAP);
  11116. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11117. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11118. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11119. tg3_flag_set(tp, IS_NIC);
  11120. }
  11121. val = tr32(VCPU_CFGSHDW);
  11122. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11123. tg3_flag_set(tp, ASPM_WORKAROUND);
  11124. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11125. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11126. tg3_flag_set(tp, WOL_ENABLE);
  11127. device_set_wakeup_enable(&tp->pdev->dev, true);
  11128. }
  11129. goto done;
  11130. }
  11131. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11132. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11133. u32 nic_cfg, led_cfg;
  11134. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11135. int eeprom_phy_serdes = 0;
  11136. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11137. tp->nic_sram_data_cfg = nic_cfg;
  11138. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11139. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11140. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11141. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11142. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11143. (ver > 0) && (ver < 0x100))
  11144. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11146. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11147. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11148. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11149. eeprom_phy_serdes = 1;
  11150. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11151. if (nic_phy_id != 0) {
  11152. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11153. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11154. eeprom_phy_id = (id1 >> 16) << 10;
  11155. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11156. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11157. } else
  11158. eeprom_phy_id = 0;
  11159. tp->phy_id = eeprom_phy_id;
  11160. if (eeprom_phy_serdes) {
  11161. if (!tg3_flag(tp, 5705_PLUS))
  11162. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11163. else
  11164. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11165. }
  11166. if (tg3_flag(tp, 5750_PLUS))
  11167. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11168. SHASTA_EXT_LED_MODE_MASK);
  11169. else
  11170. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11171. switch (led_cfg) {
  11172. default:
  11173. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11174. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11175. break;
  11176. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11177. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11178. break;
  11179. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11180. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11181. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11182. * read on some older 5700/5701 bootcode.
  11183. */
  11184. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11185. ASIC_REV_5700 ||
  11186. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11187. ASIC_REV_5701)
  11188. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11189. break;
  11190. case SHASTA_EXT_LED_SHARED:
  11191. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11192. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11193. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11194. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11195. LED_CTRL_MODE_PHY_2);
  11196. break;
  11197. case SHASTA_EXT_LED_MAC:
  11198. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11199. break;
  11200. case SHASTA_EXT_LED_COMBO:
  11201. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11202. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11203. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11204. LED_CTRL_MODE_PHY_2);
  11205. break;
  11206. }
  11207. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11209. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11210. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11211. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11212. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11213. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11214. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11215. if ((tp->pdev->subsystem_vendor ==
  11216. PCI_VENDOR_ID_ARIMA) &&
  11217. (tp->pdev->subsystem_device == 0x205a ||
  11218. tp->pdev->subsystem_device == 0x2063))
  11219. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11220. } else {
  11221. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11222. tg3_flag_set(tp, IS_NIC);
  11223. }
  11224. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11225. tg3_flag_set(tp, ENABLE_ASF);
  11226. if (tg3_flag(tp, 5750_PLUS))
  11227. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11228. }
  11229. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11230. tg3_flag(tp, 5750_PLUS))
  11231. tg3_flag_set(tp, ENABLE_APE);
  11232. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11233. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11234. tg3_flag_clear(tp, WOL_CAP);
  11235. if (tg3_flag(tp, WOL_CAP) &&
  11236. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11237. tg3_flag_set(tp, WOL_ENABLE);
  11238. device_set_wakeup_enable(&tp->pdev->dev, true);
  11239. }
  11240. if (cfg2 & (1 << 17))
  11241. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11242. /* serdes signal pre-emphasis in register 0x590 set by */
  11243. /* bootcode if bit 18 is set */
  11244. if (cfg2 & (1 << 18))
  11245. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11246. if ((tg3_flag(tp, 57765_PLUS) ||
  11247. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11248. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11249. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11250. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11251. if (tg3_flag(tp, PCI_EXPRESS) &&
  11252. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11253. !tg3_flag(tp, 57765_PLUS)) {
  11254. u32 cfg3;
  11255. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11256. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11257. tg3_flag_set(tp, ASPM_WORKAROUND);
  11258. }
  11259. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11260. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11261. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11262. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11263. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11264. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11265. }
  11266. done:
  11267. if (tg3_flag(tp, WOL_CAP))
  11268. device_set_wakeup_enable(&tp->pdev->dev,
  11269. tg3_flag(tp, WOL_ENABLE));
  11270. else
  11271. device_set_wakeup_capable(&tp->pdev->dev, false);
  11272. }
  11273. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11274. {
  11275. int i;
  11276. u32 val;
  11277. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11278. tw32(OTP_CTRL, cmd);
  11279. /* Wait for up to 1 ms for command to execute. */
  11280. for (i = 0; i < 100; i++) {
  11281. val = tr32(OTP_STATUS);
  11282. if (val & OTP_STATUS_CMD_DONE)
  11283. break;
  11284. udelay(10);
  11285. }
  11286. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11287. }
  11288. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11289. * configuration is a 32-bit value that straddles the alignment boundary.
  11290. * We do two 32-bit reads and then shift and merge the results.
  11291. */
  11292. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  11293. {
  11294. u32 bhalf_otp, thalf_otp;
  11295. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11296. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11297. return 0;
  11298. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11299. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11300. return 0;
  11301. thalf_otp = tr32(OTP_READ_DATA);
  11302. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11303. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11304. return 0;
  11305. bhalf_otp = tr32(OTP_READ_DATA);
  11306. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11307. }
  11308. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  11309. {
  11310. u32 adv = ADVERTISED_Autoneg;
  11311. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11312. adv |= ADVERTISED_1000baseT_Half |
  11313. ADVERTISED_1000baseT_Full;
  11314. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11315. adv |= ADVERTISED_100baseT_Half |
  11316. ADVERTISED_100baseT_Full |
  11317. ADVERTISED_10baseT_Half |
  11318. ADVERTISED_10baseT_Full |
  11319. ADVERTISED_TP;
  11320. else
  11321. adv |= ADVERTISED_FIBRE;
  11322. tp->link_config.advertising = adv;
  11323. tp->link_config.speed = SPEED_UNKNOWN;
  11324. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11325. tp->link_config.autoneg = AUTONEG_ENABLE;
  11326. tp->link_config.active_speed = SPEED_UNKNOWN;
  11327. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11328. tp->old_link = -1;
  11329. }
  11330. static int __devinit tg3_phy_probe(struct tg3 *tp)
  11331. {
  11332. u32 hw_phy_id_1, hw_phy_id_2;
  11333. u32 hw_phy_id, hw_phy_id_masked;
  11334. int err;
  11335. /* flow control autonegotiation is default behavior */
  11336. tg3_flag_set(tp, PAUSE_AUTONEG);
  11337. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11338. if (tg3_flag(tp, ENABLE_APE)) {
  11339. switch (tp->pci_fn) {
  11340. case 0:
  11341. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11342. break;
  11343. case 1:
  11344. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11345. break;
  11346. case 2:
  11347. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11348. break;
  11349. case 3:
  11350. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11351. break;
  11352. }
  11353. }
  11354. if (tg3_flag(tp, USE_PHYLIB))
  11355. return tg3_phy_init(tp);
  11356. /* Reading the PHY ID register can conflict with ASF
  11357. * firmware access to the PHY hardware.
  11358. */
  11359. err = 0;
  11360. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11361. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11362. } else {
  11363. /* Now read the physical PHY_ID from the chip and verify
  11364. * that it is sane. If it doesn't look good, we fall back
  11365. * to either the hard-coded table based PHY_ID and failing
  11366. * that the value found in the eeprom area.
  11367. */
  11368. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11369. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11370. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11371. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11372. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11373. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11374. }
  11375. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11376. tp->phy_id = hw_phy_id;
  11377. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11378. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11379. else
  11380. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11381. } else {
  11382. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11383. /* Do nothing, phy ID already set up in
  11384. * tg3_get_eeprom_hw_cfg().
  11385. */
  11386. } else {
  11387. struct subsys_tbl_ent *p;
  11388. /* No eeprom signature? Try the hardcoded
  11389. * subsys device table.
  11390. */
  11391. p = tg3_lookup_by_subsys(tp);
  11392. if (!p)
  11393. return -ENODEV;
  11394. tp->phy_id = p->phy_id;
  11395. if (!tp->phy_id ||
  11396. tp->phy_id == TG3_PHY_ID_BCM8002)
  11397. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11398. }
  11399. }
  11400. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11401. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11403. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11404. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11405. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11406. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11407. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11408. tg3_phy_init_link_config(tp);
  11409. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11410. !tg3_flag(tp, ENABLE_APE) &&
  11411. !tg3_flag(tp, ENABLE_ASF)) {
  11412. u32 bmsr, dummy;
  11413. tg3_readphy(tp, MII_BMSR, &bmsr);
  11414. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11415. (bmsr & BMSR_LSTATUS))
  11416. goto skip_phy_reset;
  11417. err = tg3_phy_reset(tp);
  11418. if (err)
  11419. return err;
  11420. tg3_phy_set_wirespeed(tp);
  11421. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11422. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11423. tp->link_config.flowctrl);
  11424. tg3_writephy(tp, MII_BMCR,
  11425. BMCR_ANENABLE | BMCR_ANRESTART);
  11426. }
  11427. }
  11428. skip_phy_reset:
  11429. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11430. err = tg3_init_5401phy_dsp(tp);
  11431. if (err)
  11432. return err;
  11433. err = tg3_init_5401phy_dsp(tp);
  11434. }
  11435. return err;
  11436. }
  11437. static void __devinit tg3_read_vpd(struct tg3 *tp)
  11438. {
  11439. u8 *vpd_data;
  11440. unsigned int block_end, rosize, len;
  11441. u32 vpdlen;
  11442. int j, i = 0;
  11443. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11444. if (!vpd_data)
  11445. goto out_no_vpd;
  11446. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11447. if (i < 0)
  11448. goto out_not_found;
  11449. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11450. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11451. i += PCI_VPD_LRDT_TAG_SIZE;
  11452. if (block_end > vpdlen)
  11453. goto out_not_found;
  11454. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11455. PCI_VPD_RO_KEYWORD_MFR_ID);
  11456. if (j > 0) {
  11457. len = pci_vpd_info_field_size(&vpd_data[j]);
  11458. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11459. if (j + len > block_end || len != 4 ||
  11460. memcmp(&vpd_data[j], "1028", 4))
  11461. goto partno;
  11462. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11463. PCI_VPD_RO_KEYWORD_VENDOR0);
  11464. if (j < 0)
  11465. goto partno;
  11466. len = pci_vpd_info_field_size(&vpd_data[j]);
  11467. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11468. if (j + len > block_end)
  11469. goto partno;
  11470. memcpy(tp->fw_ver, &vpd_data[j], len);
  11471. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11472. }
  11473. partno:
  11474. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11475. PCI_VPD_RO_KEYWORD_PARTNO);
  11476. if (i < 0)
  11477. goto out_not_found;
  11478. len = pci_vpd_info_field_size(&vpd_data[i]);
  11479. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11480. if (len > TG3_BPN_SIZE ||
  11481. (len + i) > vpdlen)
  11482. goto out_not_found;
  11483. memcpy(tp->board_part_number, &vpd_data[i], len);
  11484. out_not_found:
  11485. kfree(vpd_data);
  11486. if (tp->board_part_number[0])
  11487. return;
  11488. out_no_vpd:
  11489. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11490. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11491. strcpy(tp->board_part_number, "BCM5717");
  11492. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11493. strcpy(tp->board_part_number, "BCM5718");
  11494. else
  11495. goto nomatch;
  11496. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11497. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11498. strcpy(tp->board_part_number, "BCM57780");
  11499. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11500. strcpy(tp->board_part_number, "BCM57760");
  11501. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11502. strcpy(tp->board_part_number, "BCM57790");
  11503. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11504. strcpy(tp->board_part_number, "BCM57788");
  11505. else
  11506. goto nomatch;
  11507. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11508. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11509. strcpy(tp->board_part_number, "BCM57761");
  11510. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11511. strcpy(tp->board_part_number, "BCM57765");
  11512. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11513. strcpy(tp->board_part_number, "BCM57781");
  11514. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11515. strcpy(tp->board_part_number, "BCM57785");
  11516. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11517. strcpy(tp->board_part_number, "BCM57791");
  11518. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11519. strcpy(tp->board_part_number, "BCM57795");
  11520. else
  11521. goto nomatch;
  11522. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11523. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11524. strcpy(tp->board_part_number, "BCM57762");
  11525. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11526. strcpy(tp->board_part_number, "BCM57766");
  11527. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11528. strcpy(tp->board_part_number, "BCM57782");
  11529. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11530. strcpy(tp->board_part_number, "BCM57786");
  11531. else
  11532. goto nomatch;
  11533. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11534. strcpy(tp->board_part_number, "BCM95906");
  11535. } else {
  11536. nomatch:
  11537. strcpy(tp->board_part_number, "none");
  11538. }
  11539. }
  11540. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11541. {
  11542. u32 val;
  11543. if (tg3_nvram_read(tp, offset, &val) ||
  11544. (val & 0xfc000000) != 0x0c000000 ||
  11545. tg3_nvram_read(tp, offset + 4, &val) ||
  11546. val != 0)
  11547. return 0;
  11548. return 1;
  11549. }
  11550. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11551. {
  11552. u32 val, offset, start, ver_offset;
  11553. int i, dst_off;
  11554. bool newver = false;
  11555. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11556. tg3_nvram_read(tp, 0x4, &start))
  11557. return;
  11558. offset = tg3_nvram_logical_addr(tp, offset);
  11559. if (tg3_nvram_read(tp, offset, &val))
  11560. return;
  11561. if ((val & 0xfc000000) == 0x0c000000) {
  11562. if (tg3_nvram_read(tp, offset + 4, &val))
  11563. return;
  11564. if (val == 0)
  11565. newver = true;
  11566. }
  11567. dst_off = strlen(tp->fw_ver);
  11568. if (newver) {
  11569. if (TG3_VER_SIZE - dst_off < 16 ||
  11570. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11571. return;
  11572. offset = offset + ver_offset - start;
  11573. for (i = 0; i < 16; i += 4) {
  11574. __be32 v;
  11575. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11576. return;
  11577. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11578. }
  11579. } else {
  11580. u32 major, minor;
  11581. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11582. return;
  11583. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11584. TG3_NVM_BCVER_MAJSFT;
  11585. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11586. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11587. "v%d.%02d", major, minor);
  11588. }
  11589. }
  11590. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11591. {
  11592. u32 val, major, minor;
  11593. /* Use native endian representation */
  11594. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11595. return;
  11596. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11597. TG3_NVM_HWSB_CFG1_MAJSFT;
  11598. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11599. TG3_NVM_HWSB_CFG1_MINSFT;
  11600. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11601. }
  11602. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11603. {
  11604. u32 offset, major, minor, build;
  11605. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11606. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11607. return;
  11608. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11609. case TG3_EEPROM_SB_REVISION_0:
  11610. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11611. break;
  11612. case TG3_EEPROM_SB_REVISION_2:
  11613. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11614. break;
  11615. case TG3_EEPROM_SB_REVISION_3:
  11616. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11617. break;
  11618. case TG3_EEPROM_SB_REVISION_4:
  11619. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11620. break;
  11621. case TG3_EEPROM_SB_REVISION_5:
  11622. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11623. break;
  11624. case TG3_EEPROM_SB_REVISION_6:
  11625. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11626. break;
  11627. default:
  11628. return;
  11629. }
  11630. if (tg3_nvram_read(tp, offset, &val))
  11631. return;
  11632. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11633. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11634. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11635. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11636. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11637. if (minor > 99 || build > 26)
  11638. return;
  11639. offset = strlen(tp->fw_ver);
  11640. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11641. " v%d.%02d", major, minor);
  11642. if (build > 0) {
  11643. offset = strlen(tp->fw_ver);
  11644. if (offset < TG3_VER_SIZE - 1)
  11645. tp->fw_ver[offset] = 'a' + build - 1;
  11646. }
  11647. }
  11648. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11649. {
  11650. u32 val, offset, start;
  11651. int i, vlen;
  11652. for (offset = TG3_NVM_DIR_START;
  11653. offset < TG3_NVM_DIR_END;
  11654. offset += TG3_NVM_DIRENT_SIZE) {
  11655. if (tg3_nvram_read(tp, offset, &val))
  11656. return;
  11657. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11658. break;
  11659. }
  11660. if (offset == TG3_NVM_DIR_END)
  11661. return;
  11662. if (!tg3_flag(tp, 5705_PLUS))
  11663. start = 0x08000000;
  11664. else if (tg3_nvram_read(tp, offset - 4, &start))
  11665. return;
  11666. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11667. !tg3_fw_img_is_valid(tp, offset) ||
  11668. tg3_nvram_read(tp, offset + 8, &val))
  11669. return;
  11670. offset += val - start;
  11671. vlen = strlen(tp->fw_ver);
  11672. tp->fw_ver[vlen++] = ',';
  11673. tp->fw_ver[vlen++] = ' ';
  11674. for (i = 0; i < 4; i++) {
  11675. __be32 v;
  11676. if (tg3_nvram_read_be32(tp, offset, &v))
  11677. return;
  11678. offset += sizeof(v);
  11679. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11680. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11681. break;
  11682. }
  11683. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11684. vlen += sizeof(v);
  11685. }
  11686. }
  11687. static void __devinit tg3_probe_ncsi(struct tg3 *tp)
  11688. {
  11689. u32 apedata;
  11690. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11691. if (apedata != APE_SEG_SIG_MAGIC)
  11692. return;
  11693. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11694. if (!(apedata & APE_FW_STATUS_READY))
  11695. return;
  11696. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  11697. tg3_flag_set(tp, APE_HAS_NCSI);
  11698. }
  11699. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11700. {
  11701. int vlen;
  11702. u32 apedata;
  11703. char *fwtype;
  11704. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11705. if (tg3_flag(tp, APE_HAS_NCSI))
  11706. fwtype = "NCSI";
  11707. else
  11708. fwtype = "DASH";
  11709. vlen = strlen(tp->fw_ver);
  11710. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11711. fwtype,
  11712. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11713. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11714. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11715. (apedata & APE_FW_VERSION_BLDMSK));
  11716. }
  11717. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11718. {
  11719. u32 val;
  11720. bool vpd_vers = false;
  11721. if (tp->fw_ver[0] != 0)
  11722. vpd_vers = true;
  11723. if (tg3_flag(tp, NO_NVRAM)) {
  11724. strcat(tp->fw_ver, "sb");
  11725. return;
  11726. }
  11727. if (tg3_nvram_read(tp, 0, &val))
  11728. return;
  11729. if (val == TG3_EEPROM_MAGIC)
  11730. tg3_read_bc_ver(tp);
  11731. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11732. tg3_read_sb_ver(tp, val);
  11733. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11734. tg3_read_hwsb_ver(tp);
  11735. if (tg3_flag(tp, ENABLE_ASF)) {
  11736. if (tg3_flag(tp, ENABLE_APE)) {
  11737. tg3_probe_ncsi(tp);
  11738. if (!vpd_vers)
  11739. tg3_read_dash_ver(tp);
  11740. } else if (!vpd_vers) {
  11741. tg3_read_mgmtfw_ver(tp);
  11742. }
  11743. }
  11744. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11745. }
  11746. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11747. {
  11748. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11749. return TG3_RX_RET_MAX_SIZE_5717;
  11750. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11751. return TG3_RX_RET_MAX_SIZE_5700;
  11752. else
  11753. return TG3_RX_RET_MAX_SIZE_5705;
  11754. }
  11755. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11756. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11757. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11758. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11759. { },
  11760. };
  11761. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11762. {
  11763. struct pci_dev *peer;
  11764. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11765. for (func = 0; func < 8; func++) {
  11766. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11767. if (peer && peer != tp->pdev)
  11768. break;
  11769. pci_dev_put(peer);
  11770. }
  11771. /* 5704 can be configured in single-port mode, set peer to
  11772. * tp->pdev in that case.
  11773. */
  11774. if (!peer) {
  11775. peer = tp->pdev;
  11776. return peer;
  11777. }
  11778. /*
  11779. * We don't need to keep the refcount elevated; there's no way
  11780. * to remove one half of this device without removing the other
  11781. */
  11782. pci_dev_put(peer);
  11783. return peer;
  11784. }
  11785. static void __devinit tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  11786. {
  11787. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  11788. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11789. u32 reg;
  11790. /* All devices that use the alternate
  11791. * ASIC REV location have a CPMU.
  11792. */
  11793. tg3_flag_set(tp, CPMU_PRESENT);
  11794. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11795. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11796. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11797. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11798. reg = TG3PCI_GEN2_PRODID_ASICREV;
  11799. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11800. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11801. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11802. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11803. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11804. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11805. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  11806. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  11807. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  11808. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11809. reg = TG3PCI_GEN15_PRODID_ASICREV;
  11810. else
  11811. reg = TG3PCI_PRODID_ASICREV;
  11812. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  11813. }
  11814. /* Wrong chip ID in 5752 A0. This code can be removed later
  11815. * as A0 is not in production.
  11816. */
  11817. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11818. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11820. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11821. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11822. tg3_flag_set(tp, 5717_PLUS);
  11823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  11825. tg3_flag_set(tp, 57765_CLASS);
  11826. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  11827. tg3_flag_set(tp, 57765_PLUS);
  11828. /* Intentionally exclude ASIC_REV_5906 */
  11829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11835. tg3_flag(tp, 57765_PLUS))
  11836. tg3_flag_set(tp, 5755_PLUS);
  11837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11839. tg3_flag_set(tp, 5780_CLASS);
  11840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11843. tg3_flag(tp, 5755_PLUS) ||
  11844. tg3_flag(tp, 5780_CLASS))
  11845. tg3_flag_set(tp, 5750_PLUS);
  11846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11847. tg3_flag(tp, 5750_PLUS))
  11848. tg3_flag_set(tp, 5705_PLUS);
  11849. }
  11850. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11851. {
  11852. u32 misc_ctrl_reg;
  11853. u32 pci_state_reg, grc_misc_cfg;
  11854. u32 val;
  11855. u16 pci_cmd;
  11856. int err;
  11857. /* Force memory write invalidate off. If we leave it on,
  11858. * then on 5700_BX chips we have to enable a workaround.
  11859. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11860. * to match the cacheline size. The Broadcom driver have this
  11861. * workaround but turns MWI off all the times so never uses
  11862. * it. This seems to suggest that the workaround is insufficient.
  11863. */
  11864. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11865. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11866. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11867. /* Important! -- Make sure register accesses are byteswapped
  11868. * correctly. Also, for those chips that require it, make
  11869. * sure that indirect register accesses are enabled before
  11870. * the first operation.
  11871. */
  11872. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11873. &misc_ctrl_reg);
  11874. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11875. MISC_HOST_CTRL_CHIPREV);
  11876. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11877. tp->misc_host_ctrl);
  11878. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  11879. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11880. * we need to disable memory and use config. cycles
  11881. * only to access all registers. The 5702/03 chips
  11882. * can mistakenly decode the special cycles from the
  11883. * ICH chipsets as memory write cycles, causing corruption
  11884. * of register and memory space. Only certain ICH bridges
  11885. * will drive special cycles with non-zero data during the
  11886. * address phase which can fall within the 5703's address
  11887. * range. This is not an ICH bug as the PCI spec allows
  11888. * non-zero address during special cycles. However, only
  11889. * these ICH bridges are known to drive non-zero addresses
  11890. * during special cycles.
  11891. *
  11892. * Since special cycles do not cross PCI bridges, we only
  11893. * enable this workaround if the 5703 is on the secondary
  11894. * bus of these ICH bridges.
  11895. */
  11896. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11897. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11898. static struct tg3_dev_id {
  11899. u32 vendor;
  11900. u32 device;
  11901. u32 rev;
  11902. } ich_chipsets[] = {
  11903. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11904. PCI_ANY_ID },
  11905. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11906. PCI_ANY_ID },
  11907. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11908. 0xa },
  11909. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11910. PCI_ANY_ID },
  11911. { },
  11912. };
  11913. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11914. struct pci_dev *bridge = NULL;
  11915. while (pci_id->vendor != 0) {
  11916. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11917. bridge);
  11918. if (!bridge) {
  11919. pci_id++;
  11920. continue;
  11921. }
  11922. if (pci_id->rev != PCI_ANY_ID) {
  11923. if (bridge->revision > pci_id->rev)
  11924. continue;
  11925. }
  11926. if (bridge->subordinate &&
  11927. (bridge->subordinate->number ==
  11928. tp->pdev->bus->number)) {
  11929. tg3_flag_set(tp, ICH_WORKAROUND);
  11930. pci_dev_put(bridge);
  11931. break;
  11932. }
  11933. }
  11934. }
  11935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11936. static struct tg3_dev_id {
  11937. u32 vendor;
  11938. u32 device;
  11939. } bridge_chipsets[] = {
  11940. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11941. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11942. { },
  11943. };
  11944. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11945. struct pci_dev *bridge = NULL;
  11946. while (pci_id->vendor != 0) {
  11947. bridge = pci_get_device(pci_id->vendor,
  11948. pci_id->device,
  11949. bridge);
  11950. if (!bridge) {
  11951. pci_id++;
  11952. continue;
  11953. }
  11954. if (bridge->subordinate &&
  11955. (bridge->subordinate->number <=
  11956. tp->pdev->bus->number) &&
  11957. (bridge->subordinate->busn_res.end >=
  11958. tp->pdev->bus->number)) {
  11959. tg3_flag_set(tp, 5701_DMA_BUG);
  11960. pci_dev_put(bridge);
  11961. break;
  11962. }
  11963. }
  11964. }
  11965. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11966. * DMA addresses > 40-bit. This bridge may have other additional
  11967. * 57xx devices behind it in some 4-port NIC designs for example.
  11968. * Any tg3 device found behind the bridge will also need the 40-bit
  11969. * DMA workaround.
  11970. */
  11971. if (tg3_flag(tp, 5780_CLASS)) {
  11972. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11973. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11974. } else {
  11975. struct pci_dev *bridge = NULL;
  11976. do {
  11977. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11978. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11979. bridge);
  11980. if (bridge && bridge->subordinate &&
  11981. (bridge->subordinate->number <=
  11982. tp->pdev->bus->number) &&
  11983. (bridge->subordinate->busn_res.end >=
  11984. tp->pdev->bus->number)) {
  11985. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11986. pci_dev_put(bridge);
  11987. break;
  11988. }
  11989. } while (bridge);
  11990. }
  11991. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11992. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11993. tp->pdev_peer = tg3_find_peer(tp);
  11994. /* Determine TSO capabilities */
  11995. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  11996. ; /* Do nothing. HW bug. */
  11997. else if (tg3_flag(tp, 57765_PLUS))
  11998. tg3_flag_set(tp, HW_TSO_3);
  11999. else if (tg3_flag(tp, 5755_PLUS) ||
  12000. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12001. tg3_flag_set(tp, HW_TSO_2);
  12002. else if (tg3_flag(tp, 5750_PLUS)) {
  12003. tg3_flag_set(tp, HW_TSO_1);
  12004. tg3_flag_set(tp, TSO_BUG);
  12005. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12006. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12007. tg3_flag_clear(tp, TSO_BUG);
  12008. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12009. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12010. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12011. tg3_flag_set(tp, TSO_BUG);
  12012. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12013. tp->fw_needed = FIRMWARE_TG3TSO5;
  12014. else
  12015. tp->fw_needed = FIRMWARE_TG3TSO;
  12016. }
  12017. /* Selectively allow TSO based on operating conditions */
  12018. if (tg3_flag(tp, HW_TSO_1) ||
  12019. tg3_flag(tp, HW_TSO_2) ||
  12020. tg3_flag(tp, HW_TSO_3) ||
  12021. tp->fw_needed) {
  12022. /* For firmware TSO, assume ASF is disabled.
  12023. * We'll disable TSO later if we discover ASF
  12024. * is enabled in tg3_get_eeprom_hw_cfg().
  12025. */
  12026. tg3_flag_set(tp, TSO_CAPABLE);
  12027. } else {
  12028. tg3_flag_clear(tp, TSO_CAPABLE);
  12029. tg3_flag_clear(tp, TSO_BUG);
  12030. tp->fw_needed = NULL;
  12031. }
  12032. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12033. tp->fw_needed = FIRMWARE_TG3;
  12034. tp->irq_max = 1;
  12035. if (tg3_flag(tp, 5750_PLUS)) {
  12036. tg3_flag_set(tp, SUPPORT_MSI);
  12037. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12038. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12039. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12040. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12041. tp->pdev_peer == tp->pdev))
  12042. tg3_flag_clear(tp, SUPPORT_MSI);
  12043. if (tg3_flag(tp, 5755_PLUS) ||
  12044. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12045. tg3_flag_set(tp, 1SHOT_MSI);
  12046. }
  12047. if (tg3_flag(tp, 57765_PLUS)) {
  12048. tg3_flag_set(tp, SUPPORT_MSIX);
  12049. tp->irq_max = TG3_IRQ_MAX_VECS;
  12050. tg3_rss_init_dflt_indir_tbl(tp);
  12051. }
  12052. }
  12053. if (tg3_flag(tp, 5755_PLUS) ||
  12054. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12055. tg3_flag_set(tp, SHORT_DMA_BUG);
  12056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12057. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12058. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12059. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12060. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12061. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12062. if (tg3_flag(tp, 57765_PLUS) &&
  12063. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12064. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12065. if (!tg3_flag(tp, 5705_PLUS) ||
  12066. tg3_flag(tp, 5780_CLASS) ||
  12067. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12068. tg3_flag_set(tp, JUMBO_CAPABLE);
  12069. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12070. &pci_state_reg);
  12071. if (pci_is_pcie(tp->pdev)) {
  12072. u16 lnkctl;
  12073. tg3_flag_set(tp, PCI_EXPRESS);
  12074. pci_read_config_word(tp->pdev,
  12075. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  12076. &lnkctl);
  12077. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12078. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12079. ASIC_REV_5906) {
  12080. tg3_flag_clear(tp, HW_TSO_2);
  12081. tg3_flag_clear(tp, TSO_CAPABLE);
  12082. }
  12083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12084. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12085. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12086. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12087. tg3_flag_set(tp, CLKREQ_BUG);
  12088. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12089. tg3_flag_set(tp, L1PLLPD_EN);
  12090. }
  12091. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12092. /* BCM5785 devices are effectively PCIe devices, and should
  12093. * follow PCIe codepaths, but do not have a PCIe capabilities
  12094. * section.
  12095. */
  12096. tg3_flag_set(tp, PCI_EXPRESS);
  12097. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12098. tg3_flag(tp, 5780_CLASS)) {
  12099. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12100. if (!tp->pcix_cap) {
  12101. dev_err(&tp->pdev->dev,
  12102. "Cannot find PCI-X capability, aborting\n");
  12103. return -EIO;
  12104. }
  12105. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12106. tg3_flag_set(tp, PCIX_MODE);
  12107. }
  12108. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12109. * reordering to the mailbox registers done by the host
  12110. * controller can cause major troubles. We read back from
  12111. * every mailbox register write to force the writes to be
  12112. * posted to the chip in order.
  12113. */
  12114. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12115. !tg3_flag(tp, PCI_EXPRESS))
  12116. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12117. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12118. &tp->pci_cacheline_sz);
  12119. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12120. &tp->pci_lat_timer);
  12121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12122. tp->pci_lat_timer < 64) {
  12123. tp->pci_lat_timer = 64;
  12124. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12125. tp->pci_lat_timer);
  12126. }
  12127. /* Important! -- It is critical that the PCI-X hw workaround
  12128. * situation is decided before the first MMIO register access.
  12129. */
  12130. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12131. /* 5700 BX chips need to have their TX producer index
  12132. * mailboxes written twice to workaround a bug.
  12133. */
  12134. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12135. /* If we are in PCI-X mode, enable register write workaround.
  12136. *
  12137. * The workaround is to use indirect register accesses
  12138. * for all chip writes not to mailbox registers.
  12139. */
  12140. if (tg3_flag(tp, PCIX_MODE)) {
  12141. u32 pm_reg;
  12142. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12143. /* The chip can have it's power management PCI config
  12144. * space registers clobbered due to this bug.
  12145. * So explicitly force the chip into D0 here.
  12146. */
  12147. pci_read_config_dword(tp->pdev,
  12148. tp->pm_cap + PCI_PM_CTRL,
  12149. &pm_reg);
  12150. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12151. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12152. pci_write_config_dword(tp->pdev,
  12153. tp->pm_cap + PCI_PM_CTRL,
  12154. pm_reg);
  12155. /* Also, force SERR#/PERR# in PCI command. */
  12156. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12157. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12158. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12159. }
  12160. }
  12161. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12162. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12163. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12164. tg3_flag_set(tp, PCI_32BIT);
  12165. /* Chip-specific fixup from Broadcom driver */
  12166. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12167. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12168. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12169. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12170. }
  12171. /* Default fast path register access methods */
  12172. tp->read32 = tg3_read32;
  12173. tp->write32 = tg3_write32;
  12174. tp->read32_mbox = tg3_read32;
  12175. tp->write32_mbox = tg3_write32;
  12176. tp->write32_tx_mbox = tg3_write32;
  12177. tp->write32_rx_mbox = tg3_write32;
  12178. /* Various workaround register access methods */
  12179. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12180. tp->write32 = tg3_write_indirect_reg32;
  12181. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12182. (tg3_flag(tp, PCI_EXPRESS) &&
  12183. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12184. /*
  12185. * Back to back register writes can cause problems on these
  12186. * chips, the workaround is to read back all reg writes
  12187. * except those to mailbox regs.
  12188. *
  12189. * See tg3_write_indirect_reg32().
  12190. */
  12191. tp->write32 = tg3_write_flush_reg32;
  12192. }
  12193. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12194. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12195. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12196. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12197. }
  12198. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12199. tp->read32 = tg3_read_indirect_reg32;
  12200. tp->write32 = tg3_write_indirect_reg32;
  12201. tp->read32_mbox = tg3_read_indirect_mbox;
  12202. tp->write32_mbox = tg3_write_indirect_mbox;
  12203. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12204. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12205. iounmap(tp->regs);
  12206. tp->regs = NULL;
  12207. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12208. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12209. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12210. }
  12211. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12212. tp->read32_mbox = tg3_read32_mbox_5906;
  12213. tp->write32_mbox = tg3_write32_mbox_5906;
  12214. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12215. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12216. }
  12217. if (tp->write32 == tg3_write_indirect_reg32 ||
  12218. (tg3_flag(tp, PCIX_MODE) &&
  12219. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12220. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12221. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12222. /* The memory arbiter has to be enabled in order for SRAM accesses
  12223. * to succeed. Normally on powerup the tg3 chip firmware will make
  12224. * sure it is enabled, but other entities such as system netboot
  12225. * code might disable it.
  12226. */
  12227. val = tr32(MEMARB_MODE);
  12228. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12229. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12231. tg3_flag(tp, 5780_CLASS)) {
  12232. if (tg3_flag(tp, PCIX_MODE)) {
  12233. pci_read_config_dword(tp->pdev,
  12234. tp->pcix_cap + PCI_X_STATUS,
  12235. &val);
  12236. tp->pci_fn = val & 0x7;
  12237. }
  12238. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12239. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12240. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12241. NIC_SRAM_CPMUSTAT_SIG) {
  12242. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12243. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12244. }
  12245. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12246. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12247. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12248. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12249. NIC_SRAM_CPMUSTAT_SIG) {
  12250. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12251. TG3_CPMU_STATUS_FSHFT_5719;
  12252. }
  12253. }
  12254. /* Get eeprom hw config before calling tg3_set_power_state().
  12255. * In particular, the TG3_FLAG_IS_NIC flag must be
  12256. * determined before calling tg3_set_power_state() so that
  12257. * we know whether or not to switch out of Vaux power.
  12258. * When the flag is set, it means that GPIO1 is used for eeprom
  12259. * write protect and also implies that it is a LOM where GPIOs
  12260. * are not used to switch power.
  12261. */
  12262. tg3_get_eeprom_hw_cfg(tp);
  12263. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12264. tg3_flag_clear(tp, TSO_CAPABLE);
  12265. tg3_flag_clear(tp, TSO_BUG);
  12266. tp->fw_needed = NULL;
  12267. }
  12268. if (tg3_flag(tp, ENABLE_APE)) {
  12269. /* Allow reads and writes to the
  12270. * APE register and memory space.
  12271. */
  12272. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12273. PCISTATE_ALLOW_APE_SHMEM_WR |
  12274. PCISTATE_ALLOW_APE_PSPACE_WR;
  12275. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12276. pci_state_reg);
  12277. tg3_ape_lock_init(tp);
  12278. }
  12279. /* Set up tp->grc_local_ctrl before calling
  12280. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12281. * will bring 5700's external PHY out of reset.
  12282. * It is also used as eeprom write protect on LOMs.
  12283. */
  12284. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12286. tg3_flag(tp, EEPROM_WRITE_PROT))
  12287. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12288. GRC_LCLCTRL_GPIO_OUTPUT1);
  12289. /* Unused GPIO3 must be driven as output on 5752 because there
  12290. * are no pull-up resistors on unused GPIO pins.
  12291. */
  12292. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12293. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12296. tg3_flag(tp, 57765_CLASS))
  12297. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12298. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12299. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12300. /* Turn off the debug UART. */
  12301. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12302. if (tg3_flag(tp, IS_NIC))
  12303. /* Keep VMain power. */
  12304. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12305. GRC_LCLCTRL_GPIO_OUTPUT0;
  12306. }
  12307. /* Switch out of Vaux if it is a NIC */
  12308. tg3_pwrsrc_switch_to_vmain(tp);
  12309. /* Derive initial jumbo mode from MTU assigned in
  12310. * ether_setup() via the alloc_etherdev() call
  12311. */
  12312. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12313. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12314. /* Determine WakeOnLan speed to use. */
  12315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12316. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12317. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12318. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12319. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12320. } else {
  12321. tg3_flag_set(tp, WOL_SPEED_100MB);
  12322. }
  12323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12324. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12325. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12327. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12328. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12329. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12330. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12331. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12332. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12333. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12334. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12335. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12336. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12337. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12338. if (tg3_flag(tp, 5705_PLUS) &&
  12339. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12340. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12341. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12342. !tg3_flag(tp, 57765_PLUS)) {
  12343. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12344. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12345. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12346. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12347. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12348. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12349. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12350. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12351. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12352. } else
  12353. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12354. }
  12355. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12356. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12357. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12358. if (tp->phy_otp == 0)
  12359. tp->phy_otp = TG3_OTP_DEFAULT;
  12360. }
  12361. if (tg3_flag(tp, CPMU_PRESENT))
  12362. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12363. else
  12364. tp->mi_mode = MAC_MI_MODE_BASE;
  12365. tp->coalesce_mode = 0;
  12366. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12367. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12368. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12369. /* Set these bits to enable statistics workaround. */
  12370. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12371. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12372. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12373. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12374. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12375. }
  12376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12377. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12378. tg3_flag_set(tp, USE_PHYLIB);
  12379. err = tg3_mdio_init(tp);
  12380. if (err)
  12381. return err;
  12382. /* Initialize data/descriptor byte/word swapping. */
  12383. val = tr32(GRC_MODE);
  12384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12385. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12386. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12387. GRC_MODE_B2HRX_ENABLE |
  12388. GRC_MODE_HTX2B_ENABLE |
  12389. GRC_MODE_HOST_STACKUP);
  12390. else
  12391. val &= GRC_MODE_HOST_STACKUP;
  12392. tw32(GRC_MODE, val | tp->grc_mode);
  12393. tg3_switch_clocks(tp);
  12394. /* Clear this out for sanity. */
  12395. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12396. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12397. &pci_state_reg);
  12398. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12399. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12400. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12401. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12402. chiprevid == CHIPREV_ID_5701_B0 ||
  12403. chiprevid == CHIPREV_ID_5701_B2 ||
  12404. chiprevid == CHIPREV_ID_5701_B5) {
  12405. void __iomem *sram_base;
  12406. /* Write some dummy words into the SRAM status block
  12407. * area, see if it reads back correctly. If the return
  12408. * value is bad, force enable the PCIX workaround.
  12409. */
  12410. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12411. writel(0x00000000, sram_base);
  12412. writel(0x00000000, sram_base + 4);
  12413. writel(0xffffffff, sram_base + 4);
  12414. if (readl(sram_base) != 0x00000000)
  12415. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12416. }
  12417. }
  12418. udelay(50);
  12419. tg3_nvram_init(tp);
  12420. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12421. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12423. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12424. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12425. tg3_flag_set(tp, IS_5788);
  12426. if (!tg3_flag(tp, IS_5788) &&
  12427. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12428. tg3_flag_set(tp, TAGGED_STATUS);
  12429. if (tg3_flag(tp, TAGGED_STATUS)) {
  12430. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12431. HOSTCC_MODE_CLRTICK_TXBD);
  12432. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12433. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12434. tp->misc_host_ctrl);
  12435. }
  12436. /* Preserve the APE MAC_MODE bits */
  12437. if (tg3_flag(tp, ENABLE_APE))
  12438. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12439. else
  12440. tp->mac_mode = 0;
  12441. /* these are limited to 10/100 only */
  12442. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12443. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12444. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12445. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12446. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  12447. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  12448. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  12449. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  12450. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  12451. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  12452. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  12453. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  12454. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12455. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12456. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12457. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12458. err = tg3_phy_probe(tp);
  12459. if (err) {
  12460. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12461. /* ... but do not return immediately ... */
  12462. tg3_mdio_fini(tp);
  12463. }
  12464. tg3_read_vpd(tp);
  12465. tg3_read_fw_ver(tp);
  12466. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12467. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12468. } else {
  12469. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12470. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12471. else
  12472. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12473. }
  12474. /* 5700 {AX,BX} chips have a broken status block link
  12475. * change bit implementation, so we must use the
  12476. * status register in those cases.
  12477. */
  12478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12479. tg3_flag_set(tp, USE_LINKCHG_REG);
  12480. else
  12481. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12482. /* The led_ctrl is set during tg3_phy_probe, here we might
  12483. * have to force the link status polling mechanism based
  12484. * upon subsystem IDs.
  12485. */
  12486. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12488. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12489. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12490. tg3_flag_set(tp, USE_LINKCHG_REG);
  12491. }
  12492. /* For all SERDES we poll the MAC status register. */
  12493. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12494. tg3_flag_set(tp, POLL_SERDES);
  12495. else
  12496. tg3_flag_clear(tp, POLL_SERDES);
  12497. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12498. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12499. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12500. tg3_flag(tp, PCIX_MODE)) {
  12501. tp->rx_offset = NET_SKB_PAD;
  12502. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12503. tp->rx_copy_thresh = ~(u16)0;
  12504. #endif
  12505. }
  12506. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12507. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12508. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12509. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12510. /* Increment the rx prod index on the rx std ring by at most
  12511. * 8 for these chips to workaround hw errata.
  12512. */
  12513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12516. tp->rx_std_max_post = 8;
  12517. if (tg3_flag(tp, ASPM_WORKAROUND))
  12518. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12519. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12520. return err;
  12521. }
  12522. #ifdef CONFIG_SPARC
  12523. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  12524. {
  12525. struct net_device *dev = tp->dev;
  12526. struct pci_dev *pdev = tp->pdev;
  12527. struct device_node *dp = pci_device_to_OF_node(pdev);
  12528. const unsigned char *addr;
  12529. int len;
  12530. addr = of_get_property(dp, "local-mac-address", &len);
  12531. if (addr && len == 6) {
  12532. memcpy(dev->dev_addr, addr, 6);
  12533. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12534. return 0;
  12535. }
  12536. return -ENODEV;
  12537. }
  12538. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12539. {
  12540. struct net_device *dev = tp->dev;
  12541. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12542. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12543. return 0;
  12544. }
  12545. #endif
  12546. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12547. {
  12548. struct net_device *dev = tp->dev;
  12549. u32 hi, lo, mac_offset;
  12550. int addr_ok = 0;
  12551. #ifdef CONFIG_SPARC
  12552. if (!tg3_get_macaddr_sparc(tp))
  12553. return 0;
  12554. #endif
  12555. mac_offset = 0x7c;
  12556. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12557. tg3_flag(tp, 5780_CLASS)) {
  12558. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12559. mac_offset = 0xcc;
  12560. if (tg3_nvram_lock(tp))
  12561. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12562. else
  12563. tg3_nvram_unlock(tp);
  12564. } else if (tg3_flag(tp, 5717_PLUS)) {
  12565. if (tp->pci_fn & 1)
  12566. mac_offset = 0xcc;
  12567. if (tp->pci_fn > 1)
  12568. mac_offset += 0x18c;
  12569. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12570. mac_offset = 0x10;
  12571. /* First try to get it from MAC address mailbox. */
  12572. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12573. if ((hi >> 16) == 0x484b) {
  12574. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12575. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12576. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12577. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12578. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12579. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12580. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12581. /* Some old bootcode may report a 0 MAC address in SRAM */
  12582. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12583. }
  12584. if (!addr_ok) {
  12585. /* Next, try NVRAM. */
  12586. if (!tg3_flag(tp, NO_NVRAM) &&
  12587. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12588. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12589. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12590. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12591. }
  12592. /* Finally just fetch it out of the MAC control regs. */
  12593. else {
  12594. hi = tr32(MAC_ADDR_0_HIGH);
  12595. lo = tr32(MAC_ADDR_0_LOW);
  12596. dev->dev_addr[5] = lo & 0xff;
  12597. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12598. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12599. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12600. dev->dev_addr[1] = hi & 0xff;
  12601. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12602. }
  12603. }
  12604. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12605. #ifdef CONFIG_SPARC
  12606. if (!tg3_get_default_macaddr_sparc(tp))
  12607. return 0;
  12608. #endif
  12609. return -EINVAL;
  12610. }
  12611. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12612. return 0;
  12613. }
  12614. #define BOUNDARY_SINGLE_CACHELINE 1
  12615. #define BOUNDARY_MULTI_CACHELINE 2
  12616. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12617. {
  12618. int cacheline_size;
  12619. u8 byte;
  12620. int goal;
  12621. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12622. if (byte == 0)
  12623. cacheline_size = 1024;
  12624. else
  12625. cacheline_size = (int) byte * 4;
  12626. /* On 5703 and later chips, the boundary bits have no
  12627. * effect.
  12628. */
  12629. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12630. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12631. !tg3_flag(tp, PCI_EXPRESS))
  12632. goto out;
  12633. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12634. goal = BOUNDARY_MULTI_CACHELINE;
  12635. #else
  12636. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12637. goal = BOUNDARY_SINGLE_CACHELINE;
  12638. #else
  12639. goal = 0;
  12640. #endif
  12641. #endif
  12642. if (tg3_flag(tp, 57765_PLUS)) {
  12643. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12644. goto out;
  12645. }
  12646. if (!goal)
  12647. goto out;
  12648. /* PCI controllers on most RISC systems tend to disconnect
  12649. * when a device tries to burst across a cache-line boundary.
  12650. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12651. *
  12652. * Unfortunately, for PCI-E there are only limited
  12653. * write-side controls for this, and thus for reads
  12654. * we will still get the disconnects. We'll also waste
  12655. * these PCI cycles for both read and write for chips
  12656. * other than 5700 and 5701 which do not implement the
  12657. * boundary bits.
  12658. */
  12659. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12660. switch (cacheline_size) {
  12661. case 16:
  12662. case 32:
  12663. case 64:
  12664. case 128:
  12665. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12666. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12667. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12668. } else {
  12669. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12670. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12671. }
  12672. break;
  12673. case 256:
  12674. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12675. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12676. break;
  12677. default:
  12678. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12679. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12680. break;
  12681. }
  12682. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12683. switch (cacheline_size) {
  12684. case 16:
  12685. case 32:
  12686. case 64:
  12687. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12688. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12689. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12690. break;
  12691. }
  12692. /* fallthrough */
  12693. case 128:
  12694. default:
  12695. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12696. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12697. break;
  12698. }
  12699. } else {
  12700. switch (cacheline_size) {
  12701. case 16:
  12702. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12703. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12704. DMA_RWCTRL_WRITE_BNDRY_16);
  12705. break;
  12706. }
  12707. /* fallthrough */
  12708. case 32:
  12709. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12710. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12711. DMA_RWCTRL_WRITE_BNDRY_32);
  12712. break;
  12713. }
  12714. /* fallthrough */
  12715. case 64:
  12716. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12717. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12718. DMA_RWCTRL_WRITE_BNDRY_64);
  12719. break;
  12720. }
  12721. /* fallthrough */
  12722. case 128:
  12723. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12724. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12725. DMA_RWCTRL_WRITE_BNDRY_128);
  12726. break;
  12727. }
  12728. /* fallthrough */
  12729. case 256:
  12730. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12731. DMA_RWCTRL_WRITE_BNDRY_256);
  12732. break;
  12733. case 512:
  12734. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12735. DMA_RWCTRL_WRITE_BNDRY_512);
  12736. break;
  12737. case 1024:
  12738. default:
  12739. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12740. DMA_RWCTRL_WRITE_BNDRY_1024);
  12741. break;
  12742. }
  12743. }
  12744. out:
  12745. return val;
  12746. }
  12747. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12748. {
  12749. struct tg3_internal_buffer_desc test_desc;
  12750. u32 sram_dma_descs;
  12751. int i, ret;
  12752. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12753. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12754. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12755. tw32(RDMAC_STATUS, 0);
  12756. tw32(WDMAC_STATUS, 0);
  12757. tw32(BUFMGR_MODE, 0);
  12758. tw32(FTQ_RESET, 0);
  12759. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12760. test_desc.addr_lo = buf_dma & 0xffffffff;
  12761. test_desc.nic_mbuf = 0x00002100;
  12762. test_desc.len = size;
  12763. /*
  12764. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12765. * the *second* time the tg3 driver was getting loaded after an
  12766. * initial scan.
  12767. *
  12768. * Broadcom tells me:
  12769. * ...the DMA engine is connected to the GRC block and a DMA
  12770. * reset may affect the GRC block in some unpredictable way...
  12771. * The behavior of resets to individual blocks has not been tested.
  12772. *
  12773. * Broadcom noted the GRC reset will also reset all sub-components.
  12774. */
  12775. if (to_device) {
  12776. test_desc.cqid_sqid = (13 << 8) | 2;
  12777. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12778. udelay(40);
  12779. } else {
  12780. test_desc.cqid_sqid = (16 << 8) | 7;
  12781. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12782. udelay(40);
  12783. }
  12784. test_desc.flags = 0x00000005;
  12785. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12786. u32 val;
  12787. val = *(((u32 *)&test_desc) + i);
  12788. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12789. sram_dma_descs + (i * sizeof(u32)));
  12790. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12791. }
  12792. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12793. if (to_device)
  12794. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12795. else
  12796. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12797. ret = -ENODEV;
  12798. for (i = 0; i < 40; i++) {
  12799. u32 val;
  12800. if (to_device)
  12801. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12802. else
  12803. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12804. if ((val & 0xffff) == sram_dma_descs) {
  12805. ret = 0;
  12806. break;
  12807. }
  12808. udelay(100);
  12809. }
  12810. return ret;
  12811. }
  12812. #define TEST_BUFFER_SIZE 0x2000
  12813. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12814. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12815. { },
  12816. };
  12817. static int __devinit tg3_test_dma(struct tg3 *tp)
  12818. {
  12819. dma_addr_t buf_dma;
  12820. u32 *buf, saved_dma_rwctrl;
  12821. int ret = 0;
  12822. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12823. &buf_dma, GFP_KERNEL);
  12824. if (!buf) {
  12825. ret = -ENOMEM;
  12826. goto out_nofree;
  12827. }
  12828. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12829. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12830. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12831. if (tg3_flag(tp, 57765_PLUS))
  12832. goto out;
  12833. if (tg3_flag(tp, PCI_EXPRESS)) {
  12834. /* DMA read watermark not used on PCIE */
  12835. tp->dma_rwctrl |= 0x00180000;
  12836. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12839. tp->dma_rwctrl |= 0x003f0000;
  12840. else
  12841. tp->dma_rwctrl |= 0x003f000f;
  12842. } else {
  12843. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12844. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12845. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12846. u32 read_water = 0x7;
  12847. /* If the 5704 is behind the EPB bridge, we can
  12848. * do the less restrictive ONE_DMA workaround for
  12849. * better performance.
  12850. */
  12851. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12853. tp->dma_rwctrl |= 0x8000;
  12854. else if (ccval == 0x6 || ccval == 0x7)
  12855. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12857. read_water = 4;
  12858. /* Set bit 23 to enable PCIX hw bug fix */
  12859. tp->dma_rwctrl |=
  12860. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12861. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12862. (1 << 23);
  12863. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12864. /* 5780 always in PCIX mode */
  12865. tp->dma_rwctrl |= 0x00144000;
  12866. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12867. /* 5714 always in PCIX mode */
  12868. tp->dma_rwctrl |= 0x00148000;
  12869. } else {
  12870. tp->dma_rwctrl |= 0x001b000f;
  12871. }
  12872. }
  12873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12875. tp->dma_rwctrl &= 0xfffffff0;
  12876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12878. /* Remove this if it causes problems for some boards. */
  12879. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12880. /* On 5700/5701 chips, we need to set this bit.
  12881. * Otherwise the chip will issue cacheline transactions
  12882. * to streamable DMA memory with not all the byte
  12883. * enables turned on. This is an error on several
  12884. * RISC PCI controllers, in particular sparc64.
  12885. *
  12886. * On 5703/5704 chips, this bit has been reassigned
  12887. * a different meaning. In particular, it is used
  12888. * on those chips to enable a PCI-X workaround.
  12889. */
  12890. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12891. }
  12892. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12893. #if 0
  12894. /* Unneeded, already done by tg3_get_invariants. */
  12895. tg3_switch_clocks(tp);
  12896. #endif
  12897. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12898. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12899. goto out;
  12900. /* It is best to perform DMA test with maximum write burst size
  12901. * to expose the 5700/5701 write DMA bug.
  12902. */
  12903. saved_dma_rwctrl = tp->dma_rwctrl;
  12904. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12905. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12906. while (1) {
  12907. u32 *p = buf, i;
  12908. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12909. p[i] = i;
  12910. /* Send the buffer to the chip. */
  12911. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12912. if (ret) {
  12913. dev_err(&tp->pdev->dev,
  12914. "%s: Buffer write failed. err = %d\n",
  12915. __func__, ret);
  12916. break;
  12917. }
  12918. #if 0
  12919. /* validate data reached card RAM correctly. */
  12920. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12921. u32 val;
  12922. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12923. if (le32_to_cpu(val) != p[i]) {
  12924. dev_err(&tp->pdev->dev,
  12925. "%s: Buffer corrupted on device! "
  12926. "(%d != %d)\n", __func__, val, i);
  12927. /* ret = -ENODEV here? */
  12928. }
  12929. p[i] = 0;
  12930. }
  12931. #endif
  12932. /* Now read it back. */
  12933. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12934. if (ret) {
  12935. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12936. "err = %d\n", __func__, ret);
  12937. break;
  12938. }
  12939. /* Verify it. */
  12940. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12941. if (p[i] == i)
  12942. continue;
  12943. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12944. DMA_RWCTRL_WRITE_BNDRY_16) {
  12945. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12946. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12947. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12948. break;
  12949. } else {
  12950. dev_err(&tp->pdev->dev,
  12951. "%s: Buffer corrupted on read back! "
  12952. "(%d != %d)\n", __func__, p[i], i);
  12953. ret = -ENODEV;
  12954. goto out;
  12955. }
  12956. }
  12957. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12958. /* Success. */
  12959. ret = 0;
  12960. break;
  12961. }
  12962. }
  12963. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12964. DMA_RWCTRL_WRITE_BNDRY_16) {
  12965. /* DMA test passed without adjusting DMA boundary,
  12966. * now look for chipsets that are known to expose the
  12967. * DMA bug without failing the test.
  12968. */
  12969. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12970. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12971. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12972. } else {
  12973. /* Safe to use the calculated DMA boundary. */
  12974. tp->dma_rwctrl = saved_dma_rwctrl;
  12975. }
  12976. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12977. }
  12978. out:
  12979. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12980. out_nofree:
  12981. return ret;
  12982. }
  12983. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12984. {
  12985. if (tg3_flag(tp, 57765_PLUS)) {
  12986. tp->bufmgr_config.mbuf_read_dma_low_water =
  12987. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12988. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12989. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12990. tp->bufmgr_config.mbuf_high_water =
  12991. DEFAULT_MB_HIGH_WATER_57765;
  12992. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12993. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12994. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12995. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12996. tp->bufmgr_config.mbuf_high_water_jumbo =
  12997. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12998. } else if (tg3_flag(tp, 5705_PLUS)) {
  12999. tp->bufmgr_config.mbuf_read_dma_low_water =
  13000. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13001. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13002. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13003. tp->bufmgr_config.mbuf_high_water =
  13004. DEFAULT_MB_HIGH_WATER_5705;
  13005. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13006. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13007. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13008. tp->bufmgr_config.mbuf_high_water =
  13009. DEFAULT_MB_HIGH_WATER_5906;
  13010. }
  13011. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13012. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13013. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13014. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13015. tp->bufmgr_config.mbuf_high_water_jumbo =
  13016. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13017. } else {
  13018. tp->bufmgr_config.mbuf_read_dma_low_water =
  13019. DEFAULT_MB_RDMA_LOW_WATER;
  13020. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13021. DEFAULT_MB_MACRX_LOW_WATER;
  13022. tp->bufmgr_config.mbuf_high_water =
  13023. DEFAULT_MB_HIGH_WATER;
  13024. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13025. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13026. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13027. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13028. tp->bufmgr_config.mbuf_high_water_jumbo =
  13029. DEFAULT_MB_HIGH_WATER_JUMBO;
  13030. }
  13031. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13032. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13033. }
  13034. static char * __devinit tg3_phy_string(struct tg3 *tp)
  13035. {
  13036. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13037. case TG3_PHY_ID_BCM5400: return "5400";
  13038. case TG3_PHY_ID_BCM5401: return "5401";
  13039. case TG3_PHY_ID_BCM5411: return "5411";
  13040. case TG3_PHY_ID_BCM5701: return "5701";
  13041. case TG3_PHY_ID_BCM5703: return "5703";
  13042. case TG3_PHY_ID_BCM5704: return "5704";
  13043. case TG3_PHY_ID_BCM5705: return "5705";
  13044. case TG3_PHY_ID_BCM5750: return "5750";
  13045. case TG3_PHY_ID_BCM5752: return "5752";
  13046. case TG3_PHY_ID_BCM5714: return "5714";
  13047. case TG3_PHY_ID_BCM5780: return "5780";
  13048. case TG3_PHY_ID_BCM5755: return "5755";
  13049. case TG3_PHY_ID_BCM5787: return "5787";
  13050. case TG3_PHY_ID_BCM5784: return "5784";
  13051. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13052. case TG3_PHY_ID_BCM5906: return "5906";
  13053. case TG3_PHY_ID_BCM5761: return "5761";
  13054. case TG3_PHY_ID_BCM5718C: return "5718C";
  13055. case TG3_PHY_ID_BCM5718S: return "5718S";
  13056. case TG3_PHY_ID_BCM57765: return "57765";
  13057. case TG3_PHY_ID_BCM5719C: return "5719C";
  13058. case TG3_PHY_ID_BCM5720C: return "5720C";
  13059. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13060. case 0: return "serdes";
  13061. default: return "unknown";
  13062. }
  13063. }
  13064. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  13065. {
  13066. if (tg3_flag(tp, PCI_EXPRESS)) {
  13067. strcpy(str, "PCI Express");
  13068. return str;
  13069. } else if (tg3_flag(tp, PCIX_MODE)) {
  13070. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13071. strcpy(str, "PCIX:");
  13072. if ((clock_ctrl == 7) ||
  13073. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13074. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13075. strcat(str, "133MHz");
  13076. else if (clock_ctrl == 0)
  13077. strcat(str, "33MHz");
  13078. else if (clock_ctrl == 2)
  13079. strcat(str, "50MHz");
  13080. else if (clock_ctrl == 4)
  13081. strcat(str, "66MHz");
  13082. else if (clock_ctrl == 6)
  13083. strcat(str, "100MHz");
  13084. } else {
  13085. strcpy(str, "PCI:");
  13086. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13087. strcat(str, "66MHz");
  13088. else
  13089. strcat(str, "33MHz");
  13090. }
  13091. if (tg3_flag(tp, PCI_32BIT))
  13092. strcat(str, ":32-bit");
  13093. else
  13094. strcat(str, ":64-bit");
  13095. return str;
  13096. }
  13097. static void __devinit tg3_init_coal(struct tg3 *tp)
  13098. {
  13099. struct ethtool_coalesce *ec = &tp->coal;
  13100. memset(ec, 0, sizeof(*ec));
  13101. ec->cmd = ETHTOOL_GCOALESCE;
  13102. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13103. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13104. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13105. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13106. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13107. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13108. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13109. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13110. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13111. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13112. HOSTCC_MODE_CLRTICK_TXBD)) {
  13113. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13114. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13115. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13116. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13117. }
  13118. if (tg3_flag(tp, 5705_PLUS)) {
  13119. ec->rx_coalesce_usecs_irq = 0;
  13120. ec->tx_coalesce_usecs_irq = 0;
  13121. ec->stats_block_coalesce_usecs = 0;
  13122. }
  13123. }
  13124. static int __devinit tg3_init_one(struct pci_dev *pdev,
  13125. const struct pci_device_id *ent)
  13126. {
  13127. struct net_device *dev;
  13128. struct tg3 *tp;
  13129. int i, err, pm_cap;
  13130. u32 sndmbx, rcvmbx, intmbx;
  13131. char str[40];
  13132. u64 dma_mask, persist_dma_mask;
  13133. netdev_features_t features = 0;
  13134. printk_once(KERN_INFO "%s\n", version);
  13135. err = pci_enable_device(pdev);
  13136. if (err) {
  13137. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13138. return err;
  13139. }
  13140. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13141. if (err) {
  13142. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13143. goto err_out_disable_pdev;
  13144. }
  13145. pci_set_master(pdev);
  13146. /* Find power-management capability. */
  13147. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13148. if (pm_cap == 0) {
  13149. dev_err(&pdev->dev,
  13150. "Cannot find Power Management capability, aborting\n");
  13151. err = -EIO;
  13152. goto err_out_free_res;
  13153. }
  13154. err = pci_set_power_state(pdev, PCI_D0);
  13155. if (err) {
  13156. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13157. goto err_out_free_res;
  13158. }
  13159. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13160. if (!dev) {
  13161. err = -ENOMEM;
  13162. goto err_out_power_down;
  13163. }
  13164. SET_NETDEV_DEV(dev, &pdev->dev);
  13165. tp = netdev_priv(dev);
  13166. tp->pdev = pdev;
  13167. tp->dev = dev;
  13168. tp->pm_cap = pm_cap;
  13169. tp->rx_mode = TG3_DEF_RX_MODE;
  13170. tp->tx_mode = TG3_DEF_TX_MODE;
  13171. if (tg3_debug > 0)
  13172. tp->msg_enable = tg3_debug;
  13173. else
  13174. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13175. /* The word/byte swap controls here control register access byte
  13176. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13177. * setting below.
  13178. */
  13179. tp->misc_host_ctrl =
  13180. MISC_HOST_CTRL_MASK_PCI_INT |
  13181. MISC_HOST_CTRL_WORD_SWAP |
  13182. MISC_HOST_CTRL_INDIR_ACCESS |
  13183. MISC_HOST_CTRL_PCISTATE_RW;
  13184. /* The NONFRM (non-frame) byte/word swap controls take effect
  13185. * on descriptor entries, anything which isn't packet data.
  13186. *
  13187. * The StrongARM chips on the board (one for tx, one for rx)
  13188. * are running in big-endian mode.
  13189. */
  13190. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13191. GRC_MODE_WSWAP_NONFRM_DATA);
  13192. #ifdef __BIG_ENDIAN
  13193. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13194. #endif
  13195. spin_lock_init(&tp->lock);
  13196. spin_lock_init(&tp->indirect_lock);
  13197. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13198. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13199. if (!tp->regs) {
  13200. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13201. err = -ENOMEM;
  13202. goto err_out_free_dev;
  13203. }
  13204. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13205. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13206. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13207. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13208. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13209. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13210. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13211. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13212. tg3_flag_set(tp, ENABLE_APE);
  13213. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13214. if (!tp->aperegs) {
  13215. dev_err(&pdev->dev,
  13216. "Cannot map APE registers, aborting\n");
  13217. err = -ENOMEM;
  13218. goto err_out_iounmap;
  13219. }
  13220. }
  13221. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13222. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13223. dev->ethtool_ops = &tg3_ethtool_ops;
  13224. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13225. dev->netdev_ops = &tg3_netdev_ops;
  13226. dev->irq = pdev->irq;
  13227. err = tg3_get_invariants(tp);
  13228. if (err) {
  13229. dev_err(&pdev->dev,
  13230. "Problem fetching invariants of chip, aborting\n");
  13231. goto err_out_apeunmap;
  13232. }
  13233. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13234. * device behind the EPB cannot support DMA addresses > 40-bit.
  13235. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13236. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13237. * do DMA address check in tg3_start_xmit().
  13238. */
  13239. if (tg3_flag(tp, IS_5788))
  13240. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13241. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13242. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13243. #ifdef CONFIG_HIGHMEM
  13244. dma_mask = DMA_BIT_MASK(64);
  13245. #endif
  13246. } else
  13247. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13248. /* Configure DMA attributes. */
  13249. if (dma_mask > DMA_BIT_MASK(32)) {
  13250. err = pci_set_dma_mask(pdev, dma_mask);
  13251. if (!err) {
  13252. features |= NETIF_F_HIGHDMA;
  13253. err = pci_set_consistent_dma_mask(pdev,
  13254. persist_dma_mask);
  13255. if (err < 0) {
  13256. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13257. "DMA for consistent allocations\n");
  13258. goto err_out_apeunmap;
  13259. }
  13260. }
  13261. }
  13262. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13263. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13264. if (err) {
  13265. dev_err(&pdev->dev,
  13266. "No usable DMA configuration, aborting\n");
  13267. goto err_out_apeunmap;
  13268. }
  13269. }
  13270. tg3_init_bufmgr_config(tp);
  13271. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13272. /* 5700 B0 chips do not support checksumming correctly due
  13273. * to hardware bugs.
  13274. */
  13275. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13276. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13277. if (tg3_flag(tp, 5755_PLUS))
  13278. features |= NETIF_F_IPV6_CSUM;
  13279. }
  13280. /* TSO is on by default on chips that support hardware TSO.
  13281. * Firmware TSO on older chips gives lower performance, so it
  13282. * is off by default, but can be enabled using ethtool.
  13283. */
  13284. if ((tg3_flag(tp, HW_TSO_1) ||
  13285. tg3_flag(tp, HW_TSO_2) ||
  13286. tg3_flag(tp, HW_TSO_3)) &&
  13287. (features & NETIF_F_IP_CSUM))
  13288. features |= NETIF_F_TSO;
  13289. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13290. if (features & NETIF_F_IPV6_CSUM)
  13291. features |= NETIF_F_TSO6;
  13292. if (tg3_flag(tp, HW_TSO_3) ||
  13293. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13294. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13295. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13296. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13297. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13298. features |= NETIF_F_TSO_ECN;
  13299. }
  13300. dev->features |= features;
  13301. dev->vlan_features |= features;
  13302. /*
  13303. * Add loopback capability only for a subset of devices that support
  13304. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13305. * loopback for the remaining devices.
  13306. */
  13307. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13308. !tg3_flag(tp, CPMU_PRESENT))
  13309. /* Add the loopback capability */
  13310. features |= NETIF_F_LOOPBACK;
  13311. dev->hw_features |= features;
  13312. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13313. !tg3_flag(tp, TSO_CAPABLE) &&
  13314. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13315. tg3_flag_set(tp, MAX_RXPEND_64);
  13316. tp->rx_pending = 63;
  13317. }
  13318. err = tg3_get_device_address(tp);
  13319. if (err) {
  13320. dev_err(&pdev->dev,
  13321. "Could not obtain valid ethernet address, aborting\n");
  13322. goto err_out_apeunmap;
  13323. }
  13324. /*
  13325. * Reset chip in case UNDI or EFI driver did not shutdown
  13326. * DMA self test will enable WDMAC and we'll see (spurious)
  13327. * pending DMA on the PCI bus at that point.
  13328. */
  13329. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13330. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13331. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13332. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13333. }
  13334. err = tg3_test_dma(tp);
  13335. if (err) {
  13336. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13337. goto err_out_apeunmap;
  13338. }
  13339. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13340. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13341. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13342. for (i = 0; i < tp->irq_max; i++) {
  13343. struct tg3_napi *tnapi = &tp->napi[i];
  13344. tnapi->tp = tp;
  13345. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13346. tnapi->int_mbox = intmbx;
  13347. if (i <= 4)
  13348. intmbx += 0x8;
  13349. else
  13350. intmbx += 0x4;
  13351. tnapi->consmbox = rcvmbx;
  13352. tnapi->prodmbox = sndmbx;
  13353. if (i)
  13354. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13355. else
  13356. tnapi->coal_now = HOSTCC_MODE_NOW;
  13357. if (!tg3_flag(tp, SUPPORT_MSIX))
  13358. break;
  13359. /*
  13360. * If we support MSIX, we'll be using RSS. If we're using
  13361. * RSS, the first vector only handles link interrupts and the
  13362. * remaining vectors handle rx and tx interrupts. Reuse the
  13363. * mailbox values for the next iteration. The values we setup
  13364. * above are still useful for the single vectored mode.
  13365. */
  13366. if (!i)
  13367. continue;
  13368. rcvmbx += 0x8;
  13369. if (sndmbx & 0x4)
  13370. sndmbx -= 0x4;
  13371. else
  13372. sndmbx += 0xc;
  13373. }
  13374. tg3_init_coal(tp);
  13375. pci_set_drvdata(pdev, dev);
  13376. if (tg3_flag(tp, 5717_PLUS)) {
  13377. /* Resume a low-power mode */
  13378. tg3_frob_aux_power(tp, false);
  13379. }
  13380. tg3_timer_init(tp);
  13381. err = register_netdev(dev);
  13382. if (err) {
  13383. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13384. goto err_out_apeunmap;
  13385. }
  13386. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13387. tp->board_part_number,
  13388. tp->pci_chip_rev_id,
  13389. tg3_bus_string(tp, str),
  13390. dev->dev_addr);
  13391. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13392. struct phy_device *phydev;
  13393. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13394. netdev_info(dev,
  13395. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13396. phydev->drv->name, dev_name(&phydev->dev));
  13397. } else {
  13398. char *ethtype;
  13399. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13400. ethtype = "10/100Base-TX";
  13401. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13402. ethtype = "1000Base-SX";
  13403. else
  13404. ethtype = "10/100/1000Base-T";
  13405. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13406. "(WireSpeed[%d], EEE[%d])\n",
  13407. tg3_phy_string(tp), ethtype,
  13408. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13409. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13410. }
  13411. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13412. (dev->features & NETIF_F_RXCSUM) != 0,
  13413. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13414. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13415. tg3_flag(tp, ENABLE_ASF) != 0,
  13416. tg3_flag(tp, TSO_CAPABLE) != 0);
  13417. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13418. tp->dma_rwctrl,
  13419. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13420. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13421. pci_save_state(pdev);
  13422. return 0;
  13423. err_out_apeunmap:
  13424. if (tp->aperegs) {
  13425. iounmap(tp->aperegs);
  13426. tp->aperegs = NULL;
  13427. }
  13428. err_out_iounmap:
  13429. if (tp->regs) {
  13430. iounmap(tp->regs);
  13431. tp->regs = NULL;
  13432. }
  13433. err_out_free_dev:
  13434. free_netdev(dev);
  13435. err_out_power_down:
  13436. pci_set_power_state(pdev, PCI_D3hot);
  13437. err_out_free_res:
  13438. pci_release_regions(pdev);
  13439. err_out_disable_pdev:
  13440. pci_disable_device(pdev);
  13441. pci_set_drvdata(pdev, NULL);
  13442. return err;
  13443. }
  13444. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  13445. {
  13446. struct net_device *dev = pci_get_drvdata(pdev);
  13447. if (dev) {
  13448. struct tg3 *tp = netdev_priv(dev);
  13449. release_firmware(tp->fw);
  13450. tg3_reset_task_cancel(tp);
  13451. if (tg3_flag(tp, USE_PHYLIB)) {
  13452. tg3_phy_fini(tp);
  13453. tg3_mdio_fini(tp);
  13454. }
  13455. unregister_netdev(dev);
  13456. if (tp->aperegs) {
  13457. iounmap(tp->aperegs);
  13458. tp->aperegs = NULL;
  13459. }
  13460. if (tp->regs) {
  13461. iounmap(tp->regs);
  13462. tp->regs = NULL;
  13463. }
  13464. free_netdev(dev);
  13465. pci_release_regions(pdev);
  13466. pci_disable_device(pdev);
  13467. pci_set_drvdata(pdev, NULL);
  13468. }
  13469. }
  13470. #ifdef CONFIG_PM_SLEEP
  13471. static int tg3_suspend(struct device *device)
  13472. {
  13473. struct pci_dev *pdev = to_pci_dev(device);
  13474. struct net_device *dev = pci_get_drvdata(pdev);
  13475. struct tg3 *tp = netdev_priv(dev);
  13476. int err;
  13477. if (!netif_running(dev))
  13478. return 0;
  13479. tg3_reset_task_cancel(tp);
  13480. tg3_phy_stop(tp);
  13481. tg3_netif_stop(tp);
  13482. tg3_timer_stop(tp);
  13483. tg3_full_lock(tp, 1);
  13484. tg3_disable_ints(tp);
  13485. tg3_full_unlock(tp);
  13486. netif_device_detach(dev);
  13487. tg3_full_lock(tp, 0);
  13488. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13489. tg3_flag_clear(tp, INIT_COMPLETE);
  13490. tg3_full_unlock(tp);
  13491. err = tg3_power_down_prepare(tp);
  13492. if (err) {
  13493. int err2;
  13494. tg3_full_lock(tp, 0);
  13495. tg3_flag_set(tp, INIT_COMPLETE);
  13496. err2 = tg3_restart_hw(tp, 1);
  13497. if (err2)
  13498. goto out;
  13499. tg3_timer_start(tp);
  13500. netif_device_attach(dev);
  13501. tg3_netif_start(tp);
  13502. out:
  13503. tg3_full_unlock(tp);
  13504. if (!err2)
  13505. tg3_phy_start(tp);
  13506. }
  13507. return err;
  13508. }
  13509. static int tg3_resume(struct device *device)
  13510. {
  13511. struct pci_dev *pdev = to_pci_dev(device);
  13512. struct net_device *dev = pci_get_drvdata(pdev);
  13513. struct tg3 *tp = netdev_priv(dev);
  13514. int err;
  13515. if (!netif_running(dev))
  13516. return 0;
  13517. netif_device_attach(dev);
  13518. tg3_full_lock(tp, 0);
  13519. tg3_flag_set(tp, INIT_COMPLETE);
  13520. err = tg3_restart_hw(tp, 1);
  13521. if (err)
  13522. goto out;
  13523. tg3_timer_start(tp);
  13524. tg3_netif_start(tp);
  13525. out:
  13526. tg3_full_unlock(tp);
  13527. if (!err)
  13528. tg3_phy_start(tp);
  13529. return err;
  13530. }
  13531. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13532. #define TG3_PM_OPS (&tg3_pm_ops)
  13533. #else
  13534. #define TG3_PM_OPS NULL
  13535. #endif /* CONFIG_PM_SLEEP */
  13536. /**
  13537. * tg3_io_error_detected - called when PCI error is detected
  13538. * @pdev: Pointer to PCI device
  13539. * @state: The current pci connection state
  13540. *
  13541. * This function is called after a PCI bus error affecting
  13542. * this device has been detected.
  13543. */
  13544. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13545. pci_channel_state_t state)
  13546. {
  13547. struct net_device *netdev = pci_get_drvdata(pdev);
  13548. struct tg3 *tp = netdev_priv(netdev);
  13549. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13550. netdev_info(netdev, "PCI I/O error detected\n");
  13551. rtnl_lock();
  13552. if (!netif_running(netdev))
  13553. goto done;
  13554. tg3_phy_stop(tp);
  13555. tg3_netif_stop(tp);
  13556. tg3_timer_stop(tp);
  13557. /* Want to make sure that the reset task doesn't run */
  13558. tg3_reset_task_cancel(tp);
  13559. netif_device_detach(netdev);
  13560. /* Clean up software state, even if MMIO is blocked */
  13561. tg3_full_lock(tp, 0);
  13562. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13563. tg3_full_unlock(tp);
  13564. done:
  13565. if (state == pci_channel_io_perm_failure)
  13566. err = PCI_ERS_RESULT_DISCONNECT;
  13567. else
  13568. pci_disable_device(pdev);
  13569. rtnl_unlock();
  13570. return err;
  13571. }
  13572. /**
  13573. * tg3_io_slot_reset - called after the pci bus has been reset.
  13574. * @pdev: Pointer to PCI device
  13575. *
  13576. * Restart the card from scratch, as if from a cold-boot.
  13577. * At this point, the card has exprienced a hard reset,
  13578. * followed by fixups by BIOS, and has its config space
  13579. * set up identically to what it was at cold boot.
  13580. */
  13581. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13582. {
  13583. struct net_device *netdev = pci_get_drvdata(pdev);
  13584. struct tg3 *tp = netdev_priv(netdev);
  13585. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13586. int err;
  13587. rtnl_lock();
  13588. if (pci_enable_device(pdev)) {
  13589. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13590. goto done;
  13591. }
  13592. pci_set_master(pdev);
  13593. pci_restore_state(pdev);
  13594. pci_save_state(pdev);
  13595. if (!netif_running(netdev)) {
  13596. rc = PCI_ERS_RESULT_RECOVERED;
  13597. goto done;
  13598. }
  13599. err = tg3_power_up(tp);
  13600. if (err)
  13601. goto done;
  13602. rc = PCI_ERS_RESULT_RECOVERED;
  13603. done:
  13604. rtnl_unlock();
  13605. return rc;
  13606. }
  13607. /**
  13608. * tg3_io_resume - called when traffic can start flowing again.
  13609. * @pdev: Pointer to PCI device
  13610. *
  13611. * This callback is called when the error recovery driver tells
  13612. * us that its OK to resume normal operation.
  13613. */
  13614. static void tg3_io_resume(struct pci_dev *pdev)
  13615. {
  13616. struct net_device *netdev = pci_get_drvdata(pdev);
  13617. struct tg3 *tp = netdev_priv(netdev);
  13618. int err;
  13619. rtnl_lock();
  13620. if (!netif_running(netdev))
  13621. goto done;
  13622. tg3_full_lock(tp, 0);
  13623. tg3_flag_set(tp, INIT_COMPLETE);
  13624. err = tg3_restart_hw(tp, 1);
  13625. tg3_full_unlock(tp);
  13626. if (err) {
  13627. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13628. goto done;
  13629. }
  13630. netif_device_attach(netdev);
  13631. tg3_timer_start(tp);
  13632. tg3_netif_start(tp);
  13633. tg3_phy_start(tp);
  13634. done:
  13635. rtnl_unlock();
  13636. }
  13637. static struct pci_error_handlers tg3_err_handler = {
  13638. .error_detected = tg3_io_error_detected,
  13639. .slot_reset = tg3_io_slot_reset,
  13640. .resume = tg3_io_resume
  13641. };
  13642. static struct pci_driver tg3_driver = {
  13643. .name = DRV_MODULE_NAME,
  13644. .id_table = tg3_pci_tbl,
  13645. .probe = tg3_init_one,
  13646. .remove = __devexit_p(tg3_remove_one),
  13647. .err_handler = &tg3_err_handler,
  13648. .driver.pm = TG3_PM_OPS,
  13649. };
  13650. static int __init tg3_init(void)
  13651. {
  13652. return pci_register_driver(&tg3_driver);
  13653. }
  13654. static void __exit tg3_cleanup(void)
  13655. {
  13656. pci_unregister_driver(&tg3_driver);
  13657. }
  13658. module_init(tg3_init);
  13659. module_exit(tg3_cleanup);