bnx2x_ethtool.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987
  1. /* bnx2x_ethtool.c: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2012 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  18. #include <linux/ethtool.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/types.h>
  21. #include <linux/sched.h>
  22. #include <linux/crc32.h>
  23. #include "bnx2x.h"
  24. #include "bnx2x_cmn.h"
  25. #include "bnx2x_dump.h"
  26. #include "bnx2x_init.h"
  27. /* Note: in the format strings below %s is replaced by the queue-name which is
  28. * either its index or 'fcoe' for the fcoe queue. Make sure the format string
  29. * length does not exceed ETH_GSTRING_LEN - MAX_QUEUE_NAME_LEN + 2
  30. */
  31. #define MAX_QUEUE_NAME_LEN 4
  32. static const struct {
  33. long offset;
  34. int size;
  35. char string[ETH_GSTRING_LEN];
  36. } bnx2x_q_stats_arr[] = {
  37. /* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%s]: rx_bytes" },
  38. { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
  39. 8, "[%s]: rx_ucast_packets" },
  40. { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
  41. 8, "[%s]: rx_mcast_packets" },
  42. { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
  43. 8, "[%s]: rx_bcast_packets" },
  44. { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%s]: rx_discards" },
  45. { Q_STATS_OFFSET32(rx_err_discard_pkt),
  46. 4, "[%s]: rx_phy_ip_err_discards"},
  47. { Q_STATS_OFFSET32(rx_skb_alloc_failed),
  48. 4, "[%s]: rx_skb_alloc_discard" },
  49. { Q_STATS_OFFSET32(hw_csum_err), 4, "[%s]: rx_csum_offload_errors" },
  50. { Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%s]: tx_bytes" },
  51. /* 10 */{ Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  52. 8, "[%s]: tx_ucast_packets" },
  53. { Q_STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  54. 8, "[%s]: tx_mcast_packets" },
  55. { Q_STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  56. 8, "[%s]: tx_bcast_packets" },
  57. { Q_STATS_OFFSET32(total_tpa_aggregations_hi),
  58. 8, "[%s]: tpa_aggregations" },
  59. { Q_STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  60. 8, "[%s]: tpa_aggregated_frames"},
  61. { Q_STATS_OFFSET32(total_tpa_bytes_hi), 8, "[%s]: tpa_bytes"}
  62. };
  63. #define BNX2X_NUM_Q_STATS ARRAY_SIZE(bnx2x_q_stats_arr)
  64. static const struct {
  65. long offset;
  66. int size;
  67. u32 flags;
  68. #define STATS_FLAGS_PORT 1
  69. #define STATS_FLAGS_FUNC 2
  70. #define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
  71. char string[ETH_GSTRING_LEN];
  72. } bnx2x_stats_arr[] = {
  73. /* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
  74. 8, STATS_FLAGS_BOTH, "rx_bytes" },
  75. { STATS_OFFSET32(error_bytes_received_hi),
  76. 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
  77. { STATS_OFFSET32(total_unicast_packets_received_hi),
  78. 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
  79. { STATS_OFFSET32(total_multicast_packets_received_hi),
  80. 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
  81. { STATS_OFFSET32(total_broadcast_packets_received_hi),
  82. 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
  83. { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
  84. 8, STATS_FLAGS_PORT, "rx_crc_errors" },
  85. { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
  86. 8, STATS_FLAGS_PORT, "rx_align_errors" },
  87. { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
  88. 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
  89. { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
  90. 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
  91. /* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
  92. 8, STATS_FLAGS_PORT, "rx_fragments" },
  93. { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
  94. 8, STATS_FLAGS_PORT, "rx_jabbers" },
  95. { STATS_OFFSET32(no_buff_discard_hi),
  96. 8, STATS_FLAGS_BOTH, "rx_discards" },
  97. { STATS_OFFSET32(mac_filter_discard),
  98. 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
  99. { STATS_OFFSET32(mf_tag_discard),
  100. 4, STATS_FLAGS_PORT, "rx_mf_tag_discard" },
  101. { STATS_OFFSET32(pfc_frames_received_hi),
  102. 8, STATS_FLAGS_PORT, "pfc_frames_received" },
  103. { STATS_OFFSET32(pfc_frames_sent_hi),
  104. 8, STATS_FLAGS_PORT, "pfc_frames_sent" },
  105. { STATS_OFFSET32(brb_drop_hi),
  106. 8, STATS_FLAGS_PORT, "rx_brb_discard" },
  107. { STATS_OFFSET32(brb_truncate_hi),
  108. 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
  109. { STATS_OFFSET32(pause_frames_received_hi),
  110. 8, STATS_FLAGS_PORT, "rx_pause_frames" },
  111. { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
  112. 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
  113. { STATS_OFFSET32(nig_timer_max),
  114. 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
  115. /* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
  116. 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
  117. { STATS_OFFSET32(rx_skb_alloc_failed),
  118. 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
  119. { STATS_OFFSET32(hw_csum_err),
  120. 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
  121. { STATS_OFFSET32(total_bytes_transmitted_hi),
  122. 8, STATS_FLAGS_BOTH, "tx_bytes" },
  123. { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
  124. 8, STATS_FLAGS_PORT, "tx_error_bytes" },
  125. { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
  126. 8, STATS_FLAGS_BOTH, "tx_ucast_packets" },
  127. { STATS_OFFSET32(total_multicast_packets_transmitted_hi),
  128. 8, STATS_FLAGS_BOTH, "tx_mcast_packets" },
  129. { STATS_OFFSET32(total_broadcast_packets_transmitted_hi),
  130. 8, STATS_FLAGS_BOTH, "tx_bcast_packets" },
  131. { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
  132. 8, STATS_FLAGS_PORT, "tx_mac_errors" },
  133. { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
  134. 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
  135. /* 30 */{ STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
  136. 8, STATS_FLAGS_PORT, "tx_single_collisions" },
  137. { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
  138. 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
  139. { STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
  140. 8, STATS_FLAGS_PORT, "tx_deferred" },
  141. { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
  142. 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
  143. { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
  144. 8, STATS_FLAGS_PORT, "tx_late_collisions" },
  145. { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
  146. 8, STATS_FLAGS_PORT, "tx_total_collisions" },
  147. { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
  148. 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
  149. { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
  150. 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
  151. { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
  152. 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
  153. { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
  154. 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
  155. /* 40 */{ STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
  156. 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
  157. { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
  158. 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
  159. { STATS_OFFSET32(etherstatspktsover1522octets_hi),
  160. 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
  161. { STATS_OFFSET32(pause_frames_sent_hi),
  162. 8, STATS_FLAGS_PORT, "tx_pause_frames" },
  163. { STATS_OFFSET32(total_tpa_aggregations_hi),
  164. 8, STATS_FLAGS_FUNC, "tpa_aggregations" },
  165. { STATS_OFFSET32(total_tpa_aggregated_frames_hi),
  166. 8, STATS_FLAGS_FUNC, "tpa_aggregated_frames"},
  167. { STATS_OFFSET32(total_tpa_bytes_hi),
  168. 8, STATS_FLAGS_FUNC, "tpa_bytes"},
  169. { STATS_OFFSET32(recoverable_error),
  170. 4, STATS_FLAGS_FUNC, "recoverable_errors" },
  171. { STATS_OFFSET32(unrecoverable_error),
  172. 4, STATS_FLAGS_FUNC, "unrecoverable_errors" },
  173. { STATS_OFFSET32(eee_tx_lpi),
  174. 4, STATS_FLAGS_PORT, "Tx LPI entry count"}
  175. };
  176. #define BNX2X_NUM_STATS ARRAY_SIZE(bnx2x_stats_arr)
  177. static int bnx2x_get_port_type(struct bnx2x *bp)
  178. {
  179. int port_type;
  180. u32 phy_idx = bnx2x_get_cur_phy_idx(bp);
  181. switch (bp->link_params.phy[phy_idx].media_type) {
  182. case ETH_PHY_SFPP_10G_FIBER:
  183. case ETH_PHY_SFP_1G_FIBER:
  184. case ETH_PHY_XFP_FIBER:
  185. case ETH_PHY_KR:
  186. case ETH_PHY_CX4:
  187. port_type = PORT_FIBRE;
  188. break;
  189. case ETH_PHY_DA_TWINAX:
  190. port_type = PORT_DA;
  191. break;
  192. case ETH_PHY_BASE_T:
  193. port_type = PORT_TP;
  194. break;
  195. case ETH_PHY_NOT_PRESENT:
  196. port_type = PORT_NONE;
  197. break;
  198. case ETH_PHY_UNSPECIFIED:
  199. default:
  200. port_type = PORT_OTHER;
  201. break;
  202. }
  203. return port_type;
  204. }
  205. static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  206. {
  207. struct bnx2x *bp = netdev_priv(dev);
  208. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  209. /* Dual Media boards present all available port types */
  210. cmd->supported = bp->port.supported[cfg_idx] |
  211. (bp->port.supported[cfg_idx ^ 1] &
  212. (SUPPORTED_TP | SUPPORTED_FIBRE));
  213. cmd->advertising = bp->port.advertising[cfg_idx];
  214. if (bp->link_params.phy[bnx2x_get_cur_phy_idx(bp)].media_type ==
  215. ETH_PHY_SFP_1G_FIBER) {
  216. cmd->supported &= ~(SUPPORTED_10000baseT_Full);
  217. cmd->advertising &= ~(ADVERTISED_10000baseT_Full);
  218. }
  219. if ((bp->state == BNX2X_STATE_OPEN) && (bp->link_vars.link_up)) {
  220. if (!(bp->flags & MF_FUNC_DIS)) {
  221. ethtool_cmd_speed_set(cmd, bp->link_vars.line_speed);
  222. cmd->duplex = bp->link_vars.duplex;
  223. } else {
  224. ethtool_cmd_speed_set(
  225. cmd, bp->link_params.req_line_speed[cfg_idx]);
  226. cmd->duplex = bp->link_params.req_duplex[cfg_idx];
  227. }
  228. if (IS_MF(bp) && !BP_NOMCP(bp))
  229. ethtool_cmd_speed_set(cmd, bnx2x_get_mf_speed(bp));
  230. } else {
  231. cmd->duplex = DUPLEX_UNKNOWN;
  232. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  233. }
  234. cmd->port = bnx2x_get_port_type(bp);
  235. cmd->phy_address = bp->mdio.prtad;
  236. cmd->transceiver = XCVR_INTERNAL;
  237. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG)
  238. cmd->autoneg = AUTONEG_ENABLE;
  239. else
  240. cmd->autoneg = AUTONEG_DISABLE;
  241. /* Publish LP advertised speeds and FC */
  242. if (bp->link_vars.link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE) {
  243. u32 status = bp->link_vars.link_status;
  244. cmd->lp_advertising |= ADVERTISED_Autoneg;
  245. if (status & LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE)
  246. cmd->lp_advertising |= ADVERTISED_Pause;
  247. if (status & LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE)
  248. cmd->lp_advertising |= ADVERTISED_Asym_Pause;
  249. if (status & LINK_STATUS_LINK_PARTNER_10THD_CAPABLE)
  250. cmd->lp_advertising |= ADVERTISED_10baseT_Half;
  251. if (status & LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE)
  252. cmd->lp_advertising |= ADVERTISED_10baseT_Full;
  253. if (status & LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE)
  254. cmd->lp_advertising |= ADVERTISED_100baseT_Half;
  255. if (status & LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE)
  256. cmd->lp_advertising |= ADVERTISED_100baseT_Full;
  257. if (status & LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE)
  258. cmd->lp_advertising |= ADVERTISED_1000baseT_Half;
  259. if (status & LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE)
  260. cmd->lp_advertising |= ADVERTISED_1000baseT_Full;
  261. if (status & LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE)
  262. cmd->lp_advertising |= ADVERTISED_2500baseX_Full;
  263. if (status & LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE)
  264. cmd->lp_advertising |= ADVERTISED_10000baseT_Full;
  265. }
  266. cmd->maxtxpkt = 0;
  267. cmd->maxrxpkt = 0;
  268. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  269. " supported 0x%x advertising 0x%x speed %u\n"
  270. " duplex %d port %d phy_address %d transceiver %d\n"
  271. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  272. cmd->cmd, cmd->supported, cmd->advertising,
  273. ethtool_cmd_speed(cmd),
  274. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  275. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  276. return 0;
  277. }
  278. static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  279. {
  280. struct bnx2x *bp = netdev_priv(dev);
  281. u32 advertising, cfg_idx, old_multi_phy_config, new_multi_phy_config;
  282. u32 speed, phy_idx;
  283. if (IS_MF_SD(bp))
  284. return 0;
  285. DP(BNX2X_MSG_ETHTOOL, "ethtool_cmd: cmd %d\n"
  286. " supported 0x%x advertising 0x%x speed %u\n"
  287. " duplex %d port %d phy_address %d transceiver %d\n"
  288. " autoneg %d maxtxpkt %d maxrxpkt %d\n",
  289. cmd->cmd, cmd->supported, cmd->advertising,
  290. ethtool_cmd_speed(cmd),
  291. cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
  292. cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
  293. speed = ethtool_cmd_speed(cmd);
  294. /* If recieved a request for an unknown duplex, assume full*/
  295. if (cmd->duplex == DUPLEX_UNKNOWN)
  296. cmd->duplex = DUPLEX_FULL;
  297. if (IS_MF_SI(bp)) {
  298. u32 part;
  299. u32 line_speed = bp->link_vars.line_speed;
  300. /* use 10G if no link detected */
  301. if (!line_speed)
  302. line_speed = 10000;
  303. if (bp->common.bc_ver < REQ_BC_VER_4_SET_MF_BW) {
  304. DP(BNX2X_MSG_ETHTOOL,
  305. "To set speed BC %X or higher is required, please upgrade BC\n",
  306. REQ_BC_VER_4_SET_MF_BW);
  307. return -EINVAL;
  308. }
  309. part = (speed * 100) / line_speed;
  310. if (line_speed < speed || !part) {
  311. DP(BNX2X_MSG_ETHTOOL,
  312. "Speed setting should be in a range from 1%% to 100%% of actual line speed\n");
  313. return -EINVAL;
  314. }
  315. if (bp->state != BNX2X_STATE_OPEN)
  316. /* store value for following "load" */
  317. bp->pending_max = part;
  318. else
  319. bnx2x_update_max_mf_config(bp, part);
  320. return 0;
  321. }
  322. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  323. old_multi_phy_config = bp->link_params.multi_phy_config;
  324. switch (cmd->port) {
  325. case PORT_TP:
  326. if (bp->port.supported[cfg_idx] & SUPPORTED_TP)
  327. break; /* no port change */
  328. if (!(bp->port.supported[0] & SUPPORTED_TP ||
  329. bp->port.supported[1] & SUPPORTED_TP)) {
  330. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  331. return -EINVAL;
  332. }
  333. bp->link_params.multi_phy_config &=
  334. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  335. if (bp->link_params.multi_phy_config &
  336. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  337. bp->link_params.multi_phy_config |=
  338. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  339. else
  340. bp->link_params.multi_phy_config |=
  341. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  342. break;
  343. case PORT_FIBRE:
  344. case PORT_DA:
  345. if (bp->port.supported[cfg_idx] & SUPPORTED_FIBRE)
  346. break; /* no port change */
  347. if (!(bp->port.supported[0] & SUPPORTED_FIBRE ||
  348. bp->port.supported[1] & SUPPORTED_FIBRE)) {
  349. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  350. return -EINVAL;
  351. }
  352. bp->link_params.multi_phy_config &=
  353. ~PORT_HW_CFG_PHY_SELECTION_MASK;
  354. if (bp->link_params.multi_phy_config &
  355. PORT_HW_CFG_PHY_SWAPPED_ENABLED)
  356. bp->link_params.multi_phy_config |=
  357. PORT_HW_CFG_PHY_SELECTION_FIRST_PHY;
  358. else
  359. bp->link_params.multi_phy_config |=
  360. PORT_HW_CFG_PHY_SELECTION_SECOND_PHY;
  361. break;
  362. default:
  363. DP(BNX2X_MSG_ETHTOOL, "Unsupported port type\n");
  364. return -EINVAL;
  365. }
  366. /* Save new config in case command complete successully */
  367. new_multi_phy_config = bp->link_params.multi_phy_config;
  368. /* Get the new cfg_idx */
  369. cfg_idx = bnx2x_get_link_cfg_idx(bp);
  370. /* Restore old config in case command failed */
  371. bp->link_params.multi_phy_config = old_multi_phy_config;
  372. DP(BNX2X_MSG_ETHTOOL, "cfg_idx = %x\n", cfg_idx);
  373. if (cmd->autoneg == AUTONEG_ENABLE) {
  374. u32 an_supported_speed = bp->port.supported[cfg_idx];
  375. if (bp->link_params.phy[EXT_PHY1].type ==
  376. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
  377. an_supported_speed |= (SUPPORTED_100baseT_Half |
  378. SUPPORTED_100baseT_Full);
  379. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  380. DP(BNX2X_MSG_ETHTOOL, "Autoneg not supported\n");
  381. return -EINVAL;
  382. }
  383. /* advertise the requested speed and duplex if supported */
  384. if (cmd->advertising & ~an_supported_speed) {
  385. DP(BNX2X_MSG_ETHTOOL,
  386. "Advertisement parameters are not supported\n");
  387. return -EINVAL;
  388. }
  389. bp->link_params.req_line_speed[cfg_idx] = SPEED_AUTO_NEG;
  390. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  391. bp->port.advertising[cfg_idx] = (ADVERTISED_Autoneg |
  392. cmd->advertising);
  393. if (cmd->advertising) {
  394. bp->link_params.speed_cap_mask[cfg_idx] = 0;
  395. if (cmd->advertising & ADVERTISED_10baseT_Half) {
  396. bp->link_params.speed_cap_mask[cfg_idx] |=
  397. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF;
  398. }
  399. if (cmd->advertising & ADVERTISED_10baseT_Full)
  400. bp->link_params.speed_cap_mask[cfg_idx] |=
  401. PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL;
  402. if (cmd->advertising & ADVERTISED_100baseT_Full)
  403. bp->link_params.speed_cap_mask[cfg_idx] |=
  404. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL;
  405. if (cmd->advertising & ADVERTISED_100baseT_Half) {
  406. bp->link_params.speed_cap_mask[cfg_idx] |=
  407. PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF;
  408. }
  409. if (cmd->advertising & ADVERTISED_1000baseT_Half) {
  410. bp->link_params.speed_cap_mask[cfg_idx] |=
  411. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  412. }
  413. if (cmd->advertising & (ADVERTISED_1000baseT_Full |
  414. ADVERTISED_1000baseKX_Full))
  415. bp->link_params.speed_cap_mask[cfg_idx] |=
  416. PORT_HW_CFG_SPEED_CAPABILITY_D0_1G;
  417. if (cmd->advertising & (ADVERTISED_10000baseT_Full |
  418. ADVERTISED_10000baseKX4_Full |
  419. ADVERTISED_10000baseKR_Full))
  420. bp->link_params.speed_cap_mask[cfg_idx] |=
  421. PORT_HW_CFG_SPEED_CAPABILITY_D0_10G;
  422. }
  423. } else { /* forced speed */
  424. /* advertise the requested speed and duplex if supported */
  425. switch (speed) {
  426. case SPEED_10:
  427. if (cmd->duplex == DUPLEX_FULL) {
  428. if (!(bp->port.supported[cfg_idx] &
  429. SUPPORTED_10baseT_Full)) {
  430. DP(BNX2X_MSG_ETHTOOL,
  431. "10M full not supported\n");
  432. return -EINVAL;
  433. }
  434. advertising = (ADVERTISED_10baseT_Full |
  435. ADVERTISED_TP);
  436. } else {
  437. if (!(bp->port.supported[cfg_idx] &
  438. SUPPORTED_10baseT_Half)) {
  439. DP(BNX2X_MSG_ETHTOOL,
  440. "10M half not supported\n");
  441. return -EINVAL;
  442. }
  443. advertising = (ADVERTISED_10baseT_Half |
  444. ADVERTISED_TP);
  445. }
  446. break;
  447. case SPEED_100:
  448. if (cmd->duplex == DUPLEX_FULL) {
  449. if (!(bp->port.supported[cfg_idx] &
  450. SUPPORTED_100baseT_Full)) {
  451. DP(BNX2X_MSG_ETHTOOL,
  452. "100M full not supported\n");
  453. return -EINVAL;
  454. }
  455. advertising = (ADVERTISED_100baseT_Full |
  456. ADVERTISED_TP);
  457. } else {
  458. if (!(bp->port.supported[cfg_idx] &
  459. SUPPORTED_100baseT_Half)) {
  460. DP(BNX2X_MSG_ETHTOOL,
  461. "100M half not supported\n");
  462. return -EINVAL;
  463. }
  464. advertising = (ADVERTISED_100baseT_Half |
  465. ADVERTISED_TP);
  466. }
  467. break;
  468. case SPEED_1000:
  469. if (cmd->duplex != DUPLEX_FULL) {
  470. DP(BNX2X_MSG_ETHTOOL,
  471. "1G half not supported\n");
  472. return -EINVAL;
  473. }
  474. if (!(bp->port.supported[cfg_idx] &
  475. SUPPORTED_1000baseT_Full)) {
  476. DP(BNX2X_MSG_ETHTOOL,
  477. "1G full not supported\n");
  478. return -EINVAL;
  479. }
  480. advertising = (ADVERTISED_1000baseT_Full |
  481. ADVERTISED_TP);
  482. break;
  483. case SPEED_2500:
  484. if (cmd->duplex != DUPLEX_FULL) {
  485. DP(BNX2X_MSG_ETHTOOL,
  486. "2.5G half not supported\n");
  487. return -EINVAL;
  488. }
  489. if (!(bp->port.supported[cfg_idx]
  490. & SUPPORTED_2500baseX_Full)) {
  491. DP(BNX2X_MSG_ETHTOOL,
  492. "2.5G full not supported\n");
  493. return -EINVAL;
  494. }
  495. advertising = (ADVERTISED_2500baseX_Full |
  496. ADVERTISED_TP);
  497. break;
  498. case SPEED_10000:
  499. if (cmd->duplex != DUPLEX_FULL) {
  500. DP(BNX2X_MSG_ETHTOOL,
  501. "10G half not supported\n");
  502. return -EINVAL;
  503. }
  504. phy_idx = bnx2x_get_cur_phy_idx(bp);
  505. if (!(bp->port.supported[cfg_idx]
  506. & SUPPORTED_10000baseT_Full) ||
  507. (bp->link_params.phy[phy_idx].media_type ==
  508. ETH_PHY_SFP_1G_FIBER)) {
  509. DP(BNX2X_MSG_ETHTOOL,
  510. "10G full not supported\n");
  511. return -EINVAL;
  512. }
  513. advertising = (ADVERTISED_10000baseT_Full |
  514. ADVERTISED_FIBRE);
  515. break;
  516. default:
  517. DP(BNX2X_MSG_ETHTOOL, "Unsupported speed %u\n", speed);
  518. return -EINVAL;
  519. }
  520. bp->link_params.req_line_speed[cfg_idx] = speed;
  521. bp->link_params.req_duplex[cfg_idx] = cmd->duplex;
  522. bp->port.advertising[cfg_idx] = advertising;
  523. }
  524. DP(BNX2X_MSG_ETHTOOL, "req_line_speed %d\n"
  525. " req_duplex %d advertising 0x%x\n",
  526. bp->link_params.req_line_speed[cfg_idx],
  527. bp->link_params.req_duplex[cfg_idx],
  528. bp->port.advertising[cfg_idx]);
  529. /* Set new config */
  530. bp->link_params.multi_phy_config = new_multi_phy_config;
  531. if (netif_running(dev)) {
  532. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  533. bnx2x_link_set(bp);
  534. }
  535. return 0;
  536. }
  537. #define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
  538. #define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
  539. #define IS_E2_ONLINE(info) (((info) & RI_E2_ONLINE) == RI_E2_ONLINE)
  540. #define IS_E3_ONLINE(info) (((info) & RI_E3_ONLINE) == RI_E3_ONLINE)
  541. #define IS_E3B0_ONLINE(info) (((info) & RI_E3B0_ONLINE) == RI_E3B0_ONLINE)
  542. static bool bnx2x_is_reg_online(struct bnx2x *bp,
  543. const struct reg_addr *reg_info)
  544. {
  545. if (CHIP_IS_E1(bp))
  546. return IS_E1_ONLINE(reg_info->info);
  547. else if (CHIP_IS_E1H(bp))
  548. return IS_E1H_ONLINE(reg_info->info);
  549. else if (CHIP_IS_E2(bp))
  550. return IS_E2_ONLINE(reg_info->info);
  551. else if (CHIP_IS_E3A0(bp))
  552. return IS_E3_ONLINE(reg_info->info);
  553. else if (CHIP_IS_E3B0(bp))
  554. return IS_E3B0_ONLINE(reg_info->info);
  555. else
  556. return false;
  557. }
  558. /******* Paged registers info selectors ********/
  559. static const u32 *__bnx2x_get_page_addr_ar(struct bnx2x *bp)
  560. {
  561. if (CHIP_IS_E2(bp))
  562. return page_vals_e2;
  563. else if (CHIP_IS_E3(bp))
  564. return page_vals_e3;
  565. else
  566. return NULL;
  567. }
  568. static u32 __bnx2x_get_page_reg_num(struct bnx2x *bp)
  569. {
  570. if (CHIP_IS_E2(bp))
  571. return PAGE_MODE_VALUES_E2;
  572. else if (CHIP_IS_E3(bp))
  573. return PAGE_MODE_VALUES_E3;
  574. else
  575. return 0;
  576. }
  577. static const u32 *__bnx2x_get_page_write_ar(struct bnx2x *bp)
  578. {
  579. if (CHIP_IS_E2(bp))
  580. return page_write_regs_e2;
  581. else if (CHIP_IS_E3(bp))
  582. return page_write_regs_e3;
  583. else
  584. return NULL;
  585. }
  586. static u32 __bnx2x_get_page_write_num(struct bnx2x *bp)
  587. {
  588. if (CHIP_IS_E2(bp))
  589. return PAGE_WRITE_REGS_E2;
  590. else if (CHIP_IS_E3(bp))
  591. return PAGE_WRITE_REGS_E3;
  592. else
  593. return 0;
  594. }
  595. static const struct reg_addr *__bnx2x_get_page_read_ar(struct bnx2x *bp)
  596. {
  597. if (CHIP_IS_E2(bp))
  598. return page_read_regs_e2;
  599. else if (CHIP_IS_E3(bp))
  600. return page_read_regs_e3;
  601. else
  602. return NULL;
  603. }
  604. static u32 __bnx2x_get_page_read_num(struct bnx2x *bp)
  605. {
  606. if (CHIP_IS_E2(bp))
  607. return PAGE_READ_REGS_E2;
  608. else if (CHIP_IS_E3(bp))
  609. return PAGE_READ_REGS_E3;
  610. else
  611. return 0;
  612. }
  613. static int __bnx2x_get_regs_len(struct bnx2x *bp)
  614. {
  615. int num_pages = __bnx2x_get_page_reg_num(bp);
  616. int page_write_num = __bnx2x_get_page_write_num(bp);
  617. const struct reg_addr *page_read_addr = __bnx2x_get_page_read_ar(bp);
  618. int page_read_num = __bnx2x_get_page_read_num(bp);
  619. int regdump_len = 0;
  620. int i, j, k;
  621. for (i = 0; i < REGS_COUNT; i++)
  622. if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
  623. regdump_len += reg_addrs[i].size;
  624. for (i = 0; i < num_pages; i++)
  625. for (j = 0; j < page_write_num; j++)
  626. for (k = 0; k < page_read_num; k++)
  627. if (bnx2x_is_reg_online(bp, &page_read_addr[k]))
  628. regdump_len += page_read_addr[k].size;
  629. return regdump_len;
  630. }
  631. static int bnx2x_get_regs_len(struct net_device *dev)
  632. {
  633. struct bnx2x *bp = netdev_priv(dev);
  634. int regdump_len = 0;
  635. regdump_len = __bnx2x_get_regs_len(bp);
  636. regdump_len *= 4;
  637. regdump_len += sizeof(struct dump_hdr);
  638. return regdump_len;
  639. }
  640. /**
  641. * bnx2x_read_pages_regs - read "paged" registers
  642. *
  643. * @bp device handle
  644. * @p output buffer
  645. *
  646. * Reads "paged" memories: memories that may only be read by first writing to a
  647. * specific address ("write address") and then reading from a specific address
  648. * ("read address"). There may be more than one write address per "page" and
  649. * more than one read address per write address.
  650. */
  651. static void bnx2x_read_pages_regs(struct bnx2x *bp, u32 *p)
  652. {
  653. u32 i, j, k, n;
  654. /* addresses of the paged registers */
  655. const u32 *page_addr = __bnx2x_get_page_addr_ar(bp);
  656. /* number of paged registers */
  657. int num_pages = __bnx2x_get_page_reg_num(bp);
  658. /* write addresses */
  659. const u32 *write_addr = __bnx2x_get_page_write_ar(bp);
  660. /* number of write addresses */
  661. int write_num = __bnx2x_get_page_write_num(bp);
  662. /* read addresses info */
  663. const struct reg_addr *read_addr = __bnx2x_get_page_read_ar(bp);
  664. /* number of read addresses */
  665. int read_num = __bnx2x_get_page_read_num(bp);
  666. for (i = 0; i < num_pages; i++) {
  667. for (j = 0; j < write_num; j++) {
  668. REG_WR(bp, write_addr[j], page_addr[i]);
  669. for (k = 0; k < read_num; k++)
  670. if (bnx2x_is_reg_online(bp, &read_addr[k]))
  671. for (n = 0; n <
  672. read_addr[k].size; n++)
  673. *p++ = REG_RD(bp,
  674. read_addr[k].addr + n*4);
  675. }
  676. }
  677. }
  678. static void __bnx2x_get_regs(struct bnx2x *bp, u32 *p)
  679. {
  680. u32 i, j;
  681. /* Read the regular registers */
  682. for (i = 0; i < REGS_COUNT; i++)
  683. if (bnx2x_is_reg_online(bp, &reg_addrs[i]))
  684. for (j = 0; j < reg_addrs[i].size; j++)
  685. *p++ = REG_RD(bp, reg_addrs[i].addr + j*4);
  686. /* Read "paged" registes */
  687. bnx2x_read_pages_regs(bp, p);
  688. }
  689. static void bnx2x_get_regs(struct net_device *dev,
  690. struct ethtool_regs *regs, void *_p)
  691. {
  692. u32 *p = _p;
  693. struct bnx2x *bp = netdev_priv(dev);
  694. struct dump_hdr dump_hdr = {0};
  695. regs->version = 0;
  696. memset(p, 0, regs->len);
  697. if (!netif_running(bp->dev))
  698. return;
  699. /* Disable parity attentions as long as following dump may
  700. * cause false alarms by reading never written registers. We
  701. * will re-enable parity attentions right after the dump.
  702. */
  703. bnx2x_disable_blocks_parity(bp);
  704. dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
  705. dump_hdr.dump_sign = dump_sign_all;
  706. dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
  707. dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
  708. dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
  709. dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
  710. if (CHIP_IS_E1(bp))
  711. dump_hdr.info = RI_E1_ONLINE;
  712. else if (CHIP_IS_E1H(bp))
  713. dump_hdr.info = RI_E1H_ONLINE;
  714. else if (!CHIP_IS_E1x(bp))
  715. dump_hdr.info = RI_E2_ONLINE |
  716. (BP_PATH(bp) ? RI_PATH1_DUMP : RI_PATH0_DUMP);
  717. memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
  718. p += dump_hdr.hdr_size + 1;
  719. /* Actually read the registers */
  720. __bnx2x_get_regs(bp, p);
  721. /* Re-enable parity attentions */
  722. bnx2x_clear_blocks_parity(bp);
  723. bnx2x_enable_blocks_parity(bp);
  724. }
  725. static void bnx2x_get_drvinfo(struct net_device *dev,
  726. struct ethtool_drvinfo *info)
  727. {
  728. struct bnx2x *bp = netdev_priv(dev);
  729. u8 phy_fw_ver[PHY_FW_VER_LEN];
  730. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  731. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  732. phy_fw_ver[0] = '\0';
  733. bnx2x_get_ext_phy_fw_version(&bp->link_params,
  734. phy_fw_ver, PHY_FW_VER_LEN);
  735. strlcpy(info->fw_version, bp->fw_ver, sizeof(info->fw_version));
  736. snprintf(info->fw_version + strlen(bp->fw_ver), 32 - strlen(bp->fw_ver),
  737. "bc %d.%d.%d%s%s",
  738. (bp->common.bc_ver & 0xff0000) >> 16,
  739. (bp->common.bc_ver & 0xff00) >> 8,
  740. (bp->common.bc_ver & 0xff),
  741. ((phy_fw_ver[0] != '\0') ? " phy " : ""), phy_fw_ver);
  742. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  743. info->n_stats = BNX2X_NUM_STATS;
  744. info->testinfo_len = BNX2X_NUM_TESTS(bp);
  745. info->eedump_len = bp->common.flash_size;
  746. info->regdump_len = bnx2x_get_regs_len(dev);
  747. }
  748. static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  749. {
  750. struct bnx2x *bp = netdev_priv(dev);
  751. if (bp->flags & NO_WOL_FLAG) {
  752. wol->supported = 0;
  753. wol->wolopts = 0;
  754. } else {
  755. wol->supported = WAKE_MAGIC;
  756. if (bp->wol)
  757. wol->wolopts = WAKE_MAGIC;
  758. else
  759. wol->wolopts = 0;
  760. }
  761. memset(&wol->sopass, 0, sizeof(wol->sopass));
  762. }
  763. static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  764. {
  765. struct bnx2x *bp = netdev_priv(dev);
  766. if (wol->wolopts & ~WAKE_MAGIC) {
  767. DP(BNX2X_MSG_ETHTOOL, "WOL not supproted\n");
  768. return -EINVAL;
  769. }
  770. if (wol->wolopts & WAKE_MAGIC) {
  771. if (bp->flags & NO_WOL_FLAG) {
  772. DP(BNX2X_MSG_ETHTOOL, "WOL not supproted\n");
  773. return -EINVAL;
  774. }
  775. bp->wol = 1;
  776. } else
  777. bp->wol = 0;
  778. return 0;
  779. }
  780. static u32 bnx2x_get_msglevel(struct net_device *dev)
  781. {
  782. struct bnx2x *bp = netdev_priv(dev);
  783. return bp->msg_enable;
  784. }
  785. static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
  786. {
  787. struct bnx2x *bp = netdev_priv(dev);
  788. if (capable(CAP_NET_ADMIN)) {
  789. /* dump MCP trace */
  790. if (level & BNX2X_MSG_MCP)
  791. bnx2x_fw_dump_lvl(bp, KERN_INFO);
  792. bp->msg_enable = level;
  793. }
  794. }
  795. static int bnx2x_nway_reset(struct net_device *dev)
  796. {
  797. struct bnx2x *bp = netdev_priv(dev);
  798. if (!bp->port.pmf)
  799. return 0;
  800. if (netif_running(dev)) {
  801. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  802. bnx2x_link_set(bp);
  803. }
  804. return 0;
  805. }
  806. static u32 bnx2x_get_link(struct net_device *dev)
  807. {
  808. struct bnx2x *bp = netdev_priv(dev);
  809. if (bp->flags & MF_FUNC_DIS || (bp->state != BNX2X_STATE_OPEN))
  810. return 0;
  811. return bp->link_vars.link_up;
  812. }
  813. static int bnx2x_get_eeprom_len(struct net_device *dev)
  814. {
  815. struct bnx2x *bp = netdev_priv(dev);
  816. return bp->common.flash_size;
  817. }
  818. /* Per pf misc lock must be aquired before the per port mcp lock. Otherwise, had
  819. * we done things the other way around, if two pfs from the same port would
  820. * attempt to access nvram at the same time, we could run into a scenario such
  821. * as:
  822. * pf A takes the port lock.
  823. * pf B succeeds in taking the same lock since they are from the same port.
  824. * pf A takes the per pf misc lock. Performs eeprom access.
  825. * pf A finishes. Unlocks the per pf misc lock.
  826. * Pf B takes the lock and proceeds to perform it's own access.
  827. * pf A unlocks the per port lock, while pf B is still working (!).
  828. * mcp takes the per port lock and corrupts pf B's access (and/or has it's own
  829. * acess corrupted by pf B).*
  830. */
  831. static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
  832. {
  833. int port = BP_PORT(bp);
  834. int count, i;
  835. u32 val;
  836. /* acquire HW lock: protect against other PFs in PF Direct Assignment */
  837. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  838. /* adjust timeout for emulation/FPGA */
  839. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  840. if (CHIP_REV_IS_SLOW(bp))
  841. count *= 100;
  842. /* request access to nvram interface */
  843. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  844. (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
  845. for (i = 0; i < count*10; i++) {
  846. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  847. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
  848. break;
  849. udelay(5);
  850. }
  851. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
  852. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  853. "cannot get access to nvram interface\n");
  854. return -EBUSY;
  855. }
  856. return 0;
  857. }
  858. static int bnx2x_release_nvram_lock(struct bnx2x *bp)
  859. {
  860. int port = BP_PORT(bp);
  861. int count, i;
  862. u32 val;
  863. /* adjust timeout for emulation/FPGA */
  864. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  865. if (CHIP_REV_IS_SLOW(bp))
  866. count *= 100;
  867. /* relinquish nvram interface */
  868. REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
  869. (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
  870. for (i = 0; i < count*10; i++) {
  871. val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
  872. if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
  873. break;
  874. udelay(5);
  875. }
  876. if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
  877. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  878. "cannot free access to nvram interface\n");
  879. return -EBUSY;
  880. }
  881. /* release HW lock: protect against other PFs in PF Direct Assignment */
  882. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_NVRAM);
  883. return 0;
  884. }
  885. static void bnx2x_enable_nvram_access(struct bnx2x *bp)
  886. {
  887. u32 val;
  888. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  889. /* enable both bits, even on read */
  890. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  891. (val | MCPR_NVM_ACCESS_ENABLE_EN |
  892. MCPR_NVM_ACCESS_ENABLE_WR_EN));
  893. }
  894. static void bnx2x_disable_nvram_access(struct bnx2x *bp)
  895. {
  896. u32 val;
  897. val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
  898. /* disable both bits, even after read */
  899. REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
  900. (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
  901. MCPR_NVM_ACCESS_ENABLE_WR_EN)));
  902. }
  903. static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
  904. u32 cmd_flags)
  905. {
  906. int count, i, rc;
  907. u32 val;
  908. /* build the command word */
  909. cmd_flags |= MCPR_NVM_COMMAND_DOIT;
  910. /* need to clear DONE bit separately */
  911. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  912. /* address of the NVRAM to read from */
  913. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  914. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  915. /* issue a read command */
  916. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  917. /* adjust timeout for emulation/FPGA */
  918. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  919. if (CHIP_REV_IS_SLOW(bp))
  920. count *= 100;
  921. /* wait for completion */
  922. *ret_val = 0;
  923. rc = -EBUSY;
  924. for (i = 0; i < count; i++) {
  925. udelay(5);
  926. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  927. if (val & MCPR_NVM_COMMAND_DONE) {
  928. val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
  929. /* we read nvram data in cpu order
  930. * but ethtool sees it as an array of bytes
  931. * converting to big-endian will do the work */
  932. *ret_val = cpu_to_be32(val);
  933. rc = 0;
  934. break;
  935. }
  936. }
  937. if (rc == -EBUSY)
  938. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  939. "nvram read timeout expired\n");
  940. return rc;
  941. }
  942. static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
  943. int buf_size)
  944. {
  945. int rc;
  946. u32 cmd_flags;
  947. __be32 val;
  948. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  949. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  950. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  951. offset, buf_size);
  952. return -EINVAL;
  953. }
  954. if (offset + buf_size > bp->common.flash_size) {
  955. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  956. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  957. offset, buf_size, bp->common.flash_size);
  958. return -EINVAL;
  959. }
  960. /* request access to nvram interface */
  961. rc = bnx2x_acquire_nvram_lock(bp);
  962. if (rc)
  963. return rc;
  964. /* enable access to nvram interface */
  965. bnx2x_enable_nvram_access(bp);
  966. /* read the first word(s) */
  967. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  968. while ((buf_size > sizeof(u32)) && (rc == 0)) {
  969. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  970. memcpy(ret_buf, &val, 4);
  971. /* advance to the next dword */
  972. offset += sizeof(u32);
  973. ret_buf += sizeof(u32);
  974. buf_size -= sizeof(u32);
  975. cmd_flags = 0;
  976. }
  977. if (rc == 0) {
  978. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  979. rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
  980. memcpy(ret_buf, &val, 4);
  981. }
  982. /* disable access to nvram interface */
  983. bnx2x_disable_nvram_access(bp);
  984. bnx2x_release_nvram_lock(bp);
  985. return rc;
  986. }
  987. static int bnx2x_get_eeprom(struct net_device *dev,
  988. struct ethtool_eeprom *eeprom, u8 *eebuf)
  989. {
  990. struct bnx2x *bp = netdev_priv(dev);
  991. int rc;
  992. if (!netif_running(dev)) {
  993. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  994. "cannot access eeprom when the interface is down\n");
  995. return -EAGAIN;
  996. }
  997. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  998. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  999. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1000. eeprom->len, eeprom->len);
  1001. /* parameters already validated in ethtool_get_eeprom */
  1002. rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  1003. return rc;
  1004. }
  1005. static int bnx2x_get_module_eeprom(struct net_device *dev,
  1006. struct ethtool_eeprom *ee,
  1007. u8 *data)
  1008. {
  1009. struct bnx2x *bp = netdev_priv(dev);
  1010. int rc = 0, phy_idx;
  1011. u8 *user_data = data;
  1012. int remaining_len = ee->len, xfer_size;
  1013. unsigned int page_off = ee->offset;
  1014. if (!netif_running(dev)) {
  1015. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1016. "cannot access eeprom when the interface is down\n");
  1017. return -EAGAIN;
  1018. }
  1019. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1020. bnx2x_acquire_phy_lock(bp);
  1021. while (!rc && remaining_len > 0) {
  1022. xfer_size = (remaining_len > SFP_EEPROM_PAGE_SIZE) ?
  1023. SFP_EEPROM_PAGE_SIZE : remaining_len;
  1024. rc = bnx2x_read_sfp_module_eeprom(&bp->link_params.phy[phy_idx],
  1025. &bp->link_params,
  1026. page_off,
  1027. xfer_size,
  1028. user_data);
  1029. remaining_len -= xfer_size;
  1030. user_data += xfer_size;
  1031. page_off += xfer_size;
  1032. }
  1033. bnx2x_release_phy_lock(bp);
  1034. return rc;
  1035. }
  1036. static int bnx2x_get_module_info(struct net_device *dev,
  1037. struct ethtool_modinfo *modinfo)
  1038. {
  1039. struct bnx2x *bp = netdev_priv(dev);
  1040. int phy_idx;
  1041. if (!netif_running(dev)) {
  1042. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1043. "cannot access eeprom when the interface is down\n");
  1044. return -EAGAIN;
  1045. }
  1046. phy_idx = bnx2x_get_cur_phy_idx(bp);
  1047. switch (bp->link_params.phy[phy_idx].media_type) {
  1048. case ETH_PHY_SFPP_10G_FIBER:
  1049. case ETH_PHY_SFP_1G_FIBER:
  1050. case ETH_PHY_DA_TWINAX:
  1051. modinfo->type = ETH_MODULE_SFF_8079;
  1052. modinfo->eeprom_len = ETH_MODULE_SFF_8079_LEN;
  1053. return 0;
  1054. default:
  1055. return -EOPNOTSUPP;
  1056. }
  1057. }
  1058. static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
  1059. u32 cmd_flags)
  1060. {
  1061. int count, i, rc;
  1062. /* build the command word */
  1063. cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
  1064. /* need to clear DONE bit separately */
  1065. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
  1066. /* write the data */
  1067. REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
  1068. /* address of the NVRAM to write to */
  1069. REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
  1070. (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
  1071. /* issue the write command */
  1072. REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
  1073. /* adjust timeout for emulation/FPGA */
  1074. count = BNX2X_NVRAM_TIMEOUT_COUNT;
  1075. if (CHIP_REV_IS_SLOW(bp))
  1076. count *= 100;
  1077. /* wait for completion */
  1078. rc = -EBUSY;
  1079. for (i = 0; i < count; i++) {
  1080. udelay(5);
  1081. val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
  1082. if (val & MCPR_NVM_COMMAND_DONE) {
  1083. rc = 0;
  1084. break;
  1085. }
  1086. }
  1087. if (rc == -EBUSY)
  1088. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1089. "nvram write timeout expired\n");
  1090. return rc;
  1091. }
  1092. #define BYTE_OFFSET(offset) (8 * (offset & 0x03))
  1093. static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1094. int buf_size)
  1095. {
  1096. int rc;
  1097. u32 cmd_flags;
  1098. u32 align_offset;
  1099. __be32 val;
  1100. if (offset + buf_size > bp->common.flash_size) {
  1101. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1102. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1103. offset, buf_size, bp->common.flash_size);
  1104. return -EINVAL;
  1105. }
  1106. /* request access to nvram interface */
  1107. rc = bnx2x_acquire_nvram_lock(bp);
  1108. if (rc)
  1109. return rc;
  1110. /* enable access to nvram interface */
  1111. bnx2x_enable_nvram_access(bp);
  1112. cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
  1113. align_offset = (offset & ~0x03);
  1114. rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
  1115. if (rc == 0) {
  1116. val &= ~(0xff << BYTE_OFFSET(offset));
  1117. val |= (*data_buf << BYTE_OFFSET(offset));
  1118. /* nvram data is returned as an array of bytes
  1119. * convert it back to cpu order */
  1120. val = be32_to_cpu(val);
  1121. rc = bnx2x_nvram_write_dword(bp, align_offset, val,
  1122. cmd_flags);
  1123. }
  1124. /* disable access to nvram interface */
  1125. bnx2x_disable_nvram_access(bp);
  1126. bnx2x_release_nvram_lock(bp);
  1127. return rc;
  1128. }
  1129. static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
  1130. int buf_size)
  1131. {
  1132. int rc;
  1133. u32 cmd_flags;
  1134. u32 val;
  1135. u32 written_so_far;
  1136. if (buf_size == 1) /* ethtool */
  1137. return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
  1138. if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
  1139. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1140. "Invalid parameter: offset 0x%x buf_size 0x%x\n",
  1141. offset, buf_size);
  1142. return -EINVAL;
  1143. }
  1144. if (offset + buf_size > bp->common.flash_size) {
  1145. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1146. "Invalid parameter: offset (0x%x) + buf_size (0x%x) > flash_size (0x%x)\n",
  1147. offset, buf_size, bp->common.flash_size);
  1148. return -EINVAL;
  1149. }
  1150. /* request access to nvram interface */
  1151. rc = bnx2x_acquire_nvram_lock(bp);
  1152. if (rc)
  1153. return rc;
  1154. /* enable access to nvram interface */
  1155. bnx2x_enable_nvram_access(bp);
  1156. written_so_far = 0;
  1157. cmd_flags = MCPR_NVM_COMMAND_FIRST;
  1158. while ((written_so_far < buf_size) && (rc == 0)) {
  1159. if (written_so_far == (buf_size - sizeof(u32)))
  1160. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1161. else if (((offset + 4) % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1162. cmd_flags |= MCPR_NVM_COMMAND_LAST;
  1163. else if ((offset % BNX2X_NVRAM_PAGE_SIZE) == 0)
  1164. cmd_flags |= MCPR_NVM_COMMAND_FIRST;
  1165. memcpy(&val, data_buf, 4);
  1166. rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
  1167. /* advance to the next dword */
  1168. offset += sizeof(u32);
  1169. data_buf += sizeof(u32);
  1170. written_so_far += sizeof(u32);
  1171. cmd_flags = 0;
  1172. }
  1173. /* disable access to nvram interface */
  1174. bnx2x_disable_nvram_access(bp);
  1175. bnx2x_release_nvram_lock(bp);
  1176. return rc;
  1177. }
  1178. static int bnx2x_set_eeprom(struct net_device *dev,
  1179. struct ethtool_eeprom *eeprom, u8 *eebuf)
  1180. {
  1181. struct bnx2x *bp = netdev_priv(dev);
  1182. int port = BP_PORT(bp);
  1183. int rc = 0;
  1184. u32 ext_phy_config;
  1185. if (!netif_running(dev)) {
  1186. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1187. "cannot access eeprom when the interface is down\n");
  1188. return -EAGAIN;
  1189. }
  1190. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
  1191. " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
  1192. eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
  1193. eeprom->len, eeprom->len);
  1194. /* parameters already validated in ethtool_set_eeprom */
  1195. /* PHY eeprom can be accessed only by the PMF */
  1196. if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
  1197. !bp->port.pmf) {
  1198. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1199. "wrong magic or interface is not pmf\n");
  1200. return -EINVAL;
  1201. }
  1202. ext_phy_config =
  1203. SHMEM_RD(bp,
  1204. dev_info.port_hw_config[port].external_phy_config);
  1205. if (eeprom->magic == 0x50485950) {
  1206. /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
  1207. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1208. bnx2x_acquire_phy_lock(bp);
  1209. rc |= bnx2x_link_reset(&bp->link_params,
  1210. &bp->link_vars, 0);
  1211. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1212. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
  1213. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1214. MISC_REGISTERS_GPIO_HIGH, port);
  1215. bnx2x_release_phy_lock(bp);
  1216. bnx2x_link_report(bp);
  1217. } else if (eeprom->magic == 0x50485952) {
  1218. /* 'PHYR' (0x50485952): re-init link after FW upgrade */
  1219. if (bp->state == BNX2X_STATE_OPEN) {
  1220. bnx2x_acquire_phy_lock(bp);
  1221. rc |= bnx2x_link_reset(&bp->link_params,
  1222. &bp->link_vars, 1);
  1223. rc |= bnx2x_phy_init(&bp->link_params,
  1224. &bp->link_vars);
  1225. bnx2x_release_phy_lock(bp);
  1226. bnx2x_calc_fc_adv(bp);
  1227. }
  1228. } else if (eeprom->magic == 0x53985943) {
  1229. /* 'PHYC' (0x53985943): PHY FW upgrade completed */
  1230. if (XGXS_EXT_PHY_TYPE(ext_phy_config) ==
  1231. PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
  1232. /* DSP Remove Download Mode */
  1233. bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
  1234. MISC_REGISTERS_GPIO_LOW, port);
  1235. bnx2x_acquire_phy_lock(bp);
  1236. bnx2x_sfx7101_sp_sw_reset(bp,
  1237. &bp->link_params.phy[EXT_PHY1]);
  1238. /* wait 0.5 sec to allow it to run */
  1239. msleep(500);
  1240. bnx2x_ext_phy_hw_reset(bp, port);
  1241. msleep(500);
  1242. bnx2x_release_phy_lock(bp);
  1243. }
  1244. } else
  1245. rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  1246. return rc;
  1247. }
  1248. static int bnx2x_get_coalesce(struct net_device *dev,
  1249. struct ethtool_coalesce *coal)
  1250. {
  1251. struct bnx2x *bp = netdev_priv(dev);
  1252. memset(coal, 0, sizeof(struct ethtool_coalesce));
  1253. coal->rx_coalesce_usecs = bp->rx_ticks;
  1254. coal->tx_coalesce_usecs = bp->tx_ticks;
  1255. return 0;
  1256. }
  1257. static int bnx2x_set_coalesce(struct net_device *dev,
  1258. struct ethtool_coalesce *coal)
  1259. {
  1260. struct bnx2x *bp = netdev_priv(dev);
  1261. bp->rx_ticks = (u16)coal->rx_coalesce_usecs;
  1262. if (bp->rx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1263. bp->rx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1264. bp->tx_ticks = (u16)coal->tx_coalesce_usecs;
  1265. if (bp->tx_ticks > BNX2X_MAX_COALESCE_TOUT)
  1266. bp->tx_ticks = BNX2X_MAX_COALESCE_TOUT;
  1267. if (netif_running(dev))
  1268. bnx2x_update_coalesce(bp);
  1269. return 0;
  1270. }
  1271. static void bnx2x_get_ringparam(struct net_device *dev,
  1272. struct ethtool_ringparam *ering)
  1273. {
  1274. struct bnx2x *bp = netdev_priv(dev);
  1275. ering->rx_max_pending = MAX_RX_AVAIL;
  1276. if (bp->rx_ring_size)
  1277. ering->rx_pending = bp->rx_ring_size;
  1278. else
  1279. ering->rx_pending = MAX_RX_AVAIL;
  1280. ering->tx_max_pending = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
  1281. ering->tx_pending = bp->tx_ring_size;
  1282. }
  1283. static int bnx2x_set_ringparam(struct net_device *dev,
  1284. struct ethtool_ringparam *ering)
  1285. {
  1286. struct bnx2x *bp = netdev_priv(dev);
  1287. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  1288. DP(BNX2X_MSG_ETHTOOL,
  1289. "Handling parity error recovery. Try again later\n");
  1290. return -EAGAIN;
  1291. }
  1292. if ((ering->rx_pending > MAX_RX_AVAIL) ||
  1293. (ering->rx_pending < (bp->disable_tpa ? MIN_RX_SIZE_NONTPA :
  1294. MIN_RX_SIZE_TPA)) ||
  1295. (ering->tx_pending > (IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL)) ||
  1296. (ering->tx_pending <= MAX_SKB_FRAGS + 4)) {
  1297. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1298. return -EINVAL;
  1299. }
  1300. bp->rx_ring_size = ering->rx_pending;
  1301. bp->tx_ring_size = ering->tx_pending;
  1302. return bnx2x_reload_if_running(dev);
  1303. }
  1304. static void bnx2x_get_pauseparam(struct net_device *dev,
  1305. struct ethtool_pauseparam *epause)
  1306. {
  1307. struct bnx2x *bp = netdev_priv(dev);
  1308. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1309. int cfg_reg;
  1310. epause->autoneg = (bp->link_params.req_flow_ctrl[cfg_idx] ==
  1311. BNX2X_FLOW_CTRL_AUTO);
  1312. if (!epause->autoneg)
  1313. cfg_reg = bp->link_params.req_flow_ctrl[cfg_idx];
  1314. else
  1315. cfg_reg = bp->link_params.req_fc_auto_adv;
  1316. epause->rx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_RX) ==
  1317. BNX2X_FLOW_CTRL_RX);
  1318. epause->tx_pause = ((cfg_reg & BNX2X_FLOW_CTRL_TX) ==
  1319. BNX2X_FLOW_CTRL_TX);
  1320. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1321. " autoneg %d rx_pause %d tx_pause %d\n",
  1322. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1323. }
  1324. static int bnx2x_set_pauseparam(struct net_device *dev,
  1325. struct ethtool_pauseparam *epause)
  1326. {
  1327. struct bnx2x *bp = netdev_priv(dev);
  1328. u32 cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1329. if (IS_MF(bp))
  1330. return 0;
  1331. DP(BNX2X_MSG_ETHTOOL, "ethtool_pauseparam: cmd %d\n"
  1332. " autoneg %d rx_pause %d tx_pause %d\n",
  1333. epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
  1334. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_AUTO;
  1335. if (epause->rx_pause)
  1336. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_RX;
  1337. if (epause->tx_pause)
  1338. bp->link_params.req_flow_ctrl[cfg_idx] |= BNX2X_FLOW_CTRL_TX;
  1339. if (bp->link_params.req_flow_ctrl[cfg_idx] == BNX2X_FLOW_CTRL_AUTO)
  1340. bp->link_params.req_flow_ctrl[cfg_idx] = BNX2X_FLOW_CTRL_NONE;
  1341. if (epause->autoneg) {
  1342. if (!(bp->port.supported[cfg_idx] & SUPPORTED_Autoneg)) {
  1343. DP(BNX2X_MSG_ETHTOOL, "autoneg not supported\n");
  1344. return -EINVAL;
  1345. }
  1346. if (bp->link_params.req_line_speed[cfg_idx] == SPEED_AUTO_NEG) {
  1347. bp->link_params.req_flow_ctrl[cfg_idx] =
  1348. BNX2X_FLOW_CTRL_AUTO;
  1349. }
  1350. }
  1351. DP(BNX2X_MSG_ETHTOOL,
  1352. "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl[cfg_idx]);
  1353. if (netif_running(dev)) {
  1354. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1355. bnx2x_link_set(bp);
  1356. }
  1357. return 0;
  1358. }
  1359. static char *bnx2x_tests_str_arr[BNX2X_NUM_TESTS_SF] = {
  1360. "register_test (offline) ",
  1361. "memory_test (offline) ",
  1362. "int_loopback_test (offline)",
  1363. "ext_loopback_test (offline)",
  1364. "nvram_test (online) ",
  1365. "interrupt_test (online) ",
  1366. "link_test (online) "
  1367. };
  1368. static u32 bnx2x_eee_to_adv(u32 eee_adv)
  1369. {
  1370. u32 modes = 0;
  1371. if (eee_adv & SHMEM_EEE_100M_ADV)
  1372. modes |= ADVERTISED_100baseT_Full;
  1373. if (eee_adv & SHMEM_EEE_1G_ADV)
  1374. modes |= ADVERTISED_1000baseT_Full;
  1375. if (eee_adv & SHMEM_EEE_10G_ADV)
  1376. modes |= ADVERTISED_10000baseT_Full;
  1377. return modes;
  1378. }
  1379. static u32 bnx2x_adv_to_eee(u32 modes, u32 shift)
  1380. {
  1381. u32 eee_adv = 0;
  1382. if (modes & ADVERTISED_100baseT_Full)
  1383. eee_adv |= SHMEM_EEE_100M_ADV;
  1384. if (modes & ADVERTISED_1000baseT_Full)
  1385. eee_adv |= SHMEM_EEE_1G_ADV;
  1386. if (modes & ADVERTISED_10000baseT_Full)
  1387. eee_adv |= SHMEM_EEE_10G_ADV;
  1388. return eee_adv << shift;
  1389. }
  1390. static int bnx2x_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  1391. {
  1392. struct bnx2x *bp = netdev_priv(dev);
  1393. u32 eee_cfg;
  1394. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1395. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1396. return -EOPNOTSUPP;
  1397. }
  1398. eee_cfg = SHMEM2_RD(bp, eee_status[BP_PORT(bp)]);
  1399. edata->supported =
  1400. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_SUPPORTED_MASK) >>
  1401. SHMEM_EEE_SUPPORTED_SHIFT);
  1402. edata->advertised =
  1403. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_ADV_STATUS_MASK) >>
  1404. SHMEM_EEE_ADV_STATUS_SHIFT);
  1405. edata->lp_advertised =
  1406. bnx2x_eee_to_adv((eee_cfg & SHMEM_EEE_LP_ADV_STATUS_MASK) >>
  1407. SHMEM_EEE_LP_ADV_STATUS_SHIFT);
  1408. /* SHMEM value is in 16u units --> Convert to 1u units. */
  1409. edata->tx_lpi_timer = (eee_cfg & SHMEM_EEE_TIMER_MASK) << 4;
  1410. edata->eee_enabled = (eee_cfg & SHMEM_EEE_REQUESTED_BIT) ? 1 : 0;
  1411. edata->eee_active = (eee_cfg & SHMEM_EEE_ACTIVE_BIT) ? 1 : 0;
  1412. edata->tx_lpi_enabled = (eee_cfg & SHMEM_EEE_LPI_REQUESTED_BIT) ? 1 : 0;
  1413. return 0;
  1414. }
  1415. static int bnx2x_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  1416. {
  1417. struct bnx2x *bp = netdev_priv(dev);
  1418. u32 eee_cfg;
  1419. u32 advertised;
  1420. if (IS_MF(bp))
  1421. return 0;
  1422. if (!SHMEM2_HAS(bp, eee_status[BP_PORT(bp)])) {
  1423. DP(BNX2X_MSG_ETHTOOL, "BC Version does not support EEE\n");
  1424. return -EOPNOTSUPP;
  1425. }
  1426. eee_cfg = SHMEM2_RD(bp, eee_status[BP_PORT(bp)]);
  1427. if (!(eee_cfg & SHMEM_EEE_SUPPORTED_MASK)) {
  1428. DP(BNX2X_MSG_ETHTOOL, "Board does not support EEE!\n");
  1429. return -EOPNOTSUPP;
  1430. }
  1431. advertised = bnx2x_adv_to_eee(edata->advertised,
  1432. SHMEM_EEE_ADV_STATUS_SHIFT);
  1433. if ((advertised != (eee_cfg & SHMEM_EEE_ADV_STATUS_MASK))) {
  1434. DP(BNX2X_MSG_ETHTOOL,
  1435. "Direct manipulation of EEE advertisment is not supported\n");
  1436. return -EINVAL;
  1437. }
  1438. if (edata->tx_lpi_timer > EEE_MODE_TIMER_MASK) {
  1439. DP(BNX2X_MSG_ETHTOOL,
  1440. "Maximal Tx Lpi timer supported is %x(u)\n",
  1441. EEE_MODE_TIMER_MASK);
  1442. return -EINVAL;
  1443. }
  1444. if (edata->tx_lpi_enabled &&
  1445. (edata->tx_lpi_timer < EEE_MODE_NVRAM_AGGRESSIVE_TIME)) {
  1446. DP(BNX2X_MSG_ETHTOOL,
  1447. "Minimal Tx Lpi timer supported is %d(u)\n",
  1448. EEE_MODE_NVRAM_AGGRESSIVE_TIME);
  1449. return -EINVAL;
  1450. }
  1451. /* All is well; Apply changes*/
  1452. if (edata->eee_enabled)
  1453. bp->link_params.eee_mode |= EEE_MODE_ADV_LPI;
  1454. else
  1455. bp->link_params.eee_mode &= ~EEE_MODE_ADV_LPI;
  1456. if (edata->tx_lpi_enabled)
  1457. bp->link_params.eee_mode |= EEE_MODE_ENABLE_LPI;
  1458. else
  1459. bp->link_params.eee_mode &= ~EEE_MODE_ENABLE_LPI;
  1460. bp->link_params.eee_mode &= ~EEE_MODE_TIMER_MASK;
  1461. bp->link_params.eee_mode |= (edata->tx_lpi_timer &
  1462. EEE_MODE_TIMER_MASK) |
  1463. EEE_MODE_OVERRIDE_NVRAM |
  1464. EEE_MODE_OUTPUT_TIME;
  1465. /* Restart link to propogate changes */
  1466. if (netif_running(dev)) {
  1467. bnx2x_stats_handle(bp, STATS_EVENT_STOP);
  1468. bnx2x_link_set(bp);
  1469. }
  1470. return 0;
  1471. }
  1472. enum {
  1473. BNX2X_CHIP_E1_OFST = 0,
  1474. BNX2X_CHIP_E1H_OFST,
  1475. BNX2X_CHIP_E2_OFST,
  1476. BNX2X_CHIP_E3_OFST,
  1477. BNX2X_CHIP_E3B0_OFST,
  1478. BNX2X_CHIP_MAX_OFST
  1479. };
  1480. #define BNX2X_CHIP_MASK_E1 (1 << BNX2X_CHIP_E1_OFST)
  1481. #define BNX2X_CHIP_MASK_E1H (1 << BNX2X_CHIP_E1H_OFST)
  1482. #define BNX2X_CHIP_MASK_E2 (1 << BNX2X_CHIP_E2_OFST)
  1483. #define BNX2X_CHIP_MASK_E3 (1 << BNX2X_CHIP_E3_OFST)
  1484. #define BNX2X_CHIP_MASK_E3B0 (1 << BNX2X_CHIP_E3B0_OFST)
  1485. #define BNX2X_CHIP_MASK_ALL ((1 << BNX2X_CHIP_MAX_OFST) - 1)
  1486. #define BNX2X_CHIP_MASK_E1X (BNX2X_CHIP_MASK_E1 | BNX2X_CHIP_MASK_E1H)
  1487. static int bnx2x_test_registers(struct bnx2x *bp)
  1488. {
  1489. int idx, i, rc = -ENODEV;
  1490. u32 wr_val = 0, hw;
  1491. int port = BP_PORT(bp);
  1492. static const struct {
  1493. u32 hw;
  1494. u32 offset0;
  1495. u32 offset1;
  1496. u32 mask;
  1497. } reg_tbl[] = {
  1498. /* 0 */ { BNX2X_CHIP_MASK_ALL,
  1499. BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
  1500. { BNX2X_CHIP_MASK_ALL,
  1501. DORQ_REG_DB_ADDR0, 4, 0xffffffff },
  1502. { BNX2X_CHIP_MASK_E1X,
  1503. HC_REG_AGG_INT_0, 4, 0x000003ff },
  1504. { BNX2X_CHIP_MASK_ALL,
  1505. PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
  1506. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2 | BNX2X_CHIP_MASK_E3,
  1507. PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
  1508. { BNX2X_CHIP_MASK_E3B0,
  1509. PBF_REG_INIT_CRD_Q0, 4, 0x000007ff },
  1510. { BNX2X_CHIP_MASK_ALL,
  1511. PRS_REG_CID_PORT_0, 4, 0x00ffffff },
  1512. { BNX2X_CHIP_MASK_ALL,
  1513. PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
  1514. { BNX2X_CHIP_MASK_ALL,
  1515. PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1516. { BNX2X_CHIP_MASK_ALL,
  1517. PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
  1518. /* 10 */ { BNX2X_CHIP_MASK_ALL,
  1519. PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
  1520. { BNX2X_CHIP_MASK_ALL,
  1521. PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
  1522. { BNX2X_CHIP_MASK_ALL,
  1523. QM_REG_CONNNUM_0, 4, 0x000fffff },
  1524. { BNX2X_CHIP_MASK_ALL,
  1525. TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
  1526. { BNX2X_CHIP_MASK_ALL,
  1527. SRC_REG_KEYRSS0_0, 40, 0xffffffff },
  1528. { BNX2X_CHIP_MASK_ALL,
  1529. SRC_REG_KEYRSS0_7, 40, 0xffffffff },
  1530. { BNX2X_CHIP_MASK_ALL,
  1531. XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
  1532. { BNX2X_CHIP_MASK_ALL,
  1533. XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
  1534. { BNX2X_CHIP_MASK_ALL,
  1535. XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
  1536. { BNX2X_CHIP_MASK_ALL,
  1537. NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
  1538. /* 20 */ { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1539. NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
  1540. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1541. NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
  1542. { BNX2X_CHIP_MASK_ALL,
  1543. NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
  1544. { BNX2X_CHIP_MASK_ALL,
  1545. NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
  1546. { BNX2X_CHIP_MASK_ALL,
  1547. NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
  1548. { BNX2X_CHIP_MASK_ALL,
  1549. NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
  1550. { BNX2X_CHIP_MASK_ALL,
  1551. NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
  1552. { BNX2X_CHIP_MASK_ALL,
  1553. NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
  1554. { BNX2X_CHIP_MASK_ALL,
  1555. NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
  1556. { BNX2X_CHIP_MASK_ALL,
  1557. NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
  1558. /* 30 */ { BNX2X_CHIP_MASK_ALL,
  1559. NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
  1560. { BNX2X_CHIP_MASK_ALL,
  1561. NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
  1562. { BNX2X_CHIP_MASK_ALL,
  1563. NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
  1564. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1565. NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
  1566. { BNX2X_CHIP_MASK_ALL,
  1567. NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001},
  1568. { BNX2X_CHIP_MASK_ALL,
  1569. NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
  1570. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1571. NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
  1572. { BNX2X_CHIP_MASK_E1X | BNX2X_CHIP_MASK_E2,
  1573. NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
  1574. { BNX2X_CHIP_MASK_ALL, 0xffffffff, 0, 0x00000000 }
  1575. };
  1576. if (!netif_running(bp->dev)) {
  1577. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1578. "cannot access eeprom when the interface is down\n");
  1579. return rc;
  1580. }
  1581. if (CHIP_IS_E1(bp))
  1582. hw = BNX2X_CHIP_MASK_E1;
  1583. else if (CHIP_IS_E1H(bp))
  1584. hw = BNX2X_CHIP_MASK_E1H;
  1585. else if (CHIP_IS_E2(bp))
  1586. hw = BNX2X_CHIP_MASK_E2;
  1587. else if (CHIP_IS_E3B0(bp))
  1588. hw = BNX2X_CHIP_MASK_E3B0;
  1589. else /* e3 A0 */
  1590. hw = BNX2X_CHIP_MASK_E3;
  1591. /* Repeat the test twice:
  1592. First by writing 0x00000000, second by writing 0xffffffff */
  1593. for (idx = 0; idx < 2; idx++) {
  1594. switch (idx) {
  1595. case 0:
  1596. wr_val = 0;
  1597. break;
  1598. case 1:
  1599. wr_val = 0xffffffff;
  1600. break;
  1601. }
  1602. for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
  1603. u32 offset, mask, save_val, val;
  1604. if (!(hw & reg_tbl[i].hw))
  1605. continue;
  1606. offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
  1607. mask = reg_tbl[i].mask;
  1608. save_val = REG_RD(bp, offset);
  1609. REG_WR(bp, offset, wr_val & mask);
  1610. val = REG_RD(bp, offset);
  1611. /* Restore the original register's value */
  1612. REG_WR(bp, offset, save_val);
  1613. /* verify value is as expected */
  1614. if ((val & mask) != (wr_val & mask)) {
  1615. DP(BNX2X_MSG_ETHTOOL,
  1616. "offset 0x%x: val 0x%x != 0x%x mask 0x%x\n",
  1617. offset, val, wr_val, mask);
  1618. goto test_reg_exit;
  1619. }
  1620. }
  1621. }
  1622. rc = 0;
  1623. test_reg_exit:
  1624. return rc;
  1625. }
  1626. static int bnx2x_test_memory(struct bnx2x *bp)
  1627. {
  1628. int i, j, rc = -ENODEV;
  1629. u32 val, index;
  1630. static const struct {
  1631. u32 offset;
  1632. int size;
  1633. } mem_tbl[] = {
  1634. { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
  1635. { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
  1636. { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
  1637. { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
  1638. { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
  1639. { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
  1640. { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
  1641. { 0xffffffff, 0 }
  1642. };
  1643. static const struct {
  1644. char *name;
  1645. u32 offset;
  1646. u32 hw_mask[BNX2X_CHIP_MAX_OFST];
  1647. } prty_tbl[] = {
  1648. { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS,
  1649. {0x3ffc0, 0, 0, 0} },
  1650. { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS,
  1651. {0x2, 0x2, 0, 0} },
  1652. { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS,
  1653. {0, 0, 0, 0} },
  1654. { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS,
  1655. {0x3ffc0, 0, 0, 0} },
  1656. { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS,
  1657. {0x3ffc0, 0, 0, 0} },
  1658. { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS,
  1659. {0x3ffc1, 0, 0, 0} },
  1660. { NULL, 0xffffffff, {0, 0, 0, 0} }
  1661. };
  1662. if (!netif_running(bp->dev)) {
  1663. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1664. "cannot access eeprom when the interface is down\n");
  1665. return rc;
  1666. }
  1667. if (CHIP_IS_E1(bp))
  1668. index = BNX2X_CHIP_E1_OFST;
  1669. else if (CHIP_IS_E1H(bp))
  1670. index = BNX2X_CHIP_E1H_OFST;
  1671. else if (CHIP_IS_E2(bp))
  1672. index = BNX2X_CHIP_E2_OFST;
  1673. else /* e3 */
  1674. index = BNX2X_CHIP_E3_OFST;
  1675. /* pre-Check the parity status */
  1676. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1677. val = REG_RD(bp, prty_tbl[i].offset);
  1678. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1679. DP(BNX2X_MSG_ETHTOOL,
  1680. "%s is 0x%x\n", prty_tbl[i].name, val);
  1681. goto test_mem_exit;
  1682. }
  1683. }
  1684. /* Go through all the memories */
  1685. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
  1686. for (j = 0; j < mem_tbl[i].size; j++)
  1687. REG_RD(bp, mem_tbl[i].offset + j*4);
  1688. /* Check the parity status */
  1689. for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
  1690. val = REG_RD(bp, prty_tbl[i].offset);
  1691. if (val & ~(prty_tbl[i].hw_mask[index])) {
  1692. DP(BNX2X_MSG_ETHTOOL,
  1693. "%s is 0x%x\n", prty_tbl[i].name, val);
  1694. goto test_mem_exit;
  1695. }
  1696. }
  1697. rc = 0;
  1698. test_mem_exit:
  1699. return rc;
  1700. }
  1701. static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up, u8 is_serdes)
  1702. {
  1703. int cnt = 1400;
  1704. if (link_up) {
  1705. while (bnx2x_link_test(bp, is_serdes) && cnt--)
  1706. msleep(20);
  1707. if (cnt <= 0 && bnx2x_link_test(bp, is_serdes))
  1708. DP(BNX2X_MSG_ETHTOOL, "Timeout waiting for link up\n");
  1709. cnt = 1400;
  1710. while (!bp->link_vars.link_up && cnt--)
  1711. msleep(20);
  1712. if (cnt <= 0 && !bp->link_vars.link_up)
  1713. DP(BNX2X_MSG_ETHTOOL,
  1714. "Timeout waiting for link init\n");
  1715. }
  1716. }
  1717. static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode)
  1718. {
  1719. unsigned int pkt_size, num_pkts, i;
  1720. struct sk_buff *skb;
  1721. unsigned char *packet;
  1722. struct bnx2x_fastpath *fp_rx = &bp->fp[0];
  1723. struct bnx2x_fastpath *fp_tx = &bp->fp[0];
  1724. struct bnx2x_fp_txdata *txdata = fp_tx->txdata_ptr[0];
  1725. u16 tx_start_idx, tx_idx;
  1726. u16 rx_start_idx, rx_idx;
  1727. u16 pkt_prod, bd_prod;
  1728. struct sw_tx_bd *tx_buf;
  1729. struct eth_tx_start_bd *tx_start_bd;
  1730. struct eth_tx_parse_bd_e1x *pbd_e1x = NULL;
  1731. struct eth_tx_parse_bd_e2 *pbd_e2 = NULL;
  1732. dma_addr_t mapping;
  1733. union eth_rx_cqe *cqe;
  1734. u8 cqe_fp_flags, cqe_fp_type;
  1735. struct sw_rx_bd *rx_buf;
  1736. u16 len;
  1737. int rc = -ENODEV;
  1738. u8 *data;
  1739. struct netdev_queue *txq = netdev_get_tx_queue(bp->dev,
  1740. txdata->txq_index);
  1741. /* check the loopback mode */
  1742. switch (loopback_mode) {
  1743. case BNX2X_PHY_LOOPBACK:
  1744. if (bp->link_params.loopback_mode != LOOPBACK_XGXS) {
  1745. DP(BNX2X_MSG_ETHTOOL, "PHY loopback not supported\n");
  1746. return -EINVAL;
  1747. }
  1748. break;
  1749. case BNX2X_MAC_LOOPBACK:
  1750. if (CHIP_IS_E3(bp)) {
  1751. int cfg_idx = bnx2x_get_link_cfg_idx(bp);
  1752. if (bp->port.supported[cfg_idx] &
  1753. (SUPPORTED_10000baseT_Full |
  1754. SUPPORTED_20000baseMLD2_Full |
  1755. SUPPORTED_20000baseKR2_Full))
  1756. bp->link_params.loopback_mode = LOOPBACK_XMAC;
  1757. else
  1758. bp->link_params.loopback_mode = LOOPBACK_UMAC;
  1759. } else
  1760. bp->link_params.loopback_mode = LOOPBACK_BMAC;
  1761. bnx2x_phy_init(&bp->link_params, &bp->link_vars);
  1762. break;
  1763. case BNX2X_EXT_LOOPBACK:
  1764. if (bp->link_params.loopback_mode != LOOPBACK_EXT) {
  1765. DP(BNX2X_MSG_ETHTOOL,
  1766. "Can't configure external loopback\n");
  1767. return -EINVAL;
  1768. }
  1769. break;
  1770. default:
  1771. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  1772. return -EINVAL;
  1773. }
  1774. /* prepare the loopback packet */
  1775. pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
  1776. bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
  1777. skb = netdev_alloc_skb(bp->dev, fp_rx->rx_buf_size);
  1778. if (!skb) {
  1779. DP(BNX2X_MSG_ETHTOOL, "Can't allocate skb\n");
  1780. rc = -ENOMEM;
  1781. goto test_loopback_exit;
  1782. }
  1783. packet = skb_put(skb, pkt_size);
  1784. memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
  1785. memset(packet + ETH_ALEN, 0, ETH_ALEN);
  1786. memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
  1787. for (i = ETH_HLEN; i < pkt_size; i++)
  1788. packet[i] = (unsigned char) (i & 0xff);
  1789. mapping = dma_map_single(&bp->pdev->dev, skb->data,
  1790. skb_headlen(skb), DMA_TO_DEVICE);
  1791. if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
  1792. rc = -ENOMEM;
  1793. dev_kfree_skb(skb);
  1794. DP(BNX2X_MSG_ETHTOOL, "Unable to map SKB\n");
  1795. goto test_loopback_exit;
  1796. }
  1797. /* send the loopback packet */
  1798. num_pkts = 0;
  1799. tx_start_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1800. rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1801. netdev_tx_sent_queue(txq, skb->len);
  1802. pkt_prod = txdata->tx_pkt_prod++;
  1803. tx_buf = &txdata->tx_buf_ring[TX_BD(pkt_prod)];
  1804. tx_buf->first_bd = txdata->tx_bd_prod;
  1805. tx_buf->skb = skb;
  1806. tx_buf->flags = 0;
  1807. bd_prod = TX_BD(txdata->tx_bd_prod);
  1808. tx_start_bd = &txdata->tx_desc_ring[bd_prod].start_bd;
  1809. tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
  1810. tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
  1811. tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
  1812. tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
  1813. tx_start_bd->vlan_or_ethertype = cpu_to_le16(pkt_prod);
  1814. tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
  1815. SET_FLAG(tx_start_bd->general_data,
  1816. ETH_TX_START_BD_ETH_ADDR_TYPE,
  1817. UNICAST_ADDRESS);
  1818. SET_FLAG(tx_start_bd->general_data,
  1819. ETH_TX_START_BD_HDR_NBDS,
  1820. 1);
  1821. /* turn on parsing and get a BD */
  1822. bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
  1823. pbd_e1x = &txdata->tx_desc_ring[bd_prod].parse_bd_e1x;
  1824. pbd_e2 = &txdata->tx_desc_ring[bd_prod].parse_bd_e2;
  1825. memset(pbd_e2, 0, sizeof(struct eth_tx_parse_bd_e2));
  1826. memset(pbd_e1x, 0, sizeof(struct eth_tx_parse_bd_e1x));
  1827. wmb();
  1828. txdata->tx_db.data.prod += 2;
  1829. barrier();
  1830. DOORBELL(bp, txdata->cid, txdata->tx_db.raw);
  1831. mmiowb();
  1832. barrier();
  1833. num_pkts++;
  1834. txdata->tx_bd_prod += 2; /* start + pbd */
  1835. udelay(100);
  1836. tx_idx = le16_to_cpu(*txdata->tx_cons_sb);
  1837. if (tx_idx != tx_start_idx + num_pkts)
  1838. goto test_loopback_exit;
  1839. /* Unlike HC IGU won't generate an interrupt for status block
  1840. * updates that have been performed while interrupts were
  1841. * disabled.
  1842. */
  1843. if (bp->common.int_block == INT_BLOCK_IGU) {
  1844. /* Disable local BHes to prevent a dead-lock situation between
  1845. * sch_direct_xmit() and bnx2x_run_loopback() (calling
  1846. * bnx2x_tx_int()), as both are taking netif_tx_lock().
  1847. */
  1848. local_bh_disable();
  1849. bnx2x_tx_int(bp, txdata);
  1850. local_bh_enable();
  1851. }
  1852. rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
  1853. if (rx_idx != rx_start_idx + num_pkts)
  1854. goto test_loopback_exit;
  1855. cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
  1856. cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
  1857. cqe_fp_type = cqe_fp_flags & ETH_FAST_PATH_RX_CQE_TYPE;
  1858. if (!CQE_TYPE_FAST(cqe_fp_type) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
  1859. goto test_loopback_rx_exit;
  1860. len = le16_to_cpu(cqe->fast_path_cqe.pkt_len_or_gro_seg_len);
  1861. if (len != pkt_size)
  1862. goto test_loopback_rx_exit;
  1863. rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
  1864. dma_sync_single_for_cpu(&bp->pdev->dev,
  1865. dma_unmap_addr(rx_buf, mapping),
  1866. fp_rx->rx_buf_size, DMA_FROM_DEVICE);
  1867. data = rx_buf->data + NET_SKB_PAD + cqe->fast_path_cqe.placement_offset;
  1868. for (i = ETH_HLEN; i < pkt_size; i++)
  1869. if (*(data + i) != (unsigned char) (i & 0xff))
  1870. goto test_loopback_rx_exit;
  1871. rc = 0;
  1872. test_loopback_rx_exit:
  1873. fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
  1874. fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
  1875. fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
  1876. fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
  1877. /* Update producers */
  1878. bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
  1879. fp_rx->rx_sge_prod);
  1880. test_loopback_exit:
  1881. bp->link_params.loopback_mode = LOOPBACK_NONE;
  1882. return rc;
  1883. }
  1884. static int bnx2x_test_loopback(struct bnx2x *bp)
  1885. {
  1886. int rc = 0, res;
  1887. if (BP_NOMCP(bp))
  1888. return rc;
  1889. if (!netif_running(bp->dev))
  1890. return BNX2X_LOOPBACK_FAILED;
  1891. bnx2x_netif_stop(bp, 1);
  1892. bnx2x_acquire_phy_lock(bp);
  1893. res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK);
  1894. if (res) {
  1895. DP(BNX2X_MSG_ETHTOOL, " PHY loopback failed (res %d)\n", res);
  1896. rc |= BNX2X_PHY_LOOPBACK_FAILED;
  1897. }
  1898. res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK);
  1899. if (res) {
  1900. DP(BNX2X_MSG_ETHTOOL, " MAC loopback failed (res %d)\n", res);
  1901. rc |= BNX2X_MAC_LOOPBACK_FAILED;
  1902. }
  1903. bnx2x_release_phy_lock(bp);
  1904. bnx2x_netif_start(bp);
  1905. return rc;
  1906. }
  1907. static int bnx2x_test_ext_loopback(struct bnx2x *bp)
  1908. {
  1909. int rc;
  1910. u8 is_serdes =
  1911. (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  1912. if (BP_NOMCP(bp))
  1913. return -ENODEV;
  1914. if (!netif_running(bp->dev))
  1915. return BNX2X_EXT_LOOPBACK_FAILED;
  1916. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  1917. rc = bnx2x_nic_load(bp, LOAD_LOOPBACK_EXT);
  1918. if (rc) {
  1919. DP(BNX2X_MSG_ETHTOOL,
  1920. "Can't perform self-test, nic_load (for external lb) failed\n");
  1921. return -ENODEV;
  1922. }
  1923. bnx2x_wait_for_link(bp, 1, is_serdes);
  1924. bnx2x_netif_stop(bp, 1);
  1925. rc = bnx2x_run_loopback(bp, BNX2X_EXT_LOOPBACK);
  1926. if (rc)
  1927. DP(BNX2X_MSG_ETHTOOL, "EXT loopback failed (res %d)\n", rc);
  1928. bnx2x_netif_start(bp);
  1929. return rc;
  1930. }
  1931. #define CRC32_RESIDUAL 0xdebb20e3
  1932. static int bnx2x_test_nvram(struct bnx2x *bp)
  1933. {
  1934. static const struct {
  1935. int offset;
  1936. int size;
  1937. } nvram_tbl[] = {
  1938. { 0, 0x14 }, /* bootstrap */
  1939. { 0x14, 0xec }, /* dir */
  1940. { 0x100, 0x350 }, /* manuf_info */
  1941. { 0x450, 0xf0 }, /* feature_info */
  1942. { 0x640, 0x64 }, /* upgrade_key_info */
  1943. { 0x708, 0x70 }, /* manuf_key_info */
  1944. { 0, 0 }
  1945. };
  1946. __be32 *buf;
  1947. u8 *data;
  1948. int i, rc;
  1949. u32 magic, crc;
  1950. if (BP_NOMCP(bp))
  1951. return 0;
  1952. buf = kmalloc(0x350, GFP_KERNEL);
  1953. if (!buf) {
  1954. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM, "kmalloc failed\n");
  1955. rc = -ENOMEM;
  1956. goto test_nvram_exit;
  1957. }
  1958. data = (u8 *)buf;
  1959. rc = bnx2x_nvram_read(bp, 0, data, 4);
  1960. if (rc) {
  1961. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1962. "magic value read (rc %d)\n", rc);
  1963. goto test_nvram_exit;
  1964. }
  1965. magic = be32_to_cpu(buf[0]);
  1966. if (magic != 0x669955aa) {
  1967. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1968. "wrong magic value (0x%08x)\n", magic);
  1969. rc = -ENODEV;
  1970. goto test_nvram_exit;
  1971. }
  1972. for (i = 0; nvram_tbl[i].size; i++) {
  1973. rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
  1974. nvram_tbl[i].size);
  1975. if (rc) {
  1976. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1977. "nvram_tbl[%d] read data (rc %d)\n", i, rc);
  1978. goto test_nvram_exit;
  1979. }
  1980. crc = ether_crc_le(nvram_tbl[i].size, data);
  1981. if (crc != CRC32_RESIDUAL) {
  1982. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1983. "nvram_tbl[%d] wrong crc value (0x%08x)\n", i, crc);
  1984. rc = -ENODEV;
  1985. goto test_nvram_exit;
  1986. }
  1987. }
  1988. test_nvram_exit:
  1989. kfree(buf);
  1990. return rc;
  1991. }
  1992. /* Send an EMPTY ramrod on the first queue */
  1993. static int bnx2x_test_intr(struct bnx2x *bp)
  1994. {
  1995. struct bnx2x_queue_state_params params = {NULL};
  1996. if (!netif_running(bp->dev)) {
  1997. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  1998. "cannot access eeprom when the interface is down\n");
  1999. return -ENODEV;
  2000. }
  2001. params.q_obj = &bp->sp_objs->q_obj;
  2002. params.cmd = BNX2X_Q_CMD_EMPTY;
  2003. __set_bit(RAMROD_COMP_WAIT, &params.ramrod_flags);
  2004. return bnx2x_queue_state_change(bp, &params);
  2005. }
  2006. static void bnx2x_self_test(struct net_device *dev,
  2007. struct ethtool_test *etest, u64 *buf)
  2008. {
  2009. struct bnx2x *bp = netdev_priv(dev);
  2010. u8 is_serdes;
  2011. int rc;
  2012. if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
  2013. netdev_err(bp->dev,
  2014. "Handling parity error recovery. Try again later\n");
  2015. etest->flags |= ETH_TEST_FL_FAILED;
  2016. return;
  2017. }
  2018. DP(BNX2X_MSG_ETHTOOL,
  2019. "Self-test command parameters: offline = %d, external_lb = %d\n",
  2020. (etest->flags & ETH_TEST_FL_OFFLINE),
  2021. (etest->flags & ETH_TEST_FL_EXTERNAL_LB)>>2);
  2022. memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS(bp));
  2023. if (!netif_running(dev)) {
  2024. DP(BNX2X_MSG_ETHTOOL,
  2025. "Can't perform self-test when interface is down\n");
  2026. return;
  2027. }
  2028. is_serdes = (bp->link_vars.link_status & LINK_STATUS_SERDES_LINK) > 0;
  2029. /* offline tests are not supported in MF mode */
  2030. if ((etest->flags & ETH_TEST_FL_OFFLINE) && !IS_MF(bp)) {
  2031. int port = BP_PORT(bp);
  2032. u32 val;
  2033. u8 link_up;
  2034. /* save current value of input enable for TX port IF */
  2035. val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
  2036. /* disable input for TX port IF */
  2037. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
  2038. link_up = bp->link_vars.link_up;
  2039. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  2040. rc = bnx2x_nic_load(bp, LOAD_DIAG);
  2041. if (rc) {
  2042. etest->flags |= ETH_TEST_FL_FAILED;
  2043. DP(BNX2X_MSG_ETHTOOL,
  2044. "Can't perform self-test, nic_load (for offline) failed\n");
  2045. return;
  2046. }
  2047. /* wait until link state is restored */
  2048. bnx2x_wait_for_link(bp, 1, is_serdes);
  2049. if (bnx2x_test_registers(bp) != 0) {
  2050. buf[0] = 1;
  2051. etest->flags |= ETH_TEST_FL_FAILED;
  2052. }
  2053. if (bnx2x_test_memory(bp) != 0) {
  2054. buf[1] = 1;
  2055. etest->flags |= ETH_TEST_FL_FAILED;
  2056. }
  2057. buf[2] = bnx2x_test_loopback(bp); /* internal LB */
  2058. if (buf[2] != 0)
  2059. etest->flags |= ETH_TEST_FL_FAILED;
  2060. if (etest->flags & ETH_TEST_FL_EXTERNAL_LB) {
  2061. buf[3] = bnx2x_test_ext_loopback(bp); /* external LB */
  2062. if (buf[3] != 0)
  2063. etest->flags |= ETH_TEST_FL_FAILED;
  2064. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  2065. }
  2066. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  2067. /* restore input for TX port IF */
  2068. REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
  2069. rc = bnx2x_nic_load(bp, LOAD_NORMAL);
  2070. if (rc) {
  2071. etest->flags |= ETH_TEST_FL_FAILED;
  2072. DP(BNX2X_MSG_ETHTOOL,
  2073. "Can't perform self-test, nic_load (for online) failed\n");
  2074. return;
  2075. }
  2076. /* wait until link state is restored */
  2077. bnx2x_wait_for_link(bp, link_up, is_serdes);
  2078. }
  2079. if (bnx2x_test_nvram(bp) != 0) {
  2080. if (!IS_MF(bp))
  2081. buf[4] = 1;
  2082. else
  2083. buf[0] = 1;
  2084. etest->flags |= ETH_TEST_FL_FAILED;
  2085. }
  2086. if (bnx2x_test_intr(bp) != 0) {
  2087. if (!IS_MF(bp))
  2088. buf[5] = 1;
  2089. else
  2090. buf[1] = 1;
  2091. etest->flags |= ETH_TEST_FL_FAILED;
  2092. }
  2093. if (bnx2x_link_test(bp, is_serdes) != 0) {
  2094. if (!IS_MF(bp))
  2095. buf[6] = 1;
  2096. else
  2097. buf[2] = 1;
  2098. etest->flags |= ETH_TEST_FL_FAILED;
  2099. }
  2100. #ifdef BNX2X_EXTRA_DEBUG
  2101. bnx2x_panic_dump(bp);
  2102. #endif
  2103. }
  2104. #define IS_PORT_STAT(i) \
  2105. ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
  2106. #define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
  2107. #define IS_MF_MODE_STAT(bp) \
  2108. (IS_MF(bp) && !(bp->msg_enable & BNX2X_MSG_STATS))
  2109. /* ethtool statistics are displayed for all regular ethernet queues and the
  2110. * fcoe L2 queue if not disabled
  2111. */
  2112. static int bnx2x_num_stat_queues(struct bnx2x *bp)
  2113. {
  2114. return BNX2X_NUM_ETH_QUEUES(bp);
  2115. }
  2116. static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
  2117. {
  2118. struct bnx2x *bp = netdev_priv(dev);
  2119. int i, num_stats;
  2120. switch (stringset) {
  2121. case ETH_SS_STATS:
  2122. if (is_multi(bp)) {
  2123. num_stats = bnx2x_num_stat_queues(bp) *
  2124. BNX2X_NUM_Q_STATS;
  2125. } else
  2126. num_stats = 0;
  2127. if (IS_MF_MODE_STAT(bp)) {
  2128. for (i = 0; i < BNX2X_NUM_STATS; i++)
  2129. if (IS_FUNC_STAT(i))
  2130. num_stats++;
  2131. } else
  2132. num_stats += BNX2X_NUM_STATS;
  2133. return num_stats;
  2134. case ETH_SS_TEST:
  2135. return BNX2X_NUM_TESTS(bp);
  2136. default:
  2137. return -EINVAL;
  2138. }
  2139. }
  2140. static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  2141. {
  2142. struct bnx2x *bp = netdev_priv(dev);
  2143. int i, j, k, offset, start;
  2144. char queue_name[MAX_QUEUE_NAME_LEN+1];
  2145. switch (stringset) {
  2146. case ETH_SS_STATS:
  2147. k = 0;
  2148. if (is_multi(bp)) {
  2149. for_each_eth_queue(bp, i) {
  2150. memset(queue_name, 0, sizeof(queue_name));
  2151. sprintf(queue_name, "%d", i);
  2152. for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
  2153. snprintf(buf + (k + j)*ETH_GSTRING_LEN,
  2154. ETH_GSTRING_LEN,
  2155. bnx2x_q_stats_arr[j].string,
  2156. queue_name);
  2157. k += BNX2X_NUM_Q_STATS;
  2158. }
  2159. }
  2160. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2161. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2162. continue;
  2163. strcpy(buf + (k + j)*ETH_GSTRING_LEN,
  2164. bnx2x_stats_arr[i].string);
  2165. j++;
  2166. }
  2167. break;
  2168. case ETH_SS_TEST:
  2169. /* First 4 tests cannot be done in MF mode */
  2170. if (!IS_MF(bp))
  2171. start = 0;
  2172. else
  2173. start = 4;
  2174. for (i = 0, j = start; j < (start + BNX2X_NUM_TESTS(bp));
  2175. i++, j++) {
  2176. offset = sprintf(buf+32*i, "%s",
  2177. bnx2x_tests_str_arr[j]);
  2178. *(buf+offset) = '\0';
  2179. }
  2180. break;
  2181. }
  2182. }
  2183. static void bnx2x_get_ethtool_stats(struct net_device *dev,
  2184. struct ethtool_stats *stats, u64 *buf)
  2185. {
  2186. struct bnx2x *bp = netdev_priv(dev);
  2187. u32 *hw_stats, *offset;
  2188. int i, j, k = 0;
  2189. if (is_multi(bp)) {
  2190. for_each_eth_queue(bp, i) {
  2191. hw_stats = (u32 *)&bp->fp_stats[i].eth_q_stats;
  2192. for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
  2193. if (bnx2x_q_stats_arr[j].size == 0) {
  2194. /* skip this counter */
  2195. buf[k + j] = 0;
  2196. continue;
  2197. }
  2198. offset = (hw_stats +
  2199. bnx2x_q_stats_arr[j].offset);
  2200. if (bnx2x_q_stats_arr[j].size == 4) {
  2201. /* 4-byte counter */
  2202. buf[k + j] = (u64) *offset;
  2203. continue;
  2204. }
  2205. /* 8-byte counter */
  2206. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2207. }
  2208. k += BNX2X_NUM_Q_STATS;
  2209. }
  2210. }
  2211. hw_stats = (u32 *)&bp->eth_stats;
  2212. for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
  2213. if (IS_MF_MODE_STAT(bp) && IS_PORT_STAT(i))
  2214. continue;
  2215. if (bnx2x_stats_arr[i].size == 0) {
  2216. /* skip this counter */
  2217. buf[k + j] = 0;
  2218. j++;
  2219. continue;
  2220. }
  2221. offset = (hw_stats + bnx2x_stats_arr[i].offset);
  2222. if (bnx2x_stats_arr[i].size == 4) {
  2223. /* 4-byte counter */
  2224. buf[k + j] = (u64) *offset;
  2225. j++;
  2226. continue;
  2227. }
  2228. /* 8-byte counter */
  2229. buf[k + j] = HILO_U64(*offset, *(offset + 1));
  2230. j++;
  2231. }
  2232. }
  2233. static int bnx2x_set_phys_id(struct net_device *dev,
  2234. enum ethtool_phys_id_state state)
  2235. {
  2236. struct bnx2x *bp = netdev_priv(dev);
  2237. if (!netif_running(dev)) {
  2238. DP(BNX2X_MSG_ETHTOOL | BNX2X_MSG_NVM,
  2239. "cannot access eeprom when the interface is down\n");
  2240. return -EAGAIN;
  2241. }
  2242. if (!bp->port.pmf) {
  2243. DP(BNX2X_MSG_ETHTOOL, "Interface is not pmf\n");
  2244. return -EOPNOTSUPP;
  2245. }
  2246. switch (state) {
  2247. case ETHTOOL_ID_ACTIVE:
  2248. return 1; /* cycle on/off once per second */
  2249. case ETHTOOL_ID_ON:
  2250. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2251. LED_MODE_ON, SPEED_1000);
  2252. break;
  2253. case ETHTOOL_ID_OFF:
  2254. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2255. LED_MODE_FRONT_PANEL_OFF, 0);
  2256. break;
  2257. case ETHTOOL_ID_INACTIVE:
  2258. bnx2x_set_led(&bp->link_params, &bp->link_vars,
  2259. LED_MODE_OPER,
  2260. bp->link_vars.line_speed);
  2261. }
  2262. return 0;
  2263. }
  2264. static int bnx2x_get_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2265. {
  2266. switch (info->flow_type) {
  2267. case TCP_V4_FLOW:
  2268. case TCP_V6_FLOW:
  2269. info->data = RXH_IP_SRC | RXH_IP_DST |
  2270. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2271. break;
  2272. case UDP_V4_FLOW:
  2273. if (bp->rss_conf_obj.udp_rss_v4)
  2274. info->data = RXH_IP_SRC | RXH_IP_DST |
  2275. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2276. else
  2277. info->data = RXH_IP_SRC | RXH_IP_DST;
  2278. break;
  2279. case UDP_V6_FLOW:
  2280. if (bp->rss_conf_obj.udp_rss_v6)
  2281. info->data = RXH_IP_SRC | RXH_IP_DST |
  2282. RXH_L4_B_0_1 | RXH_L4_B_2_3;
  2283. else
  2284. info->data = RXH_IP_SRC | RXH_IP_DST;
  2285. break;
  2286. case IPV4_FLOW:
  2287. case IPV6_FLOW:
  2288. info->data = RXH_IP_SRC | RXH_IP_DST;
  2289. break;
  2290. default:
  2291. info->data = 0;
  2292. break;
  2293. }
  2294. return 0;
  2295. }
  2296. static int bnx2x_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  2297. u32 *rules __always_unused)
  2298. {
  2299. struct bnx2x *bp = netdev_priv(dev);
  2300. switch (info->cmd) {
  2301. case ETHTOOL_GRXRINGS:
  2302. info->data = BNX2X_NUM_ETH_QUEUES(bp);
  2303. return 0;
  2304. case ETHTOOL_GRXFH:
  2305. return bnx2x_get_rss_flags(bp, info);
  2306. default:
  2307. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2308. return -EOPNOTSUPP;
  2309. }
  2310. }
  2311. static int bnx2x_set_rss_flags(struct bnx2x *bp, struct ethtool_rxnfc *info)
  2312. {
  2313. int udp_rss_requested;
  2314. DP(BNX2X_MSG_ETHTOOL,
  2315. "Set rss flags command parameters: flow type = %d, data = %llu\n",
  2316. info->flow_type, info->data);
  2317. switch (info->flow_type) {
  2318. case TCP_V4_FLOW:
  2319. case TCP_V6_FLOW:
  2320. /* For TCP only 4-tupple hash is supported */
  2321. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST |
  2322. RXH_L4_B_0_1 | RXH_L4_B_2_3)) {
  2323. DP(BNX2X_MSG_ETHTOOL,
  2324. "Command parameters not supported\n");
  2325. return -EINVAL;
  2326. } else {
  2327. return 0;
  2328. }
  2329. case UDP_V4_FLOW:
  2330. case UDP_V6_FLOW:
  2331. /* For UDP either 2-tupple hash or 4-tupple hash is supported */
  2332. if (info->data == (RXH_IP_SRC | RXH_IP_DST |
  2333. RXH_L4_B_0_1 | RXH_L4_B_2_3))
  2334. udp_rss_requested = 1;
  2335. else if (info->data == (RXH_IP_SRC | RXH_IP_DST))
  2336. udp_rss_requested = 0;
  2337. else
  2338. return -EINVAL;
  2339. if ((info->flow_type == UDP_V4_FLOW) &&
  2340. (bp->rss_conf_obj.udp_rss_v4 != udp_rss_requested)) {
  2341. bp->rss_conf_obj.udp_rss_v4 = udp_rss_requested;
  2342. DP(BNX2X_MSG_ETHTOOL,
  2343. "rss re-configured, UDP 4-tupple %s\n",
  2344. udp_rss_requested ? "enabled" : "disabled");
  2345. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2346. } else if ((info->flow_type == UDP_V6_FLOW) &&
  2347. (bp->rss_conf_obj.udp_rss_v6 != udp_rss_requested)) {
  2348. bp->rss_conf_obj.udp_rss_v6 = udp_rss_requested;
  2349. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, 0);
  2350. DP(BNX2X_MSG_ETHTOOL,
  2351. "rss re-configured, UDP 4-tupple %s\n",
  2352. udp_rss_requested ? "enabled" : "disabled");
  2353. } else {
  2354. return 0;
  2355. }
  2356. case IPV4_FLOW:
  2357. case IPV6_FLOW:
  2358. /* For IP only 2-tupple hash is supported */
  2359. if (info->data ^ (RXH_IP_SRC | RXH_IP_DST)) {
  2360. DP(BNX2X_MSG_ETHTOOL,
  2361. "Command parameters not supported\n");
  2362. return -EINVAL;
  2363. } else {
  2364. return 0;
  2365. }
  2366. case SCTP_V4_FLOW:
  2367. case AH_ESP_V4_FLOW:
  2368. case AH_V4_FLOW:
  2369. case ESP_V4_FLOW:
  2370. case SCTP_V6_FLOW:
  2371. case AH_ESP_V6_FLOW:
  2372. case AH_V6_FLOW:
  2373. case ESP_V6_FLOW:
  2374. case IP_USER_FLOW:
  2375. case ETHER_FLOW:
  2376. /* RSS is not supported for these protocols */
  2377. if (info->data) {
  2378. DP(BNX2X_MSG_ETHTOOL,
  2379. "Command parameters not supported\n");
  2380. return -EINVAL;
  2381. } else {
  2382. return 0;
  2383. }
  2384. default:
  2385. return -EINVAL;
  2386. }
  2387. }
  2388. static int bnx2x_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info)
  2389. {
  2390. struct bnx2x *bp = netdev_priv(dev);
  2391. switch (info->cmd) {
  2392. case ETHTOOL_SRXFH:
  2393. return bnx2x_set_rss_flags(bp, info);
  2394. default:
  2395. DP(BNX2X_MSG_ETHTOOL, "Command parameters not supported\n");
  2396. return -EOPNOTSUPP;
  2397. }
  2398. }
  2399. static u32 bnx2x_get_rxfh_indir_size(struct net_device *dev)
  2400. {
  2401. return T_ETH_INDIRECTION_TABLE_SIZE;
  2402. }
  2403. static int bnx2x_get_rxfh_indir(struct net_device *dev, u32 *indir)
  2404. {
  2405. struct bnx2x *bp = netdev_priv(dev);
  2406. u8 ind_table[T_ETH_INDIRECTION_TABLE_SIZE] = {0};
  2407. size_t i;
  2408. /* Get the current configuration of the RSS indirection table */
  2409. bnx2x_get_rss_ind_table(&bp->rss_conf_obj, ind_table);
  2410. /*
  2411. * We can't use a memcpy() as an internal storage of an
  2412. * indirection table is a u8 array while indir->ring_index
  2413. * points to an array of u32.
  2414. *
  2415. * Indirection table contains the FW Client IDs, so we need to
  2416. * align the returned table to the Client ID of the leading RSS
  2417. * queue.
  2418. */
  2419. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++)
  2420. indir[i] = ind_table[i] - bp->fp->cl_id;
  2421. return 0;
  2422. }
  2423. static int bnx2x_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  2424. {
  2425. struct bnx2x *bp = netdev_priv(dev);
  2426. size_t i;
  2427. for (i = 0; i < T_ETH_INDIRECTION_TABLE_SIZE; i++) {
  2428. /*
  2429. * The same as in bnx2x_get_rxfh_indir: we can't use a memcpy()
  2430. * as an internal storage of an indirection table is a u8 array
  2431. * while indir->ring_index points to an array of u32.
  2432. *
  2433. * Indirection table contains the FW Client IDs, so we need to
  2434. * align the received table to the Client ID of the leading RSS
  2435. * queue
  2436. */
  2437. bp->rss_conf_obj.ind_table[i] = indir[i] + bp->fp->cl_id;
  2438. }
  2439. return bnx2x_config_rss_eth(bp, false);
  2440. }
  2441. /**
  2442. * bnx2x_get_channels - gets the number of RSS queues.
  2443. *
  2444. * @dev: net device
  2445. * @channels: returns the number of max / current queues
  2446. */
  2447. static void bnx2x_get_channels(struct net_device *dev,
  2448. struct ethtool_channels *channels)
  2449. {
  2450. struct bnx2x *bp = netdev_priv(dev);
  2451. channels->max_combined = BNX2X_MAX_RSS_COUNT(bp);
  2452. channels->combined_count = BNX2X_NUM_ETH_QUEUES(bp);
  2453. }
  2454. /**
  2455. * bnx2x_change_num_queues - change the number of RSS queues.
  2456. *
  2457. * @bp: bnx2x private structure
  2458. *
  2459. * Re-configure interrupt mode to get the new number of MSI-X
  2460. * vectors and re-add NAPI objects.
  2461. */
  2462. static void bnx2x_change_num_queues(struct bnx2x *bp, int num_rss)
  2463. {
  2464. bnx2x_del_all_napi(bp);
  2465. bnx2x_disable_msi(bp);
  2466. BNX2X_NUM_QUEUES(bp) = num_rss + NON_ETH_CONTEXT_USE;
  2467. bnx2x_set_int_mode(bp);
  2468. bnx2x_add_all_napi(bp);
  2469. }
  2470. /**
  2471. * bnx2x_set_channels - sets the number of RSS queues.
  2472. *
  2473. * @dev: net device
  2474. * @channels: includes the number of queues requested
  2475. */
  2476. static int bnx2x_set_channels(struct net_device *dev,
  2477. struct ethtool_channels *channels)
  2478. {
  2479. struct bnx2x *bp = netdev_priv(dev);
  2480. DP(BNX2X_MSG_ETHTOOL,
  2481. "set-channels command parameters: rx = %d, tx = %d, other = %d, combined = %d\n",
  2482. channels->rx_count, channels->tx_count, channels->other_count,
  2483. channels->combined_count);
  2484. /* We don't support separate rx / tx channels.
  2485. * We don't allow setting 'other' channels.
  2486. */
  2487. if (channels->rx_count || channels->tx_count || channels->other_count
  2488. || (channels->combined_count == 0) ||
  2489. (channels->combined_count > BNX2X_MAX_RSS_COUNT(bp))) {
  2490. DP(BNX2X_MSG_ETHTOOL, "command parameters not supported\n");
  2491. return -EINVAL;
  2492. }
  2493. /* Check if there was a change in the active parameters */
  2494. if (channels->combined_count == BNX2X_NUM_ETH_QUEUES(bp)) {
  2495. DP(BNX2X_MSG_ETHTOOL, "No change in active parameters\n");
  2496. return 0;
  2497. }
  2498. /* Set the requested number of queues in bp context.
  2499. * Note that the actual number of queues created during load may be
  2500. * less than requested if memory is low.
  2501. */
  2502. if (unlikely(!netif_running(dev))) {
  2503. bnx2x_change_num_queues(bp, channels->combined_count);
  2504. return 0;
  2505. }
  2506. bnx2x_nic_unload(bp, UNLOAD_NORMAL);
  2507. bnx2x_change_num_queues(bp, channels->combined_count);
  2508. return bnx2x_nic_load(bp, LOAD_NORMAL);
  2509. }
  2510. static const struct ethtool_ops bnx2x_ethtool_ops = {
  2511. .get_settings = bnx2x_get_settings,
  2512. .set_settings = bnx2x_set_settings,
  2513. .get_drvinfo = bnx2x_get_drvinfo,
  2514. .get_regs_len = bnx2x_get_regs_len,
  2515. .get_regs = bnx2x_get_regs,
  2516. .get_wol = bnx2x_get_wol,
  2517. .set_wol = bnx2x_set_wol,
  2518. .get_msglevel = bnx2x_get_msglevel,
  2519. .set_msglevel = bnx2x_set_msglevel,
  2520. .nway_reset = bnx2x_nway_reset,
  2521. .get_link = bnx2x_get_link,
  2522. .get_eeprom_len = bnx2x_get_eeprom_len,
  2523. .get_eeprom = bnx2x_get_eeprom,
  2524. .set_eeprom = bnx2x_set_eeprom,
  2525. .get_coalesce = bnx2x_get_coalesce,
  2526. .set_coalesce = bnx2x_set_coalesce,
  2527. .get_ringparam = bnx2x_get_ringparam,
  2528. .set_ringparam = bnx2x_set_ringparam,
  2529. .get_pauseparam = bnx2x_get_pauseparam,
  2530. .set_pauseparam = bnx2x_set_pauseparam,
  2531. .self_test = bnx2x_self_test,
  2532. .get_sset_count = bnx2x_get_sset_count,
  2533. .get_strings = bnx2x_get_strings,
  2534. .set_phys_id = bnx2x_set_phys_id,
  2535. .get_ethtool_stats = bnx2x_get_ethtool_stats,
  2536. .get_rxnfc = bnx2x_get_rxnfc,
  2537. .set_rxnfc = bnx2x_set_rxnfc,
  2538. .get_rxfh_indir_size = bnx2x_get_rxfh_indir_size,
  2539. .get_rxfh_indir = bnx2x_get_rxfh_indir,
  2540. .set_rxfh_indir = bnx2x_set_rxfh_indir,
  2541. .get_channels = bnx2x_get_channels,
  2542. .set_channels = bnx2x_set_channels,
  2543. .get_module_info = bnx2x_get_module_info,
  2544. .get_module_eeprom = bnx2x_get_module_eeprom,
  2545. .get_eee = bnx2x_get_eee,
  2546. .set_eee = bnx2x_set_eee,
  2547. .get_ts_info = ethtool_op_get_ts_info,
  2548. };
  2549. void bnx2x_set_ethtool_ops(struct net_device *netdev)
  2550. {
  2551. SET_ETHTOOL_OPS(netdev, &bnx2x_ethtool_ops);
  2552. }