bnx2x_cmn.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344
  1. /* bnx2x_cmn.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2012 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. * UDP CSUM errata workaround by Arik Gendelman
  13. * Slowpath and fastpath rework by Vladislav Zolotarov
  14. * Statistics and Link management by Yitchak Gertner
  15. *
  16. */
  17. #ifndef BNX2X_CMN_H
  18. #define BNX2X_CMN_H
  19. #include <linux/types.h>
  20. #include <linux/pci.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/etherdevice.h>
  23. #include "bnx2x.h"
  24. /* This is used as a replacement for an MCP if it's not present */
  25. extern int load_count[2][3]; /* per-path: 0-common, 1-port0, 2-port1 */
  26. extern int num_queues;
  27. extern int int_mode;
  28. /************************ Macros ********************************/
  29. #define BNX2X_PCI_FREE(x, y, size) \
  30. do { \
  31. if (x) { \
  32. dma_free_coherent(&bp->pdev->dev, size, (void *)x, y); \
  33. x = NULL; \
  34. y = 0; \
  35. } \
  36. } while (0)
  37. #define BNX2X_FREE(x) \
  38. do { \
  39. if (x) { \
  40. kfree((void *)x); \
  41. x = NULL; \
  42. } \
  43. } while (0)
  44. #define BNX2X_PCI_ALLOC(x, y, size) \
  45. do { \
  46. x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
  47. if (x == NULL) \
  48. goto alloc_mem_err; \
  49. memset((void *)x, 0, size); \
  50. } while (0)
  51. #define BNX2X_ALLOC(x, size) \
  52. do { \
  53. x = kzalloc(size, GFP_KERNEL); \
  54. if (x == NULL) \
  55. goto alloc_mem_err; \
  56. } while (0)
  57. /*********************** Interfaces ****************************
  58. * Functions that need to be implemented by each driver version
  59. */
  60. /* Init */
  61. /**
  62. * bnx2x_send_unload_req - request unload mode from the MCP.
  63. *
  64. * @bp: driver handle
  65. * @unload_mode: requested function's unload mode
  66. *
  67. * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
  68. */
  69. u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode);
  70. /**
  71. * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
  72. *
  73. * @bp: driver handle
  74. */
  75. void bnx2x_send_unload_done(struct bnx2x *bp);
  76. /**
  77. * bnx2x_config_rss_pf - configure RSS parameters in a PF.
  78. *
  79. * @bp: driver handle
  80. * @rss_obj: RSS object to use
  81. * @ind_table: indirection table to configure
  82. * @config_hash: re-configure RSS hash keys configuration
  83. */
  84. int bnx2x_config_rss_pf(struct bnx2x *bp, struct bnx2x_rss_config_obj *rss_obj,
  85. bool config_hash);
  86. /**
  87. * bnx2x__init_func_obj - init function object
  88. *
  89. * @bp: driver handle
  90. *
  91. * Initializes the Function Object with the appropriate
  92. * parameters which include a function slow path driver
  93. * interface.
  94. */
  95. void bnx2x__init_func_obj(struct bnx2x *bp);
  96. /**
  97. * bnx2x_setup_queue - setup eth queue.
  98. *
  99. * @bp: driver handle
  100. * @fp: pointer to the fastpath structure
  101. * @leading: boolean
  102. *
  103. */
  104. int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  105. bool leading);
  106. /**
  107. * bnx2x_setup_leading - bring up a leading eth queue.
  108. *
  109. * @bp: driver handle
  110. */
  111. int bnx2x_setup_leading(struct bnx2x *bp);
  112. /**
  113. * bnx2x_fw_command - send the MCP a request
  114. *
  115. * @bp: driver handle
  116. * @command: request
  117. * @param: request's parameter
  118. *
  119. * block until there is a reply
  120. */
  121. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param);
  122. /**
  123. * bnx2x_initial_phy_init - initialize link parameters structure variables.
  124. *
  125. * @bp: driver handle
  126. * @load_mode: current mode
  127. */
  128. u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode);
  129. /**
  130. * bnx2x_link_set - configure hw according to link parameters structure.
  131. *
  132. * @bp: driver handle
  133. */
  134. void bnx2x_link_set(struct bnx2x *bp);
  135. /**
  136. * bnx2x_link_test - query link status.
  137. *
  138. * @bp: driver handle
  139. * @is_serdes: bool
  140. *
  141. * Returns 0 if link is UP.
  142. */
  143. u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes);
  144. /**
  145. * bnx2x_drv_pulse - write driver pulse to shmem
  146. *
  147. * @bp: driver handle
  148. *
  149. * writes the value in bp->fw_drv_pulse_wr_seq to drv_pulse mbox
  150. * in the shmem.
  151. */
  152. void bnx2x_drv_pulse(struct bnx2x *bp);
  153. /**
  154. * bnx2x_igu_ack_sb - update IGU with current SB value
  155. *
  156. * @bp: driver handle
  157. * @igu_sb_id: SB id
  158. * @segment: SB segment
  159. * @index: SB index
  160. * @op: SB operation
  161. * @update: is HW update required
  162. */
  163. void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
  164. u16 index, u8 op, u8 update);
  165. /* Disable transactions from chip to host */
  166. void bnx2x_pf_disable(struct bnx2x *bp);
  167. /**
  168. * bnx2x__link_status_update - handles link status change.
  169. *
  170. * @bp: driver handle
  171. */
  172. void bnx2x__link_status_update(struct bnx2x *bp);
  173. /**
  174. * bnx2x_link_report - report link status to upper layer.
  175. *
  176. * @bp: driver handle
  177. */
  178. void bnx2x_link_report(struct bnx2x *bp);
  179. /* None-atomic version of bnx2x_link_report() */
  180. void __bnx2x_link_report(struct bnx2x *bp);
  181. /**
  182. * bnx2x_get_mf_speed - calculate MF speed.
  183. *
  184. * @bp: driver handle
  185. *
  186. * Takes into account current linespeed and MF configuration.
  187. */
  188. u16 bnx2x_get_mf_speed(struct bnx2x *bp);
  189. /**
  190. * bnx2x_msix_sp_int - MSI-X slowpath interrupt handler
  191. *
  192. * @irq: irq number
  193. * @dev_instance: private instance
  194. */
  195. irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance);
  196. /**
  197. * bnx2x_interrupt - non MSI-X interrupt handler
  198. *
  199. * @irq: irq number
  200. * @dev_instance: private instance
  201. */
  202. irqreturn_t bnx2x_interrupt(int irq, void *dev_instance);
  203. #ifdef BCM_CNIC
  204. /**
  205. * bnx2x_cnic_notify - send command to cnic driver
  206. *
  207. * @bp: driver handle
  208. * @cmd: command
  209. */
  210. int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
  211. /**
  212. * bnx2x_setup_cnic_irq_info - provides cnic with IRQ information
  213. *
  214. * @bp: driver handle
  215. */
  216. void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
  217. /**
  218. * bnx2x_setup_cnic_info - provides cnic with updated info
  219. *
  220. * @bp: driver handle
  221. */
  222. void bnx2x_setup_cnic_info(struct bnx2x *bp);
  223. #endif
  224. /**
  225. * bnx2x_int_enable - enable HW interrupts.
  226. *
  227. * @bp: driver handle
  228. */
  229. void bnx2x_int_enable(struct bnx2x *bp);
  230. /**
  231. * bnx2x_int_disable_sync - disable interrupts.
  232. *
  233. * @bp: driver handle
  234. * @disable_hw: true, disable HW interrupts.
  235. *
  236. * This function ensures that there are no
  237. * ISRs or SP DPCs (sp_task) are running after it returns.
  238. */
  239. void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw);
  240. /**
  241. * bnx2x_nic_init - init driver internals.
  242. *
  243. * @bp: driver handle
  244. * @load_code: COMMON, PORT or FUNCTION
  245. *
  246. * Initializes:
  247. * - rings
  248. * - status blocks
  249. * - etc.
  250. */
  251. void bnx2x_nic_init(struct bnx2x *bp, u32 load_code);
  252. /**
  253. * bnx2x_alloc_mem - allocate driver's memory.
  254. *
  255. * @bp: driver handle
  256. */
  257. int bnx2x_alloc_mem(struct bnx2x *bp);
  258. /**
  259. * bnx2x_free_mem - release driver's memory.
  260. *
  261. * @bp: driver handle
  262. */
  263. void bnx2x_free_mem(struct bnx2x *bp);
  264. /**
  265. * bnx2x_set_num_queues - set number of queues according to mode.
  266. *
  267. * @bp: driver handle
  268. */
  269. void bnx2x_set_num_queues(struct bnx2x *bp);
  270. /**
  271. * bnx2x_chip_cleanup - cleanup chip internals.
  272. *
  273. * @bp: driver handle
  274. * @unload_mode: COMMON, PORT, FUNCTION
  275. *
  276. * - Cleanup MAC configuration.
  277. * - Closes clients.
  278. * - etc.
  279. */
  280. void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode);
  281. /**
  282. * bnx2x_acquire_hw_lock - acquire HW lock.
  283. *
  284. * @bp: driver handle
  285. * @resource: resource bit which was locked
  286. */
  287. int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource);
  288. /**
  289. * bnx2x_release_hw_lock - release HW lock.
  290. *
  291. * @bp: driver handle
  292. * @resource: resource bit which was locked
  293. */
  294. int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource);
  295. /**
  296. * bnx2x_release_leader_lock - release recovery leader lock
  297. *
  298. * @bp: driver handle
  299. */
  300. int bnx2x_release_leader_lock(struct bnx2x *bp);
  301. /**
  302. * bnx2x_set_eth_mac - configure eth MAC address in the HW
  303. *
  304. * @bp: driver handle
  305. * @set: set or clear
  306. *
  307. * Configures according to the value in netdev->dev_addr.
  308. */
  309. int bnx2x_set_eth_mac(struct bnx2x *bp, bool set);
  310. /**
  311. * bnx2x_set_rx_mode - set MAC filtering configurations.
  312. *
  313. * @dev: netdevice
  314. *
  315. * called with netif_tx_lock from dev_mcast.c
  316. * If bp->state is OPEN, should be called with
  317. * netif_addr_lock_bh()
  318. */
  319. void bnx2x_set_rx_mode(struct net_device *dev);
  320. /**
  321. * bnx2x_set_storm_rx_mode - configure MAC filtering rules in a FW.
  322. *
  323. * @bp: driver handle
  324. *
  325. * If bp->state is OPEN, should be called with
  326. * netif_addr_lock_bh().
  327. */
  328. void bnx2x_set_storm_rx_mode(struct bnx2x *bp);
  329. /**
  330. * bnx2x_set_q_rx_mode - configures rx_mode for a single queue.
  331. *
  332. * @bp: driver handle
  333. * @cl_id: client id
  334. * @rx_mode_flags: rx mode configuration
  335. * @rx_accept_flags: rx accept configuration
  336. * @tx_accept_flags: tx accept configuration (tx switch)
  337. * @ramrod_flags: ramrod configuration
  338. */
  339. void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
  340. unsigned long rx_mode_flags,
  341. unsigned long rx_accept_flags,
  342. unsigned long tx_accept_flags,
  343. unsigned long ramrod_flags);
  344. /* Parity errors related */
  345. void bnx2x_set_pf_load(struct bnx2x *bp);
  346. bool bnx2x_clear_pf_load(struct bnx2x *bp);
  347. bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print);
  348. bool bnx2x_reset_is_done(struct bnx2x *bp, int engine);
  349. void bnx2x_set_reset_in_progress(struct bnx2x *bp);
  350. void bnx2x_set_reset_global(struct bnx2x *bp);
  351. void bnx2x_disable_close_the_gate(struct bnx2x *bp);
  352. /**
  353. * bnx2x_sp_event - handle ramrods completion.
  354. *
  355. * @fp: fastpath handle for the event
  356. * @rr_cqe: eth_rx_cqe
  357. */
  358. void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe);
  359. /**
  360. * bnx2x_ilt_set_info - prepare ILT configurations.
  361. *
  362. * @bp: driver handle
  363. */
  364. void bnx2x_ilt_set_info(struct bnx2x *bp);
  365. /**
  366. * bnx2x_dcbx_init - initialize dcbx protocol.
  367. *
  368. * @bp: driver handle
  369. */
  370. void bnx2x_dcbx_init(struct bnx2x *bp, bool update_shmem);
  371. /**
  372. * bnx2x_set_power_state - set power state to the requested value.
  373. *
  374. * @bp: driver handle
  375. * @state: required state D0 or D3hot
  376. *
  377. * Currently only D0 and D3hot are supported.
  378. */
  379. int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state);
  380. /**
  381. * bnx2x_update_max_mf_config - update MAX part of MF configuration in HW.
  382. *
  383. * @bp: driver handle
  384. * @value: new value
  385. */
  386. void bnx2x_update_max_mf_config(struct bnx2x *bp, u32 value);
  387. /* Error handling */
  388. void bnx2x_panic_dump(struct bnx2x *bp);
  389. void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl);
  390. /* validate currect fw is loaded */
  391. bool bnx2x_test_firmware_version(struct bnx2x *bp, bool is_err);
  392. /* dev_close main block */
  393. int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode);
  394. /* dev_open main block */
  395. int bnx2x_nic_load(struct bnx2x *bp, int load_mode);
  396. /* hard_xmit callback */
  397. netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev);
  398. /* setup_tc callback */
  399. int bnx2x_setup_tc(struct net_device *dev, u8 num_tc);
  400. /* select_queue callback */
  401. u16 bnx2x_select_queue(struct net_device *dev, struct sk_buff *skb);
  402. /* reload helper */
  403. int bnx2x_reload_if_running(struct net_device *dev);
  404. int bnx2x_change_mac_addr(struct net_device *dev, void *p);
  405. /* NAPI poll Rx part */
  406. int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget);
  407. void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
  408. u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod);
  409. /* NAPI poll Tx part */
  410. int bnx2x_tx_int(struct bnx2x *bp, struct bnx2x_fp_txdata *txdata);
  411. /* suspend/resume callbacks */
  412. int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state);
  413. int bnx2x_resume(struct pci_dev *pdev);
  414. /* Release IRQ vectors */
  415. void bnx2x_free_irq(struct bnx2x *bp);
  416. void bnx2x_free_fp_mem(struct bnx2x *bp);
  417. int bnx2x_alloc_fp_mem(struct bnx2x *bp);
  418. void bnx2x_init_rx_rings(struct bnx2x *bp);
  419. void bnx2x_free_skbs(struct bnx2x *bp);
  420. void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw);
  421. void bnx2x_netif_start(struct bnx2x *bp);
  422. /**
  423. * bnx2x_enable_msix - set msix configuration.
  424. *
  425. * @bp: driver handle
  426. *
  427. * fills msix_table, requests vectors, updates num_queues
  428. * according to number of available vectors.
  429. */
  430. int bnx2x_enable_msix(struct bnx2x *bp);
  431. /**
  432. * bnx2x_enable_msi - request msi mode from OS, updated internals accordingly
  433. *
  434. * @bp: driver handle
  435. */
  436. int bnx2x_enable_msi(struct bnx2x *bp);
  437. /**
  438. * bnx2x_poll - NAPI callback
  439. *
  440. * @napi: napi structure
  441. * @budget:
  442. *
  443. */
  444. int bnx2x_poll(struct napi_struct *napi, int budget);
  445. /**
  446. * bnx2x_alloc_mem_bp - allocate memories outsize main driver structure
  447. *
  448. * @bp: driver handle
  449. */
  450. int __devinit bnx2x_alloc_mem_bp(struct bnx2x *bp);
  451. /**
  452. * bnx2x_free_mem_bp - release memories outsize main driver structure
  453. *
  454. * @bp: driver handle
  455. */
  456. void bnx2x_free_mem_bp(struct bnx2x *bp);
  457. /**
  458. * bnx2x_change_mtu - change mtu netdev callback
  459. *
  460. * @dev: net device
  461. * @new_mtu: requested mtu
  462. *
  463. */
  464. int bnx2x_change_mtu(struct net_device *dev, int new_mtu);
  465. #if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
  466. /**
  467. * bnx2x_fcoe_get_wwn - return the requested WWN value for this port
  468. *
  469. * @dev: net_device
  470. * @wwn: output buffer
  471. * @type: WWN type: NETDEV_FCOE_WWNN (node) or NETDEV_FCOE_WWPN (port)
  472. *
  473. */
  474. int bnx2x_fcoe_get_wwn(struct net_device *dev, u64 *wwn, int type);
  475. #endif
  476. netdev_features_t bnx2x_fix_features(struct net_device *dev,
  477. netdev_features_t features);
  478. int bnx2x_set_features(struct net_device *dev, netdev_features_t features);
  479. /**
  480. * bnx2x_tx_timeout - tx timeout netdev callback
  481. *
  482. * @dev: net device
  483. */
  484. void bnx2x_tx_timeout(struct net_device *dev);
  485. /*********************** Inlines **********************************/
  486. /*********************** Fast path ********************************/
  487. static inline void bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
  488. {
  489. barrier(); /* status block is written to by the chip */
  490. fp->fp_hc_idx = fp->sb_running_index[SM_RX_ID];
  491. }
  492. static inline void bnx2x_update_rx_prod_gen(struct bnx2x *bp,
  493. struct bnx2x_fastpath *fp, u16 bd_prod,
  494. u16 rx_comp_prod, u16 rx_sge_prod, u32 start)
  495. {
  496. struct ustorm_eth_rx_producers rx_prods = {0};
  497. u32 i;
  498. /* Update producers */
  499. rx_prods.bd_prod = bd_prod;
  500. rx_prods.cqe_prod = rx_comp_prod;
  501. rx_prods.sge_prod = rx_sge_prod;
  502. /*
  503. * Make sure that the BD and SGE data is updated before updating the
  504. * producers since FW might read the BD/SGE right after the producer
  505. * is updated.
  506. * This is only applicable for weak-ordered memory model archs such
  507. * as IA-64. The following barrier is also mandatory since FW will
  508. * assumes BDs must have buffers.
  509. */
  510. wmb();
  511. for (i = 0; i < sizeof(rx_prods)/4; i++)
  512. REG_WR(bp, start + i*4, ((u32 *)&rx_prods)[i]);
  513. mmiowb(); /* keep prod updates ordered */
  514. DP(NETIF_MSG_RX_STATUS,
  515. "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
  516. fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
  517. }
  518. static inline void bnx2x_igu_ack_sb_gen(struct bnx2x *bp, u8 igu_sb_id,
  519. u8 segment, u16 index, u8 op,
  520. u8 update, u32 igu_addr)
  521. {
  522. struct igu_regular cmd_data = {0};
  523. cmd_data.sb_id_and_flags =
  524. ((index << IGU_REGULAR_SB_INDEX_SHIFT) |
  525. (segment << IGU_REGULAR_SEGMENT_ACCESS_SHIFT) |
  526. (update << IGU_REGULAR_BUPDATE_SHIFT) |
  527. (op << IGU_REGULAR_ENABLE_INT_SHIFT));
  528. DP(NETIF_MSG_INTR, "write 0x%08x to IGU addr 0x%x\n",
  529. cmd_data.sb_id_and_flags, igu_addr);
  530. REG_WR(bp, igu_addr, cmd_data.sb_id_and_flags);
  531. /* Make sure that ACK is written */
  532. mmiowb();
  533. barrier();
  534. }
  535. static inline void bnx2x_hc_ack_sb(struct bnx2x *bp, u8 sb_id,
  536. u8 storm, u16 index, u8 op, u8 update)
  537. {
  538. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  539. COMMAND_REG_INT_ACK);
  540. struct igu_ack_register igu_ack;
  541. igu_ack.status_block_index = index;
  542. igu_ack.sb_id_and_flags =
  543. ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
  544. (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
  545. (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
  546. (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
  547. REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
  548. /* Make sure that ACK is written */
  549. mmiowb();
  550. barrier();
  551. }
  552. static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 storm,
  553. u16 index, u8 op, u8 update)
  554. {
  555. if (bp->common.int_block == INT_BLOCK_HC)
  556. bnx2x_hc_ack_sb(bp, igu_sb_id, storm, index, op, update);
  557. else {
  558. u8 segment;
  559. if (CHIP_INT_MODE_IS_BC(bp))
  560. segment = storm;
  561. else if (igu_sb_id != bp->igu_dsb_id)
  562. segment = IGU_SEG_ACCESS_DEF;
  563. else if (storm == ATTENTION_ID)
  564. segment = IGU_SEG_ACCESS_ATTN;
  565. else
  566. segment = IGU_SEG_ACCESS_DEF;
  567. bnx2x_igu_ack_sb(bp, igu_sb_id, segment, index, op, update);
  568. }
  569. }
  570. static inline u16 bnx2x_hc_ack_int(struct bnx2x *bp)
  571. {
  572. u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
  573. COMMAND_REG_SIMD_MASK);
  574. u32 result = REG_RD(bp, hc_addr);
  575. barrier();
  576. return result;
  577. }
  578. static inline u16 bnx2x_igu_ack_int(struct bnx2x *bp)
  579. {
  580. u32 igu_addr = (BAR_IGU_INTMEM + IGU_REG_SISR_MDPC_WMASK_LSB_UPPER*8);
  581. u32 result = REG_RD(bp, igu_addr);
  582. DP(NETIF_MSG_INTR, "read 0x%08x from IGU addr 0x%x\n",
  583. result, igu_addr);
  584. barrier();
  585. return result;
  586. }
  587. static inline u16 bnx2x_ack_int(struct bnx2x *bp)
  588. {
  589. barrier();
  590. if (bp->common.int_block == INT_BLOCK_HC)
  591. return bnx2x_hc_ack_int(bp);
  592. else
  593. return bnx2x_igu_ack_int(bp);
  594. }
  595. static inline int bnx2x_has_tx_work_unload(struct bnx2x_fp_txdata *txdata)
  596. {
  597. /* Tell compiler that consumer and producer can change */
  598. barrier();
  599. return txdata->tx_pkt_prod != txdata->tx_pkt_cons;
  600. }
  601. static inline u16 bnx2x_tx_avail(struct bnx2x *bp,
  602. struct bnx2x_fp_txdata *txdata)
  603. {
  604. s16 used;
  605. u16 prod;
  606. u16 cons;
  607. prod = txdata->tx_bd_prod;
  608. cons = txdata->tx_bd_cons;
  609. /* NUM_TX_RINGS = number of "next-page" entries
  610. It will be used as a threshold */
  611. used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
  612. #ifdef BNX2X_STOP_ON_ERROR
  613. WARN_ON(used < 0);
  614. WARN_ON(used > bp->tx_ring_size);
  615. WARN_ON((bp->tx_ring_size - used) > MAX_TX_AVAIL);
  616. #endif
  617. return (s16)(bp->tx_ring_size) - used;
  618. }
  619. static inline int bnx2x_tx_queue_has_work(struct bnx2x_fp_txdata *txdata)
  620. {
  621. u16 hw_cons;
  622. /* Tell compiler that status block fields can change */
  623. barrier();
  624. hw_cons = le16_to_cpu(*txdata->tx_cons_sb);
  625. return hw_cons != txdata->tx_pkt_cons;
  626. }
  627. static inline bool bnx2x_has_tx_work(struct bnx2x_fastpath *fp)
  628. {
  629. u8 cos;
  630. for_each_cos_in_tx_queue(fp, cos)
  631. if (bnx2x_tx_queue_has_work(fp->txdata_ptr[cos]))
  632. return true;
  633. return false;
  634. }
  635. static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
  636. {
  637. u16 rx_cons_sb;
  638. /* Tell compiler that status block fields can change */
  639. barrier();
  640. rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
  641. if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
  642. rx_cons_sb++;
  643. return (fp->rx_comp_cons != rx_cons_sb);
  644. }
  645. /**
  646. * bnx2x_tx_disable - disables tx from stack point of view
  647. *
  648. * @bp: driver handle
  649. */
  650. static inline void bnx2x_tx_disable(struct bnx2x *bp)
  651. {
  652. netif_tx_disable(bp->dev);
  653. netif_carrier_off(bp->dev);
  654. }
  655. static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
  656. struct bnx2x_fastpath *fp, u16 index)
  657. {
  658. struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
  659. struct page *page = sw_buf->page;
  660. struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
  661. /* Skip "next page" elements */
  662. if (!page)
  663. return;
  664. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(sw_buf, mapping),
  665. SGE_PAGE_SIZE*PAGES_PER_SGE, DMA_FROM_DEVICE);
  666. __free_pages(page, PAGES_PER_SGE_SHIFT);
  667. sw_buf->page = NULL;
  668. sge->addr_hi = 0;
  669. sge->addr_lo = 0;
  670. }
  671. static inline void bnx2x_add_all_napi(struct bnx2x *bp)
  672. {
  673. int i;
  674. bp->num_napi_queues = bp->num_queues;
  675. /* Add NAPI objects */
  676. for_each_napi_rx_queue(bp, i)
  677. netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
  678. bnx2x_poll, BNX2X_NAPI_WEIGHT);
  679. }
  680. static inline void bnx2x_del_all_napi(struct bnx2x *bp)
  681. {
  682. int i;
  683. for_each_napi_rx_queue(bp, i)
  684. netif_napi_del(&bnx2x_fp(bp, i, napi));
  685. }
  686. void bnx2x_set_int_mode(struct bnx2x *bp);
  687. static inline void bnx2x_disable_msi(struct bnx2x *bp)
  688. {
  689. if (bp->flags & USING_MSIX_FLAG) {
  690. pci_disable_msix(bp->pdev);
  691. bp->flags &= ~(USING_MSIX_FLAG | USING_SINGLE_MSIX_FLAG);
  692. } else if (bp->flags & USING_MSI_FLAG) {
  693. pci_disable_msi(bp->pdev);
  694. bp->flags &= ~USING_MSI_FLAG;
  695. }
  696. }
  697. static inline int bnx2x_calc_num_queues(struct bnx2x *bp)
  698. {
  699. return num_queues ?
  700. min_t(int, num_queues, BNX2X_MAX_QUEUES(bp)) :
  701. min_t(int, netif_get_num_default_rss_queues(),
  702. BNX2X_MAX_QUEUES(bp));
  703. }
  704. static inline void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
  705. {
  706. int i, j;
  707. for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
  708. int idx = RX_SGE_CNT * i - 1;
  709. for (j = 0; j < 2; j++) {
  710. BIT_VEC64_CLEAR_BIT(fp->sge_mask, idx);
  711. idx--;
  712. }
  713. }
  714. }
  715. static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
  716. {
  717. /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
  718. memset(fp->sge_mask, 0xff, sizeof(fp->sge_mask));
  719. /* Clear the two last indices in the page to 1:
  720. these are the indices that correspond to the "next" element,
  721. hence will never be indicated and should be removed from
  722. the calculations. */
  723. bnx2x_clear_sge_mask_next_elems(fp);
  724. }
  725. /* note that we are not allocating a new buffer,
  726. * we are just moving one from cons to prod
  727. * we are not creating a new mapping,
  728. * so there is no need to check for dma_mapping_error().
  729. */
  730. static inline void bnx2x_reuse_rx_data(struct bnx2x_fastpath *fp,
  731. u16 cons, u16 prod)
  732. {
  733. struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
  734. struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
  735. struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
  736. struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
  737. dma_unmap_addr_set(prod_rx_buf, mapping,
  738. dma_unmap_addr(cons_rx_buf, mapping));
  739. prod_rx_buf->data = cons_rx_buf->data;
  740. *prod_bd = *cons_bd;
  741. }
  742. /************************* Init ******************************************/
  743. /* returns func by VN for current port */
  744. static inline int func_by_vn(struct bnx2x *bp, int vn)
  745. {
  746. return 2 * vn + BP_PORT(bp);
  747. }
  748. static inline int bnx2x_config_rss_eth(struct bnx2x *bp, bool config_hash)
  749. {
  750. return bnx2x_config_rss_pf(bp, &bp->rss_conf_obj, config_hash);
  751. }
  752. /**
  753. * bnx2x_func_start - init function
  754. *
  755. * @bp: driver handle
  756. *
  757. * Must be called before sending CLIENT_SETUP for the first client.
  758. */
  759. static inline int bnx2x_func_start(struct bnx2x *bp)
  760. {
  761. struct bnx2x_func_state_params func_params = {NULL};
  762. struct bnx2x_func_start_params *start_params =
  763. &func_params.params.start;
  764. /* Prepare parameters for function state transitions */
  765. __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
  766. func_params.f_obj = &bp->func_obj;
  767. func_params.cmd = BNX2X_F_CMD_START;
  768. /* Function parameters */
  769. start_params->mf_mode = bp->mf_mode;
  770. start_params->sd_vlan_tag = bp->mf_ov;
  771. if (CHIP_IS_E2(bp) || CHIP_IS_E3(bp))
  772. start_params->network_cos_mode = STATIC_COS;
  773. else /* CHIP_IS_E1X */
  774. start_params->network_cos_mode = FW_WRR;
  775. return bnx2x_func_state_change(bp, &func_params);
  776. }
  777. /**
  778. * bnx2x_set_fw_mac_addr - fill in a MAC address in FW format
  779. *
  780. * @fw_hi: pointer to upper part
  781. * @fw_mid: pointer to middle part
  782. * @fw_lo: pointer to lower part
  783. * @mac: pointer to MAC address
  784. */
  785. static inline void bnx2x_set_fw_mac_addr(u16 *fw_hi, u16 *fw_mid, u16 *fw_lo,
  786. u8 *mac)
  787. {
  788. ((u8 *)fw_hi)[0] = mac[1];
  789. ((u8 *)fw_hi)[1] = mac[0];
  790. ((u8 *)fw_mid)[0] = mac[3];
  791. ((u8 *)fw_mid)[1] = mac[2];
  792. ((u8 *)fw_lo)[0] = mac[5];
  793. ((u8 *)fw_lo)[1] = mac[4];
  794. }
  795. static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
  796. struct bnx2x_fastpath *fp, int last)
  797. {
  798. int i;
  799. if (fp->disable_tpa)
  800. return;
  801. for (i = 0; i < last; i++)
  802. bnx2x_free_rx_sge(bp, fp, i);
  803. }
  804. static inline void bnx2x_set_next_page_rx_bd(struct bnx2x_fastpath *fp)
  805. {
  806. int i;
  807. for (i = 1; i <= NUM_RX_RINGS; i++) {
  808. struct eth_rx_bd *rx_bd;
  809. rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
  810. rx_bd->addr_hi =
  811. cpu_to_le32(U64_HI(fp->rx_desc_mapping +
  812. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  813. rx_bd->addr_lo =
  814. cpu_to_le32(U64_LO(fp->rx_desc_mapping +
  815. BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
  816. }
  817. }
  818. /* Statistics ID are global per chip/path, while Client IDs for E1x are per
  819. * port.
  820. */
  821. static inline u8 bnx2x_stats_id(struct bnx2x_fastpath *fp)
  822. {
  823. struct bnx2x *bp = fp->bp;
  824. if (!CHIP_IS_E1x(bp)) {
  825. #ifdef BCM_CNIC
  826. /* there are special statistics counters for FCoE 136..140 */
  827. if (IS_FCOE_FP(fp))
  828. return bp->cnic_base_cl_id + (bp->pf_num >> 1);
  829. #endif
  830. return fp->cl_id;
  831. }
  832. return fp->cl_id + BP_PORT(bp) * FP_SB_MAX_E1x;
  833. }
  834. static inline void bnx2x_init_vlan_mac_fp_objs(struct bnx2x_fastpath *fp,
  835. bnx2x_obj_type obj_type)
  836. {
  837. struct bnx2x *bp = fp->bp;
  838. /* Configure classification DBs */
  839. bnx2x_init_mac_obj(bp, &bnx2x_sp_obj(bp, fp).mac_obj, fp->cl_id,
  840. fp->cid, BP_FUNC(bp), bnx2x_sp(bp, mac_rdata),
  841. bnx2x_sp_mapping(bp, mac_rdata),
  842. BNX2X_FILTER_MAC_PENDING,
  843. &bp->sp_state, obj_type,
  844. &bp->macs_pool);
  845. }
  846. /**
  847. * bnx2x_get_path_func_num - get number of active functions
  848. *
  849. * @bp: driver handle
  850. *
  851. * Calculates the number of active (not hidden) functions on the
  852. * current path.
  853. */
  854. static inline u8 bnx2x_get_path_func_num(struct bnx2x *bp)
  855. {
  856. u8 func_num = 0, i;
  857. /* 57710 has only one function per-port */
  858. if (CHIP_IS_E1(bp))
  859. return 1;
  860. /* Calculate a number of functions enabled on the current
  861. * PATH/PORT.
  862. */
  863. if (CHIP_REV_IS_SLOW(bp)) {
  864. if (IS_MF(bp))
  865. func_num = 4;
  866. else
  867. func_num = 2;
  868. } else {
  869. for (i = 0; i < E1H_FUNC_MAX / 2; i++) {
  870. u32 func_config =
  871. MF_CFG_RD(bp,
  872. func_mf_config[BP_PORT(bp) + 2 * i].
  873. config);
  874. func_num +=
  875. ((func_config & FUNC_MF_CFG_FUNC_HIDE) ? 0 : 1);
  876. }
  877. }
  878. WARN_ON(!func_num);
  879. return func_num;
  880. }
  881. static inline void bnx2x_init_bp_objs(struct bnx2x *bp)
  882. {
  883. /* RX_MODE controlling object */
  884. bnx2x_init_rx_mode_obj(bp, &bp->rx_mode_obj);
  885. /* multicast configuration controlling object */
  886. bnx2x_init_mcast_obj(bp, &bp->mcast_obj, bp->fp->cl_id, bp->fp->cid,
  887. BP_FUNC(bp), BP_FUNC(bp),
  888. bnx2x_sp(bp, mcast_rdata),
  889. bnx2x_sp_mapping(bp, mcast_rdata),
  890. BNX2X_FILTER_MCAST_PENDING, &bp->sp_state,
  891. BNX2X_OBJ_TYPE_RX);
  892. /* Setup CAM credit pools */
  893. bnx2x_init_mac_credit_pool(bp, &bp->macs_pool, BP_FUNC(bp),
  894. bnx2x_get_path_func_num(bp));
  895. /* RSS configuration object */
  896. bnx2x_init_rss_config_obj(bp, &bp->rss_conf_obj, bp->fp->cl_id,
  897. bp->fp->cid, BP_FUNC(bp), BP_FUNC(bp),
  898. bnx2x_sp(bp, rss_rdata),
  899. bnx2x_sp_mapping(bp, rss_rdata),
  900. BNX2X_FILTER_RSS_CONF_PENDING, &bp->sp_state,
  901. BNX2X_OBJ_TYPE_RX);
  902. }
  903. static inline u8 bnx2x_fp_qzone_id(struct bnx2x_fastpath *fp)
  904. {
  905. if (CHIP_IS_E1x(fp->bp))
  906. return fp->cl_id + BP_PORT(fp->bp) * ETH_MAX_RX_CLIENTS_E1H;
  907. else
  908. return fp->cl_id;
  909. }
  910. static inline u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
  911. {
  912. struct bnx2x *bp = fp->bp;
  913. if (!CHIP_IS_E1x(bp))
  914. return USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
  915. else
  916. return USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
  917. }
  918. static inline void bnx2x_init_txdata(struct bnx2x *bp,
  919. struct bnx2x_fp_txdata *txdata, u32 cid,
  920. int txq_index, __le16 *tx_cons_sb,
  921. struct bnx2x_fastpath *fp)
  922. {
  923. txdata->cid = cid;
  924. txdata->txq_index = txq_index;
  925. txdata->tx_cons_sb = tx_cons_sb;
  926. txdata->parent_fp = fp;
  927. DP(NETIF_MSG_IFUP, "created tx data cid %d, txq %d\n",
  928. txdata->cid, txdata->txq_index);
  929. }
  930. #ifdef BCM_CNIC
  931. static inline u8 bnx2x_cnic_eth_cl_id(struct bnx2x *bp, u8 cl_idx)
  932. {
  933. return bp->cnic_base_cl_id + cl_idx +
  934. (bp->pf_num >> 1) * BNX2X_MAX_CNIC_ETH_CL_ID_IDX;
  935. }
  936. static inline u8 bnx2x_cnic_fw_sb_id(struct bnx2x *bp)
  937. {
  938. /* the 'first' id is allocated for the cnic */
  939. return bp->base_fw_ndsb;
  940. }
  941. static inline u8 bnx2x_cnic_igu_sb_id(struct bnx2x *bp)
  942. {
  943. return bp->igu_base_sb;
  944. }
  945. static inline void bnx2x_init_fcoe_fp(struct bnx2x *bp)
  946. {
  947. struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
  948. unsigned long q_type = 0;
  949. bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
  950. bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
  951. BNX2X_FCOE_ETH_CL_ID_IDX);
  952. bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
  953. bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
  954. bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
  955. bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
  956. bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
  957. fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
  958. fp);
  959. DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
  960. /* qZone id equals to FW (per path) client id */
  961. bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
  962. /* init shortcut */
  963. bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
  964. bnx2x_rx_ustorm_prods_offset(fp);
  965. /* Configure Queue State object */
  966. __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
  967. __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
  968. /* No multi-CoS for FCoE L2 client */
  969. BUG_ON(fp->max_cos != 1);
  970. bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
  971. &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
  972. bnx2x_sp_mapping(bp, q_rdata), q_type);
  973. DP(NETIF_MSG_IFUP,
  974. "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
  975. fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
  976. fp->igu_sb_id);
  977. }
  978. #endif
  979. static inline int bnx2x_clean_tx_queue(struct bnx2x *bp,
  980. struct bnx2x_fp_txdata *txdata)
  981. {
  982. int cnt = 1000;
  983. while (bnx2x_has_tx_work_unload(txdata)) {
  984. if (!cnt) {
  985. BNX2X_ERR("timeout waiting for queue[%d]: txdata->tx_pkt_prod(%d) != txdata->tx_pkt_cons(%d)\n",
  986. txdata->txq_index, txdata->tx_pkt_prod,
  987. txdata->tx_pkt_cons);
  988. #ifdef BNX2X_STOP_ON_ERROR
  989. bnx2x_panic();
  990. return -EBUSY;
  991. #else
  992. break;
  993. #endif
  994. }
  995. cnt--;
  996. usleep_range(1000, 1000);
  997. }
  998. return 0;
  999. }
  1000. int bnx2x_get_link_cfg_idx(struct bnx2x *bp);
  1001. static inline void __storm_memset_struct(struct bnx2x *bp,
  1002. u32 addr, size_t size, u32 *data)
  1003. {
  1004. int i;
  1005. for (i = 0; i < size/4; i++)
  1006. REG_WR(bp, addr + (i * 4), data[i]);
  1007. }
  1008. /**
  1009. * bnx2x_wait_sp_comp - wait for the outstanding SP commands.
  1010. *
  1011. * @bp: driver handle
  1012. * @mask: bits that need to be cleared
  1013. */
  1014. static inline bool bnx2x_wait_sp_comp(struct bnx2x *bp, unsigned long mask)
  1015. {
  1016. int tout = 5000; /* Wait for 5 secs tops */
  1017. while (tout--) {
  1018. smp_mb();
  1019. netif_addr_lock_bh(bp->dev);
  1020. if (!(bp->sp_state & mask)) {
  1021. netif_addr_unlock_bh(bp->dev);
  1022. return true;
  1023. }
  1024. netif_addr_unlock_bh(bp->dev);
  1025. usleep_range(1000, 1000);
  1026. }
  1027. smp_mb();
  1028. netif_addr_lock_bh(bp->dev);
  1029. if (bp->sp_state & mask) {
  1030. BNX2X_ERR("Filtering completion timed out. sp_state 0x%lx, mask 0x%lx\n",
  1031. bp->sp_state, mask);
  1032. netif_addr_unlock_bh(bp->dev);
  1033. return false;
  1034. }
  1035. netif_addr_unlock_bh(bp->dev);
  1036. return true;
  1037. }
  1038. /**
  1039. * bnx2x_set_ctx_validation - set CDU context validation values
  1040. *
  1041. * @bp: driver handle
  1042. * @cxt: context of the connection on the host memory
  1043. * @cid: SW CID of the connection to be configured
  1044. */
  1045. void bnx2x_set_ctx_validation(struct bnx2x *bp, struct eth_context *cxt,
  1046. u32 cid);
  1047. void bnx2x_update_coalesce_sb_index(struct bnx2x *bp, u8 fw_sb_id,
  1048. u8 sb_index, u8 disable, u16 usec);
  1049. void bnx2x_acquire_phy_lock(struct bnx2x *bp);
  1050. void bnx2x_release_phy_lock(struct bnx2x *bp);
  1051. /**
  1052. * bnx2x_extract_max_cfg - extract MAX BW part from MF configuration.
  1053. *
  1054. * @bp: driver handle
  1055. * @mf_cfg: MF configuration
  1056. *
  1057. */
  1058. static inline u16 bnx2x_extract_max_cfg(struct bnx2x *bp, u32 mf_cfg)
  1059. {
  1060. u16 max_cfg = (mf_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
  1061. FUNC_MF_CFG_MAX_BW_SHIFT;
  1062. if (!max_cfg) {
  1063. DP(NETIF_MSG_IFUP | BNX2X_MSG_ETHTOOL,
  1064. "Max BW configured to 0 - using 100 instead\n");
  1065. max_cfg = 100;
  1066. }
  1067. return max_cfg;
  1068. }
  1069. /* checks if HW supports GRO for given MTU */
  1070. static inline bool bnx2x_mtu_allows_gro(int mtu)
  1071. {
  1072. /* gro frags per page */
  1073. int fpp = SGE_PAGE_SIZE / (mtu - ETH_MAX_TPA_HEADER_SIZE);
  1074. /*
  1075. * 1. number of frags should not grow above MAX_SKB_FRAGS
  1076. * 2. frag must fit the page
  1077. */
  1078. return mtu <= SGE_PAGE_SIZE && (U_ETH_SGL_SIZE * fpp) <= MAX_SKB_FRAGS;
  1079. }
  1080. #ifdef BCM_CNIC
  1081. /**
  1082. * bnx2x_get_iscsi_info - update iSCSI params according to licensing info.
  1083. *
  1084. * @bp: driver handle
  1085. *
  1086. */
  1087. void bnx2x_get_iscsi_info(struct bnx2x *bp);
  1088. #endif
  1089. /**
  1090. * bnx2x_link_sync_notify - send notification to other functions.
  1091. *
  1092. * @bp: driver handle
  1093. *
  1094. */
  1095. static inline void bnx2x_link_sync_notify(struct bnx2x *bp)
  1096. {
  1097. int func;
  1098. int vn;
  1099. /* Set the attention towards other drivers on the same port */
  1100. for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
  1101. if (vn == BP_VN(bp))
  1102. continue;
  1103. func = func_by_vn(bp, vn);
  1104. REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
  1105. (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
  1106. }
  1107. }
  1108. /**
  1109. * bnx2x_update_drv_flags - update flags in shmem
  1110. *
  1111. * @bp: driver handle
  1112. * @flags: flags to update
  1113. * @set: set or clear
  1114. *
  1115. */
  1116. static inline void bnx2x_update_drv_flags(struct bnx2x *bp, u32 flags, u32 set)
  1117. {
  1118. if (SHMEM2_HAS(bp, drv_flags)) {
  1119. u32 drv_flags;
  1120. bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1121. drv_flags = SHMEM2_RD(bp, drv_flags);
  1122. if (set)
  1123. SET_FLAGS(drv_flags, flags);
  1124. else
  1125. RESET_FLAGS(drv_flags, flags);
  1126. SHMEM2_WR(bp, drv_flags, drv_flags);
  1127. DP(NETIF_MSG_IFUP, "drv_flags 0x%08x\n", drv_flags);
  1128. bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_DRV_FLAGS);
  1129. }
  1130. }
  1131. static inline bool bnx2x_is_valid_ether_addr(struct bnx2x *bp, u8 *addr)
  1132. {
  1133. if (is_valid_ether_addr(addr))
  1134. return true;
  1135. #ifdef BCM_CNIC
  1136. if (is_zero_ether_addr(addr) &&
  1137. (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp)))
  1138. return true;
  1139. #endif
  1140. return false;
  1141. }
  1142. #endif /* BNX2X_CMN_H */