flexcan.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/platform/flexcan.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/pinctrl/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0xf)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN error and status register (ESR) bits */
  90. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  91. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  92. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  93. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  94. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  95. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  96. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  97. #define FLEXCAN_ESR_STF_ERR BIT(10)
  98. #define FLEXCAN_ESR_TX_WRN BIT(9)
  99. #define FLEXCAN_ESR_RX_WRN BIT(8)
  100. #define FLEXCAN_ESR_IDLE BIT(7)
  101. #define FLEXCAN_ESR_TXRX BIT(6)
  102. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  103. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  105. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  106. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  107. #define FLEXCAN_ESR_ERR_INT BIT(1)
  108. #define FLEXCAN_ESR_WAK_INT BIT(0)
  109. #define FLEXCAN_ESR_ERR_BUS \
  110. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  111. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  112. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  113. #define FLEXCAN_ESR_ERR_STATE \
  114. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  115. #define FLEXCAN_ESR_ERR_ALL \
  116. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  117. #define FLEXCAN_ESR_ALL_INT \
  118. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  119. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  120. /* FLEXCAN interrupt flag register (IFLAG) bits */
  121. #define FLEXCAN_TX_BUF_ID 8
  122. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  123. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  124. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  125. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  126. #define FLEXCAN_IFLAG_DEFAULT \
  127. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  128. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  129. /* FLEXCAN message buffers */
  130. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  131. #define FLEXCAN_MB_CNT_SRR BIT(22)
  132. #define FLEXCAN_MB_CNT_IDE BIT(21)
  133. #define FLEXCAN_MB_CNT_RTR BIT(20)
  134. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  135. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  136. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  137. /* Structure of the message buffer */
  138. struct flexcan_mb {
  139. u32 can_ctrl;
  140. u32 can_id;
  141. u32 data[2];
  142. };
  143. /* Structure of the hardware registers */
  144. struct flexcan_regs {
  145. u32 mcr; /* 0x00 */
  146. u32 ctrl; /* 0x04 */
  147. u32 timer; /* 0x08 */
  148. u32 _reserved1; /* 0x0c */
  149. u32 rxgmask; /* 0x10 */
  150. u32 rx14mask; /* 0x14 */
  151. u32 rx15mask; /* 0x18 */
  152. u32 ecr; /* 0x1c */
  153. u32 esr; /* 0x20 */
  154. u32 imask2; /* 0x24 */
  155. u32 imask1; /* 0x28 */
  156. u32 iflag2; /* 0x2c */
  157. u32 iflag1; /* 0x30 */
  158. u32 crl2; /* 0x34 */
  159. u32 esr2; /* 0x38 */
  160. u32 imeur; /* 0x3c */
  161. u32 lrfr; /* 0x40 */
  162. u32 crcr; /* 0x44 */
  163. u32 rxfgmask; /* 0x48 */
  164. u32 rxfir; /* 0x4c */
  165. u32 _reserved3[12];
  166. struct flexcan_mb cantxfg[64];
  167. };
  168. struct flexcan_devtype_data {
  169. u32 hw_ver; /* hardware controller version */
  170. };
  171. struct flexcan_priv {
  172. struct can_priv can;
  173. struct net_device *dev;
  174. struct napi_struct napi;
  175. void __iomem *base;
  176. u32 reg_esr;
  177. u32 reg_ctrl_default;
  178. struct clk *clk_ipg;
  179. struct clk *clk_per;
  180. struct flexcan_platform_data *pdata;
  181. const struct flexcan_devtype_data *devtype_data;
  182. };
  183. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  184. .hw_ver = 3,
  185. };
  186. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  187. .hw_ver = 10,
  188. };
  189. static const struct can_bittiming_const flexcan_bittiming_const = {
  190. .name = DRV_NAME,
  191. .tseg1_min = 4,
  192. .tseg1_max = 16,
  193. .tseg2_min = 2,
  194. .tseg2_max = 8,
  195. .sjw_max = 4,
  196. .brp_min = 1,
  197. .brp_max = 256,
  198. .brp_inc = 1,
  199. };
  200. /*
  201. * Abstract off the read/write for arm versus ppc.
  202. */
  203. #if defined(__BIG_ENDIAN)
  204. static inline u32 flexcan_read(void __iomem *addr)
  205. {
  206. return in_be32(addr);
  207. }
  208. static inline void flexcan_write(u32 val, void __iomem *addr)
  209. {
  210. out_be32(addr, val);
  211. }
  212. #else
  213. static inline u32 flexcan_read(void __iomem *addr)
  214. {
  215. return readl(addr);
  216. }
  217. static inline void flexcan_write(u32 val, void __iomem *addr)
  218. {
  219. writel(val, addr);
  220. }
  221. #endif
  222. /*
  223. * Swtich transceiver on or off
  224. */
  225. static void flexcan_transceiver_switch(const struct flexcan_priv *priv, int on)
  226. {
  227. if (priv->pdata && priv->pdata->transceiver_switch)
  228. priv->pdata->transceiver_switch(on);
  229. }
  230. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  231. u32 reg_esr)
  232. {
  233. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  234. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  235. }
  236. static inline void flexcan_chip_enable(struct flexcan_priv *priv)
  237. {
  238. struct flexcan_regs __iomem *regs = priv->base;
  239. u32 reg;
  240. reg = flexcan_read(&regs->mcr);
  241. reg &= ~FLEXCAN_MCR_MDIS;
  242. flexcan_write(reg, &regs->mcr);
  243. udelay(10);
  244. }
  245. static inline void flexcan_chip_disable(struct flexcan_priv *priv)
  246. {
  247. struct flexcan_regs __iomem *regs = priv->base;
  248. u32 reg;
  249. reg = flexcan_read(&regs->mcr);
  250. reg |= FLEXCAN_MCR_MDIS;
  251. flexcan_write(reg, &regs->mcr);
  252. }
  253. static int flexcan_get_berr_counter(const struct net_device *dev,
  254. struct can_berr_counter *bec)
  255. {
  256. const struct flexcan_priv *priv = netdev_priv(dev);
  257. struct flexcan_regs __iomem *regs = priv->base;
  258. u32 reg = flexcan_read(&regs->ecr);
  259. bec->txerr = (reg >> 0) & 0xff;
  260. bec->rxerr = (reg >> 8) & 0xff;
  261. return 0;
  262. }
  263. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  264. {
  265. const struct flexcan_priv *priv = netdev_priv(dev);
  266. struct flexcan_regs __iomem *regs = priv->base;
  267. struct can_frame *cf = (struct can_frame *)skb->data;
  268. u32 can_id;
  269. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  270. if (can_dropped_invalid_skb(dev, skb))
  271. return NETDEV_TX_OK;
  272. netif_stop_queue(dev);
  273. if (cf->can_id & CAN_EFF_FLAG) {
  274. can_id = cf->can_id & CAN_EFF_MASK;
  275. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  276. } else {
  277. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  278. }
  279. if (cf->can_id & CAN_RTR_FLAG)
  280. ctrl |= FLEXCAN_MB_CNT_RTR;
  281. if (cf->can_dlc > 0) {
  282. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  283. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  284. }
  285. if (cf->can_dlc > 3) {
  286. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  287. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  288. }
  289. can_put_echo_skb(skb, dev, 0);
  290. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  291. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  292. return NETDEV_TX_OK;
  293. }
  294. static void do_bus_err(struct net_device *dev,
  295. struct can_frame *cf, u32 reg_esr)
  296. {
  297. struct flexcan_priv *priv = netdev_priv(dev);
  298. int rx_errors = 0, tx_errors = 0;
  299. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  300. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  301. netdev_dbg(dev, "BIT1_ERR irq\n");
  302. cf->data[2] |= CAN_ERR_PROT_BIT1;
  303. tx_errors = 1;
  304. }
  305. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  306. netdev_dbg(dev, "BIT0_ERR irq\n");
  307. cf->data[2] |= CAN_ERR_PROT_BIT0;
  308. tx_errors = 1;
  309. }
  310. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  311. netdev_dbg(dev, "ACK_ERR irq\n");
  312. cf->can_id |= CAN_ERR_ACK;
  313. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  314. tx_errors = 1;
  315. }
  316. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  317. netdev_dbg(dev, "CRC_ERR irq\n");
  318. cf->data[2] |= CAN_ERR_PROT_BIT;
  319. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  320. rx_errors = 1;
  321. }
  322. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  323. netdev_dbg(dev, "FRM_ERR irq\n");
  324. cf->data[2] |= CAN_ERR_PROT_FORM;
  325. rx_errors = 1;
  326. }
  327. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  328. netdev_dbg(dev, "STF_ERR irq\n");
  329. cf->data[2] |= CAN_ERR_PROT_STUFF;
  330. rx_errors = 1;
  331. }
  332. priv->can.can_stats.bus_error++;
  333. if (rx_errors)
  334. dev->stats.rx_errors++;
  335. if (tx_errors)
  336. dev->stats.tx_errors++;
  337. }
  338. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  339. {
  340. struct sk_buff *skb;
  341. struct can_frame *cf;
  342. skb = alloc_can_err_skb(dev, &cf);
  343. if (unlikely(!skb))
  344. return 0;
  345. do_bus_err(dev, cf, reg_esr);
  346. netif_receive_skb(skb);
  347. dev->stats.rx_packets++;
  348. dev->stats.rx_bytes += cf->can_dlc;
  349. return 1;
  350. }
  351. static void do_state(struct net_device *dev,
  352. struct can_frame *cf, enum can_state new_state)
  353. {
  354. struct flexcan_priv *priv = netdev_priv(dev);
  355. struct can_berr_counter bec;
  356. flexcan_get_berr_counter(dev, &bec);
  357. switch (priv->can.state) {
  358. case CAN_STATE_ERROR_ACTIVE:
  359. /*
  360. * from: ERROR_ACTIVE
  361. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  362. * => : there was a warning int
  363. */
  364. if (new_state >= CAN_STATE_ERROR_WARNING &&
  365. new_state <= CAN_STATE_BUS_OFF) {
  366. netdev_dbg(dev, "Error Warning IRQ\n");
  367. priv->can.can_stats.error_warning++;
  368. cf->can_id |= CAN_ERR_CRTL;
  369. cf->data[1] = (bec.txerr > bec.rxerr) ?
  370. CAN_ERR_CRTL_TX_WARNING :
  371. CAN_ERR_CRTL_RX_WARNING;
  372. }
  373. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  374. /*
  375. * from: ERROR_ACTIVE, ERROR_WARNING
  376. * to : ERROR_PASSIVE, BUS_OFF
  377. * => : error passive int
  378. */
  379. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  380. new_state <= CAN_STATE_BUS_OFF) {
  381. netdev_dbg(dev, "Error Passive IRQ\n");
  382. priv->can.can_stats.error_passive++;
  383. cf->can_id |= CAN_ERR_CRTL;
  384. cf->data[1] = (bec.txerr > bec.rxerr) ?
  385. CAN_ERR_CRTL_TX_PASSIVE :
  386. CAN_ERR_CRTL_RX_PASSIVE;
  387. }
  388. break;
  389. case CAN_STATE_BUS_OFF:
  390. netdev_err(dev, "BUG! "
  391. "hardware recovered automatically from BUS_OFF\n");
  392. break;
  393. default:
  394. break;
  395. }
  396. /* process state changes depending on the new state */
  397. switch (new_state) {
  398. case CAN_STATE_ERROR_ACTIVE:
  399. netdev_dbg(dev, "Error Active\n");
  400. cf->can_id |= CAN_ERR_PROT;
  401. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  402. break;
  403. case CAN_STATE_BUS_OFF:
  404. cf->can_id |= CAN_ERR_BUSOFF;
  405. can_bus_off(dev);
  406. break;
  407. default:
  408. break;
  409. }
  410. }
  411. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  412. {
  413. struct flexcan_priv *priv = netdev_priv(dev);
  414. struct sk_buff *skb;
  415. struct can_frame *cf;
  416. enum can_state new_state;
  417. int flt;
  418. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  419. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  420. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  421. FLEXCAN_ESR_RX_WRN))))
  422. new_state = CAN_STATE_ERROR_ACTIVE;
  423. else
  424. new_state = CAN_STATE_ERROR_WARNING;
  425. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  426. new_state = CAN_STATE_ERROR_PASSIVE;
  427. else
  428. new_state = CAN_STATE_BUS_OFF;
  429. /* state hasn't changed */
  430. if (likely(new_state == priv->can.state))
  431. return 0;
  432. skb = alloc_can_err_skb(dev, &cf);
  433. if (unlikely(!skb))
  434. return 0;
  435. do_state(dev, cf, new_state);
  436. priv->can.state = new_state;
  437. netif_receive_skb(skb);
  438. dev->stats.rx_packets++;
  439. dev->stats.rx_bytes += cf->can_dlc;
  440. return 1;
  441. }
  442. static void flexcan_read_fifo(const struct net_device *dev,
  443. struct can_frame *cf)
  444. {
  445. const struct flexcan_priv *priv = netdev_priv(dev);
  446. struct flexcan_regs __iomem *regs = priv->base;
  447. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  448. u32 reg_ctrl, reg_id;
  449. reg_ctrl = flexcan_read(&mb->can_ctrl);
  450. reg_id = flexcan_read(&mb->can_id);
  451. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  452. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  453. else
  454. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  455. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  456. cf->can_id |= CAN_RTR_FLAG;
  457. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  458. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  459. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  460. /* mark as read */
  461. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  462. flexcan_read(&regs->timer);
  463. }
  464. static int flexcan_read_frame(struct net_device *dev)
  465. {
  466. struct net_device_stats *stats = &dev->stats;
  467. struct can_frame *cf;
  468. struct sk_buff *skb;
  469. skb = alloc_can_skb(dev, &cf);
  470. if (unlikely(!skb)) {
  471. stats->rx_dropped++;
  472. return 0;
  473. }
  474. flexcan_read_fifo(dev, cf);
  475. netif_receive_skb(skb);
  476. stats->rx_packets++;
  477. stats->rx_bytes += cf->can_dlc;
  478. return 1;
  479. }
  480. static int flexcan_poll(struct napi_struct *napi, int quota)
  481. {
  482. struct net_device *dev = napi->dev;
  483. const struct flexcan_priv *priv = netdev_priv(dev);
  484. struct flexcan_regs __iomem *regs = priv->base;
  485. u32 reg_iflag1, reg_esr;
  486. int work_done = 0;
  487. /*
  488. * The error bits are cleared on read,
  489. * use saved value from irq handler.
  490. */
  491. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  492. /* handle state changes */
  493. work_done += flexcan_poll_state(dev, reg_esr);
  494. /* handle RX-FIFO */
  495. reg_iflag1 = flexcan_read(&regs->iflag1);
  496. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  497. work_done < quota) {
  498. work_done += flexcan_read_frame(dev);
  499. reg_iflag1 = flexcan_read(&regs->iflag1);
  500. }
  501. /* report bus errors */
  502. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  503. work_done += flexcan_poll_bus_err(dev, reg_esr);
  504. if (work_done < quota) {
  505. napi_complete(napi);
  506. /* enable IRQs */
  507. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  508. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  509. }
  510. return work_done;
  511. }
  512. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  513. {
  514. struct net_device *dev = dev_id;
  515. struct net_device_stats *stats = &dev->stats;
  516. struct flexcan_priv *priv = netdev_priv(dev);
  517. struct flexcan_regs __iomem *regs = priv->base;
  518. u32 reg_iflag1, reg_esr;
  519. reg_iflag1 = flexcan_read(&regs->iflag1);
  520. reg_esr = flexcan_read(&regs->esr);
  521. /* ACK all bus error and state change IRQ sources */
  522. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  523. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  524. /*
  525. * schedule NAPI in case of:
  526. * - rx IRQ
  527. * - state change IRQ
  528. * - bus error IRQ and bus error reporting is activated
  529. */
  530. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  531. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  532. flexcan_has_and_handle_berr(priv, reg_esr)) {
  533. /*
  534. * The error bits are cleared on read,
  535. * save them for later use.
  536. */
  537. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  538. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  539. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  540. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  541. &regs->ctrl);
  542. napi_schedule(&priv->napi);
  543. }
  544. /* FIFO overflow */
  545. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  546. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  547. dev->stats.rx_over_errors++;
  548. dev->stats.rx_errors++;
  549. }
  550. /* transmission complete interrupt */
  551. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  552. stats->tx_bytes += can_get_echo_skb(dev, 0);
  553. stats->tx_packets++;
  554. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  555. netif_wake_queue(dev);
  556. }
  557. return IRQ_HANDLED;
  558. }
  559. static void flexcan_set_bittiming(struct net_device *dev)
  560. {
  561. const struct flexcan_priv *priv = netdev_priv(dev);
  562. const struct can_bittiming *bt = &priv->can.bittiming;
  563. struct flexcan_regs __iomem *regs = priv->base;
  564. u32 reg;
  565. reg = flexcan_read(&regs->ctrl);
  566. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  567. FLEXCAN_CTRL_RJW(0x3) |
  568. FLEXCAN_CTRL_PSEG1(0x7) |
  569. FLEXCAN_CTRL_PSEG2(0x7) |
  570. FLEXCAN_CTRL_PROPSEG(0x7) |
  571. FLEXCAN_CTRL_LPB |
  572. FLEXCAN_CTRL_SMP |
  573. FLEXCAN_CTRL_LOM);
  574. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  575. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  576. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  577. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  578. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  579. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  580. reg |= FLEXCAN_CTRL_LPB;
  581. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  582. reg |= FLEXCAN_CTRL_LOM;
  583. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  584. reg |= FLEXCAN_CTRL_SMP;
  585. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  586. flexcan_write(reg, &regs->ctrl);
  587. /* print chip status */
  588. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  589. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  590. }
  591. /*
  592. * flexcan_chip_start
  593. *
  594. * this functions is entered with clocks enabled
  595. *
  596. */
  597. static int flexcan_chip_start(struct net_device *dev)
  598. {
  599. struct flexcan_priv *priv = netdev_priv(dev);
  600. struct flexcan_regs __iomem *regs = priv->base;
  601. unsigned int i;
  602. int err;
  603. u32 reg_mcr, reg_ctrl;
  604. /* enable module */
  605. flexcan_chip_enable(priv);
  606. /* soft reset */
  607. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  608. udelay(10);
  609. reg_mcr = flexcan_read(&regs->mcr);
  610. if (reg_mcr & FLEXCAN_MCR_SOFTRST) {
  611. netdev_err(dev, "Failed to softreset can module (mcr=0x%08x)\n",
  612. reg_mcr);
  613. err = -ENODEV;
  614. goto out;
  615. }
  616. flexcan_set_bittiming(dev);
  617. /*
  618. * MCR
  619. *
  620. * enable freeze
  621. * enable fifo
  622. * halt now
  623. * only supervisor access
  624. * enable warning int
  625. * choose format C
  626. * disable local echo
  627. *
  628. */
  629. reg_mcr = flexcan_read(&regs->mcr);
  630. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  631. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  632. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS;
  633. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  634. flexcan_write(reg_mcr, &regs->mcr);
  635. /*
  636. * CTRL
  637. *
  638. * disable timer sync feature
  639. *
  640. * disable auto busoff recovery
  641. * transmit lowest buffer first
  642. *
  643. * enable tx and rx warning interrupt
  644. * enable bus off interrupt
  645. * (== FLEXCAN_CTRL_ERR_STATE)
  646. *
  647. * _note_: we enable the "error interrupt"
  648. * (FLEXCAN_CTRL_ERR_MSK), too. Otherwise we don't get any
  649. * warning or bus passive interrupts.
  650. */
  651. reg_ctrl = flexcan_read(&regs->ctrl);
  652. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  653. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  654. FLEXCAN_CTRL_ERR_STATE | FLEXCAN_CTRL_ERR_MSK;
  655. /* save for later use */
  656. priv->reg_ctrl_default = reg_ctrl;
  657. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  658. flexcan_write(reg_ctrl, &regs->ctrl);
  659. for (i = 0; i < ARRAY_SIZE(regs->cantxfg); i++) {
  660. flexcan_write(0, &regs->cantxfg[i].can_ctrl);
  661. flexcan_write(0, &regs->cantxfg[i].can_id);
  662. flexcan_write(0, &regs->cantxfg[i].data[0]);
  663. flexcan_write(0, &regs->cantxfg[i].data[1]);
  664. /* put MB into rx queue */
  665. flexcan_write(FLEXCAN_MB_CNT_CODE(0x4),
  666. &regs->cantxfg[i].can_ctrl);
  667. }
  668. /* acceptance mask/acceptance code (accept everything) */
  669. flexcan_write(0x0, &regs->rxgmask);
  670. flexcan_write(0x0, &regs->rx14mask);
  671. flexcan_write(0x0, &regs->rx15mask);
  672. if (priv->devtype_data->hw_ver >= 10)
  673. flexcan_write(0x0, &regs->rxfgmask);
  674. flexcan_transceiver_switch(priv, 1);
  675. /* synchronize with the can bus */
  676. reg_mcr = flexcan_read(&regs->mcr);
  677. reg_mcr &= ~FLEXCAN_MCR_HALT;
  678. flexcan_write(reg_mcr, &regs->mcr);
  679. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  680. /* enable FIFO interrupts */
  681. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  682. /* print chip status */
  683. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  684. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  685. return 0;
  686. out:
  687. flexcan_chip_disable(priv);
  688. return err;
  689. }
  690. /*
  691. * flexcan_chip_stop
  692. *
  693. * this functions is entered with clocks enabled
  694. *
  695. */
  696. static void flexcan_chip_stop(struct net_device *dev)
  697. {
  698. struct flexcan_priv *priv = netdev_priv(dev);
  699. struct flexcan_regs __iomem *regs = priv->base;
  700. u32 reg;
  701. /* Disable all interrupts */
  702. flexcan_write(0, &regs->imask1);
  703. /* Disable + halt module */
  704. reg = flexcan_read(&regs->mcr);
  705. reg |= FLEXCAN_MCR_MDIS | FLEXCAN_MCR_HALT;
  706. flexcan_write(reg, &regs->mcr);
  707. flexcan_transceiver_switch(priv, 0);
  708. priv->can.state = CAN_STATE_STOPPED;
  709. return;
  710. }
  711. static int flexcan_open(struct net_device *dev)
  712. {
  713. struct flexcan_priv *priv = netdev_priv(dev);
  714. int err;
  715. clk_prepare_enable(priv->clk_ipg);
  716. clk_prepare_enable(priv->clk_per);
  717. err = open_candev(dev);
  718. if (err)
  719. goto out;
  720. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  721. if (err)
  722. goto out_close;
  723. /* start chip and queuing */
  724. err = flexcan_chip_start(dev);
  725. if (err)
  726. goto out_close;
  727. napi_enable(&priv->napi);
  728. netif_start_queue(dev);
  729. return 0;
  730. out_close:
  731. close_candev(dev);
  732. out:
  733. clk_disable_unprepare(priv->clk_per);
  734. clk_disable_unprepare(priv->clk_ipg);
  735. return err;
  736. }
  737. static int flexcan_close(struct net_device *dev)
  738. {
  739. struct flexcan_priv *priv = netdev_priv(dev);
  740. netif_stop_queue(dev);
  741. napi_disable(&priv->napi);
  742. flexcan_chip_stop(dev);
  743. free_irq(dev->irq, dev);
  744. clk_disable_unprepare(priv->clk_per);
  745. clk_disable_unprepare(priv->clk_ipg);
  746. close_candev(dev);
  747. return 0;
  748. }
  749. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  750. {
  751. int err;
  752. switch (mode) {
  753. case CAN_MODE_START:
  754. err = flexcan_chip_start(dev);
  755. if (err)
  756. return err;
  757. netif_wake_queue(dev);
  758. break;
  759. default:
  760. return -EOPNOTSUPP;
  761. }
  762. return 0;
  763. }
  764. static const struct net_device_ops flexcan_netdev_ops = {
  765. .ndo_open = flexcan_open,
  766. .ndo_stop = flexcan_close,
  767. .ndo_start_xmit = flexcan_start_xmit,
  768. };
  769. static int __devinit register_flexcandev(struct net_device *dev)
  770. {
  771. struct flexcan_priv *priv = netdev_priv(dev);
  772. struct flexcan_regs __iomem *regs = priv->base;
  773. u32 reg, err;
  774. clk_prepare_enable(priv->clk_ipg);
  775. clk_prepare_enable(priv->clk_per);
  776. /* select "bus clock", chip must be disabled */
  777. flexcan_chip_disable(priv);
  778. reg = flexcan_read(&regs->ctrl);
  779. reg |= FLEXCAN_CTRL_CLK_SRC;
  780. flexcan_write(reg, &regs->ctrl);
  781. flexcan_chip_enable(priv);
  782. /* set freeze, halt and activate FIFO, restrict register access */
  783. reg = flexcan_read(&regs->mcr);
  784. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  785. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  786. flexcan_write(reg, &regs->mcr);
  787. /*
  788. * Currently we only support newer versions of this core
  789. * featuring a RX FIFO. Older cores found on some Coldfire
  790. * derivates are not yet supported.
  791. */
  792. reg = flexcan_read(&regs->mcr);
  793. if (!(reg & FLEXCAN_MCR_FEN)) {
  794. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  795. err = -ENODEV;
  796. goto out;
  797. }
  798. err = register_candev(dev);
  799. out:
  800. /* disable core and turn off clocks */
  801. flexcan_chip_disable(priv);
  802. clk_disable_unprepare(priv->clk_per);
  803. clk_disable_unprepare(priv->clk_ipg);
  804. return err;
  805. }
  806. static void __devexit unregister_flexcandev(struct net_device *dev)
  807. {
  808. unregister_candev(dev);
  809. }
  810. static const struct of_device_id flexcan_of_match[] = {
  811. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  812. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  813. { /* sentinel */ },
  814. };
  815. static const struct platform_device_id flexcan_id_table[] = {
  816. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  817. { /* sentinel */ },
  818. };
  819. static int __devinit flexcan_probe(struct platform_device *pdev)
  820. {
  821. const struct of_device_id *of_id;
  822. const struct flexcan_devtype_data *devtype_data;
  823. struct net_device *dev;
  824. struct flexcan_priv *priv;
  825. struct resource *mem;
  826. struct clk *clk_ipg = NULL, *clk_per = NULL;
  827. struct pinctrl *pinctrl;
  828. void __iomem *base;
  829. resource_size_t mem_size;
  830. int err, irq;
  831. u32 clock_freq = 0;
  832. pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  833. if (IS_ERR(pinctrl))
  834. return PTR_ERR(pinctrl);
  835. if (pdev->dev.of_node)
  836. of_property_read_u32(pdev->dev.of_node,
  837. "clock-frequency", &clock_freq);
  838. if (!clock_freq) {
  839. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  840. if (IS_ERR(clk_ipg)) {
  841. dev_err(&pdev->dev, "no ipg clock defined\n");
  842. err = PTR_ERR(clk_ipg);
  843. goto failed_clock;
  844. }
  845. clock_freq = clk_get_rate(clk_ipg);
  846. clk_per = devm_clk_get(&pdev->dev, "per");
  847. if (IS_ERR(clk_per)) {
  848. dev_err(&pdev->dev, "no per clock defined\n");
  849. err = PTR_ERR(clk_per);
  850. goto failed_clock;
  851. }
  852. }
  853. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  854. irq = platform_get_irq(pdev, 0);
  855. if (!mem || irq <= 0) {
  856. err = -ENODEV;
  857. goto failed_get;
  858. }
  859. mem_size = resource_size(mem);
  860. if (!request_mem_region(mem->start, mem_size, pdev->name)) {
  861. err = -EBUSY;
  862. goto failed_get;
  863. }
  864. base = ioremap(mem->start, mem_size);
  865. if (!base) {
  866. err = -ENOMEM;
  867. goto failed_map;
  868. }
  869. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  870. if (!dev) {
  871. err = -ENOMEM;
  872. goto failed_alloc;
  873. }
  874. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  875. if (of_id) {
  876. devtype_data = of_id->data;
  877. } else if (pdev->id_entry->driver_data) {
  878. devtype_data = (struct flexcan_devtype_data *)
  879. pdev->id_entry->driver_data;
  880. } else {
  881. err = -ENODEV;
  882. goto failed_devtype;
  883. }
  884. dev->netdev_ops = &flexcan_netdev_ops;
  885. dev->irq = irq;
  886. dev->flags |= IFF_ECHO;
  887. priv = netdev_priv(dev);
  888. priv->can.clock.freq = clock_freq;
  889. priv->can.bittiming_const = &flexcan_bittiming_const;
  890. priv->can.do_set_mode = flexcan_set_mode;
  891. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  892. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  893. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  894. CAN_CTRLMODE_BERR_REPORTING;
  895. priv->base = base;
  896. priv->dev = dev;
  897. priv->clk_ipg = clk_ipg;
  898. priv->clk_per = clk_per;
  899. priv->pdata = pdev->dev.platform_data;
  900. priv->devtype_data = devtype_data;
  901. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  902. dev_set_drvdata(&pdev->dev, dev);
  903. SET_NETDEV_DEV(dev, &pdev->dev);
  904. err = register_flexcandev(dev);
  905. if (err) {
  906. dev_err(&pdev->dev, "registering netdev failed\n");
  907. goto failed_register;
  908. }
  909. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  910. priv->base, dev->irq);
  911. return 0;
  912. failed_register:
  913. failed_devtype:
  914. free_candev(dev);
  915. failed_alloc:
  916. iounmap(base);
  917. failed_map:
  918. release_mem_region(mem->start, mem_size);
  919. failed_get:
  920. failed_clock:
  921. return err;
  922. }
  923. static int __devexit flexcan_remove(struct platform_device *pdev)
  924. {
  925. struct net_device *dev = platform_get_drvdata(pdev);
  926. struct flexcan_priv *priv = netdev_priv(dev);
  927. struct resource *mem;
  928. unregister_flexcandev(dev);
  929. platform_set_drvdata(pdev, NULL);
  930. iounmap(priv->base);
  931. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  932. release_mem_region(mem->start, resource_size(mem));
  933. free_candev(dev);
  934. return 0;
  935. }
  936. #ifdef CONFIG_PM
  937. static int flexcan_suspend(struct platform_device *pdev, pm_message_t state)
  938. {
  939. struct net_device *dev = platform_get_drvdata(pdev);
  940. struct flexcan_priv *priv = netdev_priv(dev);
  941. flexcan_chip_disable(priv);
  942. if (netif_running(dev)) {
  943. netif_stop_queue(dev);
  944. netif_device_detach(dev);
  945. }
  946. priv->can.state = CAN_STATE_SLEEPING;
  947. return 0;
  948. }
  949. static int flexcan_resume(struct platform_device *pdev)
  950. {
  951. struct net_device *dev = platform_get_drvdata(pdev);
  952. struct flexcan_priv *priv = netdev_priv(dev);
  953. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  954. if (netif_running(dev)) {
  955. netif_device_attach(dev);
  956. netif_start_queue(dev);
  957. }
  958. flexcan_chip_enable(priv);
  959. return 0;
  960. }
  961. #else
  962. #define flexcan_suspend NULL
  963. #define flexcan_resume NULL
  964. #endif
  965. static struct platform_driver flexcan_driver = {
  966. .driver = {
  967. .name = DRV_NAME,
  968. .owner = THIS_MODULE,
  969. .of_match_table = flexcan_of_match,
  970. },
  971. .probe = flexcan_probe,
  972. .remove = __devexit_p(flexcan_remove),
  973. .suspend = flexcan_suspend,
  974. .resume = flexcan_resume,
  975. .id_table = flexcan_id_table,
  976. };
  977. module_platform_driver(flexcan_driver);
  978. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  979. "Marc Kleine-Budde <kernel@pengutronix.de>");
  980. MODULE_LICENSE("GPL v2");
  981. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");