mxcmmc.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the separate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <linux/regulator/consumer.h>
  34. #include <linux/dmaengine.h>
  35. #include <linux/types.h>
  36. #include <asm/dma.h>
  37. #include <asm/irq.h>
  38. #include <asm/sizes.h>
  39. #include <mach/mmc.h>
  40. #include <mach/dma.h>
  41. #include <mach/hardware.h>
  42. #define DRIVER_NAME "mxc-mmc"
  43. #define MMC_REG_STR_STP_CLK 0x00
  44. #define MMC_REG_STATUS 0x04
  45. #define MMC_REG_CLK_RATE 0x08
  46. #define MMC_REG_CMD_DAT_CONT 0x0C
  47. #define MMC_REG_RES_TO 0x10
  48. #define MMC_REG_READ_TO 0x14
  49. #define MMC_REG_BLK_LEN 0x18
  50. #define MMC_REG_NOB 0x1C
  51. #define MMC_REG_REV_NO 0x20
  52. #define MMC_REG_INT_CNTR 0x24
  53. #define MMC_REG_CMD 0x28
  54. #define MMC_REG_ARG 0x2C
  55. #define MMC_REG_RES_FIFO 0x34
  56. #define MMC_REG_BUFFER_ACCESS 0x38
  57. #define STR_STP_CLK_RESET (1 << 3)
  58. #define STR_STP_CLK_START_CLK (1 << 1)
  59. #define STR_STP_CLK_STOP_CLK (1 << 0)
  60. #define STATUS_CARD_INSERTION (1 << 31)
  61. #define STATUS_CARD_REMOVAL (1 << 30)
  62. #define STATUS_YBUF_EMPTY (1 << 29)
  63. #define STATUS_XBUF_EMPTY (1 << 28)
  64. #define STATUS_YBUF_FULL (1 << 27)
  65. #define STATUS_XBUF_FULL (1 << 26)
  66. #define STATUS_BUF_UND_RUN (1 << 25)
  67. #define STATUS_BUF_OVFL (1 << 24)
  68. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  69. #define STATUS_END_CMD_RESP (1 << 13)
  70. #define STATUS_WRITE_OP_DONE (1 << 12)
  71. #define STATUS_DATA_TRANS_DONE (1 << 11)
  72. #define STATUS_READ_OP_DONE (1 << 11)
  73. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  74. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  75. #define STATUS_BUF_READ_RDY (1 << 7)
  76. #define STATUS_BUF_WRITE_RDY (1 << 6)
  77. #define STATUS_RESP_CRC_ERR (1 << 5)
  78. #define STATUS_CRC_READ_ERR (1 << 3)
  79. #define STATUS_CRC_WRITE_ERR (1 << 2)
  80. #define STATUS_TIME_OUT_RESP (1 << 1)
  81. #define STATUS_TIME_OUT_READ (1 << 0)
  82. #define STATUS_ERR_MASK 0x2f
  83. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  84. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  85. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  86. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  87. #define CMD_DAT_CONT_INIT (1 << 7)
  88. #define CMD_DAT_CONT_WRITE (1 << 4)
  89. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  90. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  91. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  92. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  93. #define INT_SDIO_INT_WKP_EN (1 << 18)
  94. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  95. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  96. #define INT_CARD_INSERTION_EN (1 << 15)
  97. #define INT_CARD_REMOVAL_EN (1 << 14)
  98. #define INT_SDIO_IRQ_EN (1 << 13)
  99. #define INT_DAT0_EN (1 << 12)
  100. #define INT_BUF_READ_EN (1 << 4)
  101. #define INT_BUF_WRITE_EN (1 << 3)
  102. #define INT_END_CMD_RES_EN (1 << 2)
  103. #define INT_WRITE_OP_DONE_EN (1 << 1)
  104. #define INT_READ_OP_EN (1 << 0)
  105. struct mxcmci_host {
  106. struct mmc_host *mmc;
  107. struct resource *res;
  108. void __iomem *base;
  109. int irq;
  110. int detect_irq;
  111. struct dma_chan *dma;
  112. struct dma_async_tx_descriptor *desc;
  113. int do_dma;
  114. int default_irq_mask;
  115. int use_sdio;
  116. unsigned int power_mode;
  117. struct imxmmc_platform_data *pdata;
  118. struct mmc_request *req;
  119. struct mmc_command *cmd;
  120. struct mmc_data *data;
  121. unsigned int datasize;
  122. unsigned int dma_dir;
  123. u16 rev_no;
  124. unsigned int cmdat;
  125. struct clk *clk_ipg;
  126. struct clk *clk_per;
  127. int clock;
  128. struct work_struct datawork;
  129. spinlock_t lock;
  130. struct regulator *vcc;
  131. int burstlen;
  132. int dmareq;
  133. struct dma_slave_config dma_slave_config;
  134. struct imx_dma_data dma_data;
  135. };
  136. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  137. static inline void mxcmci_init_ocr(struct mxcmci_host *host)
  138. {
  139. host->vcc = regulator_get(mmc_dev(host->mmc), "vmmc");
  140. if (IS_ERR(host->vcc)) {
  141. host->vcc = NULL;
  142. } else {
  143. host->mmc->ocr_avail = mmc_regulator_get_ocrmask(host->vcc);
  144. if (host->pdata && host->pdata->ocr_avail)
  145. dev_warn(mmc_dev(host->mmc),
  146. "pdata->ocr_avail will not be used\n");
  147. }
  148. if (host->vcc == NULL) {
  149. /* fall-back to platform data */
  150. if (host->pdata && host->pdata->ocr_avail)
  151. host->mmc->ocr_avail = host->pdata->ocr_avail;
  152. else
  153. host->mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  154. }
  155. }
  156. static inline void mxcmci_set_power(struct mxcmci_host *host,
  157. unsigned char power_mode,
  158. unsigned int vdd)
  159. {
  160. if (host->vcc) {
  161. if (power_mode == MMC_POWER_UP)
  162. mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
  163. else if (power_mode == MMC_POWER_OFF)
  164. mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
  165. }
  166. if (host->pdata && host->pdata->setpower)
  167. host->pdata->setpower(mmc_dev(host->mmc), vdd);
  168. }
  169. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  170. {
  171. return host->do_dma;
  172. }
  173. static void mxcmci_softreset(struct mxcmci_host *host)
  174. {
  175. int i;
  176. dev_dbg(mmc_dev(host->mmc), "mxcmci_softreset\n");
  177. /* reset sequence */
  178. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  179. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  180. host->base + MMC_REG_STR_STP_CLK);
  181. for (i = 0; i < 8; i++)
  182. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  183. writew(0xff, host->base + MMC_REG_RES_TO);
  184. }
  185. static int mxcmci_setup_dma(struct mmc_host *mmc);
  186. static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  187. {
  188. unsigned int nob = data->blocks;
  189. unsigned int blksz = data->blksz;
  190. unsigned int datasize = nob * blksz;
  191. struct scatterlist *sg;
  192. enum dma_transfer_direction slave_dirn;
  193. int i, nents;
  194. if (data->flags & MMC_DATA_STREAM)
  195. nob = 0xffff;
  196. host->data = data;
  197. data->bytes_xfered = 0;
  198. writew(nob, host->base + MMC_REG_NOB);
  199. writew(blksz, host->base + MMC_REG_BLK_LEN);
  200. host->datasize = datasize;
  201. if (!mxcmci_use_dma(host))
  202. return 0;
  203. for_each_sg(data->sg, sg, data->sg_len, i) {
  204. if (sg->offset & 3 || sg->length & 3) {
  205. host->do_dma = 0;
  206. return 0;
  207. }
  208. }
  209. if (data->flags & MMC_DATA_READ) {
  210. host->dma_dir = DMA_FROM_DEVICE;
  211. slave_dirn = DMA_DEV_TO_MEM;
  212. } else {
  213. host->dma_dir = DMA_TO_DEVICE;
  214. slave_dirn = DMA_MEM_TO_DEV;
  215. }
  216. nents = dma_map_sg(host->dma->device->dev, data->sg,
  217. data->sg_len, host->dma_dir);
  218. if (nents != data->sg_len)
  219. return -EINVAL;
  220. host->desc = dmaengine_prep_slave_sg(host->dma,
  221. data->sg, data->sg_len, slave_dirn,
  222. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  223. if (!host->desc) {
  224. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  225. host->dma_dir);
  226. host->do_dma = 0;
  227. return 0; /* Fall back to PIO */
  228. }
  229. wmb();
  230. dmaengine_submit(host->desc);
  231. dma_async_issue_pending(host->dma);
  232. return 0;
  233. }
  234. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  235. unsigned int cmdat)
  236. {
  237. u32 int_cntr = host->default_irq_mask;
  238. unsigned long flags;
  239. WARN_ON(host->cmd != NULL);
  240. host->cmd = cmd;
  241. switch (mmc_resp_type(cmd)) {
  242. case MMC_RSP_R1: /* short CRC, OPCODE */
  243. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  244. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  245. break;
  246. case MMC_RSP_R2: /* long 136 bit + CRC */
  247. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  248. break;
  249. case MMC_RSP_R3: /* short */
  250. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  251. break;
  252. case MMC_RSP_NONE:
  253. break;
  254. default:
  255. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  256. mmc_resp_type(cmd));
  257. cmd->error = -EINVAL;
  258. return -EINVAL;
  259. }
  260. int_cntr = INT_END_CMD_RES_EN;
  261. if (mxcmci_use_dma(host))
  262. int_cntr |= INT_READ_OP_EN | INT_WRITE_OP_DONE_EN;
  263. spin_lock_irqsave(&host->lock, flags);
  264. if (host->use_sdio)
  265. int_cntr |= INT_SDIO_IRQ_EN;
  266. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  267. spin_unlock_irqrestore(&host->lock, flags);
  268. writew(cmd->opcode, host->base + MMC_REG_CMD);
  269. writel(cmd->arg, host->base + MMC_REG_ARG);
  270. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  271. return 0;
  272. }
  273. static void mxcmci_finish_request(struct mxcmci_host *host,
  274. struct mmc_request *req)
  275. {
  276. u32 int_cntr = host->default_irq_mask;
  277. unsigned long flags;
  278. spin_lock_irqsave(&host->lock, flags);
  279. if (host->use_sdio)
  280. int_cntr |= INT_SDIO_IRQ_EN;
  281. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  282. spin_unlock_irqrestore(&host->lock, flags);
  283. host->req = NULL;
  284. host->cmd = NULL;
  285. host->data = NULL;
  286. mmc_request_done(host->mmc, req);
  287. }
  288. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  289. {
  290. struct mmc_data *data = host->data;
  291. int data_error;
  292. if (mxcmci_use_dma(host)) {
  293. dmaengine_terminate_all(host->dma);
  294. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  295. host->dma_dir);
  296. }
  297. if (stat & STATUS_ERR_MASK) {
  298. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  299. stat);
  300. if (stat & STATUS_CRC_READ_ERR) {
  301. dev_err(mmc_dev(host->mmc), "%s: -EILSEQ\n", __func__);
  302. data->error = -EILSEQ;
  303. } else if (stat & STATUS_CRC_WRITE_ERR) {
  304. u32 err_code = (stat >> 9) & 0x3;
  305. if (err_code == 2) { /* No CRC response */
  306. dev_err(mmc_dev(host->mmc),
  307. "%s: No CRC -ETIMEDOUT\n", __func__);
  308. data->error = -ETIMEDOUT;
  309. } else {
  310. dev_err(mmc_dev(host->mmc),
  311. "%s: -EILSEQ\n", __func__);
  312. data->error = -EILSEQ;
  313. }
  314. } else if (stat & STATUS_TIME_OUT_READ) {
  315. dev_err(mmc_dev(host->mmc),
  316. "%s: read -ETIMEDOUT\n", __func__);
  317. data->error = -ETIMEDOUT;
  318. } else {
  319. dev_err(mmc_dev(host->mmc), "%s: -EIO\n", __func__);
  320. data->error = -EIO;
  321. }
  322. } else {
  323. data->bytes_xfered = host->datasize;
  324. }
  325. data_error = data->error;
  326. host->data = NULL;
  327. return data_error;
  328. }
  329. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  330. {
  331. struct mmc_command *cmd = host->cmd;
  332. int i;
  333. u32 a, b, c;
  334. if (!cmd)
  335. return;
  336. if (stat & STATUS_TIME_OUT_RESP) {
  337. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  338. cmd->error = -ETIMEDOUT;
  339. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  340. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  341. cmd->error = -EILSEQ;
  342. }
  343. if (cmd->flags & MMC_RSP_PRESENT) {
  344. if (cmd->flags & MMC_RSP_136) {
  345. for (i = 0; i < 4; i++) {
  346. a = readw(host->base + MMC_REG_RES_FIFO);
  347. b = readw(host->base + MMC_REG_RES_FIFO);
  348. cmd->resp[i] = a << 16 | b;
  349. }
  350. } else {
  351. a = readw(host->base + MMC_REG_RES_FIFO);
  352. b = readw(host->base + MMC_REG_RES_FIFO);
  353. c = readw(host->base + MMC_REG_RES_FIFO);
  354. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  355. }
  356. }
  357. }
  358. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  359. {
  360. u32 stat;
  361. unsigned long timeout = jiffies + HZ;
  362. do {
  363. stat = readl(host->base + MMC_REG_STATUS);
  364. if (stat & STATUS_ERR_MASK)
  365. return stat;
  366. if (time_after(jiffies, timeout)) {
  367. mxcmci_softreset(host);
  368. mxcmci_set_clk_rate(host, host->clock);
  369. return STATUS_TIME_OUT_READ;
  370. }
  371. if (stat & mask)
  372. return 0;
  373. cpu_relax();
  374. } while (1);
  375. }
  376. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  377. {
  378. unsigned int stat;
  379. u32 *buf = _buf;
  380. while (bytes > 3) {
  381. stat = mxcmci_poll_status(host,
  382. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  383. if (stat)
  384. return stat;
  385. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  386. bytes -= 4;
  387. }
  388. if (bytes) {
  389. u8 *b = (u8 *)buf;
  390. u32 tmp;
  391. stat = mxcmci_poll_status(host,
  392. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  393. if (stat)
  394. return stat;
  395. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  396. memcpy(b, &tmp, bytes);
  397. }
  398. return 0;
  399. }
  400. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  401. {
  402. unsigned int stat;
  403. u32 *buf = _buf;
  404. while (bytes > 3) {
  405. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  406. if (stat)
  407. return stat;
  408. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  409. bytes -= 4;
  410. }
  411. if (bytes) {
  412. u8 *b = (u8 *)buf;
  413. u32 tmp;
  414. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  415. if (stat)
  416. return stat;
  417. memcpy(&tmp, b, bytes);
  418. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  419. }
  420. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  421. if (stat)
  422. return stat;
  423. return 0;
  424. }
  425. static int mxcmci_transfer_data(struct mxcmci_host *host)
  426. {
  427. struct mmc_data *data = host->req->data;
  428. struct scatterlist *sg;
  429. int stat, i;
  430. host->data = data;
  431. host->datasize = 0;
  432. if (data->flags & MMC_DATA_READ) {
  433. for_each_sg(data->sg, sg, data->sg_len, i) {
  434. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  435. if (stat)
  436. return stat;
  437. host->datasize += sg->length;
  438. }
  439. } else {
  440. for_each_sg(data->sg, sg, data->sg_len, i) {
  441. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  442. if (stat)
  443. return stat;
  444. host->datasize += sg->length;
  445. }
  446. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  447. if (stat)
  448. return stat;
  449. }
  450. return 0;
  451. }
  452. static void mxcmci_datawork(struct work_struct *work)
  453. {
  454. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  455. datawork);
  456. int datastat = mxcmci_transfer_data(host);
  457. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  458. host->base + MMC_REG_STATUS);
  459. mxcmci_finish_data(host, datastat);
  460. if (host->req->stop) {
  461. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  462. mxcmci_finish_request(host, host->req);
  463. return;
  464. }
  465. } else {
  466. mxcmci_finish_request(host, host->req);
  467. }
  468. }
  469. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  470. {
  471. struct mmc_data *data = host->data;
  472. int data_error;
  473. if (!data)
  474. return;
  475. data_error = mxcmci_finish_data(host, stat);
  476. mxcmci_read_response(host, stat);
  477. host->cmd = NULL;
  478. if (host->req->stop) {
  479. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  480. mxcmci_finish_request(host, host->req);
  481. return;
  482. }
  483. } else {
  484. mxcmci_finish_request(host, host->req);
  485. }
  486. }
  487. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  488. {
  489. mxcmci_read_response(host, stat);
  490. host->cmd = NULL;
  491. if (!host->data && host->req) {
  492. mxcmci_finish_request(host, host->req);
  493. return;
  494. }
  495. /* For the DMA case the DMA engine handles the data transfer
  496. * automatically. For non DMA we have to do it ourselves.
  497. * Don't do it in interrupt context though.
  498. */
  499. if (!mxcmci_use_dma(host) && host->data)
  500. schedule_work(&host->datawork);
  501. }
  502. static irqreturn_t mxcmci_irq(int irq, void *devid)
  503. {
  504. struct mxcmci_host *host = devid;
  505. unsigned long flags;
  506. bool sdio_irq;
  507. u32 stat;
  508. stat = readl(host->base + MMC_REG_STATUS);
  509. writel(stat & ~(STATUS_SDIO_INT_ACTIVE | STATUS_DATA_TRANS_DONE |
  510. STATUS_WRITE_OP_DONE), host->base + MMC_REG_STATUS);
  511. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  512. spin_lock_irqsave(&host->lock, flags);
  513. sdio_irq = (stat & STATUS_SDIO_INT_ACTIVE) && host->use_sdio;
  514. spin_unlock_irqrestore(&host->lock, flags);
  515. if (mxcmci_use_dma(host) &&
  516. (stat & (STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE)))
  517. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  518. host->base + MMC_REG_STATUS);
  519. if (sdio_irq) {
  520. writel(STATUS_SDIO_INT_ACTIVE, host->base + MMC_REG_STATUS);
  521. mmc_signal_sdio_irq(host->mmc);
  522. }
  523. if (stat & STATUS_END_CMD_RESP)
  524. mxcmci_cmd_done(host, stat);
  525. if (mxcmci_use_dma(host) &&
  526. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE)))
  527. mxcmci_data_done(host, stat);
  528. if (host->default_irq_mask &&
  529. (stat & (STATUS_CARD_INSERTION | STATUS_CARD_REMOVAL)))
  530. mmc_detect_change(host->mmc, msecs_to_jiffies(200));
  531. return IRQ_HANDLED;
  532. }
  533. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  534. {
  535. struct mxcmci_host *host = mmc_priv(mmc);
  536. unsigned int cmdat = host->cmdat;
  537. int error;
  538. WARN_ON(host->req != NULL);
  539. host->req = req;
  540. host->cmdat &= ~CMD_DAT_CONT_INIT;
  541. if (host->dma)
  542. host->do_dma = 1;
  543. if (req->data) {
  544. error = mxcmci_setup_data(host, req->data);
  545. if (error) {
  546. req->cmd->error = error;
  547. goto out;
  548. }
  549. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  550. if (req->data->flags & MMC_DATA_WRITE)
  551. cmdat |= CMD_DAT_CONT_WRITE;
  552. }
  553. error = mxcmci_start_cmd(host, req->cmd, cmdat);
  554. out:
  555. if (error)
  556. mxcmci_finish_request(host, req);
  557. }
  558. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  559. {
  560. unsigned int divider;
  561. int prescaler = 0;
  562. unsigned int clk_in = clk_get_rate(host->clk_per);
  563. while (prescaler <= 0x800) {
  564. for (divider = 1; divider <= 0xF; divider++) {
  565. int x;
  566. x = (clk_in / (divider + 1));
  567. if (prescaler)
  568. x /= (prescaler * 2);
  569. if (x <= clk_ios)
  570. break;
  571. }
  572. if (divider < 0x10)
  573. break;
  574. if (prescaler == 0)
  575. prescaler = 1;
  576. else
  577. prescaler <<= 1;
  578. }
  579. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  580. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  581. prescaler, divider, clk_in, clk_ios);
  582. }
  583. static int mxcmci_setup_dma(struct mmc_host *mmc)
  584. {
  585. struct mxcmci_host *host = mmc_priv(mmc);
  586. struct dma_slave_config *config = &host->dma_slave_config;
  587. config->dst_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  588. config->src_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  589. config->dst_addr_width = 4;
  590. config->src_addr_width = 4;
  591. config->dst_maxburst = host->burstlen;
  592. config->src_maxburst = host->burstlen;
  593. config->device_fc = false;
  594. return dmaengine_slave_config(host->dma, config);
  595. }
  596. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  597. {
  598. struct mxcmci_host *host = mmc_priv(mmc);
  599. int burstlen, ret;
  600. /*
  601. * use burstlen of 64 (16 words) in 4 bit mode (--> reg value 0)
  602. * use burstlen of 16 (4 words) in 1 bit mode (--> reg value 16)
  603. */
  604. if (ios->bus_width == MMC_BUS_WIDTH_4)
  605. burstlen = 16;
  606. else
  607. burstlen = 4;
  608. if (mxcmci_use_dma(host) && burstlen != host->burstlen) {
  609. host->burstlen = burstlen;
  610. ret = mxcmci_setup_dma(mmc);
  611. if (ret) {
  612. dev_err(mmc_dev(host->mmc),
  613. "failed to config DMA channel. Falling back to PIO\n");
  614. dma_release_channel(host->dma);
  615. host->do_dma = 0;
  616. host->dma = NULL;
  617. }
  618. }
  619. if (ios->bus_width == MMC_BUS_WIDTH_4)
  620. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  621. else
  622. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  623. if (host->power_mode != ios->power_mode) {
  624. mxcmci_set_power(host, ios->power_mode, ios->vdd);
  625. host->power_mode = ios->power_mode;
  626. if (ios->power_mode == MMC_POWER_ON)
  627. host->cmdat |= CMD_DAT_CONT_INIT;
  628. }
  629. if (ios->clock) {
  630. mxcmci_set_clk_rate(host, ios->clock);
  631. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  632. } else {
  633. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  634. }
  635. host->clock = ios->clock;
  636. }
  637. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  638. {
  639. struct mmc_host *mmc = data;
  640. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  641. mmc_detect_change(mmc, msecs_to_jiffies(250));
  642. return IRQ_HANDLED;
  643. }
  644. static int mxcmci_get_ro(struct mmc_host *mmc)
  645. {
  646. struct mxcmci_host *host = mmc_priv(mmc);
  647. if (host->pdata && host->pdata->get_ro)
  648. return !!host->pdata->get_ro(mmc_dev(mmc));
  649. /*
  650. * Board doesn't support read only detection; let the mmc core
  651. * decide what to do.
  652. */
  653. return -ENOSYS;
  654. }
  655. static void mxcmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  656. {
  657. struct mxcmci_host *host = mmc_priv(mmc);
  658. unsigned long flags;
  659. u32 int_cntr;
  660. spin_lock_irqsave(&host->lock, flags);
  661. host->use_sdio = enable;
  662. int_cntr = readl(host->base + MMC_REG_INT_CNTR);
  663. if (enable)
  664. int_cntr |= INT_SDIO_IRQ_EN;
  665. else
  666. int_cntr &= ~INT_SDIO_IRQ_EN;
  667. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  668. spin_unlock_irqrestore(&host->lock, flags);
  669. }
  670. static void mxcmci_init_card(struct mmc_host *host, struct mmc_card *card)
  671. {
  672. /*
  673. * MX3 SoCs have a silicon bug which corrupts CRC calculation of
  674. * multi-block transfers when connected SDIO peripheral doesn't
  675. * drive the BUSY line as required by the specs.
  676. * One way to prevent this is to only allow 1-bit transfers.
  677. */
  678. if (cpu_is_mx3() && card->type == MMC_TYPE_SDIO)
  679. host->caps &= ~MMC_CAP_4_BIT_DATA;
  680. else
  681. host->caps |= MMC_CAP_4_BIT_DATA;
  682. }
  683. static bool filter(struct dma_chan *chan, void *param)
  684. {
  685. struct mxcmci_host *host = param;
  686. if (!imx_dma_is_general_purpose(chan))
  687. return false;
  688. chan->private = &host->dma_data;
  689. return true;
  690. }
  691. static const struct mmc_host_ops mxcmci_ops = {
  692. .request = mxcmci_request,
  693. .set_ios = mxcmci_set_ios,
  694. .get_ro = mxcmci_get_ro,
  695. .enable_sdio_irq = mxcmci_enable_sdio_irq,
  696. .init_card = mxcmci_init_card,
  697. };
  698. static int mxcmci_probe(struct platform_device *pdev)
  699. {
  700. struct mmc_host *mmc;
  701. struct mxcmci_host *host = NULL;
  702. struct resource *iores, *r;
  703. int ret = 0, irq;
  704. dma_cap_mask_t mask;
  705. pr_info("i.MX SDHC driver\n");
  706. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  707. irq = platform_get_irq(pdev, 0);
  708. if (!iores || irq < 0)
  709. return -EINVAL;
  710. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  711. if (!r)
  712. return -EBUSY;
  713. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  714. if (!mmc) {
  715. ret = -ENOMEM;
  716. goto out_release_mem;
  717. }
  718. mmc->ops = &mxcmci_ops;
  719. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
  720. /* MMC core transfer sizes tunable parameters */
  721. mmc->max_segs = 64;
  722. mmc->max_blk_size = 2048;
  723. mmc->max_blk_count = 65535;
  724. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  725. mmc->max_seg_size = mmc->max_req_size;
  726. host = mmc_priv(mmc);
  727. host->base = ioremap(r->start, resource_size(r));
  728. if (!host->base) {
  729. ret = -ENOMEM;
  730. goto out_free;
  731. }
  732. host->mmc = mmc;
  733. host->pdata = pdev->dev.platform_data;
  734. spin_lock_init(&host->lock);
  735. mxcmci_init_ocr(host);
  736. if (host->pdata && host->pdata->dat3_card_detect)
  737. host->default_irq_mask =
  738. INT_CARD_INSERTION_EN | INT_CARD_REMOVAL_EN;
  739. else
  740. host->default_irq_mask = 0;
  741. host->res = r;
  742. host->irq = irq;
  743. host->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  744. if (IS_ERR(host->clk_ipg)) {
  745. ret = PTR_ERR(host->clk_ipg);
  746. goto out_iounmap;
  747. }
  748. host->clk_per = devm_clk_get(&pdev->dev, "per");
  749. if (IS_ERR(host->clk_per)) {
  750. ret = PTR_ERR(host->clk_per);
  751. goto out_iounmap;
  752. }
  753. clk_prepare_enable(host->clk_per);
  754. clk_prepare_enable(host->clk_ipg);
  755. mxcmci_softreset(host);
  756. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  757. if (host->rev_no != 0x400) {
  758. ret = -ENODEV;
  759. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  760. host->rev_no);
  761. goto out_clk_put;
  762. }
  763. mmc->f_min = clk_get_rate(host->clk_per) >> 16;
  764. mmc->f_max = clk_get_rate(host->clk_per) >> 1;
  765. /* recommended in data sheet */
  766. writew(0x2db4, host->base + MMC_REG_READ_TO);
  767. writel(host->default_irq_mask, host->base + MMC_REG_INT_CNTR);
  768. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  769. if (r) {
  770. host->dmareq = r->start;
  771. host->dma_data.peripheral_type = IMX_DMATYPE_SDHC;
  772. host->dma_data.priority = DMA_PRIO_LOW;
  773. host->dma_data.dma_request = host->dmareq;
  774. dma_cap_zero(mask);
  775. dma_cap_set(DMA_SLAVE, mask);
  776. host->dma = dma_request_channel(mask, filter, host);
  777. if (host->dma)
  778. mmc->max_seg_size = dma_get_max_seg_size(
  779. host->dma->device->dev);
  780. }
  781. if (!host->dma)
  782. dev_info(mmc_dev(host->mmc), "dma not available. Using PIO\n");
  783. INIT_WORK(&host->datawork, mxcmci_datawork);
  784. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  785. if (ret)
  786. goto out_free_dma;
  787. platform_set_drvdata(pdev, mmc);
  788. if (host->pdata && host->pdata->init) {
  789. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  790. host->mmc);
  791. if (ret)
  792. goto out_free_irq;
  793. }
  794. mmc_add_host(mmc);
  795. return 0;
  796. out_free_irq:
  797. free_irq(host->irq, host);
  798. out_free_dma:
  799. if (host->dma)
  800. dma_release_channel(host->dma);
  801. out_clk_put:
  802. clk_disable_unprepare(host->clk_per);
  803. clk_disable_unprepare(host->clk_ipg);
  804. out_iounmap:
  805. iounmap(host->base);
  806. out_free:
  807. mmc_free_host(mmc);
  808. out_release_mem:
  809. release_mem_region(iores->start, resource_size(iores));
  810. return ret;
  811. }
  812. static int mxcmci_remove(struct platform_device *pdev)
  813. {
  814. struct mmc_host *mmc = platform_get_drvdata(pdev);
  815. struct mxcmci_host *host = mmc_priv(mmc);
  816. platform_set_drvdata(pdev, NULL);
  817. mmc_remove_host(mmc);
  818. if (host->vcc)
  819. regulator_put(host->vcc);
  820. if (host->pdata && host->pdata->exit)
  821. host->pdata->exit(&pdev->dev, mmc);
  822. free_irq(host->irq, host);
  823. iounmap(host->base);
  824. if (host->dma)
  825. dma_release_channel(host->dma);
  826. clk_disable_unprepare(host->clk_per);
  827. clk_disable_unprepare(host->clk_ipg);
  828. release_mem_region(host->res->start, resource_size(host->res));
  829. mmc_free_host(mmc);
  830. return 0;
  831. }
  832. #ifdef CONFIG_PM
  833. static int mxcmci_suspend(struct device *dev)
  834. {
  835. struct mmc_host *mmc = dev_get_drvdata(dev);
  836. struct mxcmci_host *host = mmc_priv(mmc);
  837. int ret = 0;
  838. if (mmc)
  839. ret = mmc_suspend_host(mmc);
  840. clk_disable_unprepare(host->clk_per);
  841. clk_disable_unprepare(host->clk_ipg);
  842. return ret;
  843. }
  844. static int mxcmci_resume(struct device *dev)
  845. {
  846. struct mmc_host *mmc = dev_get_drvdata(dev);
  847. struct mxcmci_host *host = mmc_priv(mmc);
  848. int ret = 0;
  849. clk_prepare_enable(host->clk_per);
  850. clk_prepare_enable(host->clk_ipg);
  851. if (mmc)
  852. ret = mmc_resume_host(mmc);
  853. return ret;
  854. }
  855. static const struct dev_pm_ops mxcmci_pm_ops = {
  856. .suspend = mxcmci_suspend,
  857. .resume = mxcmci_resume,
  858. };
  859. #endif
  860. static struct platform_driver mxcmci_driver = {
  861. .probe = mxcmci_probe,
  862. .remove = mxcmci_remove,
  863. .driver = {
  864. .name = DRIVER_NAME,
  865. .owner = THIS_MODULE,
  866. #ifdef CONFIG_PM
  867. .pm = &mxcmci_pm_ops,
  868. #endif
  869. }
  870. };
  871. module_platform_driver(mxcmci_driver);
  872. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  873. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  874. MODULE_LICENSE("GPL");
  875. MODULE_ALIAS("platform:imx-mmc");