mvsdio.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939
  1. /*
  2. * Marvell MMC/SD/SDIO driver
  3. *
  4. * Authors: Maen Suleiman, Nicolas Pitre
  5. * Copyright (C) 2008-2009 Marvell Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mbus.h>
  16. #include <linux/delay.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/irq.h>
  21. #include <linux/clk.h>
  22. #include <linux/gpio.h>
  23. #include <linux/mmc/host.h>
  24. #include <asm/sizes.h>
  25. #include <asm/unaligned.h>
  26. #include <plat/mvsdio.h>
  27. #include "mvsdio.h"
  28. #define DRIVER_NAME "mvsdio"
  29. static int maxfreq = MVSD_CLOCKRATE_MAX;
  30. static int nodma;
  31. struct mvsd_host {
  32. void __iomem *base;
  33. struct mmc_request *mrq;
  34. spinlock_t lock;
  35. unsigned int xfer_mode;
  36. unsigned int intr_en;
  37. unsigned int ctrl;
  38. unsigned int pio_size;
  39. void *pio_ptr;
  40. unsigned int sg_frags;
  41. unsigned int ns_per_clk;
  42. unsigned int clock;
  43. unsigned int base_clock;
  44. struct timer_list timer;
  45. struct mmc_host *mmc;
  46. struct device *dev;
  47. struct resource *res;
  48. int irq;
  49. struct clk *clk;
  50. int gpio_card_detect;
  51. int gpio_write_protect;
  52. };
  53. #define mvsd_write(offs, val) writel(val, iobase + (offs))
  54. #define mvsd_read(offs) readl(iobase + (offs))
  55. static int mvsd_setup_data(struct mvsd_host *host, struct mmc_data *data)
  56. {
  57. void __iomem *iobase = host->base;
  58. unsigned int tmout;
  59. int tmout_index;
  60. /*
  61. * Hardware weirdness. The FIFO_EMPTY bit of the HW_STATE
  62. * register is sometimes not set before a while when some
  63. * "unusual" data block sizes are used (such as with the SWITCH
  64. * command), even despite the fact that the XFER_DONE interrupt
  65. * was raised. And if another data transfer starts before
  66. * this bit comes to good sense (which eventually happens by
  67. * itself) then the new transfer simply fails with a timeout.
  68. */
  69. if (!(mvsd_read(MVSD_HW_STATE) & (1 << 13))) {
  70. unsigned long t = jiffies + HZ;
  71. unsigned int hw_state, count = 0;
  72. do {
  73. if (time_after(jiffies, t)) {
  74. dev_warn(host->dev, "FIFO_EMPTY bit missing\n");
  75. break;
  76. }
  77. hw_state = mvsd_read(MVSD_HW_STATE);
  78. count++;
  79. } while (!(hw_state & (1 << 13)));
  80. dev_dbg(host->dev, "*** wait for FIFO_EMPTY bit "
  81. "(hw=0x%04x, count=%d, jiffies=%ld)\n",
  82. hw_state, count, jiffies - (t - HZ));
  83. }
  84. /* If timeout=0 then maximum timeout index is used. */
  85. tmout = DIV_ROUND_UP(data->timeout_ns, host->ns_per_clk);
  86. tmout += data->timeout_clks;
  87. tmout_index = fls(tmout - 1) - 12;
  88. if (tmout_index < 0)
  89. tmout_index = 0;
  90. if (tmout_index > MVSD_HOST_CTRL_TMOUT_MAX)
  91. tmout_index = MVSD_HOST_CTRL_TMOUT_MAX;
  92. dev_dbg(host->dev, "data %s at 0x%08x: blocks=%d blksz=%d tmout=%u (%d)\n",
  93. (data->flags & MMC_DATA_READ) ? "read" : "write",
  94. (u32)sg_virt(data->sg), data->blocks, data->blksz,
  95. tmout, tmout_index);
  96. host->ctrl &= ~MVSD_HOST_CTRL_TMOUT_MASK;
  97. host->ctrl |= MVSD_HOST_CTRL_TMOUT(tmout_index);
  98. mvsd_write(MVSD_HOST_CTRL, host->ctrl);
  99. mvsd_write(MVSD_BLK_COUNT, data->blocks);
  100. mvsd_write(MVSD_BLK_SIZE, data->blksz);
  101. if (nodma || (data->blksz | data->sg->offset) & 3) {
  102. /*
  103. * We cannot do DMA on a buffer which offset or size
  104. * is not aligned on a 4-byte boundary.
  105. */
  106. host->pio_size = data->blocks * data->blksz;
  107. host->pio_ptr = sg_virt(data->sg);
  108. if (!nodma)
  109. pr_debug("%s: fallback to PIO for data "
  110. "at 0x%p size %d\n",
  111. mmc_hostname(host->mmc),
  112. host->pio_ptr, host->pio_size);
  113. return 1;
  114. } else {
  115. dma_addr_t phys_addr;
  116. int dma_dir = (data->flags & MMC_DATA_READ) ?
  117. DMA_FROM_DEVICE : DMA_TO_DEVICE;
  118. host->sg_frags = dma_map_sg(mmc_dev(host->mmc), data->sg,
  119. data->sg_len, dma_dir);
  120. phys_addr = sg_dma_address(data->sg);
  121. mvsd_write(MVSD_SYS_ADDR_LOW, (u32)phys_addr & 0xffff);
  122. mvsd_write(MVSD_SYS_ADDR_HI, (u32)phys_addr >> 16);
  123. return 0;
  124. }
  125. }
  126. static void mvsd_request(struct mmc_host *mmc, struct mmc_request *mrq)
  127. {
  128. struct mvsd_host *host = mmc_priv(mmc);
  129. void __iomem *iobase = host->base;
  130. struct mmc_command *cmd = mrq->cmd;
  131. u32 cmdreg = 0, xfer = 0, intr = 0;
  132. unsigned long flags;
  133. BUG_ON(host->mrq != NULL);
  134. host->mrq = mrq;
  135. dev_dbg(host->dev, "cmd %d (hw state 0x%04x)\n",
  136. cmd->opcode, mvsd_read(MVSD_HW_STATE));
  137. cmdreg = MVSD_CMD_INDEX(cmd->opcode);
  138. if (cmd->flags & MMC_RSP_BUSY)
  139. cmdreg |= MVSD_CMD_RSP_48BUSY;
  140. else if (cmd->flags & MMC_RSP_136)
  141. cmdreg |= MVSD_CMD_RSP_136;
  142. else if (cmd->flags & MMC_RSP_PRESENT)
  143. cmdreg |= MVSD_CMD_RSP_48;
  144. else
  145. cmdreg |= MVSD_CMD_RSP_NONE;
  146. if (cmd->flags & MMC_RSP_CRC)
  147. cmdreg |= MVSD_CMD_CHECK_CMDCRC;
  148. if (cmd->flags & MMC_RSP_OPCODE)
  149. cmdreg |= MVSD_CMD_INDX_CHECK;
  150. if (cmd->flags & MMC_RSP_PRESENT) {
  151. cmdreg |= MVSD_UNEXPECTED_RESP;
  152. intr |= MVSD_NOR_UNEXP_RSP;
  153. }
  154. if (mrq->data) {
  155. struct mmc_data *data = mrq->data;
  156. int pio;
  157. cmdreg |= MVSD_CMD_DATA_PRESENT | MVSD_CMD_CHECK_DATACRC16;
  158. xfer |= MVSD_XFER_MODE_HW_WR_DATA_EN;
  159. if (data->flags & MMC_DATA_READ)
  160. xfer |= MVSD_XFER_MODE_TO_HOST;
  161. pio = mvsd_setup_data(host, data);
  162. if (pio) {
  163. xfer |= MVSD_XFER_MODE_PIO;
  164. /* PIO section of mvsd_irq has comments on those bits */
  165. if (data->flags & MMC_DATA_WRITE)
  166. intr |= MVSD_NOR_TX_AVAIL;
  167. else if (host->pio_size > 32)
  168. intr |= MVSD_NOR_RX_FIFO_8W;
  169. else
  170. intr |= MVSD_NOR_RX_READY;
  171. }
  172. if (data->stop) {
  173. struct mmc_command *stop = data->stop;
  174. u32 cmd12reg = 0;
  175. mvsd_write(MVSD_AUTOCMD12_ARG_LOW, stop->arg & 0xffff);
  176. mvsd_write(MVSD_AUTOCMD12_ARG_HI, stop->arg >> 16);
  177. if (stop->flags & MMC_RSP_BUSY)
  178. cmd12reg |= MVSD_AUTOCMD12_BUSY;
  179. if (stop->flags & MMC_RSP_OPCODE)
  180. cmd12reg |= MVSD_AUTOCMD12_INDX_CHECK;
  181. cmd12reg |= MVSD_AUTOCMD12_INDEX(stop->opcode);
  182. mvsd_write(MVSD_AUTOCMD12_CMD, cmd12reg);
  183. xfer |= MVSD_XFER_MODE_AUTO_CMD12;
  184. intr |= MVSD_NOR_AUTOCMD12_DONE;
  185. } else {
  186. intr |= MVSD_NOR_XFER_DONE;
  187. }
  188. } else {
  189. intr |= MVSD_NOR_CMD_DONE;
  190. }
  191. mvsd_write(MVSD_ARG_LOW, cmd->arg & 0xffff);
  192. mvsd_write(MVSD_ARG_HI, cmd->arg >> 16);
  193. spin_lock_irqsave(&host->lock, flags);
  194. host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
  195. host->xfer_mode |= xfer;
  196. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  197. mvsd_write(MVSD_NOR_INTR_STATUS, ~MVSD_NOR_CARD_INT);
  198. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  199. mvsd_write(MVSD_CMD, cmdreg);
  200. host->intr_en &= MVSD_NOR_CARD_INT;
  201. host->intr_en |= intr | MVSD_NOR_ERROR;
  202. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  203. mvsd_write(MVSD_ERR_INTR_EN, 0xffff);
  204. mod_timer(&host->timer, jiffies + 5 * HZ);
  205. spin_unlock_irqrestore(&host->lock, flags);
  206. }
  207. static u32 mvsd_finish_cmd(struct mvsd_host *host, struct mmc_command *cmd,
  208. u32 err_status)
  209. {
  210. void __iomem *iobase = host->base;
  211. if (cmd->flags & MMC_RSP_136) {
  212. unsigned int response[8], i;
  213. for (i = 0; i < 8; i++)
  214. response[i] = mvsd_read(MVSD_RSP(i));
  215. cmd->resp[0] = ((response[0] & 0x03ff) << 22) |
  216. ((response[1] & 0xffff) << 6) |
  217. ((response[2] & 0xfc00) >> 10);
  218. cmd->resp[1] = ((response[2] & 0x03ff) << 22) |
  219. ((response[3] & 0xffff) << 6) |
  220. ((response[4] & 0xfc00) >> 10);
  221. cmd->resp[2] = ((response[4] & 0x03ff) << 22) |
  222. ((response[5] & 0xffff) << 6) |
  223. ((response[6] & 0xfc00) >> 10);
  224. cmd->resp[3] = ((response[6] & 0x03ff) << 22) |
  225. ((response[7] & 0x3fff) << 8);
  226. } else if (cmd->flags & MMC_RSP_PRESENT) {
  227. unsigned int response[3], i;
  228. for (i = 0; i < 3; i++)
  229. response[i] = mvsd_read(MVSD_RSP(i));
  230. cmd->resp[0] = ((response[2] & 0x003f) << (8 - 8)) |
  231. ((response[1] & 0xffff) << (14 - 8)) |
  232. ((response[0] & 0x03ff) << (30 - 8));
  233. cmd->resp[1] = ((response[0] & 0xfc00) >> 10);
  234. cmd->resp[2] = 0;
  235. cmd->resp[3] = 0;
  236. }
  237. if (err_status & MVSD_ERR_CMD_TIMEOUT) {
  238. cmd->error = -ETIMEDOUT;
  239. } else if (err_status & (MVSD_ERR_CMD_CRC | MVSD_ERR_CMD_ENDBIT |
  240. MVSD_ERR_CMD_INDEX | MVSD_ERR_CMD_STARTBIT)) {
  241. cmd->error = -EILSEQ;
  242. }
  243. err_status &= ~(MVSD_ERR_CMD_TIMEOUT | MVSD_ERR_CMD_CRC |
  244. MVSD_ERR_CMD_ENDBIT | MVSD_ERR_CMD_INDEX |
  245. MVSD_ERR_CMD_STARTBIT);
  246. return err_status;
  247. }
  248. static u32 mvsd_finish_data(struct mvsd_host *host, struct mmc_data *data,
  249. u32 err_status)
  250. {
  251. void __iomem *iobase = host->base;
  252. if (host->pio_ptr) {
  253. host->pio_ptr = NULL;
  254. host->pio_size = 0;
  255. } else {
  256. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_frags,
  257. (data->flags & MMC_DATA_READ) ?
  258. DMA_FROM_DEVICE : DMA_TO_DEVICE);
  259. }
  260. if (err_status & MVSD_ERR_DATA_TIMEOUT)
  261. data->error = -ETIMEDOUT;
  262. else if (err_status & (MVSD_ERR_DATA_CRC | MVSD_ERR_DATA_ENDBIT))
  263. data->error = -EILSEQ;
  264. else if (err_status & MVSD_ERR_XFER_SIZE)
  265. data->error = -EBADE;
  266. err_status &= ~(MVSD_ERR_DATA_TIMEOUT | MVSD_ERR_DATA_CRC |
  267. MVSD_ERR_DATA_ENDBIT | MVSD_ERR_XFER_SIZE);
  268. dev_dbg(host->dev, "data done: blocks_left=%d, bytes_left=%d\n",
  269. mvsd_read(MVSD_CURR_BLK_LEFT), mvsd_read(MVSD_CURR_BYTE_LEFT));
  270. data->bytes_xfered =
  271. (data->blocks - mvsd_read(MVSD_CURR_BLK_LEFT)) * data->blksz;
  272. /* We can't be sure about the last block when errors are detected */
  273. if (data->bytes_xfered && data->error)
  274. data->bytes_xfered -= data->blksz;
  275. /* Handle Auto cmd 12 response */
  276. if (data->stop) {
  277. unsigned int response[3], i;
  278. for (i = 0; i < 3; i++)
  279. response[i] = mvsd_read(MVSD_AUTO_RSP(i));
  280. data->stop->resp[0] = ((response[2] & 0x003f) << (8 - 8)) |
  281. ((response[1] & 0xffff) << (14 - 8)) |
  282. ((response[0] & 0x03ff) << (30 - 8));
  283. data->stop->resp[1] = ((response[0] & 0xfc00) >> 10);
  284. data->stop->resp[2] = 0;
  285. data->stop->resp[3] = 0;
  286. if (err_status & MVSD_ERR_AUTOCMD12) {
  287. u32 err_cmd12 = mvsd_read(MVSD_AUTOCMD12_ERR_STATUS);
  288. dev_dbg(host->dev, "c12err 0x%04x\n", err_cmd12);
  289. if (err_cmd12 & MVSD_AUTOCMD12_ERR_NOTEXE)
  290. data->stop->error = -ENOEXEC;
  291. else if (err_cmd12 & MVSD_AUTOCMD12_ERR_TIMEOUT)
  292. data->stop->error = -ETIMEDOUT;
  293. else if (err_cmd12)
  294. data->stop->error = -EILSEQ;
  295. err_status &= ~MVSD_ERR_AUTOCMD12;
  296. }
  297. }
  298. return err_status;
  299. }
  300. static irqreturn_t mvsd_irq(int irq, void *dev)
  301. {
  302. struct mvsd_host *host = dev;
  303. void __iomem *iobase = host->base;
  304. u32 intr_status, intr_done_mask;
  305. int irq_handled = 0;
  306. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  307. dev_dbg(host->dev, "intr 0x%04x intr_en 0x%04x hw_state 0x%04x\n",
  308. intr_status, mvsd_read(MVSD_NOR_INTR_EN),
  309. mvsd_read(MVSD_HW_STATE));
  310. spin_lock(&host->lock);
  311. /* PIO handling, if needed. Messy business... */
  312. if (host->pio_size &&
  313. (intr_status & host->intr_en &
  314. (MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W))) {
  315. u16 *p = host->pio_ptr;
  316. int s = host->pio_size;
  317. while (s >= 32 && (intr_status & MVSD_NOR_RX_FIFO_8W)) {
  318. readsw(iobase + MVSD_FIFO, p, 16);
  319. p += 16;
  320. s -= 32;
  321. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  322. }
  323. /*
  324. * Normally we'd use < 32 here, but the RX_FIFO_8W bit
  325. * doesn't appear to assert when there is exactly 32 bytes
  326. * (8 words) left to fetch in a transfer.
  327. */
  328. if (s <= 32) {
  329. while (s >= 4 && (intr_status & MVSD_NOR_RX_READY)) {
  330. put_unaligned(mvsd_read(MVSD_FIFO), p++);
  331. put_unaligned(mvsd_read(MVSD_FIFO), p++);
  332. s -= 4;
  333. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  334. }
  335. if (s && s < 4 && (intr_status & MVSD_NOR_RX_READY)) {
  336. u16 val[2] = {0, 0};
  337. val[0] = mvsd_read(MVSD_FIFO);
  338. val[1] = mvsd_read(MVSD_FIFO);
  339. memcpy(p, ((void *)&val) + 4 - s, s);
  340. s = 0;
  341. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  342. }
  343. if (s == 0) {
  344. host->intr_en &=
  345. ~(MVSD_NOR_RX_READY | MVSD_NOR_RX_FIFO_8W);
  346. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  347. } else if (host->intr_en & MVSD_NOR_RX_FIFO_8W) {
  348. host->intr_en &= ~MVSD_NOR_RX_FIFO_8W;
  349. host->intr_en |= MVSD_NOR_RX_READY;
  350. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  351. }
  352. }
  353. dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
  354. s, intr_status, mvsd_read(MVSD_HW_STATE));
  355. host->pio_ptr = p;
  356. host->pio_size = s;
  357. irq_handled = 1;
  358. } else if (host->pio_size &&
  359. (intr_status & host->intr_en &
  360. (MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W))) {
  361. u16 *p = host->pio_ptr;
  362. int s = host->pio_size;
  363. /*
  364. * The TX_FIFO_8W bit is unreliable. When set, bursting
  365. * 16 halfwords all at once in the FIFO drops data. Actually
  366. * TX_AVAIL does go off after only one word is pushed even if
  367. * TX_FIFO_8W remains set.
  368. */
  369. while (s >= 4 && (intr_status & MVSD_NOR_TX_AVAIL)) {
  370. mvsd_write(MVSD_FIFO, get_unaligned(p++));
  371. mvsd_write(MVSD_FIFO, get_unaligned(p++));
  372. s -= 4;
  373. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  374. }
  375. if (s < 4) {
  376. if (s && (intr_status & MVSD_NOR_TX_AVAIL)) {
  377. u16 val[2] = {0, 0};
  378. memcpy(((void *)&val) + 4 - s, p, s);
  379. mvsd_write(MVSD_FIFO, val[0]);
  380. mvsd_write(MVSD_FIFO, val[1]);
  381. s = 0;
  382. intr_status = mvsd_read(MVSD_NOR_INTR_STATUS);
  383. }
  384. if (s == 0) {
  385. host->intr_en &=
  386. ~(MVSD_NOR_TX_AVAIL | MVSD_NOR_TX_FIFO_8W);
  387. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  388. }
  389. }
  390. dev_dbg(host->dev, "pio %d intr 0x%04x hw_state 0x%04x\n",
  391. s, intr_status, mvsd_read(MVSD_HW_STATE));
  392. host->pio_ptr = p;
  393. host->pio_size = s;
  394. irq_handled = 1;
  395. }
  396. mvsd_write(MVSD_NOR_INTR_STATUS, intr_status);
  397. intr_done_mask = MVSD_NOR_CARD_INT | MVSD_NOR_RX_READY |
  398. MVSD_NOR_RX_FIFO_8W | MVSD_NOR_TX_FIFO_8W;
  399. if (intr_status & host->intr_en & ~intr_done_mask) {
  400. struct mmc_request *mrq = host->mrq;
  401. struct mmc_command *cmd = mrq->cmd;
  402. u32 err_status = 0;
  403. del_timer(&host->timer);
  404. host->mrq = NULL;
  405. host->intr_en &= MVSD_NOR_CARD_INT;
  406. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  407. mvsd_write(MVSD_ERR_INTR_EN, 0);
  408. spin_unlock(&host->lock);
  409. if (intr_status & MVSD_NOR_UNEXP_RSP) {
  410. cmd->error = -EPROTO;
  411. } else if (intr_status & MVSD_NOR_ERROR) {
  412. err_status = mvsd_read(MVSD_ERR_INTR_STATUS);
  413. dev_dbg(host->dev, "err 0x%04x\n", err_status);
  414. }
  415. err_status = mvsd_finish_cmd(host, cmd, err_status);
  416. if (mrq->data)
  417. err_status = mvsd_finish_data(host, mrq->data, err_status);
  418. if (err_status) {
  419. pr_err("%s: unhandled error status %#04x\n",
  420. mmc_hostname(host->mmc), err_status);
  421. cmd->error = -ENOMSG;
  422. }
  423. mmc_request_done(host->mmc, mrq);
  424. irq_handled = 1;
  425. } else
  426. spin_unlock(&host->lock);
  427. if (intr_status & MVSD_NOR_CARD_INT) {
  428. mmc_signal_sdio_irq(host->mmc);
  429. irq_handled = 1;
  430. }
  431. if (irq_handled)
  432. return IRQ_HANDLED;
  433. pr_err("%s: unhandled interrupt status=0x%04x en=0x%04x "
  434. "pio=%d\n", mmc_hostname(host->mmc), intr_status,
  435. host->intr_en, host->pio_size);
  436. return IRQ_NONE;
  437. }
  438. static void mvsd_timeout_timer(unsigned long data)
  439. {
  440. struct mvsd_host *host = (struct mvsd_host *)data;
  441. void __iomem *iobase = host->base;
  442. struct mmc_request *mrq;
  443. unsigned long flags;
  444. spin_lock_irqsave(&host->lock, flags);
  445. mrq = host->mrq;
  446. if (mrq) {
  447. pr_err("%s: Timeout waiting for hardware interrupt.\n",
  448. mmc_hostname(host->mmc));
  449. pr_err("%s: hw_state=0x%04x, intr_status=0x%04x "
  450. "intr_en=0x%04x\n", mmc_hostname(host->mmc),
  451. mvsd_read(MVSD_HW_STATE),
  452. mvsd_read(MVSD_NOR_INTR_STATUS),
  453. mvsd_read(MVSD_NOR_INTR_EN));
  454. host->mrq = NULL;
  455. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  456. host->xfer_mode &= MVSD_XFER_MODE_INT_CHK_EN;
  457. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  458. host->intr_en &= MVSD_NOR_CARD_INT;
  459. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  460. mvsd_write(MVSD_ERR_INTR_EN, 0);
  461. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  462. mrq->cmd->error = -ETIMEDOUT;
  463. mvsd_finish_cmd(host, mrq->cmd, 0);
  464. if (mrq->data) {
  465. mrq->data->error = -ETIMEDOUT;
  466. mvsd_finish_data(host, mrq->data, 0);
  467. }
  468. }
  469. spin_unlock_irqrestore(&host->lock, flags);
  470. if (mrq)
  471. mmc_request_done(host->mmc, mrq);
  472. }
  473. static irqreturn_t mvsd_card_detect_irq(int irq, void *dev)
  474. {
  475. struct mvsd_host *host = dev;
  476. mmc_detect_change(host->mmc, msecs_to_jiffies(100));
  477. return IRQ_HANDLED;
  478. }
  479. static void mvsd_enable_sdio_irq(struct mmc_host *mmc, int enable)
  480. {
  481. struct mvsd_host *host = mmc_priv(mmc);
  482. void __iomem *iobase = host->base;
  483. unsigned long flags;
  484. spin_lock_irqsave(&host->lock, flags);
  485. if (enable) {
  486. host->xfer_mode |= MVSD_XFER_MODE_INT_CHK_EN;
  487. host->intr_en |= MVSD_NOR_CARD_INT;
  488. } else {
  489. host->xfer_mode &= ~MVSD_XFER_MODE_INT_CHK_EN;
  490. host->intr_en &= ~MVSD_NOR_CARD_INT;
  491. }
  492. mvsd_write(MVSD_XFER_MODE, host->xfer_mode);
  493. mvsd_write(MVSD_NOR_INTR_EN, host->intr_en);
  494. spin_unlock_irqrestore(&host->lock, flags);
  495. }
  496. static int mvsd_get_ro(struct mmc_host *mmc)
  497. {
  498. struct mvsd_host *host = mmc_priv(mmc);
  499. if (host->gpio_write_protect)
  500. return gpio_get_value(host->gpio_write_protect);
  501. /*
  502. * Board doesn't support read only detection; let the mmc core
  503. * decide what to do.
  504. */
  505. return -ENOSYS;
  506. }
  507. static void mvsd_power_up(struct mvsd_host *host)
  508. {
  509. void __iomem *iobase = host->base;
  510. dev_dbg(host->dev, "power up\n");
  511. mvsd_write(MVSD_NOR_INTR_EN, 0);
  512. mvsd_write(MVSD_ERR_INTR_EN, 0);
  513. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  514. mvsd_write(MVSD_XFER_MODE, 0);
  515. mvsd_write(MVSD_NOR_STATUS_EN, 0xffff);
  516. mvsd_write(MVSD_ERR_STATUS_EN, 0xffff);
  517. mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
  518. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  519. }
  520. static void mvsd_power_down(struct mvsd_host *host)
  521. {
  522. void __iomem *iobase = host->base;
  523. dev_dbg(host->dev, "power down\n");
  524. mvsd_write(MVSD_NOR_INTR_EN, 0);
  525. mvsd_write(MVSD_ERR_INTR_EN, 0);
  526. mvsd_write(MVSD_SW_RESET, MVSD_SW_RESET_NOW);
  527. mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
  528. mvsd_write(MVSD_NOR_STATUS_EN, 0);
  529. mvsd_write(MVSD_ERR_STATUS_EN, 0);
  530. mvsd_write(MVSD_NOR_INTR_STATUS, 0xffff);
  531. mvsd_write(MVSD_ERR_INTR_STATUS, 0xffff);
  532. }
  533. static void mvsd_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  534. {
  535. struct mvsd_host *host = mmc_priv(mmc);
  536. void __iomem *iobase = host->base;
  537. u32 ctrl_reg = 0;
  538. if (ios->power_mode == MMC_POWER_UP)
  539. mvsd_power_up(host);
  540. if (ios->clock == 0) {
  541. mvsd_write(MVSD_XFER_MODE, MVSD_XFER_MODE_STOP_CLK);
  542. mvsd_write(MVSD_CLK_DIV, MVSD_BASE_DIV_MAX);
  543. host->clock = 0;
  544. dev_dbg(host->dev, "clock off\n");
  545. } else if (ios->clock != host->clock) {
  546. u32 m = DIV_ROUND_UP(host->base_clock, ios->clock) - 1;
  547. if (m > MVSD_BASE_DIV_MAX)
  548. m = MVSD_BASE_DIV_MAX;
  549. mvsd_write(MVSD_CLK_DIV, m);
  550. host->clock = ios->clock;
  551. host->ns_per_clk = 1000000000 / (host->base_clock / (m+1));
  552. dev_dbg(host->dev, "clock=%d (%d), div=0x%04x\n",
  553. ios->clock, host->base_clock / (m+1), m);
  554. }
  555. /* default transfer mode */
  556. ctrl_reg |= MVSD_HOST_CTRL_BIG_ENDIAN;
  557. ctrl_reg &= ~MVSD_HOST_CTRL_LSB_FIRST;
  558. /* default to maximum timeout */
  559. ctrl_reg |= MVSD_HOST_CTRL_TMOUT_MASK;
  560. ctrl_reg |= MVSD_HOST_CTRL_TMOUT_EN;
  561. if (ios->bus_mode == MMC_BUSMODE_PUSHPULL)
  562. ctrl_reg |= MVSD_HOST_CTRL_PUSH_PULL_EN;
  563. if (ios->bus_width == MMC_BUS_WIDTH_4)
  564. ctrl_reg |= MVSD_HOST_CTRL_DATA_WIDTH_4_BITS;
  565. /*
  566. * The HI_SPEED_EN bit is causing trouble with many (but not all)
  567. * high speed SD, SDHC and SDIO cards. Not enabling that bit
  568. * makes all cards work. So let's just ignore that bit for now
  569. * and revisit this issue if problems for not enabling this bit
  570. * are ever reported.
  571. */
  572. #if 0
  573. if (ios->timing == MMC_TIMING_MMC_HS ||
  574. ios->timing == MMC_TIMING_SD_HS)
  575. ctrl_reg |= MVSD_HOST_CTRL_HI_SPEED_EN;
  576. #endif
  577. host->ctrl = ctrl_reg;
  578. mvsd_write(MVSD_HOST_CTRL, ctrl_reg);
  579. dev_dbg(host->dev, "ctrl 0x%04x: %s %s %s\n", ctrl_reg,
  580. (ctrl_reg & MVSD_HOST_CTRL_PUSH_PULL_EN) ?
  581. "push-pull" : "open-drain",
  582. (ctrl_reg & MVSD_HOST_CTRL_DATA_WIDTH_4_BITS) ?
  583. "4bit-width" : "1bit-width",
  584. (ctrl_reg & MVSD_HOST_CTRL_HI_SPEED_EN) ?
  585. "high-speed" : "");
  586. if (ios->power_mode == MMC_POWER_OFF)
  587. mvsd_power_down(host);
  588. }
  589. static const struct mmc_host_ops mvsd_ops = {
  590. .request = mvsd_request,
  591. .get_ro = mvsd_get_ro,
  592. .set_ios = mvsd_set_ios,
  593. .enable_sdio_irq = mvsd_enable_sdio_irq,
  594. };
  595. static void __init
  596. mv_conf_mbus_windows(struct mvsd_host *host,
  597. const struct mbus_dram_target_info *dram)
  598. {
  599. void __iomem *iobase = host->base;
  600. int i;
  601. for (i = 0; i < 4; i++) {
  602. writel(0, iobase + MVSD_WINDOW_CTRL(i));
  603. writel(0, iobase + MVSD_WINDOW_BASE(i));
  604. }
  605. for (i = 0; i < dram->num_cs; i++) {
  606. const struct mbus_dram_window *cs = dram->cs + i;
  607. writel(((cs->size - 1) & 0xffff0000) |
  608. (cs->mbus_attr << 8) |
  609. (dram->mbus_dram_target_id << 4) | 1,
  610. iobase + MVSD_WINDOW_CTRL(i));
  611. writel(cs->base, iobase + MVSD_WINDOW_BASE(i));
  612. }
  613. }
  614. static int __init mvsd_probe(struct platform_device *pdev)
  615. {
  616. struct mmc_host *mmc = NULL;
  617. struct mvsd_host *host = NULL;
  618. const struct mvsdio_platform_data *mvsd_data;
  619. const struct mbus_dram_target_info *dram;
  620. struct resource *r;
  621. int ret, irq;
  622. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  623. irq = platform_get_irq(pdev, 0);
  624. mvsd_data = pdev->dev.platform_data;
  625. if (!r || irq < 0 || !mvsd_data)
  626. return -ENXIO;
  627. r = request_mem_region(r->start, SZ_1K, DRIVER_NAME);
  628. if (!r)
  629. return -EBUSY;
  630. mmc = mmc_alloc_host(sizeof(struct mvsd_host), &pdev->dev);
  631. if (!mmc) {
  632. ret = -ENOMEM;
  633. goto out;
  634. }
  635. host = mmc_priv(mmc);
  636. host->mmc = mmc;
  637. host->dev = &pdev->dev;
  638. host->res = r;
  639. host->base_clock = mvsd_data->clock / 2;
  640. mmc->ops = &mvsd_ops;
  641. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  642. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ |
  643. MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
  644. mmc->f_min = DIV_ROUND_UP(host->base_clock, MVSD_BASE_DIV_MAX);
  645. mmc->f_max = maxfreq;
  646. mmc->max_blk_size = 2048;
  647. mmc->max_blk_count = 65535;
  648. mmc->max_segs = 1;
  649. mmc->max_seg_size = mmc->max_blk_size * mmc->max_blk_count;
  650. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  651. spin_lock_init(&host->lock);
  652. host->base = ioremap(r->start, SZ_4K);
  653. if (!host->base) {
  654. ret = -ENOMEM;
  655. goto out;
  656. }
  657. /* (Re-)program MBUS remapping windows if we are asked to. */
  658. dram = mv_mbus_dram_info();
  659. if (dram)
  660. mv_conf_mbus_windows(host, dram);
  661. mvsd_power_down(host);
  662. ret = request_irq(irq, mvsd_irq, 0, DRIVER_NAME, host);
  663. if (ret) {
  664. pr_err("%s: cannot assign irq %d\n", DRIVER_NAME, irq);
  665. goto out;
  666. } else
  667. host->irq = irq;
  668. /* Not all platforms can gate the clock, so it is not
  669. an error if the clock does not exists. */
  670. host->clk = clk_get(&pdev->dev, NULL);
  671. if (!IS_ERR(host->clk)) {
  672. clk_prepare_enable(host->clk);
  673. }
  674. if (mvsd_data->gpio_card_detect) {
  675. ret = gpio_request(mvsd_data->gpio_card_detect,
  676. DRIVER_NAME " cd");
  677. if (ret == 0) {
  678. gpio_direction_input(mvsd_data->gpio_card_detect);
  679. irq = gpio_to_irq(mvsd_data->gpio_card_detect);
  680. ret = request_irq(irq, mvsd_card_detect_irq,
  681. IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING,
  682. DRIVER_NAME " cd", host);
  683. if (ret == 0)
  684. host->gpio_card_detect =
  685. mvsd_data->gpio_card_detect;
  686. else
  687. gpio_free(mvsd_data->gpio_card_detect);
  688. }
  689. }
  690. if (!host->gpio_card_detect)
  691. mmc->caps |= MMC_CAP_NEEDS_POLL;
  692. if (mvsd_data->gpio_write_protect) {
  693. ret = gpio_request(mvsd_data->gpio_write_protect,
  694. DRIVER_NAME " wp");
  695. if (ret == 0) {
  696. gpio_direction_input(mvsd_data->gpio_write_protect);
  697. host->gpio_write_protect =
  698. mvsd_data->gpio_write_protect;
  699. }
  700. }
  701. setup_timer(&host->timer, mvsd_timeout_timer, (unsigned long)host);
  702. platform_set_drvdata(pdev, mmc);
  703. ret = mmc_add_host(mmc);
  704. if (ret)
  705. goto out;
  706. pr_notice("%s: %s driver initialized, ",
  707. mmc_hostname(mmc), DRIVER_NAME);
  708. if (host->gpio_card_detect)
  709. printk("using GPIO %d for card detection\n",
  710. host->gpio_card_detect);
  711. else
  712. printk("lacking card detect (fall back to polling)\n");
  713. return 0;
  714. out:
  715. if (host) {
  716. if (host->irq)
  717. free_irq(host->irq, host);
  718. if (host->gpio_card_detect) {
  719. free_irq(gpio_to_irq(host->gpio_card_detect), host);
  720. gpio_free(host->gpio_card_detect);
  721. }
  722. if (host->gpio_write_protect)
  723. gpio_free(host->gpio_write_protect);
  724. if (host->base)
  725. iounmap(host->base);
  726. }
  727. if (r)
  728. release_resource(r);
  729. if (mmc)
  730. if (!IS_ERR_OR_NULL(host->clk)) {
  731. clk_disable_unprepare(host->clk);
  732. clk_put(host->clk);
  733. }
  734. mmc_free_host(mmc);
  735. return ret;
  736. }
  737. static int __exit mvsd_remove(struct platform_device *pdev)
  738. {
  739. struct mmc_host *mmc = platform_get_drvdata(pdev);
  740. if (mmc) {
  741. struct mvsd_host *host = mmc_priv(mmc);
  742. if (host->gpio_card_detect) {
  743. free_irq(gpio_to_irq(host->gpio_card_detect), host);
  744. gpio_free(host->gpio_card_detect);
  745. }
  746. mmc_remove_host(mmc);
  747. free_irq(host->irq, host);
  748. if (host->gpio_write_protect)
  749. gpio_free(host->gpio_write_protect);
  750. del_timer_sync(&host->timer);
  751. mvsd_power_down(host);
  752. iounmap(host->base);
  753. release_resource(host->res);
  754. if (!IS_ERR(host->clk)) {
  755. clk_disable_unprepare(host->clk);
  756. clk_put(host->clk);
  757. }
  758. mmc_free_host(mmc);
  759. }
  760. platform_set_drvdata(pdev, NULL);
  761. return 0;
  762. }
  763. #ifdef CONFIG_PM
  764. static int mvsd_suspend(struct platform_device *dev, pm_message_t state)
  765. {
  766. struct mmc_host *mmc = platform_get_drvdata(dev);
  767. int ret = 0;
  768. if (mmc)
  769. ret = mmc_suspend_host(mmc);
  770. return ret;
  771. }
  772. static int mvsd_resume(struct platform_device *dev)
  773. {
  774. struct mmc_host *mmc = platform_get_drvdata(dev);
  775. int ret = 0;
  776. if (mmc)
  777. ret = mmc_resume_host(mmc);
  778. return ret;
  779. }
  780. #else
  781. #define mvsd_suspend NULL
  782. #define mvsd_resume NULL
  783. #endif
  784. static struct platform_driver mvsd_driver = {
  785. .remove = __exit_p(mvsd_remove),
  786. .suspend = mvsd_suspend,
  787. .resume = mvsd_resume,
  788. .driver = {
  789. .name = DRIVER_NAME,
  790. },
  791. };
  792. static int __init mvsd_init(void)
  793. {
  794. return platform_driver_probe(&mvsd_driver, mvsd_probe);
  795. }
  796. static void __exit mvsd_exit(void)
  797. {
  798. platform_driver_unregister(&mvsd_driver);
  799. }
  800. module_init(mvsd_init);
  801. module_exit(mvsd_exit);
  802. /* maximum card clock frequency (default 50MHz) */
  803. module_param(maxfreq, int, 0);
  804. /* force PIO transfers all the time */
  805. module_param(nodma, int, 0);
  806. MODULE_AUTHOR("Maen Suleiman, Nicolas Pitre");
  807. MODULE_DESCRIPTION("Marvell MMC,SD,SDIO Host Controller driver");
  808. MODULE_LICENSE("GPL");
  809. MODULE_ALIAS("platform:mvsdio");