da9052-core.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828
  1. /*
  2. * Device access for Dialog DA9052 PMICs.
  3. *
  4. * Copyright(c) 2011 Dialog Semiconductor Ltd.
  5. *
  6. * Author: David Dajun Chen <dchen@diasemi.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/input.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/irq.h>
  18. #include <linux/mfd/core.h>
  19. #include <linux/slab.h>
  20. #include <linux/module.h>
  21. #include <linux/mfd/da9052/da9052.h>
  22. #include <linux/mfd/da9052/pdata.h>
  23. #include <linux/mfd/da9052/reg.h>
  24. #define DA9052_NUM_IRQ_REGS 4
  25. #define DA9052_IRQ_MASK_POS_1 0x01
  26. #define DA9052_IRQ_MASK_POS_2 0x02
  27. #define DA9052_IRQ_MASK_POS_3 0x04
  28. #define DA9052_IRQ_MASK_POS_4 0x08
  29. #define DA9052_IRQ_MASK_POS_5 0x10
  30. #define DA9052_IRQ_MASK_POS_6 0x20
  31. #define DA9052_IRQ_MASK_POS_7 0x40
  32. #define DA9052_IRQ_MASK_POS_8 0x80
  33. static bool da9052_reg_readable(struct device *dev, unsigned int reg)
  34. {
  35. switch (reg) {
  36. case DA9052_PAGE0_CON_REG:
  37. case DA9052_STATUS_A_REG:
  38. case DA9052_STATUS_B_REG:
  39. case DA9052_STATUS_C_REG:
  40. case DA9052_STATUS_D_REG:
  41. case DA9052_EVENT_A_REG:
  42. case DA9052_EVENT_B_REG:
  43. case DA9052_EVENT_C_REG:
  44. case DA9052_EVENT_D_REG:
  45. case DA9052_FAULTLOG_REG:
  46. case DA9052_IRQ_MASK_A_REG:
  47. case DA9052_IRQ_MASK_B_REG:
  48. case DA9052_IRQ_MASK_C_REG:
  49. case DA9052_IRQ_MASK_D_REG:
  50. case DA9052_CONTROL_A_REG:
  51. case DA9052_CONTROL_B_REG:
  52. case DA9052_CONTROL_C_REG:
  53. case DA9052_CONTROL_D_REG:
  54. case DA9052_PDDIS_REG:
  55. case DA9052_INTERFACE_REG:
  56. case DA9052_RESET_REG:
  57. case DA9052_GPIO_0_1_REG:
  58. case DA9052_GPIO_2_3_REG:
  59. case DA9052_GPIO_4_5_REG:
  60. case DA9052_GPIO_6_7_REG:
  61. case DA9052_GPIO_14_15_REG:
  62. case DA9052_ID_0_1_REG:
  63. case DA9052_ID_2_3_REG:
  64. case DA9052_ID_4_5_REG:
  65. case DA9052_ID_6_7_REG:
  66. case DA9052_ID_8_9_REG:
  67. case DA9052_ID_10_11_REG:
  68. case DA9052_ID_12_13_REG:
  69. case DA9052_ID_14_15_REG:
  70. case DA9052_ID_16_17_REG:
  71. case DA9052_ID_18_19_REG:
  72. case DA9052_ID_20_21_REG:
  73. case DA9052_SEQ_STATUS_REG:
  74. case DA9052_SEQ_A_REG:
  75. case DA9052_SEQ_B_REG:
  76. case DA9052_SEQ_TIMER_REG:
  77. case DA9052_BUCKA_REG:
  78. case DA9052_BUCKB_REG:
  79. case DA9052_BUCKCORE_REG:
  80. case DA9052_BUCKPRO_REG:
  81. case DA9052_BUCKMEM_REG:
  82. case DA9052_BUCKPERI_REG:
  83. case DA9052_LDO1_REG:
  84. case DA9052_LDO2_REG:
  85. case DA9052_LDO3_REG:
  86. case DA9052_LDO4_REG:
  87. case DA9052_LDO5_REG:
  88. case DA9052_LDO6_REG:
  89. case DA9052_LDO7_REG:
  90. case DA9052_LDO8_REG:
  91. case DA9052_LDO9_REG:
  92. case DA9052_LDO10_REG:
  93. case DA9052_SUPPLY_REG:
  94. case DA9052_PULLDOWN_REG:
  95. case DA9052_CHGBUCK_REG:
  96. case DA9052_WAITCONT_REG:
  97. case DA9052_ISET_REG:
  98. case DA9052_BATCHG_REG:
  99. case DA9052_CHG_CONT_REG:
  100. case DA9052_INPUT_CONT_REG:
  101. case DA9052_CHG_TIME_REG:
  102. case DA9052_BBAT_CONT_REG:
  103. case DA9052_BOOST_REG:
  104. case DA9052_LED_CONT_REG:
  105. case DA9052_LEDMIN123_REG:
  106. case DA9052_LED1_CONF_REG:
  107. case DA9052_LED2_CONF_REG:
  108. case DA9052_LED3_CONF_REG:
  109. case DA9052_LED1CONT_REG:
  110. case DA9052_LED2CONT_REG:
  111. case DA9052_LED3CONT_REG:
  112. case DA9052_LED_CONT_4_REG:
  113. case DA9052_LED_CONT_5_REG:
  114. case DA9052_ADC_MAN_REG:
  115. case DA9052_ADC_CONT_REG:
  116. case DA9052_ADC_RES_L_REG:
  117. case DA9052_ADC_RES_H_REG:
  118. case DA9052_VDD_RES_REG:
  119. case DA9052_VDD_MON_REG:
  120. case DA9052_ICHG_AV_REG:
  121. case DA9052_ICHG_THD_REG:
  122. case DA9052_ICHG_END_REG:
  123. case DA9052_TBAT_RES_REG:
  124. case DA9052_TBAT_HIGHP_REG:
  125. case DA9052_TBAT_HIGHN_REG:
  126. case DA9052_TBAT_LOW_REG:
  127. case DA9052_T_OFFSET_REG:
  128. case DA9052_ADCIN4_RES_REG:
  129. case DA9052_AUTO4_HIGH_REG:
  130. case DA9052_AUTO4_LOW_REG:
  131. case DA9052_ADCIN5_RES_REG:
  132. case DA9052_AUTO5_HIGH_REG:
  133. case DA9052_AUTO5_LOW_REG:
  134. case DA9052_ADCIN6_RES_REG:
  135. case DA9052_AUTO6_HIGH_REG:
  136. case DA9052_AUTO6_LOW_REG:
  137. case DA9052_TJUNC_RES_REG:
  138. case DA9052_TSI_CONT_A_REG:
  139. case DA9052_TSI_CONT_B_REG:
  140. case DA9052_TSI_X_MSB_REG:
  141. case DA9052_TSI_Y_MSB_REG:
  142. case DA9052_TSI_LSB_REG:
  143. case DA9052_TSI_Z_MSB_REG:
  144. case DA9052_COUNT_S_REG:
  145. case DA9052_COUNT_MI_REG:
  146. case DA9052_COUNT_H_REG:
  147. case DA9052_COUNT_D_REG:
  148. case DA9052_COUNT_MO_REG:
  149. case DA9052_COUNT_Y_REG:
  150. case DA9052_ALARM_MI_REG:
  151. case DA9052_ALARM_H_REG:
  152. case DA9052_ALARM_D_REG:
  153. case DA9052_ALARM_MO_REG:
  154. case DA9052_ALARM_Y_REG:
  155. case DA9052_SECOND_A_REG:
  156. case DA9052_SECOND_B_REG:
  157. case DA9052_SECOND_C_REG:
  158. case DA9052_SECOND_D_REG:
  159. case DA9052_PAGE1_CON_REG:
  160. return true;
  161. default:
  162. return false;
  163. }
  164. }
  165. static bool da9052_reg_writeable(struct device *dev, unsigned int reg)
  166. {
  167. switch (reg) {
  168. case DA9052_PAGE0_CON_REG:
  169. case DA9052_EVENT_A_REG:
  170. case DA9052_EVENT_B_REG:
  171. case DA9052_EVENT_C_REG:
  172. case DA9052_EVENT_D_REG:
  173. case DA9052_IRQ_MASK_A_REG:
  174. case DA9052_IRQ_MASK_B_REG:
  175. case DA9052_IRQ_MASK_C_REG:
  176. case DA9052_IRQ_MASK_D_REG:
  177. case DA9052_CONTROL_A_REG:
  178. case DA9052_CONTROL_B_REG:
  179. case DA9052_CONTROL_C_REG:
  180. case DA9052_CONTROL_D_REG:
  181. case DA9052_PDDIS_REG:
  182. case DA9052_RESET_REG:
  183. case DA9052_GPIO_0_1_REG:
  184. case DA9052_GPIO_2_3_REG:
  185. case DA9052_GPIO_4_5_REG:
  186. case DA9052_GPIO_6_7_REG:
  187. case DA9052_GPIO_14_15_REG:
  188. case DA9052_ID_0_1_REG:
  189. case DA9052_ID_2_3_REG:
  190. case DA9052_ID_4_5_REG:
  191. case DA9052_ID_6_7_REG:
  192. case DA9052_ID_8_9_REG:
  193. case DA9052_ID_10_11_REG:
  194. case DA9052_ID_12_13_REG:
  195. case DA9052_ID_14_15_REG:
  196. case DA9052_ID_16_17_REG:
  197. case DA9052_ID_18_19_REG:
  198. case DA9052_ID_20_21_REG:
  199. case DA9052_SEQ_STATUS_REG:
  200. case DA9052_SEQ_A_REG:
  201. case DA9052_SEQ_B_REG:
  202. case DA9052_SEQ_TIMER_REG:
  203. case DA9052_BUCKA_REG:
  204. case DA9052_BUCKB_REG:
  205. case DA9052_BUCKCORE_REG:
  206. case DA9052_BUCKPRO_REG:
  207. case DA9052_BUCKMEM_REG:
  208. case DA9052_BUCKPERI_REG:
  209. case DA9052_LDO1_REG:
  210. case DA9052_LDO2_REG:
  211. case DA9052_LDO3_REG:
  212. case DA9052_LDO4_REG:
  213. case DA9052_LDO5_REG:
  214. case DA9052_LDO6_REG:
  215. case DA9052_LDO7_REG:
  216. case DA9052_LDO8_REG:
  217. case DA9052_LDO9_REG:
  218. case DA9052_LDO10_REG:
  219. case DA9052_SUPPLY_REG:
  220. case DA9052_PULLDOWN_REG:
  221. case DA9052_CHGBUCK_REG:
  222. case DA9052_WAITCONT_REG:
  223. case DA9052_ISET_REG:
  224. case DA9052_BATCHG_REG:
  225. case DA9052_CHG_CONT_REG:
  226. case DA9052_INPUT_CONT_REG:
  227. case DA9052_BBAT_CONT_REG:
  228. case DA9052_BOOST_REG:
  229. case DA9052_LED_CONT_REG:
  230. case DA9052_LEDMIN123_REG:
  231. case DA9052_LED1_CONF_REG:
  232. case DA9052_LED2_CONF_REG:
  233. case DA9052_LED3_CONF_REG:
  234. case DA9052_LED1CONT_REG:
  235. case DA9052_LED2CONT_REG:
  236. case DA9052_LED3CONT_REG:
  237. case DA9052_LED_CONT_4_REG:
  238. case DA9052_LED_CONT_5_REG:
  239. case DA9052_ADC_MAN_REG:
  240. case DA9052_ADC_CONT_REG:
  241. case DA9052_ADC_RES_L_REG:
  242. case DA9052_ADC_RES_H_REG:
  243. case DA9052_VDD_RES_REG:
  244. case DA9052_VDD_MON_REG:
  245. case DA9052_ICHG_THD_REG:
  246. case DA9052_ICHG_END_REG:
  247. case DA9052_TBAT_HIGHP_REG:
  248. case DA9052_TBAT_HIGHN_REG:
  249. case DA9052_TBAT_LOW_REG:
  250. case DA9052_T_OFFSET_REG:
  251. case DA9052_AUTO4_HIGH_REG:
  252. case DA9052_AUTO4_LOW_REG:
  253. case DA9052_AUTO5_HIGH_REG:
  254. case DA9052_AUTO5_LOW_REG:
  255. case DA9052_AUTO6_HIGH_REG:
  256. case DA9052_AUTO6_LOW_REG:
  257. case DA9052_TSI_CONT_A_REG:
  258. case DA9052_TSI_CONT_B_REG:
  259. case DA9052_COUNT_S_REG:
  260. case DA9052_COUNT_MI_REG:
  261. case DA9052_COUNT_H_REG:
  262. case DA9052_COUNT_D_REG:
  263. case DA9052_COUNT_MO_REG:
  264. case DA9052_COUNT_Y_REG:
  265. case DA9052_ALARM_MI_REG:
  266. case DA9052_ALARM_H_REG:
  267. case DA9052_ALARM_D_REG:
  268. case DA9052_ALARM_MO_REG:
  269. case DA9052_ALARM_Y_REG:
  270. case DA9052_PAGE1_CON_REG:
  271. return true;
  272. default:
  273. return false;
  274. }
  275. }
  276. static bool da9052_reg_volatile(struct device *dev, unsigned int reg)
  277. {
  278. switch (reg) {
  279. case DA9052_STATUS_A_REG:
  280. case DA9052_STATUS_B_REG:
  281. case DA9052_STATUS_C_REG:
  282. case DA9052_STATUS_D_REG:
  283. case DA9052_EVENT_A_REG:
  284. case DA9052_EVENT_B_REG:
  285. case DA9052_EVENT_C_REG:
  286. case DA9052_EVENT_D_REG:
  287. case DA9052_FAULTLOG_REG:
  288. case DA9052_CHG_TIME_REG:
  289. case DA9052_ADC_RES_L_REG:
  290. case DA9052_ADC_RES_H_REG:
  291. case DA9052_VDD_RES_REG:
  292. case DA9052_ICHG_AV_REG:
  293. case DA9052_TBAT_RES_REG:
  294. case DA9052_ADCIN4_RES_REG:
  295. case DA9052_ADCIN5_RES_REG:
  296. case DA9052_ADCIN6_RES_REG:
  297. case DA9052_TJUNC_RES_REG:
  298. case DA9052_TSI_X_MSB_REG:
  299. case DA9052_TSI_Y_MSB_REG:
  300. case DA9052_TSI_LSB_REG:
  301. case DA9052_TSI_Z_MSB_REG:
  302. case DA9052_COUNT_S_REG:
  303. case DA9052_COUNT_MI_REG:
  304. case DA9052_COUNT_H_REG:
  305. case DA9052_COUNT_D_REG:
  306. case DA9052_COUNT_MO_REG:
  307. case DA9052_COUNT_Y_REG:
  308. case DA9052_ALARM_MI_REG:
  309. return true;
  310. default:
  311. return false;
  312. }
  313. }
  314. /*
  315. * TBAT look-up table is computed from the R90 reg (8 bit register)
  316. * reading as below. The battery temperature is in milliCentigrade
  317. * TBAT = (1/(t1+1/298) - 273) * 1000 mC
  318. * where t1 = (1/B)* ln(( ADCval * 2.5)/(R25*ITBAT*255))
  319. * Default values are R25 = 10e3, B = 3380, ITBAT = 50e-6
  320. * Example:
  321. * R25=10E3, B=3380, ITBAT=50e-6, ADCVAL=62d calculates
  322. * TBAT = 20015 mili degrees Centrigrade
  323. *
  324. */
  325. static const int32_t tbat_lookup[255] = {
  326. 183258, 144221, 124334, 111336, 101826, 94397, 88343, 83257,
  327. 78889, 75071, 71688, 68656, 65914, 63414, 61120, 59001,
  328. 570366, 55204, 53490, 51881, 50364, 48931, 47574, 46285,
  329. 45059, 43889, 42772, 41703, 40678, 39694, 38748, 37838,
  330. 36961, 36115, 35297, 34507, 33743, 33002, 32284, 31588,
  331. 30911, 30254, 29615, 28994, 28389, 27799, 27225, 26664,
  332. 26117, 25584, 25062, 24553, 24054, 23567, 23091, 22624,
  333. 22167, 21719, 21281, 20851, 20429, 20015, 19610, 19211,
  334. 18820, 18436, 18058, 17688, 17323, 16965, 16612, 16266,
  335. 15925, 15589, 15259, 14933, 14613, 14298, 13987, 13681,
  336. 13379, 13082, 12788, 12499, 12214, 11933, 11655, 11382,
  337. 11112, 10845, 10582, 10322, 10066, 9812, 9562, 9315,
  338. 9071, 8830, 8591, 8356, 8123, 7893, 7665, 7440,
  339. 7218, 6998, 6780, 6565, 6352, 6141, 5933, 5726,
  340. 5522, 5320, 5120, 4922, 4726, 4532, 4340, 4149,
  341. 3961, 3774, 3589, 3406, 3225, 3045, 2867, 2690,
  342. 2516, 2342, 2170, 2000, 1831, 1664, 1498, 1334,
  343. 1171, 1009, 849, 690, 532, 376, 221, 67,
  344. -84, -236, -386, -535, -683, -830, -975, -1119,
  345. -1263, -1405, -1546, -1686, -1825, -1964, -2101, -2237,
  346. -2372, -2506, -2639, -2771, -2902, -3033, -3162, -3291,
  347. -3418, -3545, -3671, -3796, -3920, -4044, -4166, -4288,
  348. -4409, -4529, -4649, -4767, -4885, -5002, -5119, -5235,
  349. -5349, -5464, -5577, -5690, -5802, -5913, -6024, -6134,
  350. -6244, -6352, -6461, -6568, -6675, -6781, -6887, -6992,
  351. -7096, -7200, -7303, -7406, -7508, -7609, -7710, -7810,
  352. -7910, -8009, -8108, -8206, -8304, -8401, -8497, -8593,
  353. -8689, -8784, -8878, -8972, -9066, -9159, -9251, -9343,
  354. -9435, -9526, -9617, -9707, -9796, -9886, -9975, -10063,
  355. -10151, -10238, -10325, -10412, -10839, -10923, -11007, -11090,
  356. -11173, -11256, -11338, -11420, -11501, -11583, -11663, -11744,
  357. -11823, -11903, -11982
  358. };
  359. static const u8 chan_mux[DA9052_ADC_VBBAT + 1] = {
  360. [DA9052_ADC_VDDOUT] = DA9052_ADC_MAN_MUXSEL_VDDOUT,
  361. [DA9052_ADC_ICH] = DA9052_ADC_MAN_MUXSEL_ICH,
  362. [DA9052_ADC_TBAT] = DA9052_ADC_MAN_MUXSEL_TBAT,
  363. [DA9052_ADC_VBAT] = DA9052_ADC_MAN_MUXSEL_VBAT,
  364. [DA9052_ADC_IN4] = DA9052_ADC_MAN_MUXSEL_AD4,
  365. [DA9052_ADC_IN5] = DA9052_ADC_MAN_MUXSEL_AD5,
  366. [DA9052_ADC_IN6] = DA9052_ADC_MAN_MUXSEL_AD6,
  367. [DA9052_ADC_VBBAT] = DA9052_ADC_MAN_MUXSEL_VBBAT
  368. };
  369. int da9052_adc_manual_read(struct da9052 *da9052, unsigned char channel)
  370. {
  371. int ret;
  372. unsigned short calc_data;
  373. unsigned short data;
  374. unsigned char mux_sel;
  375. if (channel > DA9052_ADC_VBBAT)
  376. return -EINVAL;
  377. mutex_lock(&da9052->auxadc_lock);
  378. /* Channel gets activated on enabling the Conversion bit */
  379. mux_sel = chan_mux[channel] | DA9052_ADC_MAN_MAN_CONV;
  380. ret = da9052_reg_write(da9052, DA9052_ADC_MAN_REG, mux_sel);
  381. if (ret < 0)
  382. goto err;
  383. /* Wait for an interrupt */
  384. if (!wait_for_completion_timeout(&da9052->done,
  385. msecs_to_jiffies(500))) {
  386. dev_err(da9052->dev,
  387. "timeout waiting for ADC conversion interrupt\n");
  388. ret = -ETIMEDOUT;
  389. goto err;
  390. }
  391. ret = da9052_reg_read(da9052, DA9052_ADC_RES_H_REG);
  392. if (ret < 0)
  393. goto err;
  394. calc_data = (unsigned short)ret;
  395. data = calc_data << 2;
  396. ret = da9052_reg_read(da9052, DA9052_ADC_RES_L_REG);
  397. if (ret < 0)
  398. goto err;
  399. calc_data = (unsigned short)(ret & DA9052_ADC_RES_LSB);
  400. data |= calc_data;
  401. ret = data;
  402. err:
  403. mutex_unlock(&da9052->auxadc_lock);
  404. return ret;
  405. }
  406. EXPORT_SYMBOL_GPL(da9052_adc_manual_read);
  407. static irqreturn_t da9052_auxadc_irq(int irq, void *irq_data)
  408. {
  409. struct da9052 *da9052 = irq_data;
  410. complete(&da9052->done);
  411. return IRQ_HANDLED;
  412. }
  413. int da9052_adc_read_temp(struct da9052 *da9052)
  414. {
  415. int tbat;
  416. tbat = da9052_reg_read(da9052, DA9052_TBAT_RES_REG);
  417. if (tbat <= 0)
  418. return tbat;
  419. /* ARRAY_SIZE check is not needed since TBAT is a 8-bit register */
  420. return tbat_lookup[tbat - 1];
  421. }
  422. EXPORT_SYMBOL_GPL(da9052_adc_read_temp);
  423. static struct resource da9052_rtc_resource = {
  424. .name = "ALM",
  425. .start = DA9052_IRQ_ALARM,
  426. .end = DA9052_IRQ_ALARM,
  427. .flags = IORESOURCE_IRQ,
  428. };
  429. static struct resource da9052_onkey_resource = {
  430. .name = "ONKEY",
  431. .start = DA9052_IRQ_NONKEY,
  432. .end = DA9052_IRQ_NONKEY,
  433. .flags = IORESOURCE_IRQ,
  434. };
  435. static struct resource da9052_bat_resources[] = {
  436. {
  437. .name = "BATT TEMP",
  438. .start = DA9052_IRQ_TBAT,
  439. .end = DA9052_IRQ_TBAT,
  440. .flags = IORESOURCE_IRQ,
  441. },
  442. {
  443. .name = "DCIN DET",
  444. .start = DA9052_IRQ_DCIN,
  445. .end = DA9052_IRQ_DCIN,
  446. .flags = IORESOURCE_IRQ,
  447. },
  448. {
  449. .name = "DCIN REM",
  450. .start = DA9052_IRQ_DCINREM,
  451. .end = DA9052_IRQ_DCINREM,
  452. .flags = IORESOURCE_IRQ,
  453. },
  454. {
  455. .name = "VBUS DET",
  456. .start = DA9052_IRQ_VBUS,
  457. .end = DA9052_IRQ_VBUS,
  458. .flags = IORESOURCE_IRQ,
  459. },
  460. {
  461. .name = "VBUS REM",
  462. .start = DA9052_IRQ_VBUSREM,
  463. .end = DA9052_IRQ_VBUSREM,
  464. .flags = IORESOURCE_IRQ,
  465. },
  466. {
  467. .name = "CHG END",
  468. .start = DA9052_IRQ_CHGEND,
  469. .end = DA9052_IRQ_CHGEND,
  470. .flags = IORESOURCE_IRQ,
  471. },
  472. };
  473. static struct resource da9052_tsi_resources[] = {
  474. {
  475. .name = "PENDWN",
  476. .start = DA9052_IRQ_PENDOWN,
  477. .end = DA9052_IRQ_PENDOWN,
  478. .flags = IORESOURCE_IRQ,
  479. },
  480. {
  481. .name = "TSIRDY",
  482. .start = DA9052_IRQ_TSIREADY,
  483. .end = DA9052_IRQ_TSIREADY,
  484. .flags = IORESOURCE_IRQ,
  485. },
  486. };
  487. static struct mfd_cell __devinitdata da9052_subdev_info[] = {
  488. {
  489. .name = "da9052-regulator",
  490. .id = 1,
  491. },
  492. {
  493. .name = "da9052-regulator",
  494. .id = 2,
  495. },
  496. {
  497. .name = "da9052-regulator",
  498. .id = 3,
  499. },
  500. {
  501. .name = "da9052-regulator",
  502. .id = 4,
  503. },
  504. {
  505. .name = "da9052-regulator",
  506. .id = 5,
  507. },
  508. {
  509. .name = "da9052-regulator",
  510. .id = 6,
  511. },
  512. {
  513. .name = "da9052-regulator",
  514. .id = 7,
  515. },
  516. {
  517. .name = "da9052-regulator",
  518. .id = 8,
  519. },
  520. {
  521. .name = "da9052-regulator",
  522. .id = 9,
  523. },
  524. {
  525. .name = "da9052-regulator",
  526. .id = 10,
  527. },
  528. {
  529. .name = "da9052-regulator",
  530. .id = 11,
  531. },
  532. {
  533. .name = "da9052-regulator",
  534. .id = 12,
  535. },
  536. {
  537. .name = "da9052-regulator",
  538. .id = 13,
  539. },
  540. {
  541. .name = "da9052-regulator",
  542. .id = 14,
  543. },
  544. {
  545. .name = "da9052-onkey",
  546. .resources = &da9052_onkey_resource,
  547. .num_resources = 1,
  548. },
  549. {
  550. .name = "da9052-rtc",
  551. .resources = &da9052_rtc_resource,
  552. .num_resources = 1,
  553. },
  554. {
  555. .name = "da9052-gpio",
  556. },
  557. {
  558. .name = "da9052-hwmon",
  559. },
  560. {
  561. .name = "da9052-leds",
  562. },
  563. {
  564. .name = "da9052-wled1",
  565. },
  566. {
  567. .name = "da9052-wled2",
  568. },
  569. {
  570. .name = "da9052-wled3",
  571. },
  572. {
  573. .name = "da9052-tsi",
  574. .resources = da9052_tsi_resources,
  575. .num_resources = ARRAY_SIZE(da9052_tsi_resources),
  576. },
  577. {
  578. .name = "da9052-bat",
  579. .resources = da9052_bat_resources,
  580. .num_resources = ARRAY_SIZE(da9052_bat_resources),
  581. },
  582. {
  583. .name = "da9052-watchdog",
  584. },
  585. };
  586. static struct regmap_irq da9052_irqs[] = {
  587. [DA9052_IRQ_DCIN] = {
  588. .reg_offset = 0,
  589. .mask = DA9052_IRQ_MASK_POS_1,
  590. },
  591. [DA9052_IRQ_VBUS] = {
  592. .reg_offset = 0,
  593. .mask = DA9052_IRQ_MASK_POS_2,
  594. },
  595. [DA9052_IRQ_DCINREM] = {
  596. .reg_offset = 0,
  597. .mask = DA9052_IRQ_MASK_POS_3,
  598. },
  599. [DA9052_IRQ_VBUSREM] = {
  600. .reg_offset = 0,
  601. .mask = DA9052_IRQ_MASK_POS_4,
  602. },
  603. [DA9052_IRQ_VDDLOW] = {
  604. .reg_offset = 0,
  605. .mask = DA9052_IRQ_MASK_POS_5,
  606. },
  607. [DA9052_IRQ_ALARM] = {
  608. .reg_offset = 0,
  609. .mask = DA9052_IRQ_MASK_POS_6,
  610. },
  611. [DA9052_IRQ_SEQRDY] = {
  612. .reg_offset = 0,
  613. .mask = DA9052_IRQ_MASK_POS_7,
  614. },
  615. [DA9052_IRQ_COMP1V2] = {
  616. .reg_offset = 0,
  617. .mask = DA9052_IRQ_MASK_POS_8,
  618. },
  619. [DA9052_IRQ_NONKEY] = {
  620. .reg_offset = 1,
  621. .mask = DA9052_IRQ_MASK_POS_1,
  622. },
  623. [DA9052_IRQ_IDFLOAT] = {
  624. .reg_offset = 1,
  625. .mask = DA9052_IRQ_MASK_POS_2,
  626. },
  627. [DA9052_IRQ_IDGND] = {
  628. .reg_offset = 1,
  629. .mask = DA9052_IRQ_MASK_POS_3,
  630. },
  631. [DA9052_IRQ_CHGEND] = {
  632. .reg_offset = 1,
  633. .mask = DA9052_IRQ_MASK_POS_4,
  634. },
  635. [DA9052_IRQ_TBAT] = {
  636. .reg_offset = 1,
  637. .mask = DA9052_IRQ_MASK_POS_5,
  638. },
  639. [DA9052_IRQ_ADC_EOM] = {
  640. .reg_offset = 1,
  641. .mask = DA9052_IRQ_MASK_POS_6,
  642. },
  643. [DA9052_IRQ_PENDOWN] = {
  644. .reg_offset = 1,
  645. .mask = DA9052_IRQ_MASK_POS_7,
  646. },
  647. [DA9052_IRQ_TSIREADY] = {
  648. .reg_offset = 1,
  649. .mask = DA9052_IRQ_MASK_POS_8,
  650. },
  651. [DA9052_IRQ_GPI0] = {
  652. .reg_offset = 2,
  653. .mask = DA9052_IRQ_MASK_POS_1,
  654. },
  655. [DA9052_IRQ_GPI1] = {
  656. .reg_offset = 2,
  657. .mask = DA9052_IRQ_MASK_POS_2,
  658. },
  659. [DA9052_IRQ_GPI2] = {
  660. .reg_offset = 2,
  661. .mask = DA9052_IRQ_MASK_POS_3,
  662. },
  663. [DA9052_IRQ_GPI3] = {
  664. .reg_offset = 2,
  665. .mask = DA9052_IRQ_MASK_POS_4,
  666. },
  667. [DA9052_IRQ_GPI4] = {
  668. .reg_offset = 2,
  669. .mask = DA9052_IRQ_MASK_POS_5,
  670. },
  671. [DA9052_IRQ_GPI5] = {
  672. .reg_offset = 2,
  673. .mask = DA9052_IRQ_MASK_POS_6,
  674. },
  675. [DA9052_IRQ_GPI6] = {
  676. .reg_offset = 2,
  677. .mask = DA9052_IRQ_MASK_POS_7,
  678. },
  679. [DA9052_IRQ_GPI7] = {
  680. .reg_offset = 2,
  681. .mask = DA9052_IRQ_MASK_POS_8,
  682. },
  683. [DA9052_IRQ_GPI8] = {
  684. .reg_offset = 3,
  685. .mask = DA9052_IRQ_MASK_POS_1,
  686. },
  687. [DA9052_IRQ_GPI9] = {
  688. .reg_offset = 3,
  689. .mask = DA9052_IRQ_MASK_POS_2,
  690. },
  691. [DA9052_IRQ_GPI10] = {
  692. .reg_offset = 3,
  693. .mask = DA9052_IRQ_MASK_POS_3,
  694. },
  695. [DA9052_IRQ_GPI11] = {
  696. .reg_offset = 3,
  697. .mask = DA9052_IRQ_MASK_POS_4,
  698. },
  699. [DA9052_IRQ_GPI12] = {
  700. .reg_offset = 3,
  701. .mask = DA9052_IRQ_MASK_POS_5,
  702. },
  703. [DA9052_IRQ_GPI13] = {
  704. .reg_offset = 3,
  705. .mask = DA9052_IRQ_MASK_POS_6,
  706. },
  707. [DA9052_IRQ_GPI14] = {
  708. .reg_offset = 3,
  709. .mask = DA9052_IRQ_MASK_POS_7,
  710. },
  711. [DA9052_IRQ_GPI15] = {
  712. .reg_offset = 3,
  713. .mask = DA9052_IRQ_MASK_POS_8,
  714. },
  715. };
  716. static struct regmap_irq_chip da9052_regmap_irq_chip = {
  717. .name = "da9052_irq",
  718. .status_base = DA9052_EVENT_A_REG,
  719. .mask_base = DA9052_IRQ_MASK_A_REG,
  720. .ack_base = DA9052_EVENT_A_REG,
  721. .num_regs = DA9052_NUM_IRQ_REGS,
  722. .irqs = da9052_irqs,
  723. .num_irqs = ARRAY_SIZE(da9052_irqs),
  724. };
  725. struct regmap_config da9052_regmap_config = {
  726. .reg_bits = 8,
  727. .val_bits = 8,
  728. .cache_type = REGCACHE_RBTREE,
  729. .max_register = DA9052_PAGE1_CON_REG,
  730. .readable_reg = da9052_reg_readable,
  731. .writeable_reg = da9052_reg_writeable,
  732. .volatile_reg = da9052_reg_volatile,
  733. };
  734. EXPORT_SYMBOL_GPL(da9052_regmap_config);
  735. int __devinit da9052_device_init(struct da9052 *da9052, u8 chip_id)
  736. {
  737. struct da9052_pdata *pdata = da9052->dev->platform_data;
  738. int ret;
  739. mutex_init(&da9052->auxadc_lock);
  740. init_completion(&da9052->done);
  741. if (pdata && pdata->init != NULL)
  742. pdata->init(da9052);
  743. da9052->chip_id = chip_id;
  744. if (!pdata || !pdata->irq_base)
  745. da9052->irq_base = -1;
  746. else
  747. da9052->irq_base = pdata->irq_base;
  748. ret = regmap_add_irq_chip(da9052->regmap, da9052->chip_irq,
  749. IRQF_TRIGGER_LOW | IRQF_ONESHOT,
  750. da9052->irq_base, &da9052_regmap_irq_chip,
  751. &da9052->irq_data);
  752. if (ret < 0)
  753. goto regmap_err;
  754. da9052->irq_base = regmap_irq_chip_get_base(da9052->irq_data);
  755. ret = request_threaded_irq(DA9052_IRQ_ADC_EOM, NULL, da9052_auxadc_irq,
  756. IRQF_TRIGGER_LOW | IRQF_ONESHOT,
  757. "adc irq", da9052);
  758. if (ret != 0)
  759. dev_err(da9052->dev, "DA9052 ADC IRQ failed ret=%d\n", ret);
  760. ret = mfd_add_devices(da9052->dev, -1, da9052_subdev_info,
  761. ARRAY_SIZE(da9052_subdev_info), NULL, 0);
  762. if (ret)
  763. goto err;
  764. return 0;
  765. err:
  766. free_irq(DA9052_IRQ_ADC_EOM, da9052);
  767. mfd_remove_devices(da9052->dev);
  768. regmap_err:
  769. return ret;
  770. }
  771. void da9052_device_exit(struct da9052 *da9052)
  772. {
  773. free_irq(DA9052_IRQ_ADC_EOM, da9052);
  774. regmap_del_irq_chip(da9052->chip_irq, da9052->irq_data);
  775. mfd_remove_devices(da9052->dev);
  776. }
  777. MODULE_AUTHOR("David Dajun Chen <dchen@diasemi.com>");
  778. MODULE_DESCRIPTION("DA9052 MFD Core");
  779. MODULE_LICENSE("GPL");