vpif.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * vpif - Video Port Interface driver
  3. * VPIF is a receiver and transmitter for video data. It has two channels(0, 1)
  4. * that receiveing video byte stream and two channels(2, 3) for video output.
  5. * The hardware supports SDTV, HDTV formats, raw data capture.
  6. * Currently, the driver supports NTSC and PAL standards.
  7. *
  8. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation version 2.
  13. *
  14. * This program is distributed .as is. WITHOUT ANY WARRANTY of any
  15. * kind, whether express or implied; without even the implied warranty
  16. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/clk.h>
  26. #include <linux/err.h>
  27. #include <mach/hardware.h>
  28. #include "vpif.h"
  29. MODULE_DESCRIPTION("TI DaVinci Video Port Interface driver");
  30. MODULE_LICENSE("GPL");
  31. #define VPIF_CH0_MAX_MODES (22)
  32. #define VPIF_CH1_MAX_MODES (02)
  33. #define VPIF_CH2_MAX_MODES (15)
  34. #define VPIF_CH3_MAX_MODES (02)
  35. static resource_size_t res_len;
  36. static struct resource *res;
  37. spinlock_t vpif_lock;
  38. void __iomem *vpif_base;
  39. struct clk *vpif_clk;
  40. /**
  41. * ch_params: video standard configuration parameters for vpif
  42. * The table must include all presets from supported subdevices.
  43. */
  44. const struct vpif_channel_config_params ch_params[] = {
  45. /* HDTV formats */
  46. {
  47. .name = "480p59_94",
  48. .width = 720,
  49. .height = 480,
  50. .frm_fmt = 1,
  51. .ycmux_mode = 0,
  52. .eav2sav = 138-8,
  53. .sav2eav = 720,
  54. .l1 = 1,
  55. .l3 = 43,
  56. .l5 = 523,
  57. .vsize = 525,
  58. .capture_format = 0,
  59. .vbi_supported = 0,
  60. .hd_sd = 1,
  61. .dv_preset = V4L2_DV_480P59_94,
  62. },
  63. {
  64. .name = "576p50",
  65. .width = 720,
  66. .height = 576,
  67. .frm_fmt = 1,
  68. .ycmux_mode = 0,
  69. .eav2sav = 144-8,
  70. .sav2eav = 720,
  71. .l1 = 1,
  72. .l3 = 45,
  73. .l5 = 621,
  74. .vsize = 625,
  75. .capture_format = 0,
  76. .vbi_supported = 0,
  77. .hd_sd = 1,
  78. .dv_preset = V4L2_DV_576P50,
  79. },
  80. {
  81. .name = "720p50",
  82. .width = 1280,
  83. .height = 720,
  84. .frm_fmt = 1,
  85. .ycmux_mode = 0,
  86. .eav2sav = 700-8,
  87. .sav2eav = 1280,
  88. .l1 = 1,
  89. .l3 = 26,
  90. .l5 = 746,
  91. .vsize = 750,
  92. .capture_format = 0,
  93. .vbi_supported = 0,
  94. .hd_sd = 1,
  95. .dv_preset = V4L2_DV_720P50,
  96. },
  97. {
  98. .name = "720p60",
  99. .width = 1280,
  100. .height = 720,
  101. .frm_fmt = 1,
  102. .ycmux_mode = 0,
  103. .eav2sav = 370 - 8,
  104. .sav2eav = 1280,
  105. .l1 = 1,
  106. .l3 = 26,
  107. .l5 = 746,
  108. .vsize = 750,
  109. .capture_format = 0,
  110. .vbi_supported = 0,
  111. .hd_sd = 1,
  112. .dv_preset = V4L2_DV_720P60,
  113. },
  114. {
  115. .name = "1080I50",
  116. .width = 1920,
  117. .height = 1080,
  118. .frm_fmt = 0,
  119. .ycmux_mode = 0,
  120. .eav2sav = 720 - 8,
  121. .sav2eav = 1920,
  122. .l1 = 1,
  123. .l3 = 21,
  124. .l5 = 561,
  125. .l7 = 563,
  126. .l9 = 584,
  127. .l11 = 1124,
  128. .vsize = 1125,
  129. .capture_format = 0,
  130. .vbi_supported = 0,
  131. .hd_sd = 1,
  132. .dv_preset = V4L2_DV_1080I50,
  133. },
  134. {
  135. .name = "1080I60",
  136. .width = 1920,
  137. .height = 1080,
  138. .frm_fmt = 0,
  139. .ycmux_mode = 0,
  140. .eav2sav = 280 - 8,
  141. .sav2eav = 1920,
  142. .l1 = 1,
  143. .l3 = 21,
  144. .l5 = 561,
  145. .l7 = 563,
  146. .l9 = 584,
  147. .l11 = 1124,
  148. .vsize = 1125,
  149. .capture_format = 0,
  150. .vbi_supported = 0,
  151. .hd_sd = 1,
  152. .dv_preset = V4L2_DV_1080I60,
  153. },
  154. {
  155. .name = "1080p60",
  156. .width = 1920,
  157. .height = 1080,
  158. .frm_fmt = 1,
  159. .ycmux_mode = 0,
  160. .eav2sav = 280 - 8,
  161. .sav2eav = 1920,
  162. .l1 = 1,
  163. .l3 = 42,
  164. .l5 = 1122,
  165. .vsize = 1125,
  166. .capture_format = 0,
  167. .vbi_supported = 0,
  168. .hd_sd = 1,
  169. .dv_preset = V4L2_DV_1080P60,
  170. },
  171. /* SDTV formats */
  172. {
  173. .name = "NTSC_M",
  174. .width = 720,
  175. .height = 480,
  176. .frm_fmt = 0,
  177. .ycmux_mode = 1,
  178. .eav2sav = 268,
  179. .sav2eav = 1440,
  180. .l1 = 1,
  181. .l3 = 23,
  182. .l5 = 263,
  183. .l7 = 266,
  184. .l9 = 286,
  185. .l11 = 525,
  186. .vsize = 525,
  187. .capture_format = 0,
  188. .vbi_supported = 1,
  189. .hd_sd = 0,
  190. .stdid = V4L2_STD_525_60,
  191. },
  192. {
  193. .name = "PAL_BDGHIK",
  194. .width = 720,
  195. .height = 576,
  196. .frm_fmt = 0,
  197. .ycmux_mode = 1,
  198. .eav2sav = 280,
  199. .sav2eav = 1440,
  200. .l1 = 1,
  201. .l3 = 23,
  202. .l5 = 311,
  203. .l7 = 313,
  204. .l9 = 336,
  205. .l11 = 624,
  206. .vsize = 625,
  207. .capture_format = 0,
  208. .vbi_supported = 1,
  209. .hd_sd = 0,
  210. .stdid = V4L2_STD_625_50,
  211. },
  212. };
  213. const unsigned int vpif_ch_params_count = ARRAY_SIZE(ch_params);
  214. static inline void vpif_wr_bit(u32 reg, u32 bit, u32 val)
  215. {
  216. if (val)
  217. vpif_set_bit(reg, bit);
  218. else
  219. vpif_clr_bit(reg, bit);
  220. }
  221. /* This structure is used to keep track of VPIF size register's offsets */
  222. struct vpif_registers {
  223. u32 h_cfg, v_cfg_00, v_cfg_01, v_cfg_02, v_cfg, ch_ctrl;
  224. u32 line_offset, vanc0_strt, vanc0_size, vanc1_strt;
  225. u32 vanc1_size, width_mask, len_mask;
  226. u8 max_modes;
  227. };
  228. static const struct vpif_registers vpifregs[VPIF_NUM_CHANNELS] = {
  229. /* Channel0 */
  230. {
  231. VPIF_CH0_H_CFG, VPIF_CH0_V_CFG_00, VPIF_CH0_V_CFG_01,
  232. VPIF_CH0_V_CFG_02, VPIF_CH0_V_CFG_03, VPIF_CH0_CTRL,
  233. VPIF_CH0_IMG_ADD_OFST, 0, 0, 0, 0, 0x1FFF, 0xFFF,
  234. VPIF_CH0_MAX_MODES,
  235. },
  236. /* Channel1 */
  237. {
  238. VPIF_CH1_H_CFG, VPIF_CH1_V_CFG_00, VPIF_CH1_V_CFG_01,
  239. VPIF_CH1_V_CFG_02, VPIF_CH1_V_CFG_03, VPIF_CH1_CTRL,
  240. VPIF_CH1_IMG_ADD_OFST, 0, 0, 0, 0, 0x1FFF, 0xFFF,
  241. VPIF_CH1_MAX_MODES,
  242. },
  243. /* Channel2 */
  244. {
  245. VPIF_CH2_H_CFG, VPIF_CH2_V_CFG_00, VPIF_CH2_V_CFG_01,
  246. VPIF_CH2_V_CFG_02, VPIF_CH2_V_CFG_03, VPIF_CH2_CTRL,
  247. VPIF_CH2_IMG_ADD_OFST, VPIF_CH2_VANC0_STRT, VPIF_CH2_VANC0_SIZE,
  248. VPIF_CH2_VANC1_STRT, VPIF_CH2_VANC1_SIZE, 0x7FF, 0x7FF,
  249. VPIF_CH2_MAX_MODES
  250. },
  251. /* Channel3 */
  252. {
  253. VPIF_CH3_H_CFG, VPIF_CH3_V_CFG_00, VPIF_CH3_V_CFG_01,
  254. VPIF_CH3_V_CFG_02, VPIF_CH3_V_CFG_03, VPIF_CH3_CTRL,
  255. VPIF_CH3_IMG_ADD_OFST, VPIF_CH3_VANC0_STRT, VPIF_CH3_VANC0_SIZE,
  256. VPIF_CH3_VANC1_STRT, VPIF_CH3_VANC1_SIZE, 0x7FF, 0x7FF,
  257. VPIF_CH3_MAX_MODES
  258. },
  259. };
  260. /* vpif_set_mode_info:
  261. * This function is used to set horizontal and vertical config parameters
  262. * As per the standard in the channel, configure the values of L1, L3,
  263. * L5, L7 L9, L11 in VPIF Register , also write width and height
  264. */
  265. static void vpif_set_mode_info(const struct vpif_channel_config_params *config,
  266. u8 channel_id, u8 config_channel_id)
  267. {
  268. u32 value;
  269. value = (config->eav2sav & vpifregs[config_channel_id].width_mask);
  270. value <<= VPIF_CH_LEN_SHIFT;
  271. value |= (config->sav2eav & vpifregs[config_channel_id].width_mask);
  272. regw(value, vpifregs[channel_id].h_cfg);
  273. value = (config->l1 & vpifregs[config_channel_id].len_mask);
  274. value <<= VPIF_CH_LEN_SHIFT;
  275. value |= (config->l3 & vpifregs[config_channel_id].len_mask);
  276. regw(value, vpifregs[channel_id].v_cfg_00);
  277. value = (config->l5 & vpifregs[config_channel_id].len_mask);
  278. value <<= VPIF_CH_LEN_SHIFT;
  279. value |= (config->l7 & vpifregs[config_channel_id].len_mask);
  280. regw(value, vpifregs[channel_id].v_cfg_01);
  281. value = (config->l9 & vpifregs[config_channel_id].len_mask);
  282. value <<= VPIF_CH_LEN_SHIFT;
  283. value |= (config->l11 & vpifregs[config_channel_id].len_mask);
  284. regw(value, vpifregs[channel_id].v_cfg_02);
  285. value = (config->vsize & vpifregs[config_channel_id].len_mask);
  286. regw(value, vpifregs[channel_id].v_cfg);
  287. }
  288. /* config_vpif_params
  289. * Function to set the parameters of a channel
  290. * Mainly modifies the channel ciontrol register
  291. * It sets frame format, yc mux mode
  292. */
  293. static void config_vpif_params(struct vpif_params *vpifparams,
  294. u8 channel_id, u8 found)
  295. {
  296. const struct vpif_channel_config_params *config = &vpifparams->std_info;
  297. u32 value, ch_nip, reg;
  298. u8 start, end;
  299. int i;
  300. start = channel_id;
  301. end = channel_id + found;
  302. for (i = start; i < end; i++) {
  303. reg = vpifregs[i].ch_ctrl;
  304. if (channel_id < 2)
  305. ch_nip = VPIF_CAPTURE_CH_NIP;
  306. else
  307. ch_nip = VPIF_DISPLAY_CH_NIP;
  308. vpif_wr_bit(reg, ch_nip, config->frm_fmt);
  309. vpif_wr_bit(reg, VPIF_CH_YC_MUX_BIT, config->ycmux_mode);
  310. vpif_wr_bit(reg, VPIF_CH_INPUT_FIELD_FRAME_BIT,
  311. vpifparams->video_params.storage_mode);
  312. /* Set raster scanning SDR Format */
  313. vpif_clr_bit(reg, VPIF_CH_SDR_FMT_BIT);
  314. vpif_wr_bit(reg, VPIF_CH_DATA_MODE_BIT, config->capture_format);
  315. if (channel_id > 1) /* Set the Pixel enable bit */
  316. vpif_set_bit(reg, VPIF_DISPLAY_PIX_EN_BIT);
  317. else if (config->capture_format) {
  318. /* Set the polarity of various pins */
  319. vpif_wr_bit(reg, VPIF_CH_FID_POLARITY_BIT,
  320. vpifparams->iface.fid_pol);
  321. vpif_wr_bit(reg, VPIF_CH_V_VALID_POLARITY_BIT,
  322. vpifparams->iface.vd_pol);
  323. vpif_wr_bit(reg, VPIF_CH_H_VALID_POLARITY_BIT,
  324. vpifparams->iface.hd_pol);
  325. value = regr(reg);
  326. /* Set data width */
  327. value &= ~(0x3u <<
  328. VPIF_CH_DATA_WIDTH_BIT);
  329. value |= ((vpifparams->params.data_sz) <<
  330. VPIF_CH_DATA_WIDTH_BIT);
  331. regw(value, reg);
  332. }
  333. /* Write the pitch in the driver */
  334. regw((vpifparams->video_params.hpitch),
  335. vpifregs[i].line_offset);
  336. }
  337. }
  338. /* vpif_set_video_params
  339. * This function is used to set video parameters in VPIF register
  340. */
  341. int vpif_set_video_params(struct vpif_params *vpifparams, u8 channel_id)
  342. {
  343. const struct vpif_channel_config_params *config = &vpifparams->std_info;
  344. int found = 1;
  345. vpif_set_mode_info(config, channel_id, channel_id);
  346. if (!config->ycmux_mode) {
  347. /* YC are on separate channels (HDTV formats) */
  348. vpif_set_mode_info(config, channel_id + 1, channel_id);
  349. found = 2;
  350. }
  351. config_vpif_params(vpifparams, channel_id, found);
  352. regw(0x80, VPIF_REQ_SIZE);
  353. regw(0x01, VPIF_EMULATION_CTRL);
  354. return found;
  355. }
  356. EXPORT_SYMBOL(vpif_set_video_params);
  357. void vpif_set_vbi_display_params(struct vpif_vbi_params *vbiparams,
  358. u8 channel_id)
  359. {
  360. u32 value;
  361. value = 0x3F8 & (vbiparams->hstart0);
  362. value |= 0x3FFFFFF & ((vbiparams->vstart0) << 16);
  363. regw(value, vpifregs[channel_id].vanc0_strt);
  364. value = 0x3F8 & (vbiparams->hstart1);
  365. value |= 0x3FFFFFF & ((vbiparams->vstart1) << 16);
  366. regw(value, vpifregs[channel_id].vanc1_strt);
  367. value = 0x3F8 & (vbiparams->hsize0);
  368. value |= 0x3FFFFFF & ((vbiparams->vsize0) << 16);
  369. regw(value, vpifregs[channel_id].vanc0_size);
  370. value = 0x3F8 & (vbiparams->hsize1);
  371. value |= 0x3FFFFFF & ((vbiparams->vsize1) << 16);
  372. regw(value, vpifregs[channel_id].vanc1_size);
  373. }
  374. EXPORT_SYMBOL(vpif_set_vbi_display_params);
  375. int vpif_channel_getfid(u8 channel_id)
  376. {
  377. return (regr(vpifregs[channel_id].ch_ctrl) & VPIF_CH_FID_MASK)
  378. >> VPIF_CH_FID_SHIFT;
  379. }
  380. EXPORT_SYMBOL(vpif_channel_getfid);
  381. static int __init vpif_probe(struct platform_device *pdev)
  382. {
  383. int status = 0;
  384. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  385. if (!res)
  386. return -ENOENT;
  387. res_len = resource_size(res);
  388. res = request_mem_region(res->start, res_len, res->name);
  389. if (!res)
  390. return -EBUSY;
  391. vpif_base = ioremap(res->start, res_len);
  392. if (!vpif_base) {
  393. status = -EBUSY;
  394. goto fail;
  395. }
  396. vpif_clk = clk_get(&pdev->dev, "vpif");
  397. if (IS_ERR(vpif_clk)) {
  398. status = PTR_ERR(vpif_clk);
  399. goto clk_fail;
  400. }
  401. clk_enable(vpif_clk);
  402. spin_lock_init(&vpif_lock);
  403. dev_info(&pdev->dev, "vpif probe success\n");
  404. return 0;
  405. clk_fail:
  406. iounmap(vpif_base);
  407. fail:
  408. release_mem_region(res->start, res_len);
  409. return status;
  410. }
  411. static int __devexit vpif_remove(struct platform_device *pdev)
  412. {
  413. if (vpif_clk) {
  414. clk_disable(vpif_clk);
  415. clk_put(vpif_clk);
  416. }
  417. iounmap(vpif_base);
  418. release_mem_region(res->start, res_len);
  419. return 0;
  420. }
  421. #ifdef CONFIG_PM
  422. static int vpif_suspend(struct device *dev)
  423. {
  424. clk_disable(vpif_clk);
  425. return 0;
  426. }
  427. static int vpif_resume(struct device *dev)
  428. {
  429. clk_enable(vpif_clk);
  430. return 0;
  431. }
  432. static const struct dev_pm_ops vpif_pm = {
  433. .suspend = vpif_suspend,
  434. .resume = vpif_resume,
  435. };
  436. #define vpif_pm_ops (&vpif_pm)
  437. #else
  438. #define vpif_pm_ops NULL
  439. #endif
  440. static struct platform_driver vpif_driver = {
  441. .driver = {
  442. .name = "vpif",
  443. .owner = THIS_MODULE,
  444. .pm = vpif_pm_ops,
  445. },
  446. .remove = __devexit_p(vpif_remove),
  447. .probe = vpif_probe,
  448. };
  449. static void vpif_exit(void)
  450. {
  451. platform_driver_unregister(&vpif_driver);
  452. }
  453. static int __init vpif_init(void)
  454. {
  455. return platform_driver_register(&vpif_driver);
  456. }
  457. subsys_initcall(vpif_init);
  458. module_exit(vpif_exit);