fintek-cir.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702
  1. /*
  2. * Driver for Feature Integration Technology Inc. (aka Fintek) LPC CIR
  3. *
  4. * Copyright (C) 2011 Jarod Wilson <jarod@redhat.com>
  5. *
  6. * Special thanks to Fintek for providing hardware and spec sheets.
  7. * This driver is based upon the nuvoton, ite and ene drivers for
  8. * similar hardware.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of the
  13. * License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  23. * USA
  24. */
  25. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/pnp.h>
  29. #include <linux/io.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/sched.h>
  32. #include <linux/slab.h>
  33. #include <media/rc-core.h>
  34. #include <linux/pci_ids.h>
  35. #include "fintek-cir.h"
  36. /* write val to config reg */
  37. static inline void fintek_cr_write(struct fintek_dev *fintek, u8 val, u8 reg)
  38. {
  39. fit_dbg("%s: reg 0x%02x, val 0x%02x (ip/dp: %02x/%02x)",
  40. __func__, reg, val, fintek->cr_ip, fintek->cr_dp);
  41. outb(reg, fintek->cr_ip);
  42. outb(val, fintek->cr_dp);
  43. }
  44. /* read val from config reg */
  45. static inline u8 fintek_cr_read(struct fintek_dev *fintek, u8 reg)
  46. {
  47. u8 val;
  48. outb(reg, fintek->cr_ip);
  49. val = inb(fintek->cr_dp);
  50. fit_dbg("%s: reg 0x%02x, val 0x%02x (ip/dp: %02x/%02x)",
  51. __func__, reg, val, fintek->cr_ip, fintek->cr_dp);
  52. return val;
  53. }
  54. /* update config register bit without changing other bits */
  55. static inline void fintek_set_reg_bit(struct fintek_dev *fintek, u8 val, u8 reg)
  56. {
  57. u8 tmp = fintek_cr_read(fintek, reg) | val;
  58. fintek_cr_write(fintek, tmp, reg);
  59. }
  60. /* clear config register bit without changing other bits */
  61. static inline void fintek_clear_reg_bit(struct fintek_dev *fintek, u8 val, u8 reg)
  62. {
  63. u8 tmp = fintek_cr_read(fintek, reg) & ~val;
  64. fintek_cr_write(fintek, tmp, reg);
  65. }
  66. /* enter config mode */
  67. static inline void fintek_config_mode_enable(struct fintek_dev *fintek)
  68. {
  69. /* Enabling Config Mode explicitly requires writing 2x */
  70. outb(CONFIG_REG_ENABLE, fintek->cr_ip);
  71. outb(CONFIG_REG_ENABLE, fintek->cr_ip);
  72. }
  73. /* exit config mode */
  74. static inline void fintek_config_mode_disable(struct fintek_dev *fintek)
  75. {
  76. outb(CONFIG_REG_DISABLE, fintek->cr_ip);
  77. }
  78. /*
  79. * When you want to address a specific logical device, write its logical
  80. * device number to GCR_LOGICAL_DEV_NO
  81. */
  82. static inline void fintek_select_logical_dev(struct fintek_dev *fintek, u8 ldev)
  83. {
  84. fintek_cr_write(fintek, ldev, GCR_LOGICAL_DEV_NO);
  85. }
  86. /* write val to cir config register */
  87. static inline void fintek_cir_reg_write(struct fintek_dev *fintek, u8 val, u8 offset)
  88. {
  89. outb(val, fintek->cir_addr + offset);
  90. }
  91. /* read val from cir config register */
  92. static u8 fintek_cir_reg_read(struct fintek_dev *fintek, u8 offset)
  93. {
  94. u8 val;
  95. val = inb(fintek->cir_addr + offset);
  96. return val;
  97. }
  98. /* dump current cir register contents */
  99. static void cir_dump_regs(struct fintek_dev *fintek)
  100. {
  101. fintek_config_mode_enable(fintek);
  102. fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
  103. pr_info("%s: Dump CIR logical device registers:\n", FINTEK_DRIVER_NAME);
  104. pr_info(" * CR CIR BASE ADDR: 0x%x\n",
  105. (fintek_cr_read(fintek, CIR_CR_BASE_ADDR_HI) << 8) |
  106. fintek_cr_read(fintek, CIR_CR_BASE_ADDR_LO));
  107. pr_info(" * CR CIR IRQ NUM: 0x%x\n",
  108. fintek_cr_read(fintek, CIR_CR_IRQ_SEL));
  109. fintek_config_mode_disable(fintek);
  110. pr_info("%s: Dump CIR registers:\n", FINTEK_DRIVER_NAME);
  111. pr_info(" * STATUS: 0x%x\n",
  112. fintek_cir_reg_read(fintek, CIR_STATUS));
  113. pr_info(" * CONTROL: 0x%x\n",
  114. fintek_cir_reg_read(fintek, CIR_CONTROL));
  115. pr_info(" * RX_DATA: 0x%x\n",
  116. fintek_cir_reg_read(fintek, CIR_RX_DATA));
  117. pr_info(" * TX_CONTROL: 0x%x\n",
  118. fintek_cir_reg_read(fintek, CIR_TX_CONTROL));
  119. pr_info(" * TX_DATA: 0x%x\n",
  120. fintek_cir_reg_read(fintek, CIR_TX_DATA));
  121. }
  122. /* detect hardware features */
  123. static int fintek_hw_detect(struct fintek_dev *fintek)
  124. {
  125. unsigned long flags;
  126. u8 chip_major, chip_minor;
  127. u8 vendor_major, vendor_minor;
  128. u8 portsel, ir_class;
  129. u16 vendor, chip;
  130. int ret = 0;
  131. fintek_config_mode_enable(fintek);
  132. /* Check if we're using config port 0x4e or 0x2e */
  133. portsel = fintek_cr_read(fintek, GCR_CONFIG_PORT_SEL);
  134. if (portsel == 0xff) {
  135. fit_pr(KERN_INFO, "first portsel read was bunk, trying alt");
  136. fintek_config_mode_disable(fintek);
  137. fintek->cr_ip = CR_INDEX_PORT2;
  138. fintek->cr_dp = CR_DATA_PORT2;
  139. fintek_config_mode_enable(fintek);
  140. portsel = fintek_cr_read(fintek, GCR_CONFIG_PORT_SEL);
  141. }
  142. fit_dbg("portsel reg: 0x%02x", portsel);
  143. ir_class = fintek_cir_reg_read(fintek, CIR_CR_CLASS);
  144. fit_dbg("ir_class reg: 0x%02x", ir_class);
  145. switch (ir_class) {
  146. case CLASS_RX_2TX:
  147. case CLASS_RX_1TX:
  148. fintek->hw_tx_capable = true;
  149. break;
  150. case CLASS_RX_ONLY:
  151. default:
  152. fintek->hw_tx_capable = false;
  153. break;
  154. }
  155. chip_major = fintek_cr_read(fintek, GCR_CHIP_ID_HI);
  156. chip_minor = fintek_cr_read(fintek, GCR_CHIP_ID_LO);
  157. chip = chip_major << 8 | chip_minor;
  158. vendor_major = fintek_cr_read(fintek, GCR_VENDOR_ID_HI);
  159. vendor_minor = fintek_cr_read(fintek, GCR_VENDOR_ID_LO);
  160. vendor = vendor_major << 8 | vendor_minor;
  161. if (vendor != VENDOR_ID_FINTEK)
  162. fit_pr(KERN_WARNING, "Unknown vendor ID: 0x%04x", vendor);
  163. else
  164. fit_dbg("Read Fintek vendor ID from chip");
  165. fintek_config_mode_disable(fintek);
  166. spin_lock_irqsave(&fintek->fintek_lock, flags);
  167. fintek->chip_major = chip_major;
  168. fintek->chip_minor = chip_minor;
  169. fintek->chip_vendor = vendor;
  170. /*
  171. * Newer reviews of this chipset uses port 8 instead of 5
  172. */
  173. if ((chip != 0x0408) && (chip != 0x0804))
  174. fintek->logical_dev_cir = LOGICAL_DEV_CIR_REV2;
  175. else
  176. fintek->logical_dev_cir = LOGICAL_DEV_CIR_REV1;
  177. spin_unlock_irqrestore(&fintek->fintek_lock, flags);
  178. return ret;
  179. }
  180. static void fintek_cir_ldev_init(struct fintek_dev *fintek)
  181. {
  182. /* Select CIR logical device and enable */
  183. fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
  184. fintek_cr_write(fintek, LOGICAL_DEV_ENABLE, CIR_CR_DEV_EN);
  185. /* Write allocated CIR address and IRQ information to hardware */
  186. fintek_cr_write(fintek, fintek->cir_addr >> 8, CIR_CR_BASE_ADDR_HI);
  187. fintek_cr_write(fintek, fintek->cir_addr & 0xff, CIR_CR_BASE_ADDR_LO);
  188. fintek_cr_write(fintek, fintek->cir_irq, CIR_CR_IRQ_SEL);
  189. fit_dbg("CIR initialized, base io address: 0x%lx, irq: %d (len: %d)",
  190. fintek->cir_addr, fintek->cir_irq, fintek->cir_port_len);
  191. }
  192. /* enable CIR interrupts */
  193. static void fintek_enable_cir_irq(struct fintek_dev *fintek)
  194. {
  195. fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_EN, CIR_STATUS);
  196. }
  197. static void fintek_cir_regs_init(struct fintek_dev *fintek)
  198. {
  199. /* clear any and all stray interrupts */
  200. fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
  201. /* and finally, enable interrupts */
  202. fintek_enable_cir_irq(fintek);
  203. }
  204. static void fintek_enable_wake(struct fintek_dev *fintek)
  205. {
  206. fintek_config_mode_enable(fintek);
  207. fintek_select_logical_dev(fintek, LOGICAL_DEV_ACPI);
  208. /* Allow CIR PME's to wake system */
  209. fintek_set_reg_bit(fintek, ACPI_WAKE_EN_CIR_BIT, LDEV_ACPI_WAKE_EN_REG);
  210. /* Enable CIR PME's */
  211. fintek_set_reg_bit(fintek, ACPI_PME_CIR_BIT, LDEV_ACPI_PME_EN_REG);
  212. /* Clear CIR PME status register */
  213. fintek_set_reg_bit(fintek, ACPI_PME_CIR_BIT, LDEV_ACPI_PME_CLR_REG);
  214. /* Save state */
  215. fintek_set_reg_bit(fintek, ACPI_STATE_CIR_BIT, LDEV_ACPI_STATE_REG);
  216. fintek_config_mode_disable(fintek);
  217. }
  218. static int fintek_cmdsize(u8 cmd, u8 subcmd)
  219. {
  220. int datasize = 0;
  221. switch (cmd) {
  222. case BUF_COMMAND_NULL:
  223. if (subcmd == BUF_HW_CMD_HEADER)
  224. datasize = 1;
  225. break;
  226. case BUF_HW_CMD_HEADER:
  227. if (subcmd == BUF_CMD_G_REVISION)
  228. datasize = 2;
  229. break;
  230. case BUF_COMMAND_HEADER:
  231. switch (subcmd) {
  232. case BUF_CMD_S_CARRIER:
  233. case BUF_CMD_S_TIMEOUT:
  234. case BUF_RSP_PULSE_COUNT:
  235. datasize = 2;
  236. break;
  237. case BUF_CMD_SIG_END:
  238. case BUF_CMD_S_TXMASK:
  239. case BUF_CMD_S_RXSENSOR:
  240. datasize = 1;
  241. break;
  242. }
  243. }
  244. return datasize;
  245. }
  246. /* process ir data stored in driver buffer */
  247. static void fintek_process_rx_ir_data(struct fintek_dev *fintek)
  248. {
  249. DEFINE_IR_RAW_EVENT(rawir);
  250. u8 sample;
  251. int i;
  252. for (i = 0; i < fintek->pkts; i++) {
  253. sample = fintek->buf[i];
  254. switch (fintek->parser_state) {
  255. case CMD_HEADER:
  256. fintek->cmd = sample;
  257. if ((fintek->cmd == BUF_COMMAND_HEADER) ||
  258. ((fintek->cmd & BUF_COMMAND_MASK) !=
  259. BUF_PULSE_BIT)) {
  260. fintek->parser_state = SUBCMD;
  261. continue;
  262. }
  263. fintek->rem = (fintek->cmd & BUF_LEN_MASK);
  264. fit_dbg("%s: rem: 0x%02x", __func__, fintek->rem);
  265. if (fintek->rem)
  266. fintek->parser_state = PARSE_IRDATA;
  267. else
  268. ir_raw_event_reset(fintek->rdev);
  269. break;
  270. case SUBCMD:
  271. fintek->rem = fintek_cmdsize(fintek->cmd, sample);
  272. fintek->parser_state = CMD_DATA;
  273. break;
  274. case CMD_DATA:
  275. fintek->rem--;
  276. break;
  277. case PARSE_IRDATA:
  278. fintek->rem--;
  279. init_ir_raw_event(&rawir);
  280. rawir.pulse = ((sample & BUF_PULSE_BIT) != 0);
  281. rawir.duration = US_TO_NS((sample & BUF_SAMPLE_MASK)
  282. * CIR_SAMPLE_PERIOD);
  283. fit_dbg("Storing %s with duration %d",
  284. rawir.pulse ? "pulse" : "space",
  285. rawir.duration);
  286. ir_raw_event_store_with_filter(fintek->rdev, &rawir);
  287. break;
  288. }
  289. if ((fintek->parser_state != CMD_HEADER) && !fintek->rem)
  290. fintek->parser_state = CMD_HEADER;
  291. }
  292. fintek->pkts = 0;
  293. fit_dbg("Calling ir_raw_event_handle");
  294. ir_raw_event_handle(fintek->rdev);
  295. }
  296. /* copy data from hardware rx register into driver buffer */
  297. static void fintek_get_rx_ir_data(struct fintek_dev *fintek, u8 rx_irqs)
  298. {
  299. unsigned long flags;
  300. u8 sample, status;
  301. spin_lock_irqsave(&fintek->fintek_lock, flags);
  302. /*
  303. * We must read data from CIR_RX_DATA until the hardware IR buffer
  304. * is empty and clears the RX_TIMEOUT and/or RX_RECEIVE flags in
  305. * the CIR_STATUS register
  306. */
  307. do {
  308. sample = fintek_cir_reg_read(fintek, CIR_RX_DATA);
  309. fit_dbg("%s: sample: 0x%02x", __func__, sample);
  310. fintek->buf[fintek->pkts] = sample;
  311. fintek->pkts++;
  312. status = fintek_cir_reg_read(fintek, CIR_STATUS);
  313. if (!(status & CIR_STATUS_IRQ_EN))
  314. break;
  315. } while (status & rx_irqs);
  316. fintek_process_rx_ir_data(fintek);
  317. spin_unlock_irqrestore(&fintek->fintek_lock, flags);
  318. }
  319. static void fintek_cir_log_irqs(u8 status)
  320. {
  321. fit_pr(KERN_INFO, "IRQ 0x%02x:%s%s%s%s%s", status,
  322. status & CIR_STATUS_IRQ_EN ? " IRQEN" : "",
  323. status & CIR_STATUS_TX_FINISH ? " TXF" : "",
  324. status & CIR_STATUS_TX_UNDERRUN ? " TXU" : "",
  325. status & CIR_STATUS_RX_TIMEOUT ? " RXTO" : "",
  326. status & CIR_STATUS_RX_RECEIVE ? " RXOK" : "");
  327. }
  328. /* interrupt service routine for incoming and outgoing CIR data */
  329. static irqreturn_t fintek_cir_isr(int irq, void *data)
  330. {
  331. struct fintek_dev *fintek = data;
  332. u8 status, rx_irqs;
  333. fit_dbg_verbose("%s firing", __func__);
  334. fintek_config_mode_enable(fintek);
  335. fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
  336. fintek_config_mode_disable(fintek);
  337. /*
  338. * Get IR Status register contents. Write 1 to ack/clear
  339. *
  340. * bit: reg name - description
  341. * 3: TX_FINISH - TX is finished
  342. * 2: TX_UNDERRUN - TX underrun
  343. * 1: RX_TIMEOUT - RX data timeout
  344. * 0: RX_RECEIVE - RX data received
  345. */
  346. status = fintek_cir_reg_read(fintek, CIR_STATUS);
  347. if (!(status & CIR_STATUS_IRQ_MASK) || status == 0xff) {
  348. fit_dbg_verbose("%s exiting, IRSTS 0x%02x", __func__, status);
  349. fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
  350. return IRQ_RETVAL(IRQ_NONE);
  351. }
  352. if (debug)
  353. fintek_cir_log_irqs(status);
  354. rx_irqs = status & (CIR_STATUS_RX_RECEIVE | CIR_STATUS_RX_TIMEOUT);
  355. if (rx_irqs)
  356. fintek_get_rx_ir_data(fintek, rx_irqs);
  357. /* ack/clear all irq flags we've got */
  358. fintek_cir_reg_write(fintek, status, CIR_STATUS);
  359. fit_dbg_verbose("%s done", __func__);
  360. return IRQ_RETVAL(IRQ_HANDLED);
  361. }
  362. static void fintek_enable_cir(struct fintek_dev *fintek)
  363. {
  364. /* set IRQ enabled */
  365. fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_EN, CIR_STATUS);
  366. fintek_config_mode_enable(fintek);
  367. /* enable the CIR logical device */
  368. fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
  369. fintek_cr_write(fintek, LOGICAL_DEV_ENABLE, CIR_CR_DEV_EN);
  370. fintek_config_mode_disable(fintek);
  371. /* clear all pending interrupts */
  372. fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
  373. /* enable interrupts */
  374. fintek_enable_cir_irq(fintek);
  375. }
  376. static void fintek_disable_cir(struct fintek_dev *fintek)
  377. {
  378. fintek_config_mode_enable(fintek);
  379. /* disable the CIR logical device */
  380. fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
  381. fintek_cr_write(fintek, LOGICAL_DEV_DISABLE, CIR_CR_DEV_EN);
  382. fintek_config_mode_disable(fintek);
  383. }
  384. static int fintek_open(struct rc_dev *dev)
  385. {
  386. struct fintek_dev *fintek = dev->priv;
  387. unsigned long flags;
  388. spin_lock_irqsave(&fintek->fintek_lock, flags);
  389. fintek_enable_cir(fintek);
  390. spin_unlock_irqrestore(&fintek->fintek_lock, flags);
  391. return 0;
  392. }
  393. static void fintek_close(struct rc_dev *dev)
  394. {
  395. struct fintek_dev *fintek = dev->priv;
  396. unsigned long flags;
  397. spin_lock_irqsave(&fintek->fintek_lock, flags);
  398. fintek_disable_cir(fintek);
  399. spin_unlock_irqrestore(&fintek->fintek_lock, flags);
  400. }
  401. /* Allocate memory, probe hardware, and initialize everything */
  402. static int fintek_probe(struct pnp_dev *pdev, const struct pnp_device_id *dev_id)
  403. {
  404. struct fintek_dev *fintek;
  405. struct rc_dev *rdev;
  406. int ret = -ENOMEM;
  407. fintek = kzalloc(sizeof(struct fintek_dev), GFP_KERNEL);
  408. if (!fintek)
  409. return ret;
  410. /* input device for IR remote (and tx) */
  411. rdev = rc_allocate_device();
  412. if (!rdev)
  413. goto failure;
  414. ret = -ENODEV;
  415. /* validate pnp resources */
  416. if (!pnp_port_valid(pdev, 0)) {
  417. dev_err(&pdev->dev, "IR PNP Port not valid!\n");
  418. goto failure;
  419. }
  420. if (!pnp_irq_valid(pdev, 0)) {
  421. dev_err(&pdev->dev, "IR PNP IRQ not valid!\n");
  422. goto failure;
  423. }
  424. fintek->cir_addr = pnp_port_start(pdev, 0);
  425. fintek->cir_irq = pnp_irq(pdev, 0);
  426. fintek->cir_port_len = pnp_port_len(pdev, 0);
  427. fintek->cr_ip = CR_INDEX_PORT;
  428. fintek->cr_dp = CR_DATA_PORT;
  429. spin_lock_init(&fintek->fintek_lock);
  430. pnp_set_drvdata(pdev, fintek);
  431. fintek->pdev = pdev;
  432. ret = fintek_hw_detect(fintek);
  433. if (ret)
  434. goto failure;
  435. /* Initialize CIR & CIR Wake Logical Devices */
  436. fintek_config_mode_enable(fintek);
  437. fintek_cir_ldev_init(fintek);
  438. fintek_config_mode_disable(fintek);
  439. /* Initialize CIR & CIR Wake Config Registers */
  440. fintek_cir_regs_init(fintek);
  441. /* Set up the rc device */
  442. rdev->priv = fintek;
  443. rdev->driver_type = RC_DRIVER_IR_RAW;
  444. rdev->allowed_protos = RC_TYPE_ALL;
  445. rdev->open = fintek_open;
  446. rdev->close = fintek_close;
  447. rdev->input_name = FINTEK_DESCRIPTION;
  448. rdev->input_phys = "fintek/cir0";
  449. rdev->input_id.bustype = BUS_HOST;
  450. rdev->input_id.vendor = VENDOR_ID_FINTEK;
  451. rdev->input_id.product = fintek->chip_major;
  452. rdev->input_id.version = fintek->chip_minor;
  453. rdev->dev.parent = &pdev->dev;
  454. rdev->driver_name = FINTEK_DRIVER_NAME;
  455. rdev->map_name = RC_MAP_RC6_MCE;
  456. rdev->timeout = US_TO_NS(1000);
  457. /* rx resolution is hardwired to 50us atm, 1, 25, 100 also possible */
  458. rdev->rx_resolution = US_TO_NS(CIR_SAMPLE_PERIOD);
  459. ret = -EBUSY;
  460. /* now claim resources */
  461. if (!request_region(fintek->cir_addr,
  462. fintek->cir_port_len, FINTEK_DRIVER_NAME))
  463. goto failure;
  464. if (request_irq(fintek->cir_irq, fintek_cir_isr, IRQF_SHARED,
  465. FINTEK_DRIVER_NAME, (void *)fintek))
  466. goto failure2;
  467. ret = rc_register_device(rdev);
  468. if (ret)
  469. goto failure3;
  470. device_init_wakeup(&pdev->dev, true);
  471. fintek->rdev = rdev;
  472. fit_pr(KERN_NOTICE, "driver has been successfully loaded\n");
  473. if (debug)
  474. cir_dump_regs(fintek);
  475. return 0;
  476. failure3:
  477. free_irq(fintek->cir_irq, fintek);
  478. failure2:
  479. release_region(fintek->cir_addr, fintek->cir_port_len);
  480. failure:
  481. rc_free_device(rdev);
  482. kfree(fintek);
  483. return ret;
  484. }
  485. static void __devexit fintek_remove(struct pnp_dev *pdev)
  486. {
  487. struct fintek_dev *fintek = pnp_get_drvdata(pdev);
  488. unsigned long flags;
  489. spin_lock_irqsave(&fintek->fintek_lock, flags);
  490. /* disable CIR */
  491. fintek_disable_cir(fintek);
  492. fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
  493. /* enable CIR Wake (for IR power-on) */
  494. fintek_enable_wake(fintek);
  495. spin_unlock_irqrestore(&fintek->fintek_lock, flags);
  496. /* free resources */
  497. free_irq(fintek->cir_irq, fintek);
  498. release_region(fintek->cir_addr, fintek->cir_port_len);
  499. rc_unregister_device(fintek->rdev);
  500. kfree(fintek);
  501. }
  502. static int fintek_suspend(struct pnp_dev *pdev, pm_message_t state)
  503. {
  504. struct fintek_dev *fintek = pnp_get_drvdata(pdev);
  505. unsigned long flags;
  506. fit_dbg("%s called", __func__);
  507. spin_lock_irqsave(&fintek->fintek_lock, flags);
  508. /* disable all CIR interrupts */
  509. fintek_cir_reg_write(fintek, CIR_STATUS_IRQ_MASK, CIR_STATUS);
  510. spin_unlock_irqrestore(&fintek->fintek_lock, flags);
  511. fintek_config_mode_enable(fintek);
  512. /* disable cir logical dev */
  513. fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
  514. fintek_cr_write(fintek, LOGICAL_DEV_DISABLE, CIR_CR_DEV_EN);
  515. fintek_config_mode_disable(fintek);
  516. /* make sure wake is enabled */
  517. fintek_enable_wake(fintek);
  518. return 0;
  519. }
  520. static int fintek_resume(struct pnp_dev *pdev)
  521. {
  522. int ret = 0;
  523. struct fintek_dev *fintek = pnp_get_drvdata(pdev);
  524. fit_dbg("%s called", __func__);
  525. /* open interrupt */
  526. fintek_enable_cir_irq(fintek);
  527. /* Enable CIR logical device */
  528. fintek_config_mode_enable(fintek);
  529. fintek_select_logical_dev(fintek, fintek->logical_dev_cir);
  530. fintek_cr_write(fintek, LOGICAL_DEV_ENABLE, CIR_CR_DEV_EN);
  531. fintek_config_mode_disable(fintek);
  532. fintek_cir_regs_init(fintek);
  533. return ret;
  534. }
  535. static void fintek_shutdown(struct pnp_dev *pdev)
  536. {
  537. struct fintek_dev *fintek = pnp_get_drvdata(pdev);
  538. fintek_enable_wake(fintek);
  539. }
  540. static const struct pnp_device_id fintek_ids[] = {
  541. { "FIT0002", 0 }, /* CIR */
  542. { "", 0 },
  543. };
  544. static struct pnp_driver fintek_driver = {
  545. .name = FINTEK_DRIVER_NAME,
  546. .id_table = fintek_ids,
  547. .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
  548. .probe = fintek_probe,
  549. .remove = __devexit_p(fintek_remove),
  550. .suspend = fintek_suspend,
  551. .resume = fintek_resume,
  552. .shutdown = fintek_shutdown,
  553. };
  554. int fintek_init(void)
  555. {
  556. return pnp_register_driver(&fintek_driver);
  557. }
  558. void fintek_exit(void)
  559. {
  560. pnp_unregister_driver(&fintek_driver);
  561. }
  562. module_param(debug, int, S_IRUGO | S_IWUSR);
  563. MODULE_PARM_DESC(debug, "Enable debugging output");
  564. MODULE_DEVICE_TABLE(pnp, fintek_ids);
  565. MODULE_DESCRIPTION(FINTEK_DESCRIPTION " driver");
  566. MODULE_AUTHOR("Jarod Wilson <jarod@redhat.com>");
  567. MODULE_LICENSE("GPL");
  568. module_init(fintek_init);
  569. module_exit(fintek_exit);