rtl2832.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789
  1. /*
  2. * Realtek RTL2832 DVB-T demodulator driver
  3. *
  4. * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include "rtl2832_priv.h"
  21. #include <linux/bitops.h>
  22. int rtl2832_debug;
  23. module_param_named(debug, rtl2832_debug, int, 0644);
  24. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  25. #define REG_MASK(b) (BIT(b + 1) - 1)
  26. static const struct rtl2832_reg_entry registers[] = {
  27. [DVBT_SOFT_RST] = {0x1, 0x1, 2, 2},
  28. [DVBT_IIC_REPEAT] = {0x1, 0x1, 3, 3},
  29. [DVBT_TR_WAIT_MIN_8K] = {0x1, 0x88, 11, 2},
  30. [DVBT_RSD_BER_FAIL_VAL] = {0x1, 0x8f, 15, 0},
  31. [DVBT_EN_BK_TRK] = {0x1, 0xa6, 7, 7},
  32. [DVBT_AD_EN_REG] = {0x0, 0x8, 7, 7},
  33. [DVBT_AD_EN_REG1] = {0x0, 0x8, 6, 6},
  34. [DVBT_EN_BBIN] = {0x1, 0xb1, 0, 0},
  35. [DVBT_MGD_THD0] = {0x1, 0x95, 7, 0},
  36. [DVBT_MGD_THD1] = {0x1, 0x96, 7, 0},
  37. [DVBT_MGD_THD2] = {0x1, 0x97, 7, 0},
  38. [DVBT_MGD_THD3] = {0x1, 0x98, 7, 0},
  39. [DVBT_MGD_THD4] = {0x1, 0x99, 7, 0},
  40. [DVBT_MGD_THD5] = {0x1, 0x9a, 7, 0},
  41. [DVBT_MGD_THD6] = {0x1, 0x9b, 7, 0},
  42. [DVBT_MGD_THD7] = {0x1, 0x9c, 7, 0},
  43. [DVBT_EN_CACQ_NOTCH] = {0x1, 0x61, 4, 4},
  44. [DVBT_AD_AV_REF] = {0x0, 0x9, 6, 0},
  45. [DVBT_REG_PI] = {0x0, 0xa, 2, 0},
  46. [DVBT_PIP_ON] = {0x0, 0x21, 3, 3},
  47. [DVBT_SCALE1_B92] = {0x2, 0x92, 7, 0},
  48. [DVBT_SCALE1_B93] = {0x2, 0x93, 7, 0},
  49. [DVBT_SCALE1_BA7] = {0x2, 0xa7, 7, 0},
  50. [DVBT_SCALE1_BA9] = {0x2, 0xa9, 7, 0},
  51. [DVBT_SCALE1_BAA] = {0x2, 0xaa, 7, 0},
  52. [DVBT_SCALE1_BAB] = {0x2, 0xab, 7, 0},
  53. [DVBT_SCALE1_BAC] = {0x2, 0xac, 7, 0},
  54. [DVBT_SCALE1_BB0] = {0x2, 0xb0, 7, 0},
  55. [DVBT_SCALE1_BB1] = {0x2, 0xb1, 7, 0},
  56. [DVBT_KB_P1] = {0x1, 0x64, 3, 1},
  57. [DVBT_KB_P2] = {0x1, 0x64, 6, 4},
  58. [DVBT_KB_P3] = {0x1, 0x65, 2, 0},
  59. [DVBT_OPT_ADC_IQ] = {0x0, 0x6, 5, 4},
  60. [DVBT_AD_AVI] = {0x0, 0x9, 1, 0},
  61. [DVBT_AD_AVQ] = {0x0, 0x9, 3, 2},
  62. [DVBT_K1_CR_STEP12] = {0x2, 0xad, 9, 4},
  63. [DVBT_TRK_KS_P2] = {0x1, 0x6f, 2, 0},
  64. [DVBT_TRK_KS_I2] = {0x1, 0x70, 5, 3},
  65. [DVBT_TR_THD_SET2] = {0x1, 0x72, 3, 0},
  66. [DVBT_TRK_KC_P2] = {0x1, 0x73, 5, 3},
  67. [DVBT_TRK_KC_I2] = {0x1, 0x75, 2, 0},
  68. [DVBT_CR_THD_SET2] = {0x1, 0x76, 7, 6},
  69. [DVBT_PSET_IFFREQ] = {0x1, 0x19, 21, 0},
  70. [DVBT_SPEC_INV] = {0x1, 0x15, 0, 0},
  71. [DVBT_RSAMP_RATIO] = {0x1, 0x9f, 27, 2},
  72. [DVBT_CFREQ_OFF_RATIO] = {0x1, 0x9d, 23, 4},
  73. [DVBT_FSM_STAGE] = {0x3, 0x51, 6, 3},
  74. [DVBT_RX_CONSTEL] = {0x3, 0x3c, 3, 2},
  75. [DVBT_RX_HIER] = {0x3, 0x3c, 6, 4},
  76. [DVBT_RX_C_RATE_LP] = {0x3, 0x3d, 2, 0},
  77. [DVBT_RX_C_RATE_HP] = {0x3, 0x3d, 5, 3},
  78. [DVBT_GI_IDX] = {0x3, 0x51, 1, 0},
  79. [DVBT_FFT_MODE_IDX] = {0x3, 0x51, 2, 2},
  80. [DVBT_RSD_BER_EST] = {0x3, 0x4e, 15, 0},
  81. [DVBT_CE_EST_EVM] = {0x4, 0xc, 15, 0},
  82. [DVBT_RF_AGC_VAL] = {0x3, 0x5b, 13, 0},
  83. [DVBT_IF_AGC_VAL] = {0x3, 0x59, 13, 0},
  84. [DVBT_DAGC_VAL] = {0x3, 0x5, 7, 0},
  85. [DVBT_SFREQ_OFF] = {0x3, 0x18, 13, 0},
  86. [DVBT_CFREQ_OFF] = {0x3, 0x5f, 17, 0},
  87. [DVBT_POLAR_RF_AGC] = {0x0, 0xe, 1, 1},
  88. [DVBT_POLAR_IF_AGC] = {0x0, 0xe, 0, 0},
  89. [DVBT_AAGC_HOLD] = {0x1, 0x4, 5, 5},
  90. [DVBT_EN_RF_AGC] = {0x1, 0x4, 6, 6},
  91. [DVBT_EN_IF_AGC] = {0x1, 0x4, 7, 7},
  92. [DVBT_IF_AGC_MIN] = {0x1, 0x8, 7, 0},
  93. [DVBT_IF_AGC_MAX] = {0x1, 0x9, 7, 0},
  94. [DVBT_RF_AGC_MIN] = {0x1, 0xa, 7, 0},
  95. [DVBT_RF_AGC_MAX] = {0x1, 0xb, 7, 0},
  96. [DVBT_IF_AGC_MAN] = {0x1, 0xc, 6, 6},
  97. [DVBT_IF_AGC_MAN_VAL] = {0x1, 0xc, 13, 0},
  98. [DVBT_RF_AGC_MAN] = {0x1, 0xe, 6, 6},
  99. [DVBT_RF_AGC_MAN_VAL] = {0x1, 0xe, 13, 0},
  100. [DVBT_DAGC_TRG_VAL] = {0x1, 0x12, 7, 0},
  101. [DVBT_AGC_TARG_VAL_0] = {0x1, 0x2, 0, 0},
  102. [DVBT_AGC_TARG_VAL_8_1] = {0x1, 0x3, 7, 0},
  103. [DVBT_AAGC_LOOP_GAIN] = {0x1, 0xc7, 5, 1},
  104. [DVBT_LOOP_GAIN2_3_0] = {0x1, 0x4, 4, 1},
  105. [DVBT_LOOP_GAIN2_4] = {0x1, 0x5, 7, 7},
  106. [DVBT_LOOP_GAIN3] = {0x1, 0xc8, 4, 0},
  107. [DVBT_VTOP1] = {0x1, 0x6, 5, 0},
  108. [DVBT_VTOP2] = {0x1, 0xc9, 5, 0},
  109. [DVBT_VTOP3] = {0x1, 0xca, 5, 0},
  110. [DVBT_KRF1] = {0x1, 0xcb, 7, 0},
  111. [DVBT_KRF2] = {0x1, 0x7, 7, 0},
  112. [DVBT_KRF3] = {0x1, 0xcd, 7, 0},
  113. [DVBT_KRF4] = {0x1, 0xce, 7, 0},
  114. [DVBT_EN_GI_PGA] = {0x1, 0xe5, 0, 0},
  115. [DVBT_THD_LOCK_UP] = {0x1, 0xd9, 8, 0},
  116. [DVBT_THD_LOCK_DW] = {0x1, 0xdb, 8, 0},
  117. [DVBT_THD_UP1] = {0x1, 0xdd, 7, 0},
  118. [DVBT_THD_DW1] = {0x1, 0xde, 7, 0},
  119. [DVBT_INTER_CNT_LEN] = {0x1, 0xd8, 3, 0},
  120. [DVBT_GI_PGA_STATE] = {0x1, 0xe6, 3, 3},
  121. [DVBT_EN_AGC_PGA] = {0x1, 0xd7, 0, 0},
  122. [DVBT_CKOUTPAR] = {0x1, 0x7b, 5, 5},
  123. [DVBT_CKOUT_PWR] = {0x1, 0x7b, 6, 6},
  124. [DVBT_SYNC_DUR] = {0x1, 0x7b, 7, 7},
  125. [DVBT_ERR_DUR] = {0x1, 0x7c, 0, 0},
  126. [DVBT_SYNC_LVL] = {0x1, 0x7c, 1, 1},
  127. [DVBT_ERR_LVL] = {0x1, 0x7c, 2, 2},
  128. [DVBT_VAL_LVL] = {0x1, 0x7c, 3, 3},
  129. [DVBT_SERIAL] = {0x1, 0x7c, 4, 4},
  130. [DVBT_SER_LSB] = {0x1, 0x7c, 5, 5},
  131. [DVBT_CDIV_PH0] = {0x1, 0x7d, 3, 0},
  132. [DVBT_CDIV_PH1] = {0x1, 0x7d, 7, 4},
  133. [DVBT_MPEG_IO_OPT_2_2] = {0x0, 0x6, 7, 7},
  134. [DVBT_MPEG_IO_OPT_1_0] = {0x0, 0x7, 7, 6},
  135. [DVBT_CKOUTPAR_PIP] = {0x0, 0xb7, 4, 4},
  136. [DVBT_CKOUT_PWR_PIP] = {0x0, 0xb7, 3, 3},
  137. [DVBT_SYNC_LVL_PIP] = {0x0, 0xb7, 2, 2},
  138. [DVBT_ERR_LVL_PIP] = {0x0, 0xb7, 1, 1},
  139. [DVBT_VAL_LVL_PIP] = {0x0, 0xb7, 0, 0},
  140. [DVBT_CKOUTPAR_PID] = {0x0, 0xb9, 4, 4},
  141. [DVBT_CKOUT_PWR_PID] = {0x0, 0xb9, 3, 3},
  142. [DVBT_SYNC_LVL_PID] = {0x0, 0xb9, 2, 2},
  143. [DVBT_ERR_LVL_PID] = {0x0, 0xb9, 1, 1},
  144. [DVBT_VAL_LVL_PID] = {0x0, 0xb9, 0, 0},
  145. [DVBT_SM_PASS] = {0x1, 0x93, 11, 0},
  146. [DVBT_AD7_SETTING] = {0x0, 0x11, 15, 0},
  147. [DVBT_RSSI_R] = {0x3, 0x1, 6, 0},
  148. [DVBT_ACI_DET_IND] = {0x3, 0x12, 0, 0},
  149. [DVBT_REG_MON] = {0x0, 0xd, 1, 0},
  150. [DVBT_REG_MONSEL] = {0x0, 0xd, 2, 2},
  151. [DVBT_REG_GPE] = {0x0, 0xd, 7, 7},
  152. [DVBT_REG_GPO] = {0x0, 0x10, 0, 0},
  153. [DVBT_REG_4MSEL] = {0x0, 0x13, 0, 0},
  154. };
  155. /* write multiple hardware registers */
  156. static int rtl2832_wr(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  157. {
  158. int ret;
  159. u8 buf[1+len];
  160. struct i2c_msg msg[1] = {
  161. {
  162. .addr = priv->cfg.i2c_addr,
  163. .flags = 0,
  164. .len = 1+len,
  165. .buf = buf,
  166. }
  167. };
  168. buf[0] = reg;
  169. memcpy(&buf[1], val, len);
  170. ret = i2c_transfer(priv->i2c, msg, 1);
  171. if (ret == 1) {
  172. ret = 0;
  173. } else {
  174. warn("i2c wr failed=%d reg=%02x len=%d", ret, reg, len);
  175. ret = -EREMOTEIO;
  176. }
  177. return ret;
  178. }
  179. /* read multiple hardware registers */
  180. static int rtl2832_rd(struct rtl2832_priv *priv, u8 reg, u8 *val, int len)
  181. {
  182. int ret;
  183. struct i2c_msg msg[2] = {
  184. {
  185. .addr = priv->cfg.i2c_addr,
  186. .flags = 0,
  187. .len = 1,
  188. .buf = &reg,
  189. }, {
  190. .addr = priv->cfg.i2c_addr,
  191. .flags = I2C_M_RD,
  192. .len = len,
  193. .buf = val,
  194. }
  195. };
  196. ret = i2c_transfer(priv->i2c, msg, 2);
  197. if (ret == 2) {
  198. ret = 0;
  199. } else {
  200. warn("i2c rd failed=%d reg=%02x len=%d", ret, reg, len);
  201. ret = -EREMOTEIO;
  202. }
  203. return ret;
  204. }
  205. /* write multiple registers */
  206. static int rtl2832_wr_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  207. int len)
  208. {
  209. int ret;
  210. /* switch bank if needed */
  211. if (page != priv->page) {
  212. ret = rtl2832_wr(priv, 0x00, &page, 1);
  213. if (ret)
  214. return ret;
  215. priv->page = page;
  216. }
  217. return rtl2832_wr(priv, reg, val, len);
  218. }
  219. /* read multiple registers */
  220. static int rtl2832_rd_regs(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val,
  221. int len)
  222. {
  223. int ret;
  224. /* switch bank if needed */
  225. if (page != priv->page) {
  226. ret = rtl2832_wr(priv, 0x00, &page, 1);
  227. if (ret)
  228. return ret;
  229. priv->page = page;
  230. }
  231. return rtl2832_rd(priv, reg, val, len);
  232. }
  233. #if 0 /* currently not used */
  234. /* write single register */
  235. static int rtl2832_wr_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 val)
  236. {
  237. return rtl2832_wr_regs(priv, reg, page, &val, 1);
  238. }
  239. #endif
  240. /* read single register */
  241. static int rtl2832_rd_reg(struct rtl2832_priv *priv, u8 reg, u8 page, u8 *val)
  242. {
  243. return rtl2832_rd_regs(priv, reg, page, val, 1);
  244. }
  245. int rtl2832_rd_demod_reg(struct rtl2832_priv *priv, int reg, u32 *val)
  246. {
  247. int ret;
  248. u8 reg_start_addr;
  249. u8 msb, lsb;
  250. u8 page;
  251. u8 reading[4];
  252. u32 reading_tmp;
  253. int i;
  254. u8 len;
  255. u32 mask;
  256. reg_start_addr = registers[reg].start_address;
  257. msb = registers[reg].msb;
  258. lsb = registers[reg].lsb;
  259. page = registers[reg].page;
  260. len = (msb >> 3) + 1;
  261. mask = REG_MASK(msb - lsb);
  262. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  263. if (ret)
  264. goto err;
  265. reading_tmp = 0;
  266. for (i = 0; i < len; i++)
  267. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  268. *val = (reading_tmp >> lsb) & mask;
  269. return ret;
  270. err:
  271. dbg("%s: failed=%d", __func__, ret);
  272. return ret;
  273. }
  274. int rtl2832_wr_demod_reg(struct rtl2832_priv *priv, int reg, u32 val)
  275. {
  276. int ret, i;
  277. u8 len;
  278. u8 reg_start_addr;
  279. u8 msb, lsb;
  280. u8 page;
  281. u32 mask;
  282. u8 reading[4];
  283. u8 writing[4];
  284. u32 reading_tmp;
  285. u32 writing_tmp;
  286. reg_start_addr = registers[reg].start_address;
  287. msb = registers[reg].msb;
  288. lsb = registers[reg].lsb;
  289. page = registers[reg].page;
  290. len = (msb >> 3) + 1;
  291. mask = REG_MASK(msb - lsb);
  292. ret = rtl2832_rd_regs(priv, reg_start_addr, page, &reading[0], len);
  293. if (ret)
  294. goto err;
  295. reading_tmp = 0;
  296. for (i = 0; i < len; i++)
  297. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  298. writing_tmp = reading_tmp & ~(mask << lsb);
  299. writing_tmp |= ((val & mask) << lsb);
  300. for (i = 0; i < len; i++)
  301. writing[i] = (writing_tmp >> ((len - 1 - i) * 8)) & 0xff;
  302. ret = rtl2832_wr_regs(priv, reg_start_addr, page, &writing[0], len);
  303. if (ret)
  304. goto err;
  305. return ret;
  306. err:
  307. dbg("%s: failed=%d", __func__, ret);
  308. return ret;
  309. }
  310. static int rtl2832_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  311. {
  312. int ret;
  313. struct rtl2832_priv *priv = fe->demodulator_priv;
  314. dbg("%s: enable=%d", __func__, enable);
  315. /* gate already open or close */
  316. if (priv->i2c_gate_state == enable)
  317. return 0;
  318. ret = rtl2832_wr_demod_reg(priv, DVBT_IIC_REPEAT, (enable ? 0x1 : 0x0));
  319. if (ret)
  320. goto err;
  321. priv->i2c_gate_state = enable;
  322. return ret;
  323. err:
  324. dbg("%s: failed=%d", __func__, ret);
  325. return ret;
  326. }
  327. static int rtl2832_init(struct dvb_frontend *fe)
  328. {
  329. struct rtl2832_priv *priv = fe->demodulator_priv;
  330. int i, ret;
  331. u8 en_bbin;
  332. u64 pset_iffreq;
  333. /* initialization values for the demodulator registers */
  334. struct rtl2832_reg_value rtl2832_initial_regs[] = {
  335. {DVBT_AD_EN_REG, 0x1},
  336. {DVBT_AD_EN_REG1, 0x1},
  337. {DVBT_RSD_BER_FAIL_VAL, 0x2800},
  338. {DVBT_MGD_THD0, 0x10},
  339. {DVBT_MGD_THD1, 0x20},
  340. {DVBT_MGD_THD2, 0x20},
  341. {DVBT_MGD_THD3, 0x40},
  342. {DVBT_MGD_THD4, 0x22},
  343. {DVBT_MGD_THD5, 0x32},
  344. {DVBT_MGD_THD6, 0x37},
  345. {DVBT_MGD_THD7, 0x39},
  346. {DVBT_EN_BK_TRK, 0x0},
  347. {DVBT_EN_CACQ_NOTCH, 0x0},
  348. {DVBT_AD_AV_REF, 0x2a},
  349. {DVBT_REG_PI, 0x6},
  350. {DVBT_PIP_ON, 0x0},
  351. {DVBT_CDIV_PH0, 0x8},
  352. {DVBT_CDIV_PH1, 0x8},
  353. {DVBT_SCALE1_B92, 0x4},
  354. {DVBT_SCALE1_B93, 0xb0},
  355. {DVBT_SCALE1_BA7, 0x78},
  356. {DVBT_SCALE1_BA9, 0x28},
  357. {DVBT_SCALE1_BAA, 0x59},
  358. {DVBT_SCALE1_BAB, 0x83},
  359. {DVBT_SCALE1_BAC, 0xd4},
  360. {DVBT_SCALE1_BB0, 0x65},
  361. {DVBT_SCALE1_BB1, 0x43},
  362. {DVBT_KB_P1, 0x1},
  363. {DVBT_KB_P2, 0x4},
  364. {DVBT_KB_P3, 0x7},
  365. {DVBT_K1_CR_STEP12, 0xa},
  366. {DVBT_REG_GPE, 0x1},
  367. {DVBT_SERIAL, 0x0},
  368. {DVBT_CDIV_PH0, 0x9},
  369. {DVBT_CDIV_PH1, 0x9},
  370. {DVBT_MPEG_IO_OPT_2_2, 0x0},
  371. {DVBT_MPEG_IO_OPT_1_0, 0x0},
  372. {DVBT_TRK_KS_P2, 0x4},
  373. {DVBT_TRK_KS_I2, 0x7},
  374. {DVBT_TR_THD_SET2, 0x6},
  375. {DVBT_TRK_KC_I2, 0x5},
  376. {DVBT_CR_THD_SET2, 0x1},
  377. {DVBT_SPEC_INV, 0x0},
  378. {DVBT_DAGC_TRG_VAL, 0x5a},
  379. {DVBT_AGC_TARG_VAL_0, 0x0},
  380. {DVBT_AGC_TARG_VAL_8_1, 0x5a},
  381. {DVBT_AAGC_LOOP_GAIN, 0x16},
  382. {DVBT_LOOP_GAIN2_3_0, 0x6},
  383. {DVBT_LOOP_GAIN2_4, 0x1},
  384. {DVBT_LOOP_GAIN3, 0x16},
  385. {DVBT_VTOP1, 0x35},
  386. {DVBT_VTOP2, 0x21},
  387. {DVBT_VTOP3, 0x21},
  388. {DVBT_KRF1, 0x0},
  389. {DVBT_KRF2, 0x40},
  390. {DVBT_KRF3, 0x10},
  391. {DVBT_KRF4, 0x10},
  392. {DVBT_IF_AGC_MIN, 0x80},
  393. {DVBT_IF_AGC_MAX, 0x7f},
  394. {DVBT_RF_AGC_MIN, 0x80},
  395. {DVBT_RF_AGC_MAX, 0x7f},
  396. {DVBT_POLAR_RF_AGC, 0x0},
  397. {DVBT_POLAR_IF_AGC, 0x0},
  398. {DVBT_AD7_SETTING, 0xe9bf},
  399. {DVBT_EN_GI_PGA, 0x0},
  400. {DVBT_THD_LOCK_UP, 0x0},
  401. {DVBT_THD_LOCK_DW, 0x0},
  402. {DVBT_THD_UP1, 0x11},
  403. {DVBT_THD_DW1, 0xef},
  404. {DVBT_INTER_CNT_LEN, 0xc},
  405. {DVBT_GI_PGA_STATE, 0x0},
  406. {DVBT_EN_AGC_PGA, 0x1},
  407. {DVBT_IF_AGC_MAN, 0x0},
  408. };
  409. dbg("%s", __func__);
  410. en_bbin = (priv->cfg.if_dvbt == 0 ? 0x1 : 0x0);
  411. /*
  412. * PSET_IFFREQ = - floor((IfFreqHz % CrystalFreqHz) * pow(2, 22)
  413. * / CrystalFreqHz)
  414. */
  415. pset_iffreq = priv->cfg.if_dvbt % priv->cfg.xtal;
  416. pset_iffreq *= 0x400000;
  417. pset_iffreq = div_u64(pset_iffreq, priv->cfg.xtal);
  418. pset_iffreq = pset_iffreq & 0x3fffff;
  419. for (i = 0; i < ARRAY_SIZE(rtl2832_initial_regs); i++) {
  420. ret = rtl2832_wr_demod_reg(priv, rtl2832_initial_regs[i].reg,
  421. rtl2832_initial_regs[i].value);
  422. if (ret)
  423. goto err;
  424. }
  425. /* if frequency settings */
  426. ret = rtl2832_wr_demod_reg(priv, DVBT_EN_BBIN, en_bbin);
  427. if (ret)
  428. goto err;
  429. ret = rtl2832_wr_demod_reg(priv, DVBT_PSET_IFFREQ, pset_iffreq);
  430. if (ret)
  431. goto err;
  432. priv->sleeping = false;
  433. return ret;
  434. err:
  435. dbg("%s: failed=%d", __func__, ret);
  436. return ret;
  437. }
  438. static int rtl2832_sleep(struct dvb_frontend *fe)
  439. {
  440. struct rtl2832_priv *priv = fe->demodulator_priv;
  441. dbg("%s", __func__);
  442. priv->sleeping = true;
  443. return 0;
  444. }
  445. int rtl2832_get_tune_settings(struct dvb_frontend *fe,
  446. struct dvb_frontend_tune_settings *s)
  447. {
  448. dbg("%s", __func__);
  449. s->min_delay_ms = 1000;
  450. s->step_size = fe->ops.info.frequency_stepsize * 2;
  451. s->max_drift = (fe->ops.info.frequency_stepsize * 2) + 1;
  452. return 0;
  453. }
  454. static int rtl2832_set_frontend(struct dvb_frontend *fe)
  455. {
  456. struct rtl2832_priv *priv = fe->demodulator_priv;
  457. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  458. int ret, i, j;
  459. u64 bw_mode, num, num2;
  460. u32 resamp_ratio, cfreq_off_ratio;
  461. static u8 bw_params[3][32] = {
  462. /* 6 MHz bandwidth */
  463. {
  464. 0xf5, 0xff, 0x15, 0x38, 0x5d, 0x6d, 0x52, 0x07, 0xfa, 0x2f,
  465. 0x53, 0xf5, 0x3f, 0xca, 0x0b, 0x91, 0xea, 0x30, 0x63, 0xb2,
  466. 0x13, 0xda, 0x0b, 0xc4, 0x18, 0x7e, 0x16, 0x66, 0x08, 0x67,
  467. 0x19, 0xe0,
  468. },
  469. /* 7 MHz bandwidth */
  470. {
  471. 0xe7, 0xcc, 0xb5, 0xba, 0xe8, 0x2f, 0x67, 0x61, 0x00, 0xaf,
  472. 0x86, 0xf2, 0xbf, 0x59, 0x04, 0x11, 0xb6, 0x33, 0xa4, 0x30,
  473. 0x15, 0x10, 0x0a, 0x42, 0x18, 0xf8, 0x17, 0xd9, 0x07, 0x22,
  474. 0x19, 0x10,
  475. },
  476. /* 8 MHz bandwidth */
  477. {
  478. 0x09, 0xf6, 0xd2, 0xa7, 0x9a, 0xc9, 0x27, 0x77, 0x06, 0xbf,
  479. 0xec, 0xf4, 0x4f, 0x0b, 0xfc, 0x01, 0x63, 0x35, 0x54, 0xa7,
  480. 0x16, 0x66, 0x08, 0xb4, 0x19, 0x6e, 0x19, 0x65, 0x05, 0xc8,
  481. 0x19, 0xe0,
  482. },
  483. };
  484. dbg("%s: frequency=%d bandwidth_hz=%d inversion=%d", __func__,
  485. c->frequency, c->bandwidth_hz, c->inversion);
  486. /* program tuner */
  487. if (fe->ops.tuner_ops.set_params)
  488. fe->ops.tuner_ops.set_params(fe);
  489. switch (c->bandwidth_hz) {
  490. case 6000000:
  491. i = 0;
  492. bw_mode = 48000000;
  493. break;
  494. case 7000000:
  495. i = 1;
  496. bw_mode = 56000000;
  497. break;
  498. case 8000000:
  499. i = 2;
  500. bw_mode = 64000000;
  501. break;
  502. default:
  503. dbg("invalid bandwidth");
  504. return -EINVAL;
  505. }
  506. for (j = 0; j < sizeof(bw_params[0]); j++) {
  507. ret = rtl2832_wr_regs(priv, 0x1c+j, 1, &bw_params[i][j], 1);
  508. if (ret)
  509. goto err;
  510. }
  511. /* calculate and set resample ratio
  512. * RSAMP_RATIO = floor(CrystalFreqHz * 7 * pow(2, 22)
  513. * / ConstWithBandwidthMode)
  514. */
  515. num = priv->cfg.xtal * 7;
  516. num *= 0x400000;
  517. num = div_u64(num, bw_mode);
  518. resamp_ratio = num & 0x3ffffff;
  519. ret = rtl2832_wr_demod_reg(priv, DVBT_RSAMP_RATIO, resamp_ratio);
  520. if (ret)
  521. goto err;
  522. /* calculate and set cfreq off ratio
  523. * CFREQ_OFF_RATIO = - floor(ConstWithBandwidthMode * pow(2, 20)
  524. * / (CrystalFreqHz * 7))
  525. */
  526. num = bw_mode << 20;
  527. num2 = priv->cfg.xtal * 7;
  528. num = div_u64(num, num2);
  529. num = -num;
  530. cfreq_off_ratio = num & 0xfffff;
  531. ret = rtl2832_wr_demod_reg(priv, DVBT_CFREQ_OFF_RATIO, cfreq_off_ratio);
  532. if (ret)
  533. goto err;
  534. /* soft reset */
  535. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x1);
  536. if (ret)
  537. goto err;
  538. ret = rtl2832_wr_demod_reg(priv, DVBT_SOFT_RST, 0x0);
  539. if (ret)
  540. goto err;
  541. return ret;
  542. err:
  543. info("%s: failed=%d", __func__, ret);
  544. return ret;
  545. }
  546. static int rtl2832_read_status(struct dvb_frontend *fe, fe_status_t *status)
  547. {
  548. struct rtl2832_priv *priv = fe->demodulator_priv;
  549. int ret;
  550. u32 tmp;
  551. *status = 0;
  552. dbg("%s", __func__);
  553. if (priv->sleeping)
  554. return 0;
  555. ret = rtl2832_rd_demod_reg(priv, DVBT_FSM_STAGE, &tmp);
  556. if (ret)
  557. goto err;
  558. if (tmp == 11) {
  559. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  560. FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  561. }
  562. /* TODO find out if this is also true for rtl2832? */
  563. /*else if (tmp == 10) {
  564. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  565. FE_HAS_VITERBI;
  566. }*/
  567. return ret;
  568. err:
  569. info("%s: failed=%d", __func__, ret);
  570. return ret;
  571. }
  572. static int rtl2832_read_snr(struct dvb_frontend *fe, u16 *snr)
  573. {
  574. *snr = 0;
  575. return 0;
  576. }
  577. static int rtl2832_read_ber(struct dvb_frontend *fe, u32 *ber)
  578. {
  579. *ber = 0;
  580. return 0;
  581. }
  582. static int rtl2832_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  583. {
  584. *ucblocks = 0;
  585. return 0;
  586. }
  587. static int rtl2832_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
  588. {
  589. *strength = 0;
  590. return 0;
  591. }
  592. static struct dvb_frontend_ops rtl2832_ops;
  593. static void rtl2832_release(struct dvb_frontend *fe)
  594. {
  595. struct rtl2832_priv *priv = fe->demodulator_priv;
  596. dbg("%s", __func__);
  597. kfree(priv);
  598. }
  599. struct dvb_frontend *rtl2832_attach(const struct rtl2832_config *cfg,
  600. struct i2c_adapter *i2c)
  601. {
  602. struct rtl2832_priv *priv = NULL;
  603. int ret = 0;
  604. u8 tmp;
  605. dbg("%s", __func__);
  606. /* allocate memory for the internal state */
  607. priv = kzalloc(sizeof(struct rtl2832_priv), GFP_KERNEL);
  608. if (priv == NULL)
  609. goto err;
  610. /* setup the priv */
  611. priv->i2c = i2c;
  612. priv->tuner = cfg->tuner;
  613. memcpy(&priv->cfg, cfg, sizeof(struct rtl2832_config));
  614. /* check if the demod is there */
  615. ret = rtl2832_rd_reg(priv, 0x00, 0x0, &tmp);
  616. if (ret)
  617. goto err;
  618. /* create dvb_frontend */
  619. memcpy(&priv->fe.ops, &rtl2832_ops, sizeof(struct dvb_frontend_ops));
  620. priv->fe.demodulator_priv = priv;
  621. /* TODO implement sleep mode */
  622. priv->sleeping = true;
  623. return &priv->fe;
  624. err:
  625. dbg("%s: failed=%d", __func__, ret);
  626. kfree(priv);
  627. return NULL;
  628. }
  629. EXPORT_SYMBOL(rtl2832_attach);
  630. static struct dvb_frontend_ops rtl2832_ops = {
  631. .delsys = { SYS_DVBT },
  632. .info = {
  633. .name = "Realtek RTL2832 (DVB-T)",
  634. .frequency_min = 174000000,
  635. .frequency_max = 862000000,
  636. .frequency_stepsize = 166667,
  637. .caps = FE_CAN_FEC_1_2 |
  638. FE_CAN_FEC_2_3 |
  639. FE_CAN_FEC_3_4 |
  640. FE_CAN_FEC_5_6 |
  641. FE_CAN_FEC_7_8 |
  642. FE_CAN_FEC_AUTO |
  643. FE_CAN_QPSK |
  644. FE_CAN_QAM_16 |
  645. FE_CAN_QAM_64 |
  646. FE_CAN_QAM_AUTO |
  647. FE_CAN_TRANSMISSION_MODE_AUTO |
  648. FE_CAN_GUARD_INTERVAL_AUTO |
  649. FE_CAN_HIERARCHY_AUTO |
  650. FE_CAN_RECOVER |
  651. FE_CAN_MUTE_TS
  652. },
  653. .release = rtl2832_release,
  654. .init = rtl2832_init,
  655. .sleep = rtl2832_sleep,
  656. .get_tune_settings = rtl2832_get_tune_settings,
  657. .set_frontend = rtl2832_set_frontend,
  658. .read_status = rtl2832_read_status,
  659. .read_snr = rtl2832_read_snr,
  660. .read_ber = rtl2832_read_ber,
  661. .read_ucblocks = rtl2832_read_ucblocks,
  662. .read_signal_strength = rtl2832_read_signal_strength,
  663. .i2c_gate_ctrl = rtl2832_i2c_gate_ctrl,
  664. };
  665. MODULE_AUTHOR("Thomas Mair <mair.thomas86@gmail.com>");
  666. MODULE_DESCRIPTION("Realtek RTL2832 DVB-T demodulator driver");
  667. MODULE_LICENSE("GPL");
  668. MODULE_VERSION("0.5");