qp.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228
  1. /*
  2. * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
  3. * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/log2.h>
  34. #include <linux/slab.h>
  35. #include <linux/netdevice.h>
  36. #include <rdma/ib_cache.h>
  37. #include <rdma/ib_pack.h>
  38. #include <rdma/ib_addr.h>
  39. #include <linux/mlx4/qp.h>
  40. #include "mlx4_ib.h"
  41. #include "user.h"
  42. enum {
  43. MLX4_IB_ACK_REQ_FREQ = 8,
  44. };
  45. enum {
  46. MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
  47. MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  48. MLX4_IB_LINK_TYPE_IB = 0,
  49. MLX4_IB_LINK_TYPE_ETH = 1
  50. };
  51. enum {
  52. /*
  53. * Largest possible UD header: send with GRH and immediate
  54. * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
  55. * tag. (LRH would only use 8 bytes, so Ethernet is the
  56. * biggest case)
  57. */
  58. MLX4_IB_UD_HEADER_SIZE = 82,
  59. MLX4_IB_LSO_HEADER_SPARE = 128,
  60. };
  61. enum {
  62. MLX4_IB_IBOE_ETHERTYPE = 0x8915
  63. };
  64. struct mlx4_ib_sqp {
  65. struct mlx4_ib_qp qp;
  66. int pkey_index;
  67. u32 qkey;
  68. u32 send_psn;
  69. struct ib_ud_header ud_header;
  70. u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
  71. };
  72. enum {
  73. MLX4_IB_MIN_SQ_STRIDE = 6,
  74. MLX4_IB_CACHE_LINE_SIZE = 64,
  75. };
  76. enum {
  77. MLX4_RAW_QP_MTU = 7,
  78. MLX4_RAW_QP_MSGMAX = 31,
  79. };
  80. static const __be32 mlx4_ib_opcode[] = {
  81. [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
  82. [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
  83. [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
  84. [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
  85. [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
  86. [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
  87. [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
  88. [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
  89. [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
  90. [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
  91. [IB_WR_FAST_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
  92. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
  93. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
  94. };
  95. static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
  96. {
  97. return container_of(mqp, struct mlx4_ib_sqp, qp);
  98. }
  99. static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  100. {
  101. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  102. qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
  103. }
  104. static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  105. {
  106. return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
  107. qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
  108. }
  109. static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
  110. {
  111. return mlx4_buf_offset(&qp->buf, offset);
  112. }
  113. static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
  114. {
  115. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  116. }
  117. static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
  118. {
  119. return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
  120. }
  121. /*
  122. * Stamp a SQ WQE so that it is invalid if prefetched by marking the
  123. * first four bytes of every 64 byte chunk with
  124. * 0x7FFFFFF | (invalid_ownership_value << 31).
  125. *
  126. * When the max work request size is less than or equal to the WQE
  127. * basic block size, as an optimization, we can stamp all WQEs with
  128. * 0xffffffff, and skip the very first chunk of each WQE.
  129. */
  130. static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
  131. {
  132. __be32 *wqe;
  133. int i;
  134. int s;
  135. int ind;
  136. void *buf;
  137. __be32 stamp;
  138. struct mlx4_wqe_ctrl_seg *ctrl;
  139. if (qp->sq_max_wqes_per_wr > 1) {
  140. s = roundup(size, 1U << qp->sq.wqe_shift);
  141. for (i = 0; i < s; i += 64) {
  142. ind = (i >> qp->sq.wqe_shift) + n;
  143. stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
  144. cpu_to_be32(0xffffffff);
  145. buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  146. wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
  147. *wqe = stamp;
  148. }
  149. } else {
  150. ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  151. s = (ctrl->fence_size & 0x3f) << 4;
  152. for (i = 64; i < s; i += 64) {
  153. wqe = buf + i;
  154. *wqe = cpu_to_be32(0xffffffff);
  155. }
  156. }
  157. }
  158. static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
  159. {
  160. struct mlx4_wqe_ctrl_seg *ctrl;
  161. struct mlx4_wqe_inline_seg *inl;
  162. void *wqe;
  163. int s;
  164. ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
  165. s = sizeof(struct mlx4_wqe_ctrl_seg);
  166. if (qp->ibqp.qp_type == IB_QPT_UD) {
  167. struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
  168. struct mlx4_av *av = (struct mlx4_av *)dgram->av;
  169. memset(dgram, 0, sizeof *dgram);
  170. av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
  171. s += sizeof(struct mlx4_wqe_datagram_seg);
  172. }
  173. /* Pad the remainder of the WQE with an inline data segment. */
  174. if (size > s) {
  175. inl = wqe + s;
  176. inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
  177. }
  178. ctrl->srcrb_flags = 0;
  179. ctrl->fence_size = size / 16;
  180. /*
  181. * Make sure descriptor is fully written before setting ownership bit
  182. * (because HW can start executing as soon as we do).
  183. */
  184. wmb();
  185. ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
  186. (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
  187. stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
  188. }
  189. /* Post NOP WQE to prevent wrap-around in the middle of WR */
  190. static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
  191. {
  192. unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
  193. if (unlikely(s < qp->sq_max_wqes_per_wr)) {
  194. post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
  195. ind += s;
  196. }
  197. return ind;
  198. }
  199. static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
  200. {
  201. struct ib_event event;
  202. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  203. if (type == MLX4_EVENT_TYPE_PATH_MIG)
  204. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  205. if (ibqp->event_handler) {
  206. event.device = ibqp->device;
  207. event.element.qp = ibqp;
  208. switch (type) {
  209. case MLX4_EVENT_TYPE_PATH_MIG:
  210. event.event = IB_EVENT_PATH_MIG;
  211. break;
  212. case MLX4_EVENT_TYPE_COMM_EST:
  213. event.event = IB_EVENT_COMM_EST;
  214. break;
  215. case MLX4_EVENT_TYPE_SQ_DRAINED:
  216. event.event = IB_EVENT_SQ_DRAINED;
  217. break;
  218. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  219. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  220. break;
  221. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  222. event.event = IB_EVENT_QP_FATAL;
  223. break;
  224. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  225. event.event = IB_EVENT_PATH_MIG_ERR;
  226. break;
  227. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  228. event.event = IB_EVENT_QP_REQ_ERR;
  229. break;
  230. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  231. event.event = IB_EVENT_QP_ACCESS_ERR;
  232. break;
  233. default:
  234. pr_warn("Unexpected event type %d "
  235. "on QP %06x\n", type, qp->qpn);
  236. return;
  237. }
  238. ibqp->event_handler(&event, ibqp->qp_context);
  239. }
  240. }
  241. static int send_wqe_overhead(enum ib_qp_type type, u32 flags)
  242. {
  243. /*
  244. * UD WQEs must have a datagram segment.
  245. * RC and UC WQEs might have a remote address segment.
  246. * MLX WQEs need two extra inline data segments (for the UD
  247. * header and space for the ICRC).
  248. */
  249. switch (type) {
  250. case IB_QPT_UD:
  251. return sizeof (struct mlx4_wqe_ctrl_seg) +
  252. sizeof (struct mlx4_wqe_datagram_seg) +
  253. ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
  254. case IB_QPT_UC:
  255. return sizeof (struct mlx4_wqe_ctrl_seg) +
  256. sizeof (struct mlx4_wqe_raddr_seg);
  257. case IB_QPT_RC:
  258. return sizeof (struct mlx4_wqe_ctrl_seg) +
  259. sizeof (struct mlx4_wqe_atomic_seg) +
  260. sizeof (struct mlx4_wqe_raddr_seg);
  261. case IB_QPT_SMI:
  262. case IB_QPT_GSI:
  263. return sizeof (struct mlx4_wqe_ctrl_seg) +
  264. ALIGN(MLX4_IB_UD_HEADER_SIZE +
  265. DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
  266. MLX4_INLINE_ALIGN) *
  267. sizeof (struct mlx4_wqe_inline_seg),
  268. sizeof (struct mlx4_wqe_data_seg)) +
  269. ALIGN(4 +
  270. sizeof (struct mlx4_wqe_inline_seg),
  271. sizeof (struct mlx4_wqe_data_seg));
  272. default:
  273. return sizeof (struct mlx4_wqe_ctrl_seg);
  274. }
  275. }
  276. static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  277. int is_user, int has_rq, struct mlx4_ib_qp *qp)
  278. {
  279. /* Sanity check RQ size before proceeding */
  280. if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
  281. cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
  282. return -EINVAL;
  283. if (!has_rq) {
  284. if (cap->max_recv_wr)
  285. return -EINVAL;
  286. qp->rq.wqe_cnt = qp->rq.max_gs = 0;
  287. } else {
  288. /* HW requires >= 1 RQ entry with >= 1 gather entry */
  289. if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
  290. return -EINVAL;
  291. qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
  292. qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
  293. qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
  294. }
  295. /* leave userspace return values as they were, so as not to break ABI */
  296. if (is_user) {
  297. cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
  298. cap->max_recv_sge = qp->rq.max_gs;
  299. } else {
  300. cap->max_recv_wr = qp->rq.max_post =
  301. min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
  302. cap->max_recv_sge = min(qp->rq.max_gs,
  303. min(dev->dev->caps.max_sq_sg,
  304. dev->dev->caps.max_rq_sg));
  305. }
  306. return 0;
  307. }
  308. static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
  309. enum ib_qp_type type, struct mlx4_ib_qp *qp)
  310. {
  311. int s;
  312. /* Sanity check SQ size before proceeding */
  313. if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
  314. cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
  315. cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
  316. sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
  317. return -EINVAL;
  318. /*
  319. * For MLX transport we need 2 extra S/G entries:
  320. * one for the header and one for the checksum at the end
  321. */
  322. if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
  323. cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
  324. return -EINVAL;
  325. s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
  326. cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
  327. send_wqe_overhead(type, qp->flags);
  328. if (s > dev->dev->caps.max_sq_desc_sz)
  329. return -EINVAL;
  330. /*
  331. * Hermon supports shrinking WQEs, such that a single work
  332. * request can include multiple units of 1 << wqe_shift. This
  333. * way, work requests can differ in size, and do not have to
  334. * be a power of 2 in size, saving memory and speeding up send
  335. * WR posting. Unfortunately, if we do this then the
  336. * wqe_index field in CQEs can't be used to look up the WR ID
  337. * anymore, so we do this only if selective signaling is off.
  338. *
  339. * Further, on 32-bit platforms, we can't use vmap() to make
  340. * the QP buffer virtually contiguous. Thus we have to use
  341. * constant-sized WRs to make sure a WR is always fully within
  342. * a single page-sized chunk.
  343. *
  344. * Finally, we use NOP work requests to pad the end of the
  345. * work queue, to avoid wrap-around in the middle of WR. We
  346. * set NEC bit to avoid getting completions with error for
  347. * these NOP WRs, but since NEC is only supported starting
  348. * with firmware 2.2.232, we use constant-sized WRs for older
  349. * firmware.
  350. *
  351. * And, since MLX QPs only support SEND, we use constant-sized
  352. * WRs in this case.
  353. *
  354. * We look for the smallest value of wqe_shift such that the
  355. * resulting number of wqes does not exceed device
  356. * capabilities.
  357. *
  358. * We set WQE size to at least 64 bytes, this way stamping
  359. * invalidates each WQE.
  360. */
  361. if (dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
  362. qp->sq_signal_bits && BITS_PER_LONG == 64 &&
  363. type != IB_QPT_SMI && type != IB_QPT_GSI)
  364. qp->sq.wqe_shift = ilog2(64);
  365. else
  366. qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
  367. for (;;) {
  368. qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
  369. /*
  370. * We need to leave 2 KB + 1 WR of headroom in the SQ to
  371. * allow HW to prefetch.
  372. */
  373. qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
  374. qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
  375. qp->sq_max_wqes_per_wr +
  376. qp->sq_spare_wqes);
  377. if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
  378. break;
  379. if (qp->sq_max_wqes_per_wr <= 1)
  380. return -EINVAL;
  381. ++qp->sq.wqe_shift;
  382. }
  383. qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
  384. (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
  385. send_wqe_overhead(type, qp->flags)) /
  386. sizeof (struct mlx4_wqe_data_seg);
  387. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  388. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  389. if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
  390. qp->rq.offset = 0;
  391. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  392. } else {
  393. qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
  394. qp->sq.offset = 0;
  395. }
  396. cap->max_send_wr = qp->sq.max_post =
  397. (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
  398. cap->max_send_sge = min(qp->sq.max_gs,
  399. min(dev->dev->caps.max_sq_sg,
  400. dev->dev->caps.max_rq_sg));
  401. /* We don't support inline sends for kernel QPs (yet) */
  402. cap->max_inline_data = 0;
  403. return 0;
  404. }
  405. static int set_user_sq_size(struct mlx4_ib_dev *dev,
  406. struct mlx4_ib_qp *qp,
  407. struct mlx4_ib_create_qp *ucmd)
  408. {
  409. /* Sanity check SQ size before proceeding */
  410. if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
  411. ucmd->log_sq_stride >
  412. ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
  413. ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
  414. return -EINVAL;
  415. qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
  416. qp->sq.wqe_shift = ucmd->log_sq_stride;
  417. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  418. (qp->sq.wqe_cnt << qp->sq.wqe_shift);
  419. return 0;
  420. }
  421. static int qp_has_rq(struct ib_qp_init_attr *attr)
  422. {
  423. if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
  424. return 0;
  425. return !attr->srq;
  426. }
  427. static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
  428. struct ib_qp_init_attr *init_attr,
  429. struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
  430. {
  431. int qpn;
  432. int err;
  433. mutex_init(&qp->mutex);
  434. spin_lock_init(&qp->sq.lock);
  435. spin_lock_init(&qp->rq.lock);
  436. INIT_LIST_HEAD(&qp->gid_list);
  437. INIT_LIST_HEAD(&qp->steering_rules);
  438. qp->state = IB_QPS_RESET;
  439. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  440. qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  441. err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, qp_has_rq(init_attr), qp);
  442. if (err)
  443. goto err;
  444. if (pd->uobject) {
  445. struct mlx4_ib_create_qp ucmd;
  446. if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
  447. err = -EFAULT;
  448. goto err;
  449. }
  450. qp->sq_no_prefetch = ucmd.sq_no_prefetch;
  451. err = set_user_sq_size(dev, qp, &ucmd);
  452. if (err)
  453. goto err;
  454. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  455. qp->buf_size, 0, 0);
  456. if (IS_ERR(qp->umem)) {
  457. err = PTR_ERR(qp->umem);
  458. goto err;
  459. }
  460. err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
  461. ilog2(qp->umem->page_size), &qp->mtt);
  462. if (err)
  463. goto err_buf;
  464. err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
  465. if (err)
  466. goto err_mtt;
  467. if (qp_has_rq(init_attr)) {
  468. err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
  469. ucmd.db_addr, &qp->db);
  470. if (err)
  471. goto err_mtt;
  472. }
  473. } else {
  474. qp->sq_no_prefetch = 0;
  475. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
  476. qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  477. if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  478. qp->flags |= MLX4_IB_QP_LSO;
  479. err = set_kernel_sq_size(dev, &init_attr->cap, init_attr->qp_type, qp);
  480. if (err)
  481. goto err;
  482. if (qp_has_rq(init_attr)) {
  483. err = mlx4_db_alloc(dev->dev, &qp->db, 0);
  484. if (err)
  485. goto err;
  486. *qp->db.db = 0;
  487. }
  488. if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
  489. err = -ENOMEM;
  490. goto err_db;
  491. }
  492. err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
  493. &qp->mtt);
  494. if (err)
  495. goto err_buf;
  496. err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
  497. if (err)
  498. goto err_mtt;
  499. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  500. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), GFP_KERNEL);
  501. if (!qp->sq.wrid || !qp->rq.wrid) {
  502. err = -ENOMEM;
  503. goto err_wrid;
  504. }
  505. }
  506. if (sqpn) {
  507. qpn = sqpn;
  508. } else {
  509. /* Raw packet QPNs must be aligned to 8 bits. If not, the WQE
  510. * BlueFlame setup flow wrongly causes VLAN insertion. */
  511. if (init_attr->qp_type == IB_QPT_RAW_PACKET)
  512. err = mlx4_qp_reserve_range(dev->dev, 1, 1 << 8, &qpn);
  513. else
  514. err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn);
  515. if (err)
  516. goto err_wrid;
  517. }
  518. err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
  519. if (err)
  520. goto err_qpn;
  521. if (init_attr->qp_type == IB_QPT_XRC_TGT)
  522. qp->mqp.qpn |= (1 << 23);
  523. /*
  524. * Hardware wants QPN written in big-endian order (after
  525. * shifting) for send doorbell. Precompute this value to save
  526. * a little bit when posting sends.
  527. */
  528. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  529. qp->mqp.event = mlx4_ib_qp_event;
  530. return 0;
  531. err_qpn:
  532. if (!sqpn)
  533. mlx4_qp_release_range(dev->dev, qpn, 1);
  534. err_wrid:
  535. if (pd->uobject) {
  536. if (qp_has_rq(init_attr))
  537. mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
  538. } else {
  539. kfree(qp->sq.wrid);
  540. kfree(qp->rq.wrid);
  541. }
  542. err_mtt:
  543. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  544. err_buf:
  545. if (pd->uobject)
  546. ib_umem_release(qp->umem);
  547. else
  548. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  549. err_db:
  550. if (!pd->uobject && qp_has_rq(init_attr))
  551. mlx4_db_free(dev->dev, &qp->db);
  552. err:
  553. return err;
  554. }
  555. static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
  556. {
  557. switch (state) {
  558. case IB_QPS_RESET: return MLX4_QP_STATE_RST;
  559. case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
  560. case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
  561. case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
  562. case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
  563. case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
  564. case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
  565. default: return -1;
  566. }
  567. }
  568. static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  569. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  570. {
  571. if (send_cq == recv_cq) {
  572. spin_lock_irq(&send_cq->lock);
  573. __acquire(&recv_cq->lock);
  574. } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  575. spin_lock_irq(&send_cq->lock);
  576. spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
  577. } else {
  578. spin_lock_irq(&recv_cq->lock);
  579. spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
  580. }
  581. }
  582. static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
  583. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  584. {
  585. if (send_cq == recv_cq) {
  586. __release(&recv_cq->lock);
  587. spin_unlock_irq(&send_cq->lock);
  588. } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  589. spin_unlock(&recv_cq->lock);
  590. spin_unlock_irq(&send_cq->lock);
  591. } else {
  592. spin_unlock(&send_cq->lock);
  593. spin_unlock_irq(&recv_cq->lock);
  594. }
  595. }
  596. static void del_gid_entries(struct mlx4_ib_qp *qp)
  597. {
  598. struct mlx4_ib_gid_entry *ge, *tmp;
  599. list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
  600. list_del(&ge->list);
  601. kfree(ge);
  602. }
  603. }
  604. static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
  605. {
  606. if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
  607. return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
  608. else
  609. return to_mpd(qp->ibqp.pd);
  610. }
  611. static void get_cqs(struct mlx4_ib_qp *qp,
  612. struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
  613. {
  614. switch (qp->ibqp.qp_type) {
  615. case IB_QPT_XRC_TGT:
  616. *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
  617. *recv_cq = *send_cq;
  618. break;
  619. case IB_QPT_XRC_INI:
  620. *send_cq = to_mcq(qp->ibqp.send_cq);
  621. *recv_cq = *send_cq;
  622. break;
  623. default:
  624. *send_cq = to_mcq(qp->ibqp.send_cq);
  625. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  626. break;
  627. }
  628. }
  629. static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
  630. int is_user)
  631. {
  632. struct mlx4_ib_cq *send_cq, *recv_cq;
  633. if (qp->state != IB_QPS_RESET)
  634. if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
  635. MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
  636. pr_warn("modify QP %06x to RESET failed.\n",
  637. qp->mqp.qpn);
  638. get_cqs(qp, &send_cq, &recv_cq);
  639. mlx4_ib_lock_cqs(send_cq, recv_cq);
  640. if (!is_user) {
  641. __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  642. qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
  643. if (send_cq != recv_cq)
  644. __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  645. }
  646. mlx4_qp_remove(dev->dev, &qp->mqp);
  647. mlx4_ib_unlock_cqs(send_cq, recv_cq);
  648. mlx4_qp_free(dev->dev, &qp->mqp);
  649. if (!is_sqp(dev, qp))
  650. mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
  651. mlx4_mtt_cleanup(dev->dev, &qp->mtt);
  652. if (is_user) {
  653. if (qp->rq.wqe_cnt)
  654. mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
  655. &qp->db);
  656. ib_umem_release(qp->umem);
  657. } else {
  658. kfree(qp->sq.wrid);
  659. kfree(qp->rq.wrid);
  660. mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
  661. if (qp->rq.wqe_cnt)
  662. mlx4_db_free(dev->dev, &qp->db);
  663. }
  664. del_gid_entries(qp);
  665. }
  666. struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
  667. struct ib_qp_init_attr *init_attr,
  668. struct ib_udata *udata)
  669. {
  670. struct mlx4_ib_sqp *sqp;
  671. struct mlx4_ib_qp *qp;
  672. int err;
  673. u16 xrcdn = 0;
  674. /*
  675. * We only support LSO and multicast loopback blocking, and
  676. * only for kernel UD QPs.
  677. */
  678. if (init_attr->create_flags & ~(IB_QP_CREATE_IPOIB_UD_LSO |
  679. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  680. return ERR_PTR(-EINVAL);
  681. if (init_attr->create_flags &&
  682. (udata || init_attr->qp_type != IB_QPT_UD))
  683. return ERR_PTR(-EINVAL);
  684. switch (init_attr->qp_type) {
  685. case IB_QPT_XRC_TGT:
  686. pd = to_mxrcd(init_attr->xrcd)->pd;
  687. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  688. init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
  689. /* fall through */
  690. case IB_QPT_XRC_INI:
  691. if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
  692. return ERR_PTR(-ENOSYS);
  693. init_attr->recv_cq = init_attr->send_cq;
  694. /* fall through */
  695. case IB_QPT_RC:
  696. case IB_QPT_UC:
  697. case IB_QPT_UD:
  698. case IB_QPT_RAW_PACKET:
  699. {
  700. qp = kzalloc(sizeof *qp, GFP_KERNEL);
  701. if (!qp)
  702. return ERR_PTR(-ENOMEM);
  703. err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata, 0, qp);
  704. if (err) {
  705. kfree(qp);
  706. return ERR_PTR(err);
  707. }
  708. qp->ibqp.qp_num = qp->mqp.qpn;
  709. qp->xrcdn = xrcdn;
  710. break;
  711. }
  712. case IB_QPT_SMI:
  713. case IB_QPT_GSI:
  714. {
  715. /* Userspace is not allowed to create special QPs: */
  716. if (udata)
  717. return ERR_PTR(-EINVAL);
  718. sqp = kzalloc(sizeof *sqp, GFP_KERNEL);
  719. if (!sqp)
  720. return ERR_PTR(-ENOMEM);
  721. qp = &sqp->qp;
  722. err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata,
  723. to_mdev(pd->device)->dev->caps.sqp_start +
  724. (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
  725. init_attr->port_num - 1,
  726. qp);
  727. if (err) {
  728. kfree(sqp);
  729. return ERR_PTR(err);
  730. }
  731. qp->port = init_attr->port_num;
  732. qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
  733. break;
  734. }
  735. default:
  736. /* Don't support raw QPs */
  737. return ERR_PTR(-EINVAL);
  738. }
  739. return &qp->ibqp;
  740. }
  741. int mlx4_ib_destroy_qp(struct ib_qp *qp)
  742. {
  743. struct mlx4_ib_dev *dev = to_mdev(qp->device);
  744. struct mlx4_ib_qp *mqp = to_mqp(qp);
  745. struct mlx4_ib_pd *pd;
  746. if (is_qp0(dev, mqp))
  747. mlx4_CLOSE_PORT(dev->dev, mqp->port);
  748. pd = get_pd(mqp);
  749. destroy_qp_common(dev, mqp, !!pd->ibpd.uobject);
  750. if (is_sqp(dev, mqp))
  751. kfree(to_msqp(mqp));
  752. else
  753. kfree(mqp);
  754. return 0;
  755. }
  756. static int to_mlx4_st(enum ib_qp_type type)
  757. {
  758. switch (type) {
  759. case IB_QPT_RC: return MLX4_QP_ST_RC;
  760. case IB_QPT_UC: return MLX4_QP_ST_UC;
  761. case IB_QPT_UD: return MLX4_QP_ST_UD;
  762. case IB_QPT_XRC_INI:
  763. case IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
  764. case IB_QPT_SMI:
  765. case IB_QPT_GSI:
  766. case IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
  767. default: return -1;
  768. }
  769. }
  770. static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
  771. int attr_mask)
  772. {
  773. u8 dest_rd_atomic;
  774. u32 access_flags;
  775. u32 hw_access_flags = 0;
  776. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  777. dest_rd_atomic = attr->max_dest_rd_atomic;
  778. else
  779. dest_rd_atomic = qp->resp_depth;
  780. if (attr_mask & IB_QP_ACCESS_FLAGS)
  781. access_flags = attr->qp_access_flags;
  782. else
  783. access_flags = qp->atomic_rd_en;
  784. if (!dest_rd_atomic)
  785. access_flags &= IB_ACCESS_REMOTE_WRITE;
  786. if (access_flags & IB_ACCESS_REMOTE_READ)
  787. hw_access_flags |= MLX4_QP_BIT_RRE;
  788. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  789. hw_access_flags |= MLX4_QP_BIT_RAE;
  790. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  791. hw_access_flags |= MLX4_QP_BIT_RWE;
  792. return cpu_to_be32(hw_access_flags);
  793. }
  794. static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
  795. int attr_mask)
  796. {
  797. if (attr_mask & IB_QP_PKEY_INDEX)
  798. sqp->pkey_index = attr->pkey_index;
  799. if (attr_mask & IB_QP_QKEY)
  800. sqp->qkey = attr->qkey;
  801. if (attr_mask & IB_QP_SQ_PSN)
  802. sqp->send_psn = attr->sq_psn;
  803. }
  804. static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
  805. {
  806. path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
  807. }
  808. static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
  809. struct mlx4_qp_path *path, u8 port)
  810. {
  811. int err;
  812. int is_eth = rdma_port_get_link_layer(&dev->ib_dev, port) ==
  813. IB_LINK_LAYER_ETHERNET;
  814. u8 mac[6];
  815. int is_mcast;
  816. u16 vlan_tag;
  817. int vidx;
  818. path->grh_mylmc = ah->src_path_bits & 0x7f;
  819. path->rlid = cpu_to_be16(ah->dlid);
  820. if (ah->static_rate) {
  821. path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
  822. while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
  823. !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
  824. --path->static_rate;
  825. } else
  826. path->static_rate = 0;
  827. if (ah->ah_flags & IB_AH_GRH) {
  828. if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
  829. pr_err("sgid_index (%u) too large. max is %d\n",
  830. ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
  831. return -1;
  832. }
  833. path->grh_mylmc |= 1 << 7;
  834. path->mgid_index = ah->grh.sgid_index;
  835. path->hop_limit = ah->grh.hop_limit;
  836. path->tclass_flowlabel =
  837. cpu_to_be32((ah->grh.traffic_class << 20) |
  838. (ah->grh.flow_label));
  839. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  840. }
  841. if (is_eth) {
  842. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  843. ((port - 1) << 6) | ((ah->sl & 7) << 3);
  844. if (!(ah->ah_flags & IB_AH_GRH))
  845. return -1;
  846. err = mlx4_ib_resolve_grh(dev, ah, mac, &is_mcast, port);
  847. if (err)
  848. return err;
  849. memcpy(path->dmac, mac, 6);
  850. path->ackto = MLX4_IB_LINK_TYPE_ETH;
  851. /* use index 0 into MAC table for IBoE */
  852. path->grh_mylmc &= 0x80;
  853. vlan_tag = rdma_get_vlan_id(&dev->iboe.gid_table[port - 1][ah->grh.sgid_index]);
  854. if (vlan_tag < 0x1000) {
  855. if (mlx4_find_cached_vlan(dev->dev, port, vlan_tag, &vidx))
  856. return -ENOENT;
  857. path->vlan_index = vidx;
  858. path->fl = 1 << 6;
  859. }
  860. } else
  861. path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
  862. ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
  863. return 0;
  864. }
  865. static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
  866. {
  867. struct mlx4_ib_gid_entry *ge, *tmp;
  868. list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
  869. if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
  870. ge->added = 1;
  871. ge->port = qp->port;
  872. }
  873. }
  874. }
  875. static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
  876. const struct ib_qp_attr *attr, int attr_mask,
  877. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  878. {
  879. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  880. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  881. struct mlx4_ib_pd *pd;
  882. struct mlx4_ib_cq *send_cq, *recv_cq;
  883. struct mlx4_qp_context *context;
  884. enum mlx4_qp_optpar optpar = 0;
  885. int sqd_event;
  886. int err = -EINVAL;
  887. context = kzalloc(sizeof *context, GFP_KERNEL);
  888. if (!context)
  889. return -ENOMEM;
  890. context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
  891. (to_mlx4_st(ibqp->qp_type) << 16));
  892. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  893. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  894. else {
  895. optpar |= MLX4_QP_OPTPAR_PM_STATE;
  896. switch (attr->path_mig_state) {
  897. case IB_MIG_MIGRATED:
  898. context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
  899. break;
  900. case IB_MIG_REARM:
  901. context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
  902. break;
  903. case IB_MIG_ARMED:
  904. context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
  905. break;
  906. }
  907. }
  908. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
  909. context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
  910. else if (ibqp->qp_type == IB_QPT_RAW_PACKET)
  911. context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
  912. else if (ibqp->qp_type == IB_QPT_UD) {
  913. if (qp->flags & MLX4_IB_QP_LSO)
  914. context->mtu_msgmax = (IB_MTU_4096 << 5) |
  915. ilog2(dev->dev->caps.max_gso_sz);
  916. else
  917. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  918. } else if (attr_mask & IB_QP_PATH_MTU) {
  919. if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
  920. pr_err("path MTU (%u) is invalid\n",
  921. attr->path_mtu);
  922. goto out;
  923. }
  924. context->mtu_msgmax = (attr->path_mtu << 5) |
  925. ilog2(dev->dev->caps.max_msg_sz);
  926. }
  927. if (qp->rq.wqe_cnt)
  928. context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
  929. context->rq_size_stride |= qp->rq.wqe_shift - 4;
  930. if (qp->sq.wqe_cnt)
  931. context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
  932. context->sq_size_stride |= qp->sq.wqe_shift - 4;
  933. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  934. context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
  935. context->xrcd = cpu_to_be32((u32) qp->xrcdn);
  936. }
  937. if (qp->ibqp.uobject)
  938. context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
  939. else
  940. context->usr_page = cpu_to_be32(dev->priv_uar.index);
  941. if (attr_mask & IB_QP_DEST_QPN)
  942. context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  943. if (attr_mask & IB_QP_PORT) {
  944. if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
  945. !(attr_mask & IB_QP_AV)) {
  946. mlx4_set_sched(&context->pri_path, attr->port_num);
  947. optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
  948. }
  949. }
  950. if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  951. if (dev->counters[qp->port - 1] != -1) {
  952. context->pri_path.counter_index =
  953. dev->counters[qp->port - 1];
  954. optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
  955. } else
  956. context->pri_path.counter_index = 0xff;
  957. }
  958. if (attr_mask & IB_QP_PKEY_INDEX) {
  959. context->pri_path.pkey_index = attr->pkey_index;
  960. optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
  961. }
  962. if (attr_mask & IB_QP_AV) {
  963. if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
  964. attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
  965. goto out;
  966. optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
  967. MLX4_QP_OPTPAR_SCHED_QUEUE);
  968. }
  969. if (attr_mask & IB_QP_TIMEOUT) {
  970. context->pri_path.ackto |= attr->timeout << 3;
  971. optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
  972. }
  973. if (attr_mask & IB_QP_ALT_PATH) {
  974. if (attr->alt_port_num == 0 ||
  975. attr->alt_port_num > dev->dev->caps.num_ports)
  976. goto out;
  977. if (attr->alt_pkey_index >=
  978. dev->dev->caps.pkey_table_len[attr->alt_port_num])
  979. goto out;
  980. if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  981. attr->alt_port_num))
  982. goto out;
  983. context->alt_path.pkey_index = attr->alt_pkey_index;
  984. context->alt_path.ackto = attr->alt_timeout << 3;
  985. optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
  986. }
  987. pd = get_pd(qp);
  988. get_cqs(qp, &send_cq, &recv_cq);
  989. context->pd = cpu_to_be32(pd->pdn);
  990. context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
  991. context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
  992. context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
  993. /* Set "fast registration enabled" for all kernel QPs */
  994. if (!qp->ibqp.uobject)
  995. context->params1 |= cpu_to_be32(1 << 11);
  996. if (attr_mask & IB_QP_RNR_RETRY) {
  997. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  998. optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
  999. }
  1000. if (attr_mask & IB_QP_RETRY_CNT) {
  1001. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1002. optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
  1003. }
  1004. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1005. if (attr->max_rd_atomic)
  1006. context->params1 |=
  1007. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1008. optpar |= MLX4_QP_OPTPAR_SRA_MAX;
  1009. }
  1010. if (attr_mask & IB_QP_SQ_PSN)
  1011. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1012. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1013. if (attr->max_dest_rd_atomic)
  1014. context->params2 |=
  1015. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1016. optpar |= MLX4_QP_OPTPAR_RRA_MAX;
  1017. }
  1018. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  1019. context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
  1020. optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
  1021. }
  1022. if (ibqp->srq)
  1023. context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
  1024. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  1025. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1026. optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
  1027. }
  1028. if (attr_mask & IB_QP_RQ_PSN)
  1029. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1030. if (attr_mask & IB_QP_QKEY) {
  1031. context->qkey = cpu_to_be32(attr->qkey);
  1032. optpar |= MLX4_QP_OPTPAR_Q_KEY;
  1033. }
  1034. if (ibqp->srq)
  1035. context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
  1036. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1037. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1038. if (cur_state == IB_QPS_INIT &&
  1039. new_state == IB_QPS_RTR &&
  1040. (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
  1041. ibqp->qp_type == IB_QPT_UD ||
  1042. ibqp->qp_type == IB_QPT_RAW_PACKET)) {
  1043. context->pri_path.sched_queue = (qp->port - 1) << 6;
  1044. if (is_qp0(dev, qp))
  1045. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
  1046. else
  1047. context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
  1048. }
  1049. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1050. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1051. sqd_event = 1;
  1052. else
  1053. sqd_event = 0;
  1054. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1055. context->rlkey |= (1 << 4);
  1056. /*
  1057. * Before passing a kernel QP to the HW, make sure that the
  1058. * ownership bits of the send queue are set and the SQ
  1059. * headroom is stamped so that the hardware doesn't start
  1060. * processing stale work requests.
  1061. */
  1062. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  1063. struct mlx4_wqe_ctrl_seg *ctrl;
  1064. int i;
  1065. for (i = 0; i < qp->sq.wqe_cnt; ++i) {
  1066. ctrl = get_send_wqe(qp, i);
  1067. ctrl->owner_opcode = cpu_to_be32(1 << 31);
  1068. if (qp->sq_max_wqes_per_wr == 1)
  1069. ctrl->fence_size = 1 << (qp->sq.wqe_shift - 4);
  1070. stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
  1071. }
  1072. }
  1073. err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
  1074. to_mlx4_state(new_state), context, optpar,
  1075. sqd_event, &qp->mqp);
  1076. if (err)
  1077. goto out;
  1078. qp->state = new_state;
  1079. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1080. qp->atomic_rd_en = attr->qp_access_flags;
  1081. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1082. qp->resp_depth = attr->max_dest_rd_atomic;
  1083. if (attr_mask & IB_QP_PORT) {
  1084. qp->port = attr->port_num;
  1085. update_mcg_macs(dev, qp);
  1086. }
  1087. if (attr_mask & IB_QP_ALT_PATH)
  1088. qp->alt_port = attr->alt_port_num;
  1089. if (is_sqp(dev, qp))
  1090. store_sqp_attrs(to_msqp(qp), attr, attr_mask);
  1091. /*
  1092. * If we moved QP0 to RTR, bring the IB link up; if we moved
  1093. * QP0 to RESET or ERROR, bring the link back down.
  1094. */
  1095. if (is_qp0(dev, qp)) {
  1096. if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
  1097. if (mlx4_INIT_PORT(dev->dev, qp->port))
  1098. pr_warn("INIT_PORT failed for port %d\n",
  1099. qp->port);
  1100. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  1101. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  1102. mlx4_CLOSE_PORT(dev->dev, qp->port);
  1103. }
  1104. /*
  1105. * If we moved a kernel QP to RESET, clean up all old CQ
  1106. * entries and reinitialize the QP.
  1107. */
  1108. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1109. mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1110. ibqp->srq ? to_msrq(ibqp->srq): NULL);
  1111. if (send_cq != recv_cq)
  1112. mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1113. qp->rq.head = 0;
  1114. qp->rq.tail = 0;
  1115. qp->sq.head = 0;
  1116. qp->sq.tail = 0;
  1117. qp->sq_next_wqe = 0;
  1118. if (qp->rq.wqe_cnt)
  1119. *qp->db.db = 0;
  1120. }
  1121. out:
  1122. kfree(context);
  1123. return err;
  1124. }
  1125. int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1126. int attr_mask, struct ib_udata *udata)
  1127. {
  1128. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  1129. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1130. enum ib_qp_state cur_state, new_state;
  1131. int err = -EINVAL;
  1132. mutex_lock(&qp->mutex);
  1133. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1134. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1135. if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask)) {
  1136. pr_debug("qpn 0x%x: invalid attribute mask specified "
  1137. "for transition %d to %d. qp_type %d,"
  1138. " attr_mask 0x%x\n",
  1139. ibqp->qp_num, cur_state, new_state,
  1140. ibqp->qp_type, attr_mask);
  1141. goto out;
  1142. }
  1143. if ((attr_mask & IB_QP_PORT) &&
  1144. (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
  1145. pr_debug("qpn 0x%x: invalid port number (%d) specified "
  1146. "for transition %d to %d. qp_type %d\n",
  1147. ibqp->qp_num, attr->port_num, cur_state,
  1148. new_state, ibqp->qp_type);
  1149. goto out;
  1150. }
  1151. if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
  1152. (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
  1153. IB_LINK_LAYER_ETHERNET))
  1154. goto out;
  1155. if (attr_mask & IB_QP_PKEY_INDEX) {
  1156. int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1157. if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
  1158. pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
  1159. "for transition %d to %d. qp_type %d\n",
  1160. ibqp->qp_num, attr->pkey_index, cur_state,
  1161. new_state, ibqp->qp_type);
  1162. goto out;
  1163. }
  1164. }
  1165. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1166. attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
  1167. pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
  1168. "Transition %d to %d. qp_type %d\n",
  1169. ibqp->qp_num, attr->max_rd_atomic, cur_state,
  1170. new_state, ibqp->qp_type);
  1171. goto out;
  1172. }
  1173. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1174. attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
  1175. pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
  1176. "Transition %d to %d. qp_type %d\n",
  1177. ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
  1178. new_state, ibqp->qp_type);
  1179. goto out;
  1180. }
  1181. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1182. err = 0;
  1183. goto out;
  1184. }
  1185. err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1186. out:
  1187. mutex_unlock(&qp->mutex);
  1188. return err;
  1189. }
  1190. static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
  1191. void *wqe, unsigned *mlx_seg_len)
  1192. {
  1193. struct ib_device *ib_dev = sqp->qp.ibqp.device;
  1194. struct mlx4_wqe_mlx_seg *mlx = wqe;
  1195. struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
  1196. struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
  1197. union ib_gid sgid;
  1198. u16 pkey;
  1199. int send_size;
  1200. int header_size;
  1201. int spc;
  1202. int i;
  1203. int is_eth;
  1204. int is_vlan = 0;
  1205. int is_grh;
  1206. u16 vlan;
  1207. send_size = 0;
  1208. for (i = 0; i < wr->num_sge; ++i)
  1209. send_size += wr->sg_list[i].length;
  1210. is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
  1211. is_grh = mlx4_ib_ah_grh_present(ah);
  1212. if (is_eth) {
  1213. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.ib.port_pd) >> 24,
  1214. ah->av.ib.gid_index, &sgid);
  1215. vlan = rdma_get_vlan_id(&sgid);
  1216. is_vlan = vlan < 0x1000;
  1217. }
  1218. ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh, 0, &sqp->ud_header);
  1219. if (!is_eth) {
  1220. sqp->ud_header.lrh.service_level =
  1221. be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
  1222. sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
  1223. sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
  1224. }
  1225. if (is_grh) {
  1226. sqp->ud_header.grh.traffic_class =
  1227. (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
  1228. sqp->ud_header.grh.flow_label =
  1229. ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
  1230. sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
  1231. ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.ib.port_pd) >> 24,
  1232. ah->av.ib.gid_index, &sqp->ud_header.grh.source_gid);
  1233. memcpy(sqp->ud_header.grh.destination_gid.raw,
  1234. ah->av.ib.dgid, 16);
  1235. }
  1236. mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
  1237. if (!is_eth) {
  1238. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
  1239. (sqp->ud_header.lrh.destination_lid ==
  1240. IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
  1241. (sqp->ud_header.lrh.service_level << 8));
  1242. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1243. }
  1244. switch (wr->opcode) {
  1245. case IB_WR_SEND:
  1246. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1247. sqp->ud_header.immediate_present = 0;
  1248. break;
  1249. case IB_WR_SEND_WITH_IMM:
  1250. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1251. sqp->ud_header.immediate_present = 1;
  1252. sqp->ud_header.immediate_data = wr->ex.imm_data;
  1253. break;
  1254. default:
  1255. return -EINVAL;
  1256. }
  1257. if (is_eth) {
  1258. u8 *smac;
  1259. u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
  1260. mlx->sched_prio = cpu_to_be16(pcp);
  1261. memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
  1262. /* FIXME: cache smac value? */
  1263. smac = to_mdev(sqp->qp.ibqp.device)->iboe.netdevs[sqp->qp.port - 1]->dev_addr;
  1264. memcpy(sqp->ud_header.eth.smac_h, smac, 6);
  1265. if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
  1266. mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
  1267. if (!is_vlan) {
  1268. sqp->ud_header.eth.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
  1269. } else {
  1270. sqp->ud_header.vlan.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
  1271. sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
  1272. }
  1273. } else {
  1274. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1275. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1276. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1277. }
  1278. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1279. if (!sqp->qp.ibqp.qp_num)
  1280. ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
  1281. else
  1282. ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
  1283. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1284. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1285. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1286. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1287. sqp->qkey : wr->wr.ud.remote_qkey);
  1288. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1289. header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
  1290. if (0) {
  1291. pr_err("built UD header of size %d:\n", header_size);
  1292. for (i = 0; i < header_size / 4; ++i) {
  1293. if (i % 8 == 0)
  1294. pr_err(" [%02x] ", i * 4);
  1295. pr_cont(" %08x",
  1296. be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
  1297. if ((i + 1) % 8 == 0)
  1298. pr_cont("\n");
  1299. }
  1300. pr_err("\n");
  1301. }
  1302. /*
  1303. * Inline data segments may not cross a 64 byte boundary. If
  1304. * our UD header is bigger than the space available up to the
  1305. * next 64 byte boundary in the WQE, use two inline data
  1306. * segments to hold the UD header.
  1307. */
  1308. spc = MLX4_INLINE_ALIGN -
  1309. ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
  1310. if (header_size <= spc) {
  1311. inl->byte_count = cpu_to_be32(1 << 31 | header_size);
  1312. memcpy(inl + 1, sqp->header_buf, header_size);
  1313. i = 1;
  1314. } else {
  1315. inl->byte_count = cpu_to_be32(1 << 31 | spc);
  1316. memcpy(inl + 1, sqp->header_buf, spc);
  1317. inl = (void *) (inl + 1) + spc;
  1318. memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
  1319. /*
  1320. * Need a barrier here to make sure all the data is
  1321. * visible before the byte_count field is set.
  1322. * Otherwise the HCA prefetcher could grab the 64-byte
  1323. * chunk with this inline segment and get a valid (!=
  1324. * 0xffffffff) byte count but stale data, and end up
  1325. * generating a packet with bad headers.
  1326. *
  1327. * The first inline segment's byte_count field doesn't
  1328. * need a barrier, because it comes after a
  1329. * control/MLX segment and therefore is at an offset
  1330. * of 16 mod 64.
  1331. */
  1332. wmb();
  1333. inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
  1334. i = 2;
  1335. }
  1336. *mlx_seg_len =
  1337. ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
  1338. return 0;
  1339. }
  1340. static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1341. {
  1342. unsigned cur;
  1343. struct mlx4_ib_cq *cq;
  1344. cur = wq->head - wq->tail;
  1345. if (likely(cur + nreq < wq->max_post))
  1346. return 0;
  1347. cq = to_mcq(ib_cq);
  1348. spin_lock(&cq->lock);
  1349. cur = wq->head - wq->tail;
  1350. spin_unlock(&cq->lock);
  1351. return cur + nreq >= wq->max_post;
  1352. }
  1353. static __be32 convert_access(int acc)
  1354. {
  1355. return (acc & IB_ACCESS_REMOTE_ATOMIC ? cpu_to_be32(MLX4_WQE_FMR_PERM_ATOMIC) : 0) |
  1356. (acc & IB_ACCESS_REMOTE_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_WRITE) : 0) |
  1357. (acc & IB_ACCESS_REMOTE_READ ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_READ) : 0) |
  1358. (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
  1359. cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
  1360. }
  1361. static void set_fmr_seg(struct mlx4_wqe_fmr_seg *fseg, struct ib_send_wr *wr)
  1362. {
  1363. struct mlx4_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1364. int i;
  1365. for (i = 0; i < wr->wr.fast_reg.page_list_len; ++i)
  1366. mfrpl->mapped_page_list[i] =
  1367. cpu_to_be64(wr->wr.fast_reg.page_list->page_list[i] |
  1368. MLX4_MTT_FLAG_PRESENT);
  1369. fseg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1370. fseg->mem_key = cpu_to_be32(wr->wr.fast_reg.rkey);
  1371. fseg->buf_list = cpu_to_be64(mfrpl->map);
  1372. fseg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1373. fseg->reg_len = cpu_to_be64(wr->wr.fast_reg.length);
  1374. fseg->offset = 0; /* XXX -- is this just for ZBVA? */
  1375. fseg->page_size = cpu_to_be32(wr->wr.fast_reg.page_shift);
  1376. fseg->reserved[0] = 0;
  1377. fseg->reserved[1] = 0;
  1378. }
  1379. static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
  1380. {
  1381. iseg->flags = 0;
  1382. iseg->mem_key = cpu_to_be32(rkey);
  1383. iseg->guest_id = 0;
  1384. iseg->pa = 0;
  1385. }
  1386. static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
  1387. u64 remote_addr, u32 rkey)
  1388. {
  1389. rseg->raddr = cpu_to_be64(remote_addr);
  1390. rseg->rkey = cpu_to_be32(rkey);
  1391. rseg->reserved = 0;
  1392. }
  1393. static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg, struct ib_send_wr *wr)
  1394. {
  1395. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1396. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1397. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1398. } else if (wr->opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
  1399. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1400. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add_mask);
  1401. } else {
  1402. aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
  1403. aseg->compare = 0;
  1404. }
  1405. }
  1406. static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
  1407. struct ib_send_wr *wr)
  1408. {
  1409. aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
  1410. aseg->swap_add_mask = cpu_to_be64(wr->wr.atomic.swap_mask);
  1411. aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
  1412. aseg->compare_mask = cpu_to_be64(wr->wr.atomic.compare_add_mask);
  1413. }
  1414. static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
  1415. struct ib_send_wr *wr)
  1416. {
  1417. memcpy(dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
  1418. dseg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1419. dseg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1420. dseg->vlan = to_mah(wr->wr.ud.ah)->av.eth.vlan;
  1421. memcpy(dseg->mac, to_mah(wr->wr.ud.ah)->av.eth.mac, 6);
  1422. }
  1423. static void set_mlx_icrc_seg(void *dseg)
  1424. {
  1425. u32 *t = dseg;
  1426. struct mlx4_wqe_inline_seg *iseg = dseg;
  1427. t[1] = 0;
  1428. /*
  1429. * Need a barrier here before writing the byte_count field to
  1430. * make sure that all the data is visible before the
  1431. * byte_count field is set. Otherwise, if the segment begins
  1432. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1433. * chunk and get a valid (!= * 0xffffffff) byte count but
  1434. * stale data, and end up sending the wrong data.
  1435. */
  1436. wmb();
  1437. iseg->byte_count = cpu_to_be32((1 << 31) | 4);
  1438. }
  1439. static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1440. {
  1441. dseg->lkey = cpu_to_be32(sg->lkey);
  1442. dseg->addr = cpu_to_be64(sg->addr);
  1443. /*
  1444. * Need a barrier here before writing the byte_count field to
  1445. * make sure that all the data is visible before the
  1446. * byte_count field is set. Otherwise, if the segment begins
  1447. * a new cacheline, the HCA prefetcher could grab the 64-byte
  1448. * chunk and get a valid (!= * 0xffffffff) byte count but
  1449. * stale data, and end up sending the wrong data.
  1450. */
  1451. wmb();
  1452. dseg->byte_count = cpu_to_be32(sg->length);
  1453. }
  1454. static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
  1455. {
  1456. dseg->byte_count = cpu_to_be32(sg->length);
  1457. dseg->lkey = cpu_to_be32(sg->lkey);
  1458. dseg->addr = cpu_to_be64(sg->addr);
  1459. }
  1460. static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_send_wr *wr,
  1461. struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
  1462. __be32 *lso_hdr_sz, __be32 *blh)
  1463. {
  1464. unsigned halign = ALIGN(sizeof *wqe + wr->wr.ud.hlen, 16);
  1465. if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
  1466. *blh = cpu_to_be32(1 << 6);
  1467. if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
  1468. wr->num_sge > qp->sq.max_gs - (halign >> 4)))
  1469. return -EINVAL;
  1470. memcpy(wqe->header, wr->wr.ud.header, wr->wr.ud.hlen);
  1471. *lso_hdr_sz = cpu_to_be32((wr->wr.ud.mss - wr->wr.ud.hlen) << 16 |
  1472. wr->wr.ud.hlen);
  1473. *lso_seg_len = halign;
  1474. return 0;
  1475. }
  1476. static __be32 send_ieth(struct ib_send_wr *wr)
  1477. {
  1478. switch (wr->opcode) {
  1479. case IB_WR_SEND_WITH_IMM:
  1480. case IB_WR_RDMA_WRITE_WITH_IMM:
  1481. return wr->ex.imm_data;
  1482. case IB_WR_SEND_WITH_INV:
  1483. return cpu_to_be32(wr->ex.invalidate_rkey);
  1484. default:
  1485. return 0;
  1486. }
  1487. }
  1488. int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1489. struct ib_send_wr **bad_wr)
  1490. {
  1491. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1492. void *wqe;
  1493. struct mlx4_wqe_ctrl_seg *ctrl;
  1494. struct mlx4_wqe_data_seg *dseg;
  1495. unsigned long flags;
  1496. int nreq;
  1497. int err = 0;
  1498. unsigned ind;
  1499. int uninitialized_var(stamp);
  1500. int uninitialized_var(size);
  1501. unsigned uninitialized_var(seglen);
  1502. __be32 dummy;
  1503. __be32 *lso_wqe;
  1504. __be32 uninitialized_var(lso_hdr_sz);
  1505. __be32 blh;
  1506. int i;
  1507. spin_lock_irqsave(&qp->sq.lock, flags);
  1508. ind = qp->sq_next_wqe;
  1509. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1510. lso_wqe = &dummy;
  1511. blh = 0;
  1512. if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1513. err = -ENOMEM;
  1514. *bad_wr = wr;
  1515. goto out;
  1516. }
  1517. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  1518. err = -EINVAL;
  1519. *bad_wr = wr;
  1520. goto out;
  1521. }
  1522. ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  1523. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
  1524. ctrl->srcrb_flags =
  1525. (wr->send_flags & IB_SEND_SIGNALED ?
  1526. cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
  1527. (wr->send_flags & IB_SEND_SOLICITED ?
  1528. cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
  1529. ((wr->send_flags & IB_SEND_IP_CSUM) ?
  1530. cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
  1531. MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
  1532. qp->sq_signal_bits;
  1533. ctrl->imm = send_ieth(wr);
  1534. wqe += sizeof *ctrl;
  1535. size = sizeof *ctrl / 16;
  1536. switch (ibqp->qp_type) {
  1537. case IB_QPT_RC:
  1538. case IB_QPT_UC:
  1539. switch (wr->opcode) {
  1540. case IB_WR_ATOMIC_CMP_AND_SWP:
  1541. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1542. case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
  1543. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1544. wr->wr.atomic.rkey);
  1545. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1546. set_atomic_seg(wqe, wr);
  1547. wqe += sizeof (struct mlx4_wqe_atomic_seg);
  1548. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1549. sizeof (struct mlx4_wqe_atomic_seg)) / 16;
  1550. break;
  1551. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  1552. set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
  1553. wr->wr.atomic.rkey);
  1554. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1555. set_masked_atomic_seg(wqe, wr);
  1556. wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
  1557. size += (sizeof (struct mlx4_wqe_raddr_seg) +
  1558. sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
  1559. break;
  1560. case IB_WR_RDMA_READ:
  1561. case IB_WR_RDMA_WRITE:
  1562. case IB_WR_RDMA_WRITE_WITH_IMM:
  1563. set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
  1564. wr->wr.rdma.rkey);
  1565. wqe += sizeof (struct mlx4_wqe_raddr_seg);
  1566. size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
  1567. break;
  1568. case IB_WR_LOCAL_INV:
  1569. ctrl->srcrb_flags |=
  1570. cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
  1571. set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
  1572. wqe += sizeof (struct mlx4_wqe_local_inval_seg);
  1573. size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
  1574. break;
  1575. case IB_WR_FAST_REG_MR:
  1576. ctrl->srcrb_flags |=
  1577. cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
  1578. set_fmr_seg(wqe, wr);
  1579. wqe += sizeof (struct mlx4_wqe_fmr_seg);
  1580. size += sizeof (struct mlx4_wqe_fmr_seg) / 16;
  1581. break;
  1582. default:
  1583. /* No extra segments required for sends */
  1584. break;
  1585. }
  1586. break;
  1587. case IB_QPT_UD:
  1588. set_datagram_seg(wqe, wr);
  1589. wqe += sizeof (struct mlx4_wqe_datagram_seg);
  1590. size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
  1591. if (wr->opcode == IB_WR_LSO) {
  1592. err = build_lso_seg(wqe, wr, qp, &seglen, &lso_hdr_sz, &blh);
  1593. if (unlikely(err)) {
  1594. *bad_wr = wr;
  1595. goto out;
  1596. }
  1597. lso_wqe = (__be32 *) wqe;
  1598. wqe += seglen;
  1599. size += seglen / 16;
  1600. }
  1601. break;
  1602. case IB_QPT_SMI:
  1603. case IB_QPT_GSI:
  1604. err = build_mlx_header(to_msqp(qp), wr, ctrl, &seglen);
  1605. if (unlikely(err)) {
  1606. *bad_wr = wr;
  1607. goto out;
  1608. }
  1609. wqe += seglen;
  1610. size += seglen / 16;
  1611. break;
  1612. default:
  1613. break;
  1614. }
  1615. /*
  1616. * Write data segments in reverse order, so as to
  1617. * overwrite cacheline stamp last within each
  1618. * cacheline. This avoids issues with WQE
  1619. * prefetching.
  1620. */
  1621. dseg = wqe;
  1622. dseg += wr->num_sge - 1;
  1623. size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
  1624. /* Add one more inline data segment for ICRC for MLX sends */
  1625. if (unlikely(qp->ibqp.qp_type == IB_QPT_SMI ||
  1626. qp->ibqp.qp_type == IB_QPT_GSI)) {
  1627. set_mlx_icrc_seg(dseg + 1);
  1628. size += sizeof (struct mlx4_wqe_data_seg) / 16;
  1629. }
  1630. for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
  1631. set_data_seg(dseg, wr->sg_list + i);
  1632. /*
  1633. * Possibly overwrite stamping in cacheline with LSO
  1634. * segment only after making sure all data segments
  1635. * are written.
  1636. */
  1637. wmb();
  1638. *lso_wqe = lso_hdr_sz;
  1639. ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
  1640. MLX4_WQE_CTRL_FENCE : 0) | size;
  1641. /*
  1642. * Make sure descriptor is fully written before
  1643. * setting ownership bit (because HW can start
  1644. * executing as soon as we do).
  1645. */
  1646. wmb();
  1647. if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
  1648. *bad_wr = wr;
  1649. err = -EINVAL;
  1650. goto out;
  1651. }
  1652. ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
  1653. (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
  1654. stamp = ind + qp->sq_spare_wqes;
  1655. ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
  1656. /*
  1657. * We can improve latency by not stamping the last
  1658. * send queue WQE until after ringing the doorbell, so
  1659. * only stamp here if there are still more WQEs to post.
  1660. *
  1661. * Same optimization applies to padding with NOP wqe
  1662. * in case of WQE shrinking (used to prevent wrap-around
  1663. * in the middle of WR).
  1664. */
  1665. if (wr->next) {
  1666. stamp_send_wqe(qp, stamp, size * 16);
  1667. ind = pad_wraparound(qp, ind);
  1668. }
  1669. }
  1670. out:
  1671. if (likely(nreq)) {
  1672. qp->sq.head += nreq;
  1673. /*
  1674. * Make sure that descriptors are written before
  1675. * doorbell record.
  1676. */
  1677. wmb();
  1678. writel(qp->doorbell_qpn,
  1679. to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
  1680. /*
  1681. * Make sure doorbells don't leak out of SQ spinlock
  1682. * and reach the HCA out of order.
  1683. */
  1684. mmiowb();
  1685. stamp_send_wqe(qp, stamp, size * 16);
  1686. ind = pad_wraparound(qp, ind);
  1687. qp->sq_next_wqe = ind;
  1688. }
  1689. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1690. return err;
  1691. }
  1692. int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1693. struct ib_recv_wr **bad_wr)
  1694. {
  1695. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1696. struct mlx4_wqe_data_seg *scat;
  1697. unsigned long flags;
  1698. int err = 0;
  1699. int nreq;
  1700. int ind;
  1701. int i;
  1702. spin_lock_irqsave(&qp->rq.lock, flags);
  1703. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  1704. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1705. if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1706. err = -ENOMEM;
  1707. *bad_wr = wr;
  1708. goto out;
  1709. }
  1710. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1711. err = -EINVAL;
  1712. *bad_wr = wr;
  1713. goto out;
  1714. }
  1715. scat = get_recv_wqe(qp, ind);
  1716. for (i = 0; i < wr->num_sge; ++i)
  1717. __set_data_seg(scat + i, wr->sg_list + i);
  1718. if (i < qp->rq.max_gs) {
  1719. scat[i].byte_count = 0;
  1720. scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
  1721. scat[i].addr = 0;
  1722. }
  1723. qp->rq.wrid[ind] = wr->wr_id;
  1724. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  1725. }
  1726. out:
  1727. if (likely(nreq)) {
  1728. qp->rq.head += nreq;
  1729. /*
  1730. * Make sure that descriptors are written before
  1731. * doorbell record.
  1732. */
  1733. wmb();
  1734. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  1735. }
  1736. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1737. return err;
  1738. }
  1739. static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
  1740. {
  1741. switch (mlx4_state) {
  1742. case MLX4_QP_STATE_RST: return IB_QPS_RESET;
  1743. case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
  1744. case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
  1745. case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
  1746. case MLX4_QP_STATE_SQ_DRAINING:
  1747. case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
  1748. case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
  1749. case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
  1750. default: return -1;
  1751. }
  1752. }
  1753. static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
  1754. {
  1755. switch (mlx4_mig_state) {
  1756. case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
  1757. case MLX4_QP_PM_REARM: return IB_MIG_REARM;
  1758. case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  1759. default: return -1;
  1760. }
  1761. }
  1762. static int to_ib_qp_access_flags(int mlx4_flags)
  1763. {
  1764. int ib_flags = 0;
  1765. if (mlx4_flags & MLX4_QP_BIT_RRE)
  1766. ib_flags |= IB_ACCESS_REMOTE_READ;
  1767. if (mlx4_flags & MLX4_QP_BIT_RWE)
  1768. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  1769. if (mlx4_flags & MLX4_QP_BIT_RAE)
  1770. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  1771. return ib_flags;
  1772. }
  1773. static void to_ib_ah_attr(struct mlx4_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  1774. struct mlx4_qp_path *path)
  1775. {
  1776. struct mlx4_dev *dev = ibdev->dev;
  1777. int is_eth;
  1778. memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
  1779. ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
  1780. if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
  1781. return;
  1782. is_eth = rdma_port_get_link_layer(&ibdev->ib_dev, ib_ah_attr->port_num) ==
  1783. IB_LINK_LAYER_ETHERNET;
  1784. if (is_eth)
  1785. ib_ah_attr->sl = ((path->sched_queue >> 3) & 0x7) |
  1786. ((path->sched_queue & 4) << 1);
  1787. else
  1788. ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
  1789. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  1790. ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
  1791. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  1792. ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
  1793. if (ib_ah_attr->ah_flags) {
  1794. ib_ah_attr->grh.sgid_index = path->mgid_index;
  1795. ib_ah_attr->grh.hop_limit = path->hop_limit;
  1796. ib_ah_attr->grh.traffic_class =
  1797. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  1798. ib_ah_attr->grh.flow_label =
  1799. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  1800. memcpy(ib_ah_attr->grh.dgid.raw,
  1801. path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
  1802. }
  1803. }
  1804. int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  1805. struct ib_qp_init_attr *qp_init_attr)
  1806. {
  1807. struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
  1808. struct mlx4_ib_qp *qp = to_mqp(ibqp);
  1809. struct mlx4_qp_context context;
  1810. int mlx4_state;
  1811. int err = 0;
  1812. mutex_lock(&qp->mutex);
  1813. if (qp->state == IB_QPS_RESET) {
  1814. qp_attr->qp_state = IB_QPS_RESET;
  1815. goto done;
  1816. }
  1817. err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
  1818. if (err) {
  1819. err = -EINVAL;
  1820. goto out;
  1821. }
  1822. mlx4_state = be32_to_cpu(context.flags) >> 28;
  1823. qp->state = to_ib_qp_state(mlx4_state);
  1824. qp_attr->qp_state = qp->state;
  1825. qp_attr->path_mtu = context.mtu_msgmax >> 5;
  1826. qp_attr->path_mig_state =
  1827. to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
  1828. qp_attr->qkey = be32_to_cpu(context.qkey);
  1829. qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
  1830. qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
  1831. qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
  1832. qp_attr->qp_access_flags =
  1833. to_ib_qp_access_flags(be32_to_cpu(context.params2));
  1834. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  1835. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
  1836. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
  1837. qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
  1838. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  1839. }
  1840. qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
  1841. if (qp_attr->qp_state == IB_QPS_INIT)
  1842. qp_attr->port_num = qp->port;
  1843. else
  1844. qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
  1845. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  1846. qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
  1847. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
  1848. qp_attr->max_dest_rd_atomic =
  1849. 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
  1850. qp_attr->min_rnr_timer =
  1851. (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
  1852. qp_attr->timeout = context.pri_path.ackto >> 3;
  1853. qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
  1854. qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
  1855. qp_attr->alt_timeout = context.alt_path.ackto >> 3;
  1856. done:
  1857. qp_attr->cur_qp_state = qp_attr->qp_state;
  1858. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  1859. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  1860. if (!ibqp->uobject) {
  1861. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  1862. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  1863. } else {
  1864. qp_attr->cap.max_send_wr = 0;
  1865. qp_attr->cap.max_send_sge = 0;
  1866. }
  1867. /*
  1868. * We don't support inline sends for kernel QPs (yet), and we
  1869. * don't know what userspace's value should be.
  1870. */
  1871. qp_attr->cap.max_inline_data = 0;
  1872. qp_init_attr->cap = qp_attr->cap;
  1873. qp_init_attr->create_flags = 0;
  1874. if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1875. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  1876. if (qp->flags & MLX4_IB_QP_LSO)
  1877. qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
  1878. out:
  1879. mutex_unlock(&qp->mutex);
  1880. return err;
  1881. }