adf4350.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * ADF4350/ADF4351 SPI Wideband Synthesizer driver
  3. *
  4. * Copyright 2012 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2.
  7. */
  8. #include <linux/device.h>
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/sysfs.h>
  12. #include <linux/spi/spi.h>
  13. #include <linux/regulator/consumer.h>
  14. #include <linux/err.h>
  15. #include <linux/module.h>
  16. #include <linux/gcd.h>
  17. #include <linux/gpio.h>
  18. #include <asm/div64.h>
  19. #include <linux/iio/iio.h>
  20. #include <linux/iio/sysfs.h>
  21. #include <linux/iio/frequency/adf4350.h>
  22. enum {
  23. ADF4350_FREQ,
  24. ADF4350_FREQ_REFIN,
  25. ADF4350_FREQ_RESOLUTION,
  26. ADF4350_PWRDOWN,
  27. };
  28. struct adf4350_state {
  29. struct spi_device *spi;
  30. struct regulator *reg;
  31. struct adf4350_platform_data *pdata;
  32. unsigned long clkin;
  33. unsigned long chspc; /* Channel Spacing */
  34. unsigned long fpfd; /* Phase Frequency Detector */
  35. unsigned long min_out_freq;
  36. unsigned r0_fract;
  37. unsigned r0_int;
  38. unsigned r1_mod;
  39. unsigned r4_rf_div_sel;
  40. unsigned long regs[6];
  41. unsigned long regs_hw[6];
  42. /*
  43. * DMA (thus cache coherency maintenance) requires the
  44. * transfer buffers to live in their own cache lines.
  45. */
  46. __be32 val ____cacheline_aligned;
  47. };
  48. static struct adf4350_platform_data default_pdata = {
  49. .clkin = 122880000,
  50. .channel_spacing = 10000,
  51. .r2_user_settings = ADF4350_REG2_PD_POLARITY_POS |
  52. ADF4350_REG2_CHARGE_PUMP_CURR_uA(2500),
  53. .r3_user_settings = ADF4350_REG3_12BIT_CLKDIV_MODE(0),
  54. .r4_user_settings = ADF4350_REG4_OUTPUT_PWR(3) |
  55. ADF4350_REG4_MUTE_TILL_LOCK_EN,
  56. .gpio_lock_detect = -1,
  57. };
  58. static int adf4350_sync_config(struct adf4350_state *st)
  59. {
  60. int ret, i, doublebuf = 0;
  61. for (i = ADF4350_REG5; i >= ADF4350_REG0; i--) {
  62. if ((st->regs_hw[i] != st->regs[i]) ||
  63. ((i == ADF4350_REG0) && doublebuf)) {
  64. switch (i) {
  65. case ADF4350_REG1:
  66. case ADF4350_REG4:
  67. doublebuf = 1;
  68. break;
  69. }
  70. st->val = cpu_to_be32(st->regs[i] | i);
  71. ret = spi_write(st->spi, &st->val, 4);
  72. if (ret < 0)
  73. return ret;
  74. st->regs_hw[i] = st->regs[i];
  75. dev_dbg(&st->spi->dev, "[%d] 0x%X\n",
  76. i, (u32)st->regs[i] | i);
  77. }
  78. }
  79. return 0;
  80. }
  81. static int adf4350_reg_access(struct iio_dev *indio_dev,
  82. unsigned reg, unsigned writeval,
  83. unsigned *readval)
  84. {
  85. struct adf4350_state *st = iio_priv(indio_dev);
  86. int ret;
  87. if (reg > ADF4350_REG5)
  88. return -EINVAL;
  89. mutex_lock(&indio_dev->mlock);
  90. if (readval == NULL) {
  91. st->regs[reg] = writeval & ~(BIT(0) | BIT(1) | BIT(2));
  92. ret = adf4350_sync_config(st);
  93. } else {
  94. *readval = st->regs_hw[reg];
  95. ret = 0;
  96. }
  97. mutex_unlock(&indio_dev->mlock);
  98. return ret;
  99. }
  100. static int adf4350_tune_r_cnt(struct adf4350_state *st, unsigned short r_cnt)
  101. {
  102. struct adf4350_platform_data *pdata = st->pdata;
  103. do {
  104. r_cnt++;
  105. st->fpfd = (st->clkin * (pdata->ref_doubler_en ? 2 : 1)) /
  106. (r_cnt * (pdata->ref_div2_en ? 2 : 1));
  107. } while (st->fpfd > ADF4350_MAX_FREQ_PFD);
  108. return r_cnt;
  109. }
  110. static int adf4350_set_freq(struct adf4350_state *st, unsigned long long freq)
  111. {
  112. struct adf4350_platform_data *pdata = st->pdata;
  113. u64 tmp;
  114. u32 div_gcd, prescaler;
  115. u16 mdiv, r_cnt = 0;
  116. u8 band_sel_div;
  117. if (freq > ADF4350_MAX_OUT_FREQ || freq < st->min_out_freq)
  118. return -EINVAL;
  119. if (freq > ADF4350_MAX_FREQ_45_PRESC) {
  120. prescaler = ADF4350_REG1_PRESCALER;
  121. mdiv = 75;
  122. } else {
  123. prescaler = 0;
  124. mdiv = 23;
  125. }
  126. st->r4_rf_div_sel = 0;
  127. while (freq < ADF4350_MIN_VCO_FREQ) {
  128. freq <<= 1;
  129. st->r4_rf_div_sel++;
  130. }
  131. /*
  132. * Allow a predefined reference division factor
  133. * if not set, compute our own
  134. */
  135. if (pdata->ref_div_factor)
  136. r_cnt = pdata->ref_div_factor - 1;
  137. do {
  138. r_cnt = adf4350_tune_r_cnt(st, r_cnt);
  139. st->r1_mod = st->fpfd / st->chspc;
  140. while (st->r1_mod > ADF4350_MAX_MODULUS) {
  141. r_cnt = adf4350_tune_r_cnt(st, r_cnt);
  142. st->r1_mod = st->fpfd / st->chspc;
  143. }
  144. tmp = freq * (u64)st->r1_mod + (st->fpfd > 1);
  145. do_div(tmp, st->fpfd); /* Div round closest (n + d/2)/d */
  146. st->r0_fract = do_div(tmp, st->r1_mod);
  147. st->r0_int = tmp;
  148. } while (mdiv > st->r0_int);
  149. band_sel_div = DIV_ROUND_UP(st->fpfd, ADF4350_MAX_BANDSEL_CLK);
  150. if (st->r0_fract && st->r1_mod) {
  151. div_gcd = gcd(st->r1_mod, st->r0_fract);
  152. st->r1_mod /= div_gcd;
  153. st->r0_fract /= div_gcd;
  154. } else {
  155. st->r0_fract = 0;
  156. st->r1_mod = 1;
  157. }
  158. dev_dbg(&st->spi->dev, "VCO: %llu Hz, PFD %lu Hz\n"
  159. "REF_DIV %d, R0_INT %d, R0_FRACT %d\n"
  160. "R1_MOD %d, RF_DIV %d\nPRESCALER %s, BAND_SEL_DIV %d\n",
  161. freq, st->fpfd, r_cnt, st->r0_int, st->r0_fract, st->r1_mod,
  162. 1 << st->r4_rf_div_sel, prescaler ? "8/9" : "4/5",
  163. band_sel_div);
  164. st->regs[ADF4350_REG0] = ADF4350_REG0_INT(st->r0_int) |
  165. ADF4350_REG0_FRACT(st->r0_fract);
  166. st->regs[ADF4350_REG1] = ADF4350_REG1_PHASE(0) |
  167. ADF4350_REG1_MOD(st->r1_mod) |
  168. prescaler;
  169. st->regs[ADF4350_REG2] =
  170. ADF4350_REG2_10BIT_R_CNT(r_cnt) |
  171. ADF4350_REG2_DOUBLE_BUFF_EN |
  172. (pdata->ref_doubler_en ? ADF4350_REG2_RMULT2_EN : 0) |
  173. (pdata->ref_div2_en ? ADF4350_REG2_RDIV2_EN : 0) |
  174. (pdata->r2_user_settings & (ADF4350_REG2_PD_POLARITY_POS |
  175. ADF4350_REG2_LDP_6ns | ADF4350_REG2_LDF_INT_N |
  176. ADF4350_REG2_CHARGE_PUMP_CURR_uA(5000) |
  177. ADF4350_REG2_MUXOUT(0x7) | ADF4350_REG2_NOISE_MODE(0x9)));
  178. st->regs[ADF4350_REG3] = pdata->r3_user_settings &
  179. (ADF4350_REG3_12BIT_CLKDIV(0xFFF) |
  180. ADF4350_REG3_12BIT_CLKDIV_MODE(0x3) |
  181. ADF4350_REG3_12BIT_CSR_EN |
  182. ADF4351_REG3_CHARGE_CANCELLATION_EN |
  183. ADF4351_REG3_ANTI_BACKLASH_3ns_EN |
  184. ADF4351_REG3_BAND_SEL_CLOCK_MODE_HIGH);
  185. st->regs[ADF4350_REG4] =
  186. ADF4350_REG4_FEEDBACK_FUND |
  187. ADF4350_REG4_RF_DIV_SEL(st->r4_rf_div_sel) |
  188. ADF4350_REG4_8BIT_BAND_SEL_CLKDIV(band_sel_div) |
  189. ADF4350_REG4_RF_OUT_EN |
  190. (pdata->r4_user_settings &
  191. (ADF4350_REG4_OUTPUT_PWR(0x3) |
  192. ADF4350_REG4_AUX_OUTPUT_PWR(0x3) |
  193. ADF4350_REG4_AUX_OUTPUT_EN |
  194. ADF4350_REG4_AUX_OUTPUT_FUND |
  195. ADF4350_REG4_MUTE_TILL_LOCK_EN));
  196. st->regs[ADF4350_REG5] = ADF4350_REG5_LD_PIN_MODE_DIGITAL;
  197. return adf4350_sync_config(st);
  198. }
  199. static ssize_t adf4350_write(struct iio_dev *indio_dev,
  200. uintptr_t private,
  201. const struct iio_chan_spec *chan,
  202. const char *buf, size_t len)
  203. {
  204. struct adf4350_state *st = iio_priv(indio_dev);
  205. unsigned long long readin;
  206. int ret;
  207. ret = kstrtoull(buf, 10, &readin);
  208. if (ret)
  209. return ret;
  210. mutex_lock(&indio_dev->mlock);
  211. switch ((u32)private) {
  212. case ADF4350_FREQ:
  213. ret = adf4350_set_freq(st, readin);
  214. break;
  215. case ADF4350_FREQ_REFIN:
  216. if (readin > ADF4350_MAX_FREQ_REFIN)
  217. ret = -EINVAL;
  218. else
  219. st->clkin = readin;
  220. break;
  221. case ADF4350_FREQ_RESOLUTION:
  222. if (readin == 0)
  223. ret = -EINVAL;
  224. else
  225. st->chspc = readin;
  226. break;
  227. case ADF4350_PWRDOWN:
  228. if (readin)
  229. st->regs[ADF4350_REG2] |= ADF4350_REG2_POWER_DOWN_EN;
  230. else
  231. st->regs[ADF4350_REG2] &= ~ADF4350_REG2_POWER_DOWN_EN;
  232. adf4350_sync_config(st);
  233. break;
  234. default:
  235. ret = -EINVAL;
  236. }
  237. mutex_unlock(&indio_dev->mlock);
  238. return ret ? ret : len;
  239. }
  240. static ssize_t adf4350_read(struct iio_dev *indio_dev,
  241. uintptr_t private,
  242. const struct iio_chan_spec *chan,
  243. char *buf)
  244. {
  245. struct adf4350_state *st = iio_priv(indio_dev);
  246. unsigned long long val;
  247. int ret = 0;
  248. mutex_lock(&indio_dev->mlock);
  249. switch ((u32)private) {
  250. case ADF4350_FREQ:
  251. val = (u64)((st->r0_int * st->r1_mod) + st->r0_fract) *
  252. (u64)st->fpfd;
  253. do_div(val, st->r1_mod * (1 << st->r4_rf_div_sel));
  254. /* PLL unlocked? return error */
  255. if (gpio_is_valid(st->pdata->gpio_lock_detect))
  256. if (!gpio_get_value(st->pdata->gpio_lock_detect)) {
  257. dev_dbg(&st->spi->dev, "PLL un-locked\n");
  258. ret = -EBUSY;
  259. }
  260. break;
  261. case ADF4350_FREQ_REFIN:
  262. val = st->clkin;
  263. break;
  264. case ADF4350_FREQ_RESOLUTION:
  265. val = st->chspc;
  266. break;
  267. case ADF4350_PWRDOWN:
  268. val = !!(st->regs[ADF4350_REG2] & ADF4350_REG2_POWER_DOWN_EN);
  269. break;
  270. default:
  271. ret = -EINVAL;
  272. }
  273. mutex_unlock(&indio_dev->mlock);
  274. return ret < 0 ? ret : sprintf(buf, "%llu\n", val);
  275. }
  276. #define _ADF4350_EXT_INFO(_name, _ident) { \
  277. .name = _name, \
  278. .read = adf4350_read, \
  279. .write = adf4350_write, \
  280. .private = _ident, \
  281. }
  282. static const struct iio_chan_spec_ext_info adf4350_ext_info[] = {
  283. /* Ideally we use IIO_CHAN_INFO_FREQUENCY, but there are
  284. * values > 2^32 in order to support the entire frequency range
  285. * in Hz. Using scale is a bit ugly.
  286. */
  287. _ADF4350_EXT_INFO("frequency", ADF4350_FREQ),
  288. _ADF4350_EXT_INFO("frequency_resolution", ADF4350_FREQ_RESOLUTION),
  289. _ADF4350_EXT_INFO("refin_frequency", ADF4350_FREQ_REFIN),
  290. _ADF4350_EXT_INFO("powerdown", ADF4350_PWRDOWN),
  291. { },
  292. };
  293. static const struct iio_chan_spec adf4350_chan = {
  294. .type = IIO_ALTVOLTAGE,
  295. .indexed = 1,
  296. .output = 1,
  297. .ext_info = adf4350_ext_info,
  298. };
  299. static const struct iio_info adf4350_info = {
  300. .debugfs_reg_access = &adf4350_reg_access,
  301. .driver_module = THIS_MODULE,
  302. };
  303. static int __devinit adf4350_probe(struct spi_device *spi)
  304. {
  305. struct adf4350_platform_data *pdata = spi->dev.platform_data;
  306. struct iio_dev *indio_dev;
  307. struct adf4350_state *st;
  308. int ret;
  309. if (!pdata) {
  310. dev_warn(&spi->dev, "no platform data? using default\n");
  311. pdata = &default_pdata;
  312. }
  313. indio_dev = iio_device_alloc(sizeof(*st));
  314. if (indio_dev == NULL)
  315. return -ENOMEM;
  316. st = iio_priv(indio_dev);
  317. st->reg = regulator_get(&spi->dev, "vcc");
  318. if (!IS_ERR(st->reg)) {
  319. ret = regulator_enable(st->reg);
  320. if (ret)
  321. goto error_put_reg;
  322. }
  323. spi_set_drvdata(spi, indio_dev);
  324. st->spi = spi;
  325. st->pdata = pdata;
  326. indio_dev->dev.parent = &spi->dev;
  327. indio_dev->name = (pdata->name[0] != 0) ? pdata->name :
  328. spi_get_device_id(spi)->name;
  329. indio_dev->info = &adf4350_info;
  330. indio_dev->modes = INDIO_DIRECT_MODE;
  331. indio_dev->channels = &adf4350_chan;
  332. indio_dev->num_channels = 1;
  333. st->chspc = pdata->channel_spacing;
  334. st->clkin = pdata->clkin;
  335. st->min_out_freq = spi_get_device_id(spi)->driver_data == 4351 ?
  336. ADF4351_MIN_OUT_FREQ : ADF4350_MIN_OUT_FREQ;
  337. memset(st->regs_hw, 0xFF, sizeof(st->regs_hw));
  338. if (gpio_is_valid(pdata->gpio_lock_detect)) {
  339. ret = gpio_request(pdata->gpio_lock_detect, indio_dev->name);
  340. if (ret) {
  341. dev_err(&spi->dev, "fail to request lock detect GPIO-%d",
  342. pdata->gpio_lock_detect);
  343. goto error_disable_reg;
  344. }
  345. gpio_direction_input(pdata->gpio_lock_detect);
  346. }
  347. if (pdata->power_up_frequency) {
  348. ret = adf4350_set_freq(st, pdata->power_up_frequency);
  349. if (ret)
  350. goto error_free_gpio;
  351. }
  352. ret = iio_device_register(indio_dev);
  353. if (ret)
  354. goto error_free_gpio;
  355. return 0;
  356. error_free_gpio:
  357. if (gpio_is_valid(pdata->gpio_lock_detect))
  358. gpio_free(pdata->gpio_lock_detect);
  359. error_disable_reg:
  360. if (!IS_ERR(st->reg))
  361. regulator_disable(st->reg);
  362. error_put_reg:
  363. if (!IS_ERR(st->reg))
  364. regulator_put(st->reg);
  365. iio_device_free(indio_dev);
  366. return ret;
  367. }
  368. static int __devexit adf4350_remove(struct spi_device *spi)
  369. {
  370. struct iio_dev *indio_dev = spi_get_drvdata(spi);
  371. struct adf4350_state *st = iio_priv(indio_dev);
  372. struct regulator *reg = st->reg;
  373. st->regs[ADF4350_REG2] |= ADF4350_REG2_POWER_DOWN_EN;
  374. adf4350_sync_config(st);
  375. iio_device_unregister(indio_dev);
  376. if (!IS_ERR(reg)) {
  377. regulator_disable(reg);
  378. regulator_put(reg);
  379. }
  380. if (gpio_is_valid(st->pdata->gpio_lock_detect))
  381. gpio_free(st->pdata->gpio_lock_detect);
  382. iio_device_free(indio_dev);
  383. return 0;
  384. }
  385. static const struct spi_device_id adf4350_id[] = {
  386. {"adf4350", 4350},
  387. {"adf4351", 4351},
  388. {}
  389. };
  390. static struct spi_driver adf4350_driver = {
  391. .driver = {
  392. .name = "adf4350",
  393. .owner = THIS_MODULE,
  394. },
  395. .probe = adf4350_probe,
  396. .remove = __devexit_p(adf4350_remove),
  397. .id_table = adf4350_id,
  398. };
  399. module_spi_driver(adf4350_driver);
  400. MODULE_AUTHOR("Michael Hennerich <hennerich@blackfin.uclinux.org>");
  401. MODULE_DESCRIPTION("Analog Devices ADF4350/ADF4351 PLL");
  402. MODULE_LICENSE("GPL v2");