i2c-mxs.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499
  1. /*
  2. * Freescale MXS I2C bus driver
  3. *
  4. * Copyright (C) 2011 Wolfram Sang, Pengutronix e.K.
  5. *
  6. * based on a (non-working) driver which was:
  7. *
  8. * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  9. *
  10. * TODO: add dma-support if platform-support for it is available
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. */
  18. #include <linux/slab.h>
  19. #include <linux/device.h>
  20. #include <linux/module.h>
  21. #include <linux/i2c.h>
  22. #include <linux/err.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/completion.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/jiffies.h>
  27. #include <linux/io.h>
  28. #include <linux/pinctrl/consumer.h>
  29. #include <linux/stmp_device.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/of_i2c.h>
  33. #define DRIVER_NAME "mxs-i2c"
  34. #define MXS_I2C_CTRL0 (0x00)
  35. #define MXS_I2C_CTRL0_SET (0x04)
  36. #define MXS_I2C_CTRL0_SFTRST 0x80000000
  37. #define MXS_I2C_CTRL0_SEND_NAK_ON_LAST 0x02000000
  38. #define MXS_I2C_CTRL0_RETAIN_CLOCK 0x00200000
  39. #define MXS_I2C_CTRL0_POST_SEND_STOP 0x00100000
  40. #define MXS_I2C_CTRL0_PRE_SEND_START 0x00080000
  41. #define MXS_I2C_CTRL0_MASTER_MODE 0x00020000
  42. #define MXS_I2C_CTRL0_DIRECTION 0x00010000
  43. #define MXS_I2C_CTRL0_XFER_COUNT(v) ((v) & 0x0000FFFF)
  44. #define MXS_I2C_TIMING0 (0x10)
  45. #define MXS_I2C_TIMING1 (0x20)
  46. #define MXS_I2C_TIMING2 (0x30)
  47. #define MXS_I2C_CTRL1 (0x40)
  48. #define MXS_I2C_CTRL1_SET (0x44)
  49. #define MXS_I2C_CTRL1_CLR (0x48)
  50. #define MXS_I2C_CTRL1_BUS_FREE_IRQ 0x80
  51. #define MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ 0x40
  52. #define MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ 0x20
  53. #define MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ 0x10
  54. #define MXS_I2C_CTRL1_EARLY_TERM_IRQ 0x08
  55. #define MXS_I2C_CTRL1_MASTER_LOSS_IRQ 0x04
  56. #define MXS_I2C_CTRL1_SLAVE_STOP_IRQ 0x02
  57. #define MXS_I2C_CTRL1_SLAVE_IRQ 0x01
  58. #define MXS_I2C_IRQ_MASK (MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | \
  59. MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ | \
  60. MXS_I2C_CTRL1_EARLY_TERM_IRQ | \
  61. MXS_I2C_CTRL1_MASTER_LOSS_IRQ | \
  62. MXS_I2C_CTRL1_SLAVE_STOP_IRQ | \
  63. MXS_I2C_CTRL1_SLAVE_IRQ)
  64. #define MXS_I2C_QUEUECTRL (0x60)
  65. #define MXS_I2C_QUEUECTRL_SET (0x64)
  66. #define MXS_I2C_QUEUECTRL_CLR (0x68)
  67. #define MXS_I2C_QUEUECTRL_QUEUE_RUN 0x20
  68. #define MXS_I2C_QUEUECTRL_PIO_QUEUE_MODE 0x04
  69. #define MXS_I2C_QUEUESTAT (0x70)
  70. #define MXS_I2C_QUEUESTAT_RD_QUEUE_EMPTY 0x00002000
  71. #define MXS_I2C_QUEUESTAT_WRITE_QUEUE_CNT_MASK 0x0000001F
  72. #define MXS_I2C_QUEUECMD (0x80)
  73. #define MXS_I2C_QUEUEDATA (0x90)
  74. #define MXS_I2C_DATA (0xa0)
  75. #define MXS_CMD_I2C_SELECT (MXS_I2C_CTRL0_RETAIN_CLOCK | \
  76. MXS_I2C_CTRL0_PRE_SEND_START | \
  77. MXS_I2C_CTRL0_MASTER_MODE | \
  78. MXS_I2C_CTRL0_DIRECTION | \
  79. MXS_I2C_CTRL0_XFER_COUNT(1))
  80. #define MXS_CMD_I2C_WRITE (MXS_I2C_CTRL0_PRE_SEND_START | \
  81. MXS_I2C_CTRL0_MASTER_MODE | \
  82. MXS_I2C_CTRL0_DIRECTION)
  83. #define MXS_CMD_I2C_READ (MXS_I2C_CTRL0_SEND_NAK_ON_LAST | \
  84. MXS_I2C_CTRL0_MASTER_MODE)
  85. struct mxs_i2c_speed_config {
  86. uint32_t timing0;
  87. uint32_t timing1;
  88. uint32_t timing2;
  89. };
  90. /*
  91. * Timing values for the default 24MHz clock supplied into the i2c block.
  92. *
  93. * The bus can operate at 95kHz or at 400kHz with the following timing
  94. * register configurations. The 100kHz mode isn't present because it's
  95. * values are not stated in the i.MX233/i.MX28 datasheet. The 95kHz mode
  96. * shall be close enough replacement. Therefore when the bus is configured
  97. * for 100kHz operation, 95kHz timing settings are actually loaded.
  98. *
  99. * For details, see i.MX233 [25.4.2 - 25.4.4] and i.MX28 [27.5.2 - 27.5.4].
  100. */
  101. static const struct mxs_i2c_speed_config mxs_i2c_95kHz_config = {
  102. .timing0 = 0x00780030,
  103. .timing1 = 0x00800030,
  104. .timing2 = 0x00300030,
  105. };
  106. static const struct mxs_i2c_speed_config mxs_i2c_400kHz_config = {
  107. .timing0 = 0x000f0007,
  108. .timing1 = 0x001f000f,
  109. .timing2 = 0x00300030,
  110. };
  111. /**
  112. * struct mxs_i2c_dev - per device, private MXS-I2C data
  113. *
  114. * @dev: driver model device node
  115. * @regs: IO registers pointer
  116. * @cmd_complete: completion object for transaction wait
  117. * @cmd_err: error code for last transaction
  118. * @adapter: i2c subsystem adapter node
  119. */
  120. struct mxs_i2c_dev {
  121. struct device *dev;
  122. void __iomem *regs;
  123. struct completion cmd_complete;
  124. u32 cmd_err;
  125. struct i2c_adapter adapter;
  126. const struct mxs_i2c_speed_config *speed;
  127. };
  128. static void mxs_i2c_reset(struct mxs_i2c_dev *i2c)
  129. {
  130. stmp_reset_block(i2c->regs);
  131. writel(i2c->speed->timing0, i2c->regs + MXS_I2C_TIMING0);
  132. writel(i2c->speed->timing1, i2c->regs + MXS_I2C_TIMING1);
  133. writel(i2c->speed->timing2, i2c->regs + MXS_I2C_TIMING2);
  134. writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
  135. writel(MXS_I2C_QUEUECTRL_PIO_QUEUE_MODE,
  136. i2c->regs + MXS_I2C_QUEUECTRL_SET);
  137. }
  138. static void mxs_i2c_pioq_setup_read(struct mxs_i2c_dev *i2c, u8 addr, int len,
  139. int flags)
  140. {
  141. u32 data;
  142. writel(MXS_CMD_I2C_SELECT, i2c->regs + MXS_I2C_QUEUECMD);
  143. data = (addr << 1) | I2C_SMBUS_READ;
  144. writel(data, i2c->regs + MXS_I2C_DATA);
  145. data = MXS_CMD_I2C_READ | MXS_I2C_CTRL0_XFER_COUNT(len) | flags;
  146. writel(data, i2c->regs + MXS_I2C_QUEUECMD);
  147. }
  148. static void mxs_i2c_pioq_setup_write(struct mxs_i2c_dev *i2c,
  149. u8 addr, u8 *buf, int len, int flags)
  150. {
  151. u32 data;
  152. int i, shifts_left;
  153. data = MXS_CMD_I2C_WRITE | MXS_I2C_CTRL0_XFER_COUNT(len + 1) | flags;
  154. writel(data, i2c->regs + MXS_I2C_QUEUECMD);
  155. /*
  156. * We have to copy the slave address (u8) and buffer (arbitrary number
  157. * of u8) into the data register (u32). To achieve that, the u8 are put
  158. * into the MSBs of 'data' which is then shifted for the next u8. When
  159. * appropriate, 'data' is written to MXS_I2C_DATA. So, the first u32
  160. * looks like this:
  161. *
  162. * 3 2 1 0
  163. * 10987654|32109876|54321098|76543210
  164. * --------+--------+--------+--------
  165. * buffer+2|buffer+1|buffer+0|slave_addr
  166. */
  167. data = ((addr << 1) | I2C_SMBUS_WRITE) << 24;
  168. for (i = 0; i < len; i++) {
  169. data >>= 8;
  170. data |= buf[i] << 24;
  171. if ((i & 3) == 2)
  172. writel(data, i2c->regs + MXS_I2C_DATA);
  173. }
  174. /* Write out the remaining bytes if any */
  175. shifts_left = 24 - (i & 3) * 8;
  176. if (shifts_left)
  177. writel(data >> shifts_left, i2c->regs + MXS_I2C_DATA);
  178. }
  179. /*
  180. * TODO: should be replaceable with a waitqueue and RD_QUEUE_IRQ (setting the
  181. * rd_threshold to 1). Couldn't get this to work, though.
  182. */
  183. static int mxs_i2c_wait_for_data(struct mxs_i2c_dev *i2c)
  184. {
  185. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  186. while (readl(i2c->regs + MXS_I2C_QUEUESTAT)
  187. & MXS_I2C_QUEUESTAT_RD_QUEUE_EMPTY) {
  188. if (time_after(jiffies, timeout))
  189. return -ETIMEDOUT;
  190. cond_resched();
  191. }
  192. return 0;
  193. }
  194. static int mxs_i2c_finish_read(struct mxs_i2c_dev *i2c, u8 *buf, int len)
  195. {
  196. u32 uninitialized_var(data);
  197. int i;
  198. for (i = 0; i < len; i++) {
  199. if ((i & 3) == 0) {
  200. if (mxs_i2c_wait_for_data(i2c))
  201. return -ETIMEDOUT;
  202. data = readl(i2c->regs + MXS_I2C_QUEUEDATA);
  203. }
  204. buf[i] = data & 0xff;
  205. data >>= 8;
  206. }
  207. return 0;
  208. }
  209. /*
  210. * Low level master read/write transaction.
  211. */
  212. static int mxs_i2c_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg,
  213. int stop)
  214. {
  215. struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
  216. int ret;
  217. int flags;
  218. dev_dbg(i2c->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  219. msg->addr, msg->len, msg->flags, stop);
  220. if (msg->len == 0)
  221. return -EINVAL;
  222. init_completion(&i2c->cmd_complete);
  223. i2c->cmd_err = 0;
  224. flags = stop ? MXS_I2C_CTRL0_POST_SEND_STOP : 0;
  225. if (msg->flags & I2C_M_RD)
  226. mxs_i2c_pioq_setup_read(i2c, msg->addr, msg->len, flags);
  227. else
  228. mxs_i2c_pioq_setup_write(i2c, msg->addr, msg->buf, msg->len,
  229. flags);
  230. writel(MXS_I2C_QUEUECTRL_QUEUE_RUN,
  231. i2c->regs + MXS_I2C_QUEUECTRL_SET);
  232. ret = wait_for_completion_timeout(&i2c->cmd_complete,
  233. msecs_to_jiffies(1000));
  234. if (ret == 0)
  235. goto timeout;
  236. if ((!i2c->cmd_err) && (msg->flags & I2C_M_RD)) {
  237. ret = mxs_i2c_finish_read(i2c, msg->buf, msg->len);
  238. if (ret)
  239. goto timeout;
  240. }
  241. if (i2c->cmd_err == -ENXIO)
  242. mxs_i2c_reset(i2c);
  243. else
  244. writel(MXS_I2C_QUEUECTRL_QUEUE_RUN,
  245. i2c->regs + MXS_I2C_QUEUECTRL_CLR);
  246. dev_dbg(i2c->dev, "Done with err=%d\n", i2c->cmd_err);
  247. return i2c->cmd_err;
  248. timeout:
  249. dev_dbg(i2c->dev, "Timeout!\n");
  250. mxs_i2c_reset(i2c);
  251. return -ETIMEDOUT;
  252. }
  253. static int mxs_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
  254. int num)
  255. {
  256. int i;
  257. int err;
  258. for (i = 0; i < num; i++) {
  259. err = mxs_i2c_xfer_msg(adap, &msgs[i], i == (num - 1));
  260. if (err)
  261. return err;
  262. }
  263. return num;
  264. }
  265. static u32 mxs_i2c_func(struct i2c_adapter *adap)
  266. {
  267. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  268. }
  269. static irqreturn_t mxs_i2c_isr(int this_irq, void *dev_id)
  270. {
  271. struct mxs_i2c_dev *i2c = dev_id;
  272. u32 stat = readl(i2c->regs + MXS_I2C_CTRL1) & MXS_I2C_IRQ_MASK;
  273. bool is_last_cmd;
  274. if (!stat)
  275. return IRQ_NONE;
  276. if (stat & MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ)
  277. i2c->cmd_err = -ENXIO;
  278. else if (stat & (MXS_I2C_CTRL1_EARLY_TERM_IRQ |
  279. MXS_I2C_CTRL1_MASTER_LOSS_IRQ |
  280. MXS_I2C_CTRL1_SLAVE_STOP_IRQ | MXS_I2C_CTRL1_SLAVE_IRQ))
  281. /* MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ is only for slaves */
  282. i2c->cmd_err = -EIO;
  283. is_last_cmd = (readl(i2c->regs + MXS_I2C_QUEUESTAT) &
  284. MXS_I2C_QUEUESTAT_WRITE_QUEUE_CNT_MASK) == 0;
  285. if (is_last_cmd || i2c->cmd_err)
  286. complete(&i2c->cmd_complete);
  287. writel(stat, i2c->regs + MXS_I2C_CTRL1_CLR);
  288. return IRQ_HANDLED;
  289. }
  290. static const struct i2c_algorithm mxs_i2c_algo = {
  291. .master_xfer = mxs_i2c_xfer,
  292. .functionality = mxs_i2c_func,
  293. };
  294. static int mxs_i2c_get_ofdata(struct mxs_i2c_dev *i2c)
  295. {
  296. uint32_t speed;
  297. struct device *dev = i2c->dev;
  298. struct device_node *node = dev->of_node;
  299. int ret;
  300. if (!node)
  301. return -EINVAL;
  302. i2c->speed = &mxs_i2c_95kHz_config;
  303. ret = of_property_read_u32(node, "clock-frequency", &speed);
  304. if (ret)
  305. dev_warn(dev, "No I2C speed selected, using 100kHz\n");
  306. else if (speed == 400000)
  307. i2c->speed = &mxs_i2c_400kHz_config;
  308. else if (speed != 100000)
  309. dev_warn(dev, "Unsupported I2C speed selected, using 100kHz\n");
  310. return 0;
  311. }
  312. static int __devinit mxs_i2c_probe(struct platform_device *pdev)
  313. {
  314. struct device *dev = &pdev->dev;
  315. struct mxs_i2c_dev *i2c;
  316. struct i2c_adapter *adap;
  317. struct pinctrl *pinctrl;
  318. struct resource *res;
  319. resource_size_t res_size;
  320. int err, irq;
  321. pinctrl = devm_pinctrl_get_select_default(dev);
  322. if (IS_ERR(pinctrl))
  323. return PTR_ERR(pinctrl);
  324. i2c = devm_kzalloc(dev, sizeof(struct mxs_i2c_dev), GFP_KERNEL);
  325. if (!i2c)
  326. return -ENOMEM;
  327. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  328. if (!res)
  329. return -ENOENT;
  330. res_size = resource_size(res);
  331. if (!devm_request_mem_region(dev, res->start, res_size, res->name))
  332. return -EBUSY;
  333. i2c->regs = devm_ioremap_nocache(dev, res->start, res_size);
  334. if (!i2c->regs)
  335. return -EBUSY;
  336. irq = platform_get_irq(pdev, 0);
  337. if (irq < 0)
  338. return irq;
  339. err = devm_request_irq(dev, irq, mxs_i2c_isr, 0, dev_name(dev), i2c);
  340. if (err)
  341. return err;
  342. i2c->dev = dev;
  343. err = mxs_i2c_get_ofdata(i2c);
  344. if (err)
  345. return err;
  346. platform_set_drvdata(pdev, i2c);
  347. /* Do reset to enforce correct startup after pinmuxing */
  348. mxs_i2c_reset(i2c);
  349. adap = &i2c->adapter;
  350. strlcpy(adap->name, "MXS I2C adapter", sizeof(adap->name));
  351. adap->owner = THIS_MODULE;
  352. adap->algo = &mxs_i2c_algo;
  353. adap->dev.parent = dev;
  354. adap->nr = pdev->id;
  355. adap->dev.of_node = pdev->dev.of_node;
  356. i2c_set_adapdata(adap, i2c);
  357. err = i2c_add_numbered_adapter(adap);
  358. if (err) {
  359. dev_err(dev, "Failed to add adapter (%d)\n", err);
  360. writel(MXS_I2C_CTRL0_SFTRST,
  361. i2c->regs + MXS_I2C_CTRL0_SET);
  362. return err;
  363. }
  364. of_i2c_register_devices(adap);
  365. return 0;
  366. }
  367. static int __devexit mxs_i2c_remove(struct platform_device *pdev)
  368. {
  369. struct mxs_i2c_dev *i2c = platform_get_drvdata(pdev);
  370. int ret;
  371. ret = i2c_del_adapter(&i2c->adapter);
  372. if (ret)
  373. return -EBUSY;
  374. writel(MXS_I2C_CTRL0_SFTRST, i2c->regs + MXS_I2C_CTRL0_SET);
  375. platform_set_drvdata(pdev, NULL);
  376. return 0;
  377. }
  378. static const struct of_device_id mxs_i2c_dt_ids[] = {
  379. { .compatible = "fsl,imx28-i2c", },
  380. { /* sentinel */ }
  381. };
  382. MODULE_DEVICE_TABLE(of, mxs_i2c_dt_ids);
  383. static struct platform_driver mxs_i2c_driver = {
  384. .driver = {
  385. .name = DRIVER_NAME,
  386. .owner = THIS_MODULE,
  387. .of_match_table = mxs_i2c_dt_ids,
  388. },
  389. .remove = __devexit_p(mxs_i2c_remove),
  390. };
  391. static int __init mxs_i2c_init(void)
  392. {
  393. return platform_driver_probe(&mxs_i2c_driver, mxs_i2c_probe);
  394. }
  395. subsys_initcall(mxs_i2c_init);
  396. static void __exit mxs_i2c_exit(void)
  397. {
  398. platform_driver_unregister(&mxs_i2c_driver);
  399. }
  400. module_exit(mxs_i2c_exit);
  401. MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
  402. MODULE_DESCRIPTION("MXS I2C Bus Driver");
  403. MODULE_LICENSE("GPL");
  404. MODULE_ALIAS("platform:" DRIVER_NAME);