rs600.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  47. {
  48. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  49. int i;
  50. if (RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset) & AVIVO_CRTC_EN) {
  51. for (i = 0; i < rdev->usec_timeout; i++) {
  52. if (!(RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK))
  53. break;
  54. udelay(1);
  55. }
  56. for (i = 0; i < rdev->usec_timeout; i++) {
  57. if (RREG32(AVIVO_D1CRTC_STATUS + radeon_crtc->crtc_offset) & AVIVO_D1CRTC_V_BLANK)
  58. break;
  59. udelay(1);
  60. }
  61. }
  62. }
  63. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  64. {
  65. /* enable the pflip int */
  66. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  67. }
  68. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  69. {
  70. /* disable the pflip int */
  71. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  72. }
  73. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  74. {
  75. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  76. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  77. int i;
  78. /* Lock the graphics update lock */
  79. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  80. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  81. /* update the scanout addresses */
  82. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  83. (u32)crtc_base);
  84. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  85. (u32)crtc_base);
  86. /* Wait for update_pending to go high. */
  87. for (i = 0; i < rdev->usec_timeout; i++) {
  88. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  89. break;
  90. udelay(1);
  91. }
  92. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  93. /* Unlock the lock, so double-buffering can take place inside vblank */
  94. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  95. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  96. /* Return current update_pending status: */
  97. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  98. }
  99. void rs600_pm_misc(struct radeon_device *rdev)
  100. {
  101. int requested_index = rdev->pm.requested_power_state_index;
  102. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  103. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  104. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  105. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  106. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  107. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  108. tmp = RREG32(voltage->gpio.reg);
  109. if (voltage->active_high)
  110. tmp |= voltage->gpio.mask;
  111. else
  112. tmp &= ~(voltage->gpio.mask);
  113. WREG32(voltage->gpio.reg, tmp);
  114. if (voltage->delay)
  115. udelay(voltage->delay);
  116. } else {
  117. tmp = RREG32(voltage->gpio.reg);
  118. if (voltage->active_high)
  119. tmp &= ~voltage->gpio.mask;
  120. else
  121. tmp |= voltage->gpio.mask;
  122. WREG32(voltage->gpio.reg, tmp);
  123. if (voltage->delay)
  124. udelay(voltage->delay);
  125. }
  126. } else if (voltage->type == VOLTAGE_VDDC)
  127. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  128. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  129. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  130. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  131. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  132. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  133. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  134. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  135. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  136. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  137. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  138. }
  139. } else {
  140. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  141. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  142. }
  143. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  144. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  145. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  146. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  147. if (voltage->delay) {
  148. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  149. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  150. } else
  151. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  152. } else
  153. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  154. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  155. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  156. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  157. hdp_dyn_cntl &= ~HDP_FORCEON;
  158. else
  159. hdp_dyn_cntl |= HDP_FORCEON;
  160. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  161. #if 0
  162. /* mc_host_dyn seems to cause hangs from time to time */
  163. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  164. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  165. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  166. else
  167. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  168. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  169. #endif
  170. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  171. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  172. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  173. else
  174. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  175. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  176. /* set pcie lanes */
  177. if ((rdev->flags & RADEON_IS_PCIE) &&
  178. !(rdev->flags & RADEON_IS_IGP) &&
  179. rdev->asic->pm.set_pcie_lanes &&
  180. (ps->pcie_lanes !=
  181. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  182. radeon_set_pcie_lanes(rdev,
  183. ps->pcie_lanes);
  184. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  185. }
  186. }
  187. void rs600_pm_prepare(struct radeon_device *rdev)
  188. {
  189. struct drm_device *ddev = rdev->ddev;
  190. struct drm_crtc *crtc;
  191. struct radeon_crtc *radeon_crtc;
  192. u32 tmp;
  193. /* disable any active CRTCs */
  194. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  195. radeon_crtc = to_radeon_crtc(crtc);
  196. if (radeon_crtc->enabled) {
  197. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  198. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  199. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  200. }
  201. }
  202. }
  203. void rs600_pm_finish(struct radeon_device *rdev)
  204. {
  205. struct drm_device *ddev = rdev->ddev;
  206. struct drm_crtc *crtc;
  207. struct radeon_crtc *radeon_crtc;
  208. u32 tmp;
  209. /* enable any active CRTCs */
  210. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  211. radeon_crtc = to_radeon_crtc(crtc);
  212. if (radeon_crtc->enabled) {
  213. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  214. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  215. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  216. }
  217. }
  218. }
  219. /* hpd for digital panel detect/disconnect */
  220. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  221. {
  222. u32 tmp;
  223. bool connected = false;
  224. switch (hpd) {
  225. case RADEON_HPD_1:
  226. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  227. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  228. connected = true;
  229. break;
  230. case RADEON_HPD_2:
  231. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  232. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  233. connected = true;
  234. break;
  235. default:
  236. break;
  237. }
  238. return connected;
  239. }
  240. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  241. enum radeon_hpd_id hpd)
  242. {
  243. u32 tmp;
  244. bool connected = rs600_hpd_sense(rdev, hpd);
  245. switch (hpd) {
  246. case RADEON_HPD_1:
  247. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  248. if (connected)
  249. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  250. else
  251. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  252. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  253. break;
  254. case RADEON_HPD_2:
  255. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  256. if (connected)
  257. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  258. else
  259. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  260. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  261. break;
  262. default:
  263. break;
  264. }
  265. }
  266. void rs600_hpd_init(struct radeon_device *rdev)
  267. {
  268. struct drm_device *dev = rdev->ddev;
  269. struct drm_connector *connector;
  270. unsigned enable = 0;
  271. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  272. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  273. switch (radeon_connector->hpd.hpd) {
  274. case RADEON_HPD_1:
  275. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  276. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  277. break;
  278. case RADEON_HPD_2:
  279. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  280. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  281. break;
  282. default:
  283. break;
  284. }
  285. enable |= 1 << radeon_connector->hpd.hpd;
  286. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  287. }
  288. radeon_irq_kms_enable_hpd(rdev, enable);
  289. }
  290. void rs600_hpd_fini(struct radeon_device *rdev)
  291. {
  292. struct drm_device *dev = rdev->ddev;
  293. struct drm_connector *connector;
  294. unsigned disable = 0;
  295. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  296. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  297. switch (radeon_connector->hpd.hpd) {
  298. case RADEON_HPD_1:
  299. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  300. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  301. break;
  302. case RADEON_HPD_2:
  303. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  304. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  305. break;
  306. default:
  307. break;
  308. }
  309. disable |= 1 << radeon_connector->hpd.hpd;
  310. }
  311. radeon_irq_kms_disable_hpd(rdev, disable);
  312. }
  313. int rs600_asic_reset(struct radeon_device *rdev)
  314. {
  315. struct rv515_mc_save save;
  316. u32 status, tmp;
  317. int ret = 0;
  318. status = RREG32(R_000E40_RBBM_STATUS);
  319. if (!G_000E40_GUI_ACTIVE(status)) {
  320. return 0;
  321. }
  322. /* Stops all mc clients */
  323. rv515_mc_stop(rdev, &save);
  324. status = RREG32(R_000E40_RBBM_STATUS);
  325. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  326. /* stop CP */
  327. WREG32(RADEON_CP_CSQ_CNTL, 0);
  328. tmp = RREG32(RADEON_CP_RB_CNTL);
  329. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  330. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  331. WREG32(RADEON_CP_RB_WPTR, 0);
  332. WREG32(RADEON_CP_RB_CNTL, tmp);
  333. pci_save_state(rdev->pdev);
  334. /* disable bus mastering */
  335. pci_clear_master(rdev->pdev);
  336. mdelay(1);
  337. /* reset GA+VAP */
  338. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  339. S_0000F0_SOFT_RESET_GA(1));
  340. RREG32(R_0000F0_RBBM_SOFT_RESET);
  341. mdelay(500);
  342. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  343. mdelay(1);
  344. status = RREG32(R_000E40_RBBM_STATUS);
  345. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  346. /* reset CP */
  347. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  348. RREG32(R_0000F0_RBBM_SOFT_RESET);
  349. mdelay(500);
  350. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  351. mdelay(1);
  352. status = RREG32(R_000E40_RBBM_STATUS);
  353. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  354. /* reset MC */
  355. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  356. RREG32(R_0000F0_RBBM_SOFT_RESET);
  357. mdelay(500);
  358. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  359. mdelay(1);
  360. status = RREG32(R_000E40_RBBM_STATUS);
  361. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  362. /* restore PCI & busmastering */
  363. pci_restore_state(rdev->pdev);
  364. /* Check if GPU is idle */
  365. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  366. dev_err(rdev->dev, "failed to reset GPU\n");
  367. ret = -1;
  368. } else
  369. dev_info(rdev->dev, "GPU reset succeed\n");
  370. rv515_mc_resume(rdev, &save);
  371. return ret;
  372. }
  373. /*
  374. * GART.
  375. */
  376. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  377. {
  378. uint32_t tmp;
  379. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  380. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  381. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  382. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  383. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  384. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  385. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  386. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  387. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  388. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  389. }
  390. int rs600_gart_init(struct radeon_device *rdev)
  391. {
  392. int r;
  393. if (rdev->gart.robj) {
  394. WARN(1, "RS600 GART already initialized\n");
  395. return 0;
  396. }
  397. /* Initialize common gart structure */
  398. r = radeon_gart_init(rdev);
  399. if (r) {
  400. return r;
  401. }
  402. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  403. return radeon_gart_table_vram_alloc(rdev);
  404. }
  405. static int rs600_gart_enable(struct radeon_device *rdev)
  406. {
  407. u32 tmp;
  408. int r, i;
  409. if (rdev->gart.robj == NULL) {
  410. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  411. return -EINVAL;
  412. }
  413. r = radeon_gart_table_vram_pin(rdev);
  414. if (r)
  415. return r;
  416. radeon_gart_restore(rdev);
  417. /* Enable bus master */
  418. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  419. WREG32(RADEON_BUS_CNTL, tmp);
  420. /* FIXME: setup default page */
  421. WREG32_MC(R_000100_MC_PT0_CNTL,
  422. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  423. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  424. for (i = 0; i < 19; i++) {
  425. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  426. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  427. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  428. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  429. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  430. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  431. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  432. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  433. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  434. }
  435. /* enable first context */
  436. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  437. S_000102_ENABLE_PAGE_TABLE(1) |
  438. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  439. /* disable all other contexts */
  440. for (i = 1; i < 8; i++)
  441. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  442. /* setup the page table */
  443. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  444. rdev->gart.table_addr);
  445. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  446. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  447. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  448. /* System context maps to VRAM space */
  449. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  450. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  451. /* enable page tables */
  452. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  453. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  454. tmp = RREG32_MC(R_000009_MC_CNTL1);
  455. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  456. rs600_gart_tlb_flush(rdev);
  457. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  458. (unsigned)(rdev->mc.gtt_size >> 20),
  459. (unsigned long long)rdev->gart.table_addr);
  460. rdev->gart.ready = true;
  461. return 0;
  462. }
  463. void rs600_gart_disable(struct radeon_device *rdev)
  464. {
  465. u32 tmp;
  466. /* FIXME: disable out of gart access */
  467. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  468. tmp = RREG32_MC(R_000009_MC_CNTL1);
  469. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  470. radeon_gart_table_vram_unpin(rdev);
  471. }
  472. void rs600_gart_fini(struct radeon_device *rdev)
  473. {
  474. radeon_gart_fini(rdev);
  475. rs600_gart_disable(rdev);
  476. radeon_gart_table_vram_free(rdev);
  477. }
  478. #define R600_PTE_VALID (1 << 0)
  479. #define R600_PTE_SYSTEM (1 << 1)
  480. #define R600_PTE_SNOOPED (1 << 2)
  481. #define R600_PTE_READABLE (1 << 5)
  482. #define R600_PTE_WRITEABLE (1 << 6)
  483. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  484. {
  485. void __iomem *ptr = (void *)rdev->gart.ptr;
  486. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  487. return -EINVAL;
  488. }
  489. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  490. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  491. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  492. writeq(addr, ptr + (i * 8));
  493. return 0;
  494. }
  495. int rs600_irq_set(struct radeon_device *rdev)
  496. {
  497. uint32_t tmp = 0;
  498. uint32_t mode_int = 0;
  499. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  500. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  501. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  502. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  503. u32 hdmi0;
  504. if (ASIC_IS_DCE2(rdev))
  505. hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  506. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  507. else
  508. hdmi0 = 0;
  509. if (!rdev->irq.installed) {
  510. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  511. WREG32(R_000040_GEN_INT_CNTL, 0);
  512. return -EINVAL;
  513. }
  514. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  515. tmp |= S_000040_SW_INT_EN(1);
  516. }
  517. if (rdev->irq.gui_idle) {
  518. tmp |= S_000040_GUI_IDLE(1);
  519. }
  520. if (rdev->irq.crtc_vblank_int[0] ||
  521. atomic_read(&rdev->irq.pflip[0])) {
  522. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  523. }
  524. if (rdev->irq.crtc_vblank_int[1] ||
  525. atomic_read(&rdev->irq.pflip[1])) {
  526. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  527. }
  528. if (rdev->irq.hpd[0]) {
  529. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  530. }
  531. if (rdev->irq.hpd[1]) {
  532. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  533. }
  534. if (rdev->irq.afmt[0]) {
  535. hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  536. }
  537. WREG32(R_000040_GEN_INT_CNTL, tmp);
  538. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  539. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  540. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  541. if (ASIC_IS_DCE2(rdev))
  542. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  543. return 0;
  544. }
  545. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  546. {
  547. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  548. uint32_t irq_mask = S_000044_SW_INT(1);
  549. u32 tmp;
  550. /* the interrupt works, but the status bit is permanently asserted */
  551. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  552. if (!rdev->irq.gui_idle_acked)
  553. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  554. }
  555. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  556. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  557. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  558. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  559. S_006534_D1MODE_VBLANK_ACK(1));
  560. }
  561. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  562. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  563. S_006D34_D2MODE_VBLANK_ACK(1));
  564. }
  565. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  566. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  567. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  568. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  569. }
  570. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  571. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  572. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  573. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  574. }
  575. } else {
  576. rdev->irq.stat_regs.r500.disp_int = 0;
  577. }
  578. if (ASIC_IS_DCE2(rdev)) {
  579. rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
  580. S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
  581. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  582. tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
  583. tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
  584. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
  585. }
  586. } else
  587. rdev->irq.stat_regs.r500.hdmi0_status = 0;
  588. if (irqs) {
  589. WREG32(R_000044_GEN_INT_STATUS, irqs);
  590. }
  591. return irqs & irq_mask;
  592. }
  593. void rs600_irq_disable(struct radeon_device *rdev)
  594. {
  595. u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  596. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  597. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  598. WREG32(R_000040_GEN_INT_CNTL, 0);
  599. WREG32(R_006540_DxMODE_INT_MASK, 0);
  600. /* Wait and acknowledge irq */
  601. mdelay(1);
  602. rs600_irq_ack(rdev);
  603. }
  604. int rs600_irq_process(struct radeon_device *rdev)
  605. {
  606. u32 status, msi_rearm;
  607. bool queue_hotplug = false;
  608. bool queue_hdmi = false;
  609. /* reset gui idle ack. the status bit is broken */
  610. rdev->irq.gui_idle_acked = false;
  611. status = rs600_irq_ack(rdev);
  612. if (!status &&
  613. !rdev->irq.stat_regs.r500.disp_int &&
  614. !rdev->irq.stat_regs.r500.hdmi0_status) {
  615. return IRQ_NONE;
  616. }
  617. while (status ||
  618. rdev->irq.stat_regs.r500.disp_int ||
  619. rdev->irq.stat_regs.r500.hdmi0_status) {
  620. /* SW interrupt */
  621. if (G_000044_SW_INT(status)) {
  622. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  623. }
  624. /* GUI idle */
  625. if (G_000040_GUI_IDLE(status)) {
  626. rdev->irq.gui_idle_acked = true;
  627. wake_up(&rdev->irq.idle_queue);
  628. }
  629. /* Vertical blank interrupts */
  630. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  631. if (rdev->irq.crtc_vblank_int[0]) {
  632. drm_handle_vblank(rdev->ddev, 0);
  633. rdev->pm.vblank_sync = true;
  634. wake_up(&rdev->irq.vblank_queue);
  635. }
  636. if (atomic_read(&rdev->irq.pflip[0]))
  637. radeon_crtc_handle_flip(rdev, 0);
  638. }
  639. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  640. if (rdev->irq.crtc_vblank_int[1]) {
  641. drm_handle_vblank(rdev->ddev, 1);
  642. rdev->pm.vblank_sync = true;
  643. wake_up(&rdev->irq.vblank_queue);
  644. }
  645. if (atomic_read(&rdev->irq.pflip[1]))
  646. radeon_crtc_handle_flip(rdev, 1);
  647. }
  648. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  649. queue_hotplug = true;
  650. DRM_DEBUG("HPD1\n");
  651. }
  652. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  653. queue_hotplug = true;
  654. DRM_DEBUG("HPD2\n");
  655. }
  656. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  657. queue_hdmi = true;
  658. DRM_DEBUG("HDMI0\n");
  659. }
  660. status = rs600_irq_ack(rdev);
  661. }
  662. /* reset gui idle ack. the status bit is broken */
  663. rdev->irq.gui_idle_acked = false;
  664. if (queue_hotplug)
  665. schedule_work(&rdev->hotplug_work);
  666. if (queue_hdmi)
  667. schedule_work(&rdev->audio_work);
  668. if (rdev->msi_enabled) {
  669. switch (rdev->family) {
  670. case CHIP_RS600:
  671. case CHIP_RS690:
  672. case CHIP_RS740:
  673. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  674. WREG32(RADEON_BUS_CNTL, msi_rearm);
  675. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  676. break;
  677. default:
  678. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  679. break;
  680. }
  681. }
  682. return IRQ_HANDLED;
  683. }
  684. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  685. {
  686. if (crtc == 0)
  687. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  688. else
  689. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  690. }
  691. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  692. {
  693. unsigned i;
  694. for (i = 0; i < rdev->usec_timeout; i++) {
  695. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  696. return 0;
  697. udelay(1);
  698. }
  699. return -1;
  700. }
  701. void rs600_gpu_init(struct radeon_device *rdev)
  702. {
  703. r420_pipes_init(rdev);
  704. /* Wait for mc idle */
  705. if (rs600_mc_wait_for_idle(rdev))
  706. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  707. }
  708. void rs600_mc_init(struct radeon_device *rdev)
  709. {
  710. u64 base;
  711. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  712. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  713. rdev->mc.vram_is_ddr = true;
  714. rdev->mc.vram_width = 128;
  715. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  716. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  717. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  718. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  719. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  720. base = G_000004_MC_FB_START(base) << 16;
  721. radeon_vram_location(rdev, &rdev->mc, base);
  722. rdev->mc.gtt_base_align = 0;
  723. radeon_gtt_location(rdev, &rdev->mc);
  724. radeon_update_bandwidth_info(rdev);
  725. }
  726. void rs600_bandwidth_update(struct radeon_device *rdev)
  727. {
  728. struct drm_display_mode *mode0 = NULL;
  729. struct drm_display_mode *mode1 = NULL;
  730. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  731. /* FIXME: implement full support */
  732. radeon_update_display_priority(rdev);
  733. if (rdev->mode_info.crtcs[0]->base.enabled)
  734. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  735. if (rdev->mode_info.crtcs[1]->base.enabled)
  736. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  737. rs690_line_buffer_adjust(rdev, mode0, mode1);
  738. if (rdev->disp_priority == 2) {
  739. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  740. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  741. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  742. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  743. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  744. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  745. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  746. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  747. }
  748. }
  749. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  750. {
  751. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  752. S_000070_MC_IND_CITF_ARB0(1));
  753. return RREG32(R_000074_MC_IND_DATA);
  754. }
  755. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  756. {
  757. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  758. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  759. WREG32(R_000074_MC_IND_DATA, v);
  760. }
  761. void rs600_debugfs(struct radeon_device *rdev)
  762. {
  763. if (r100_debugfs_rbbm_init(rdev))
  764. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  765. }
  766. void rs600_set_safe_registers(struct radeon_device *rdev)
  767. {
  768. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  769. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  770. }
  771. static void rs600_mc_program(struct radeon_device *rdev)
  772. {
  773. struct rv515_mc_save save;
  774. /* Stops all mc clients */
  775. rv515_mc_stop(rdev, &save);
  776. /* Wait for mc idle */
  777. if (rs600_mc_wait_for_idle(rdev))
  778. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  779. /* FIXME: What does AGP means for such chipset ? */
  780. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  781. WREG32_MC(R_000006_AGP_BASE, 0);
  782. WREG32_MC(R_000007_AGP_BASE_2, 0);
  783. /* Program MC */
  784. WREG32_MC(R_000004_MC_FB_LOCATION,
  785. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  786. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  787. WREG32(R_000134_HDP_FB_LOCATION,
  788. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  789. rv515_mc_resume(rdev, &save);
  790. }
  791. static int rs600_startup(struct radeon_device *rdev)
  792. {
  793. int r;
  794. rs600_mc_program(rdev);
  795. /* Resume clock */
  796. rv515_clock_startup(rdev);
  797. /* Initialize GPU configuration (# pipes, ...) */
  798. rs600_gpu_init(rdev);
  799. /* Initialize GART (initialize after TTM so we can allocate
  800. * memory through TTM but finalize after TTM) */
  801. r = rs600_gart_enable(rdev);
  802. if (r)
  803. return r;
  804. /* allocate wb buffer */
  805. r = radeon_wb_init(rdev);
  806. if (r)
  807. return r;
  808. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  809. if (r) {
  810. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  811. return r;
  812. }
  813. /* Enable IRQ */
  814. rs600_irq_set(rdev);
  815. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  816. /* 1M ring buffer */
  817. r = r100_cp_init(rdev, 1024 * 1024);
  818. if (r) {
  819. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  820. return r;
  821. }
  822. r = radeon_ib_pool_init(rdev);
  823. if (r) {
  824. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  825. return r;
  826. }
  827. r = r600_audio_init(rdev);
  828. if (r) {
  829. dev_err(rdev->dev, "failed initializing audio\n");
  830. return r;
  831. }
  832. return 0;
  833. }
  834. int rs600_resume(struct radeon_device *rdev)
  835. {
  836. int r;
  837. /* Make sur GART are not working */
  838. rs600_gart_disable(rdev);
  839. /* Resume clock before doing reset */
  840. rv515_clock_startup(rdev);
  841. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  842. if (radeon_asic_reset(rdev)) {
  843. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  844. RREG32(R_000E40_RBBM_STATUS),
  845. RREG32(R_0007C0_CP_STAT));
  846. }
  847. /* post */
  848. atom_asic_init(rdev->mode_info.atom_context);
  849. /* Resume clock after posting */
  850. rv515_clock_startup(rdev);
  851. /* Initialize surface registers */
  852. radeon_surface_init(rdev);
  853. rdev->accel_working = true;
  854. r = rs600_startup(rdev);
  855. if (r) {
  856. rdev->accel_working = false;
  857. }
  858. return r;
  859. }
  860. int rs600_suspend(struct radeon_device *rdev)
  861. {
  862. r600_audio_fini(rdev);
  863. r100_cp_disable(rdev);
  864. radeon_wb_disable(rdev);
  865. rs600_irq_disable(rdev);
  866. rs600_gart_disable(rdev);
  867. return 0;
  868. }
  869. void rs600_fini(struct radeon_device *rdev)
  870. {
  871. r600_audio_fini(rdev);
  872. r100_cp_fini(rdev);
  873. radeon_wb_fini(rdev);
  874. radeon_ib_pool_fini(rdev);
  875. radeon_gem_fini(rdev);
  876. rs600_gart_fini(rdev);
  877. radeon_irq_kms_fini(rdev);
  878. radeon_fence_driver_fini(rdev);
  879. radeon_bo_fini(rdev);
  880. radeon_atombios_fini(rdev);
  881. kfree(rdev->bios);
  882. rdev->bios = NULL;
  883. }
  884. int rs600_init(struct radeon_device *rdev)
  885. {
  886. int r;
  887. /* Disable VGA */
  888. rv515_vga_render_disable(rdev);
  889. /* Initialize scratch registers */
  890. radeon_scratch_init(rdev);
  891. /* Initialize surface registers */
  892. radeon_surface_init(rdev);
  893. /* restore some register to sane defaults */
  894. r100_restore_sanity(rdev);
  895. /* BIOS */
  896. if (!radeon_get_bios(rdev)) {
  897. if (ASIC_IS_AVIVO(rdev))
  898. return -EINVAL;
  899. }
  900. if (rdev->is_atom_bios) {
  901. r = radeon_atombios_init(rdev);
  902. if (r)
  903. return r;
  904. } else {
  905. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  906. return -EINVAL;
  907. }
  908. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  909. if (radeon_asic_reset(rdev)) {
  910. dev_warn(rdev->dev,
  911. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  912. RREG32(R_000E40_RBBM_STATUS),
  913. RREG32(R_0007C0_CP_STAT));
  914. }
  915. /* check if cards are posted or not */
  916. if (radeon_boot_test_post_card(rdev) == false)
  917. return -EINVAL;
  918. /* Initialize clocks */
  919. radeon_get_clock_info(rdev->ddev);
  920. /* initialize memory controller */
  921. rs600_mc_init(rdev);
  922. rs600_debugfs(rdev);
  923. /* Fence driver */
  924. r = radeon_fence_driver_init(rdev);
  925. if (r)
  926. return r;
  927. r = radeon_irq_kms_init(rdev);
  928. if (r)
  929. return r;
  930. /* Memory manager */
  931. r = radeon_bo_init(rdev);
  932. if (r)
  933. return r;
  934. r = rs600_gart_init(rdev);
  935. if (r)
  936. return r;
  937. rs600_set_safe_registers(rdev);
  938. rdev->accel_working = true;
  939. r = rs600_startup(rdev);
  940. if (r) {
  941. /* Somethings want wront with the accel init stop accel */
  942. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  943. r100_cp_fini(rdev);
  944. radeon_wb_fini(rdev);
  945. radeon_ib_pool_fini(rdev);
  946. rs600_gart_fini(rdev);
  947. radeon_irq_kms_fini(rdev);
  948. rdev->accel_working = false;
  949. }
  950. return 0;
  951. }