radeon_kms.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm_sarea.h"
  30. #include "radeon.h"
  31. #include "radeon_drm.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. /**
  35. * radeon_driver_unload_kms - Main unload function for KMS.
  36. *
  37. * @dev: drm dev pointer
  38. *
  39. * This is the main unload function for KMS (all asics).
  40. * It calls radeon_modeset_fini() to tear down the
  41. * displays, and radeon_device_fini() to tear down
  42. * the rest of the device (CP, writeback, etc.).
  43. * Returns 0 on success.
  44. */
  45. int radeon_driver_unload_kms(struct drm_device *dev)
  46. {
  47. struct radeon_device *rdev = dev->dev_private;
  48. if (rdev == NULL)
  49. return 0;
  50. radeon_modeset_fini(rdev);
  51. radeon_device_fini(rdev);
  52. kfree(rdev);
  53. dev->dev_private = NULL;
  54. return 0;
  55. }
  56. /**
  57. * radeon_driver_load_kms - Main load function for KMS.
  58. *
  59. * @dev: drm dev pointer
  60. * @flags: device flags
  61. *
  62. * This is the main load function for KMS (all asics).
  63. * It calls radeon_device_init() to set up the non-display
  64. * parts of the chip (asic init, CP, writeback, etc.), and
  65. * radeon_modeset_init() to set up the display parts
  66. * (crtcs, encoders, hotplug detect, etc.).
  67. * Returns 0 on success, error on failure.
  68. */
  69. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  70. {
  71. struct radeon_device *rdev;
  72. int r, acpi_status;
  73. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  74. if (rdev == NULL) {
  75. return -ENOMEM;
  76. }
  77. dev->dev_private = (void *)rdev;
  78. /* update BUS flag */
  79. if (drm_pci_device_is_agp(dev)) {
  80. flags |= RADEON_IS_AGP;
  81. } else if (pci_is_pcie(dev->pdev)) {
  82. flags |= RADEON_IS_PCIE;
  83. } else {
  84. flags |= RADEON_IS_PCI;
  85. }
  86. /* radeon_device_init should report only fatal error
  87. * like memory allocation failure or iomapping failure,
  88. * or memory manager initialization failure, it must
  89. * properly initialize the GPU MC controller and permit
  90. * VRAM allocation
  91. */
  92. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  93. if (r) {
  94. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  95. goto out;
  96. }
  97. /* Call ACPI methods */
  98. acpi_status = radeon_acpi_init(rdev);
  99. if (acpi_status)
  100. dev_dbg(&dev->pdev->dev, "Error during ACPI methods call\n");
  101. /* Again modeset_init should fail only on fatal error
  102. * otherwise it should provide enough functionalities
  103. * for shadowfb to run
  104. */
  105. r = radeon_modeset_init(rdev);
  106. if (r)
  107. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  108. out:
  109. if (r)
  110. radeon_driver_unload_kms(dev);
  111. return r;
  112. }
  113. /**
  114. * radeon_set_filp_rights - Set filp right.
  115. *
  116. * @dev: drm dev pointer
  117. * @owner: drm file
  118. * @applier: drm file
  119. * @value: value
  120. *
  121. * Sets the filp rights for the device (all asics).
  122. */
  123. static void radeon_set_filp_rights(struct drm_device *dev,
  124. struct drm_file **owner,
  125. struct drm_file *applier,
  126. uint32_t *value)
  127. {
  128. mutex_lock(&dev->struct_mutex);
  129. if (*value == 1) {
  130. /* wants rights */
  131. if (!*owner)
  132. *owner = applier;
  133. } else if (*value == 0) {
  134. /* revokes rights */
  135. if (*owner == applier)
  136. *owner = NULL;
  137. }
  138. *value = *owner == applier ? 1 : 0;
  139. mutex_unlock(&dev->struct_mutex);
  140. }
  141. /*
  142. * Userspace get information ioctl
  143. */
  144. /**
  145. * radeon_info_ioctl - answer a device specific request.
  146. *
  147. * @rdev: radeon device pointer
  148. * @data: request object
  149. * @filp: drm filp
  150. *
  151. * This function is used to pass device specific parameters to the userspace
  152. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  153. * etc. (all asics).
  154. * Returns 0 on success, -EINVAL on failure.
  155. */
  156. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  157. {
  158. struct radeon_device *rdev = dev->dev_private;
  159. struct drm_radeon_info *info;
  160. struct radeon_mode_info *minfo = &rdev->mode_info;
  161. uint32_t *value_ptr;
  162. uint32_t value;
  163. struct drm_crtc *crtc;
  164. int i, found;
  165. info = data;
  166. value_ptr = (uint32_t *)((unsigned long)info->value);
  167. if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value)))
  168. return -EFAULT;
  169. switch (info->request) {
  170. case RADEON_INFO_DEVICE_ID:
  171. value = dev->pci_device;
  172. break;
  173. case RADEON_INFO_NUM_GB_PIPES:
  174. value = rdev->num_gb_pipes;
  175. break;
  176. case RADEON_INFO_NUM_Z_PIPES:
  177. value = rdev->num_z_pipes;
  178. break;
  179. case RADEON_INFO_ACCEL_WORKING:
  180. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  181. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  182. value = false;
  183. else
  184. value = rdev->accel_working;
  185. break;
  186. case RADEON_INFO_CRTC_FROM_ID:
  187. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  188. crtc = (struct drm_crtc *)minfo->crtcs[i];
  189. if (crtc && crtc->base.id == value) {
  190. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  191. value = radeon_crtc->crtc_id;
  192. found = 1;
  193. break;
  194. }
  195. }
  196. if (!found) {
  197. DRM_DEBUG_KMS("unknown crtc id %d\n", value);
  198. return -EINVAL;
  199. }
  200. break;
  201. case RADEON_INFO_ACCEL_WORKING2:
  202. value = rdev->accel_working;
  203. break;
  204. case RADEON_INFO_TILING_CONFIG:
  205. if (rdev->family >= CHIP_TAHITI)
  206. value = rdev->config.si.tile_config;
  207. else if (rdev->family >= CHIP_CAYMAN)
  208. value = rdev->config.cayman.tile_config;
  209. else if (rdev->family >= CHIP_CEDAR)
  210. value = rdev->config.evergreen.tile_config;
  211. else if (rdev->family >= CHIP_RV770)
  212. value = rdev->config.rv770.tile_config;
  213. else if (rdev->family >= CHIP_R600)
  214. value = rdev->config.r600.tile_config;
  215. else {
  216. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  217. return -EINVAL;
  218. }
  219. break;
  220. case RADEON_INFO_WANT_HYPERZ:
  221. /* The "value" here is both an input and output parameter.
  222. * If the input value is 1, filp requests hyper-z access.
  223. * If the input value is 0, filp revokes its hyper-z access.
  224. *
  225. * When returning, the value is 1 if filp owns hyper-z access,
  226. * 0 otherwise. */
  227. if (value >= 2) {
  228. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
  229. return -EINVAL;
  230. }
  231. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
  232. break;
  233. case RADEON_INFO_WANT_CMASK:
  234. /* The same logic as Hyper-Z. */
  235. if (value >= 2) {
  236. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
  237. return -EINVAL;
  238. }
  239. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
  240. break;
  241. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  242. /* return clock value in KHz */
  243. value = rdev->clock.spll.reference_freq * 10;
  244. break;
  245. case RADEON_INFO_NUM_BACKENDS:
  246. if (rdev->family >= CHIP_TAHITI)
  247. value = rdev->config.si.max_backends_per_se *
  248. rdev->config.si.max_shader_engines;
  249. else if (rdev->family >= CHIP_CAYMAN)
  250. value = rdev->config.cayman.max_backends_per_se *
  251. rdev->config.cayman.max_shader_engines;
  252. else if (rdev->family >= CHIP_CEDAR)
  253. value = rdev->config.evergreen.max_backends;
  254. else if (rdev->family >= CHIP_RV770)
  255. value = rdev->config.rv770.max_backends;
  256. else if (rdev->family >= CHIP_R600)
  257. value = rdev->config.r600.max_backends;
  258. else {
  259. return -EINVAL;
  260. }
  261. break;
  262. case RADEON_INFO_NUM_TILE_PIPES:
  263. if (rdev->family >= CHIP_TAHITI)
  264. value = rdev->config.si.max_tile_pipes;
  265. else if (rdev->family >= CHIP_CAYMAN)
  266. value = rdev->config.cayman.max_tile_pipes;
  267. else if (rdev->family >= CHIP_CEDAR)
  268. value = rdev->config.evergreen.max_tile_pipes;
  269. else if (rdev->family >= CHIP_RV770)
  270. value = rdev->config.rv770.max_tile_pipes;
  271. else if (rdev->family >= CHIP_R600)
  272. value = rdev->config.r600.max_tile_pipes;
  273. else {
  274. return -EINVAL;
  275. }
  276. break;
  277. case RADEON_INFO_FUSION_GART_WORKING:
  278. value = 1;
  279. break;
  280. case RADEON_INFO_BACKEND_MAP:
  281. if (rdev->family >= CHIP_TAHITI)
  282. value = rdev->config.si.backend_map;
  283. else if (rdev->family >= CHIP_CAYMAN)
  284. value = rdev->config.cayman.backend_map;
  285. else if (rdev->family >= CHIP_CEDAR)
  286. value = rdev->config.evergreen.backend_map;
  287. else if (rdev->family >= CHIP_RV770)
  288. value = rdev->config.rv770.backend_map;
  289. else if (rdev->family >= CHIP_R600)
  290. value = rdev->config.r600.backend_map;
  291. else {
  292. return -EINVAL;
  293. }
  294. break;
  295. case RADEON_INFO_VA_START:
  296. /* this is where we report if vm is supported or not */
  297. if (rdev->family < CHIP_CAYMAN)
  298. return -EINVAL;
  299. value = RADEON_VA_RESERVED_SIZE;
  300. break;
  301. case RADEON_INFO_IB_VM_MAX_SIZE:
  302. /* this is where we report if vm is supported or not */
  303. if (rdev->family < CHIP_CAYMAN)
  304. return -EINVAL;
  305. value = RADEON_IB_VM_MAX_SIZE;
  306. break;
  307. case RADEON_INFO_MAX_PIPES:
  308. if (rdev->family >= CHIP_TAHITI)
  309. value = rdev->config.si.max_cu_per_sh;
  310. else if (rdev->family >= CHIP_CAYMAN)
  311. value = rdev->config.cayman.max_pipes_per_simd;
  312. else if (rdev->family >= CHIP_CEDAR)
  313. value = rdev->config.evergreen.max_pipes;
  314. else if (rdev->family >= CHIP_RV770)
  315. value = rdev->config.rv770.max_pipes;
  316. else if (rdev->family >= CHIP_R600)
  317. value = rdev->config.r600.max_pipes;
  318. else {
  319. return -EINVAL;
  320. }
  321. break;
  322. default:
  323. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  324. return -EINVAL;
  325. }
  326. if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
  327. DRM_ERROR("copy_to_user\n");
  328. return -EFAULT;
  329. }
  330. return 0;
  331. }
  332. /*
  333. * Outdated mess for old drm with Xorg being in charge (void function now).
  334. */
  335. /**
  336. * radeon_driver_firstopen_kms - drm callback for first open
  337. *
  338. * @dev: drm dev pointer
  339. *
  340. * Nothing to be done for KMS (all asics).
  341. * Returns 0 on success.
  342. */
  343. int radeon_driver_firstopen_kms(struct drm_device *dev)
  344. {
  345. return 0;
  346. }
  347. /**
  348. * radeon_driver_firstopen_kms - drm callback for last close
  349. *
  350. * @dev: drm dev pointer
  351. *
  352. * Switch vga switcheroo state after last close (all asics).
  353. */
  354. void radeon_driver_lastclose_kms(struct drm_device *dev)
  355. {
  356. vga_switcheroo_process_delayed_switch();
  357. }
  358. /**
  359. * radeon_driver_open_kms - drm callback for open
  360. *
  361. * @dev: drm dev pointer
  362. * @file_priv: drm file
  363. *
  364. * On device open, init vm on cayman+ (all asics).
  365. * Returns 0 on success, error on failure.
  366. */
  367. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  368. {
  369. struct radeon_device *rdev = dev->dev_private;
  370. file_priv->driver_priv = NULL;
  371. /* new gpu have virtual address space support */
  372. if (rdev->family >= CHIP_CAYMAN) {
  373. struct radeon_fpriv *fpriv;
  374. int r;
  375. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  376. if (unlikely(!fpriv)) {
  377. return -ENOMEM;
  378. }
  379. r = radeon_vm_init(rdev, &fpriv->vm);
  380. if (r) {
  381. radeon_vm_fini(rdev, &fpriv->vm);
  382. kfree(fpriv);
  383. return r;
  384. }
  385. file_priv->driver_priv = fpriv;
  386. }
  387. return 0;
  388. }
  389. /**
  390. * radeon_driver_postclose_kms - drm callback for post close
  391. *
  392. * @dev: drm dev pointer
  393. * @file_priv: drm file
  394. *
  395. * On device post close, tear down vm on cayman+ (all asics).
  396. */
  397. void radeon_driver_postclose_kms(struct drm_device *dev,
  398. struct drm_file *file_priv)
  399. {
  400. struct radeon_device *rdev = dev->dev_private;
  401. /* new gpu have virtual address space support */
  402. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  403. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  404. radeon_vm_fini(rdev, &fpriv->vm);
  405. kfree(fpriv);
  406. file_priv->driver_priv = NULL;
  407. }
  408. }
  409. /**
  410. * radeon_driver_preclose_kms - drm callback for pre close
  411. *
  412. * @dev: drm dev pointer
  413. * @file_priv: drm file
  414. *
  415. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  416. * (all asics).
  417. */
  418. void radeon_driver_preclose_kms(struct drm_device *dev,
  419. struct drm_file *file_priv)
  420. {
  421. struct radeon_device *rdev = dev->dev_private;
  422. if (rdev->hyperz_filp == file_priv)
  423. rdev->hyperz_filp = NULL;
  424. if (rdev->cmask_filp == file_priv)
  425. rdev->cmask_filp = NULL;
  426. }
  427. /*
  428. * VBlank related functions.
  429. */
  430. /**
  431. * radeon_get_vblank_counter_kms - get frame count
  432. *
  433. * @dev: drm dev pointer
  434. * @crtc: crtc to get the frame count from
  435. *
  436. * Gets the frame count on the requested crtc (all asics).
  437. * Returns frame count on success, -EINVAL on failure.
  438. */
  439. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  440. {
  441. struct radeon_device *rdev = dev->dev_private;
  442. if (crtc < 0 || crtc >= rdev->num_crtc) {
  443. DRM_ERROR("Invalid crtc %d\n", crtc);
  444. return -EINVAL;
  445. }
  446. return radeon_get_vblank_counter(rdev, crtc);
  447. }
  448. /**
  449. * radeon_enable_vblank_kms - enable vblank interrupt
  450. *
  451. * @dev: drm dev pointer
  452. * @crtc: crtc to enable vblank interrupt for
  453. *
  454. * Enable the interrupt on the requested crtc (all asics).
  455. * Returns 0 on success, -EINVAL on failure.
  456. */
  457. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  458. {
  459. struct radeon_device *rdev = dev->dev_private;
  460. unsigned long irqflags;
  461. int r;
  462. if (crtc < 0 || crtc >= rdev->num_crtc) {
  463. DRM_ERROR("Invalid crtc %d\n", crtc);
  464. return -EINVAL;
  465. }
  466. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  467. rdev->irq.crtc_vblank_int[crtc] = true;
  468. r = radeon_irq_set(rdev);
  469. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  470. return r;
  471. }
  472. /**
  473. * radeon_disable_vblank_kms - disable vblank interrupt
  474. *
  475. * @dev: drm dev pointer
  476. * @crtc: crtc to disable vblank interrupt for
  477. *
  478. * Disable the interrupt on the requested crtc (all asics).
  479. */
  480. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  481. {
  482. struct radeon_device *rdev = dev->dev_private;
  483. unsigned long irqflags;
  484. if (crtc < 0 || crtc >= rdev->num_crtc) {
  485. DRM_ERROR("Invalid crtc %d\n", crtc);
  486. return;
  487. }
  488. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  489. rdev->irq.crtc_vblank_int[crtc] = false;
  490. radeon_irq_set(rdev);
  491. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  492. }
  493. /**
  494. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  495. *
  496. * @dev: drm dev pointer
  497. * @crtc: crtc to get the timestamp for
  498. * @max_error: max error
  499. * @vblank_time: time value
  500. * @flags: flags passed to the driver
  501. *
  502. * Gets the timestamp on the requested crtc based on the
  503. * scanout position. (all asics).
  504. * Returns postive status flags on success, negative error on failure.
  505. */
  506. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  507. int *max_error,
  508. struct timeval *vblank_time,
  509. unsigned flags)
  510. {
  511. struct drm_crtc *drmcrtc;
  512. struct radeon_device *rdev = dev->dev_private;
  513. if (crtc < 0 || crtc >= dev->num_crtcs) {
  514. DRM_ERROR("Invalid crtc %d\n", crtc);
  515. return -EINVAL;
  516. }
  517. /* Get associated drm_crtc: */
  518. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  519. /* Helper routine in DRM core does all the work: */
  520. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  521. vblank_time, flags,
  522. drmcrtc);
  523. }
  524. /*
  525. * IOCTL.
  526. */
  527. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  528. struct drm_file *file_priv)
  529. {
  530. /* Not valid in KMS. */
  531. return -EINVAL;
  532. }
  533. #define KMS_INVALID_IOCTL(name) \
  534. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  535. { \
  536. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  537. return -EINVAL; \
  538. }
  539. /*
  540. * All these ioctls are invalid in kms world.
  541. */
  542. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  543. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  544. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  545. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  546. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  547. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  548. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  549. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  550. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  551. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  552. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  553. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  554. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  555. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  556. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  557. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  558. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  559. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  560. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  561. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  562. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  563. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  564. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  565. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  566. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  567. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  568. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  569. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  570. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  571. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  572. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  573. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  574. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  575. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  576. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  577. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  578. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  579. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  580. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  581. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  582. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  583. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  584. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  585. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  586. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  587. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  588. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  589. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  590. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  591. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  592. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  593. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  594. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  595. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  596. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  597. /* KMS */
  598. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  599. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  600. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  601. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  602. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  603. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  604. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  605. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  606. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  607. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  608. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  609. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  610. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  611. };
  612. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);