radeon_gart.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon_drm.h"
  30. #include "radeon.h"
  31. #include "radeon_reg.h"
  32. /*
  33. * GART
  34. * The GART (Graphics Aperture Remapping Table) is an aperture
  35. * in the GPU's address space. System pages can be mapped into
  36. * the aperture and look like contiguous pages from the GPU's
  37. * perspective. A page table maps the pages in the aperture
  38. * to the actual backing pages in system memory.
  39. *
  40. * Radeon GPUs support both an internal GART, as described above,
  41. * and AGP. AGP works similarly, but the GART table is configured
  42. * and maintained by the northbridge rather than the driver.
  43. * Radeon hw has a separate AGP aperture that is programmed to
  44. * point to the AGP aperture provided by the northbridge and the
  45. * requests are passed through to the northbridge aperture.
  46. * Both AGP and internal GART can be used at the same time, however
  47. * that is not currently supported by the driver.
  48. *
  49. * This file handles the common internal GART management.
  50. */
  51. /*
  52. * Common GART table functions.
  53. */
  54. /**
  55. * radeon_gart_table_ram_alloc - allocate system ram for gart page table
  56. *
  57. * @rdev: radeon_device pointer
  58. *
  59. * Allocate system memory for GART page table
  60. * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
  61. * gart table to be in system memory.
  62. * Returns 0 for success, -ENOMEM for failure.
  63. */
  64. int radeon_gart_table_ram_alloc(struct radeon_device *rdev)
  65. {
  66. void *ptr;
  67. ptr = pci_alloc_consistent(rdev->pdev, rdev->gart.table_size,
  68. &rdev->gart.table_addr);
  69. if (ptr == NULL) {
  70. return -ENOMEM;
  71. }
  72. #ifdef CONFIG_X86
  73. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
  74. rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  75. set_memory_uc((unsigned long)ptr,
  76. rdev->gart.table_size >> PAGE_SHIFT);
  77. }
  78. #endif
  79. rdev->gart.ptr = ptr;
  80. memset((void *)rdev->gart.ptr, 0, rdev->gart.table_size);
  81. return 0;
  82. }
  83. /**
  84. * radeon_gart_table_ram_free - free system ram for gart page table
  85. *
  86. * @rdev: radeon_device pointer
  87. *
  88. * Free system memory for GART page table
  89. * (r1xx-r3xx, non-pcie r4xx, rs400). These asics require the
  90. * gart table to be in system memory.
  91. */
  92. void radeon_gart_table_ram_free(struct radeon_device *rdev)
  93. {
  94. if (rdev->gart.ptr == NULL) {
  95. return;
  96. }
  97. #ifdef CONFIG_X86
  98. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
  99. rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  100. set_memory_wb((unsigned long)rdev->gart.ptr,
  101. rdev->gart.table_size >> PAGE_SHIFT);
  102. }
  103. #endif
  104. pci_free_consistent(rdev->pdev, rdev->gart.table_size,
  105. (void *)rdev->gart.ptr,
  106. rdev->gart.table_addr);
  107. rdev->gart.ptr = NULL;
  108. rdev->gart.table_addr = 0;
  109. }
  110. /**
  111. * radeon_gart_table_vram_alloc - allocate vram for gart page table
  112. *
  113. * @rdev: radeon_device pointer
  114. *
  115. * Allocate video memory for GART page table
  116. * (pcie r4xx, r5xx+). These asics require the
  117. * gart table to be in video memory.
  118. * Returns 0 for success, error for failure.
  119. */
  120. int radeon_gart_table_vram_alloc(struct radeon_device *rdev)
  121. {
  122. int r;
  123. if (rdev->gart.robj == NULL) {
  124. r = radeon_bo_create(rdev, rdev->gart.table_size,
  125. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  126. NULL, &rdev->gart.robj);
  127. if (r) {
  128. return r;
  129. }
  130. }
  131. return 0;
  132. }
  133. /**
  134. * radeon_gart_table_vram_pin - pin gart page table in vram
  135. *
  136. * @rdev: radeon_device pointer
  137. *
  138. * Pin the GART page table in vram so it will not be moved
  139. * by the memory manager (pcie r4xx, r5xx+). These asics require the
  140. * gart table to be in video memory.
  141. * Returns 0 for success, error for failure.
  142. */
  143. int radeon_gart_table_vram_pin(struct radeon_device *rdev)
  144. {
  145. uint64_t gpu_addr;
  146. int r;
  147. r = radeon_bo_reserve(rdev->gart.robj, false);
  148. if (unlikely(r != 0))
  149. return r;
  150. r = radeon_bo_pin(rdev->gart.robj,
  151. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  152. if (r) {
  153. radeon_bo_unreserve(rdev->gart.robj);
  154. return r;
  155. }
  156. r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr);
  157. if (r)
  158. radeon_bo_unpin(rdev->gart.robj);
  159. radeon_bo_unreserve(rdev->gart.robj);
  160. rdev->gart.table_addr = gpu_addr;
  161. return r;
  162. }
  163. /**
  164. * radeon_gart_table_vram_unpin - unpin gart page table in vram
  165. *
  166. * @rdev: radeon_device pointer
  167. *
  168. * Unpin the GART page table in vram (pcie r4xx, r5xx+).
  169. * These asics require the gart table to be in video memory.
  170. */
  171. void radeon_gart_table_vram_unpin(struct radeon_device *rdev)
  172. {
  173. int r;
  174. if (rdev->gart.robj == NULL) {
  175. return;
  176. }
  177. r = radeon_bo_reserve(rdev->gart.robj, false);
  178. if (likely(r == 0)) {
  179. radeon_bo_kunmap(rdev->gart.robj);
  180. radeon_bo_unpin(rdev->gart.robj);
  181. radeon_bo_unreserve(rdev->gart.robj);
  182. rdev->gart.ptr = NULL;
  183. }
  184. }
  185. /**
  186. * radeon_gart_table_vram_free - free gart page table vram
  187. *
  188. * @rdev: radeon_device pointer
  189. *
  190. * Free the video memory used for the GART page table
  191. * (pcie r4xx, r5xx+). These asics require the gart table to
  192. * be in video memory.
  193. */
  194. void radeon_gart_table_vram_free(struct radeon_device *rdev)
  195. {
  196. if (rdev->gart.robj == NULL) {
  197. return;
  198. }
  199. radeon_gart_table_vram_unpin(rdev);
  200. radeon_bo_unref(&rdev->gart.robj);
  201. }
  202. /*
  203. * Common gart functions.
  204. */
  205. /**
  206. * radeon_gart_unbind - unbind pages from the gart page table
  207. *
  208. * @rdev: radeon_device pointer
  209. * @offset: offset into the GPU's gart aperture
  210. * @pages: number of pages to unbind
  211. *
  212. * Unbinds the requested pages from the gart page table and
  213. * replaces them with the dummy page (all asics).
  214. */
  215. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  216. int pages)
  217. {
  218. unsigned t;
  219. unsigned p;
  220. int i, j;
  221. u64 page_base;
  222. if (!rdev->gart.ready) {
  223. WARN(1, "trying to unbind memory from uninitialized GART !\n");
  224. return;
  225. }
  226. t = offset / RADEON_GPU_PAGE_SIZE;
  227. p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  228. for (i = 0; i < pages; i++, p++) {
  229. if (rdev->gart.pages[p]) {
  230. rdev->gart.pages[p] = NULL;
  231. rdev->gart.pages_addr[p] = rdev->dummy_page.addr;
  232. page_base = rdev->gart.pages_addr[p];
  233. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  234. if (rdev->gart.ptr) {
  235. radeon_gart_set_page(rdev, t, page_base);
  236. }
  237. page_base += RADEON_GPU_PAGE_SIZE;
  238. }
  239. }
  240. }
  241. mb();
  242. radeon_gart_tlb_flush(rdev);
  243. }
  244. /**
  245. * radeon_gart_bind - bind pages into the gart page table
  246. *
  247. * @rdev: radeon_device pointer
  248. * @offset: offset into the GPU's gart aperture
  249. * @pages: number of pages to bind
  250. * @pagelist: pages to bind
  251. * @dma_addr: DMA addresses of pages
  252. *
  253. * Binds the requested pages to the gart page table
  254. * (all asics).
  255. * Returns 0 for success, -EINVAL for failure.
  256. */
  257. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  258. int pages, struct page **pagelist, dma_addr_t *dma_addr)
  259. {
  260. unsigned t;
  261. unsigned p;
  262. uint64_t page_base;
  263. int i, j;
  264. if (!rdev->gart.ready) {
  265. WARN(1, "trying to bind memory to uninitialized GART !\n");
  266. return -EINVAL;
  267. }
  268. t = offset / RADEON_GPU_PAGE_SIZE;
  269. p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
  270. for (i = 0; i < pages; i++, p++) {
  271. rdev->gart.pages_addr[p] = dma_addr[i];
  272. rdev->gart.pages[p] = pagelist[i];
  273. if (rdev->gart.ptr) {
  274. page_base = rdev->gart.pages_addr[p];
  275. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  276. radeon_gart_set_page(rdev, t, page_base);
  277. page_base += RADEON_GPU_PAGE_SIZE;
  278. }
  279. }
  280. }
  281. mb();
  282. radeon_gart_tlb_flush(rdev);
  283. return 0;
  284. }
  285. /**
  286. * radeon_gart_restore - bind all pages in the gart page table
  287. *
  288. * @rdev: radeon_device pointer
  289. *
  290. * Binds all pages in the gart page table (all asics).
  291. * Used to rebuild the gart table on device startup or resume.
  292. */
  293. void radeon_gart_restore(struct radeon_device *rdev)
  294. {
  295. int i, j, t;
  296. u64 page_base;
  297. if (!rdev->gart.ptr) {
  298. return;
  299. }
  300. for (i = 0, t = 0; i < rdev->gart.num_cpu_pages; i++) {
  301. page_base = rdev->gart.pages_addr[i];
  302. for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
  303. radeon_gart_set_page(rdev, t, page_base);
  304. page_base += RADEON_GPU_PAGE_SIZE;
  305. }
  306. }
  307. mb();
  308. radeon_gart_tlb_flush(rdev);
  309. }
  310. /**
  311. * radeon_gart_init - init the driver info for managing the gart
  312. *
  313. * @rdev: radeon_device pointer
  314. *
  315. * Allocate the dummy page and init the gart driver info (all asics).
  316. * Returns 0 for success, error for failure.
  317. */
  318. int radeon_gart_init(struct radeon_device *rdev)
  319. {
  320. int r, i;
  321. if (rdev->gart.pages) {
  322. return 0;
  323. }
  324. /* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */
  325. if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) {
  326. DRM_ERROR("Page size is smaller than GPU page size!\n");
  327. return -EINVAL;
  328. }
  329. r = radeon_dummy_page_init(rdev);
  330. if (r)
  331. return r;
  332. /* Compute table size */
  333. rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE;
  334. rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE;
  335. DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
  336. rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages);
  337. /* Allocate pages table */
  338. rdev->gart.pages = kzalloc(sizeof(void *) * rdev->gart.num_cpu_pages,
  339. GFP_KERNEL);
  340. if (rdev->gart.pages == NULL) {
  341. radeon_gart_fini(rdev);
  342. return -ENOMEM;
  343. }
  344. rdev->gart.pages_addr = kzalloc(sizeof(dma_addr_t) *
  345. rdev->gart.num_cpu_pages, GFP_KERNEL);
  346. if (rdev->gart.pages_addr == NULL) {
  347. radeon_gart_fini(rdev);
  348. return -ENOMEM;
  349. }
  350. /* set GART entry to point to the dummy page by default */
  351. for (i = 0; i < rdev->gart.num_cpu_pages; i++) {
  352. rdev->gart.pages_addr[i] = rdev->dummy_page.addr;
  353. }
  354. return 0;
  355. }
  356. /**
  357. * radeon_gart_fini - tear down the driver info for managing the gart
  358. *
  359. * @rdev: radeon_device pointer
  360. *
  361. * Tear down the gart driver info and free the dummy page (all asics).
  362. */
  363. void radeon_gart_fini(struct radeon_device *rdev)
  364. {
  365. if (rdev->gart.pages && rdev->gart.pages_addr && rdev->gart.ready) {
  366. /* unbind pages */
  367. radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages);
  368. }
  369. rdev->gart.ready = false;
  370. kfree(rdev->gart.pages);
  371. kfree(rdev->gart.pages_addr);
  372. rdev->gart.pages = NULL;
  373. rdev->gart.pages_addr = NULL;
  374. radeon_dummy_page_fini(rdev);
  375. }
  376. /*
  377. * GPUVM
  378. * GPUVM is similar to the legacy gart on older asics, however
  379. * rather than there being a single global gart table
  380. * for the entire GPU, there are multiple VM page tables active
  381. * at any given time. The VM page tables can contain a mix
  382. * vram pages and system memory pages and system memory pages
  383. * can be mapped as snooped (cached system pages) or unsnooped
  384. * (uncached system pages).
  385. * Each VM has an ID associated with it and there is a page table
  386. * associated with each VMID. When execting a command buffer,
  387. * the kernel tells the the ring what VMID to use for that command
  388. * buffer. VMIDs are allocated dynamically as commands are submitted.
  389. * The userspace drivers maintain their own address space and the kernel
  390. * sets up their pages tables accordingly when they submit their
  391. * command buffers and a VMID is assigned.
  392. * Cayman/Trinity support up to 8 active VMs at any given time;
  393. * SI supports 16.
  394. */
  395. /*
  396. * vm helpers
  397. *
  398. * TODO bind a default page at vm initialization for default address
  399. */
  400. /**
  401. * radeon_vm_manager_init - init the vm manager
  402. *
  403. * @rdev: radeon_device pointer
  404. *
  405. * Init the vm manager (cayman+).
  406. * Returns 0 for success, error for failure.
  407. */
  408. int radeon_vm_manager_init(struct radeon_device *rdev)
  409. {
  410. struct radeon_vm *vm;
  411. struct radeon_bo_va *bo_va;
  412. int r;
  413. if (!rdev->vm_manager.enabled) {
  414. /* mark first vm as always in use, it's the system one */
  415. /* allocate enough for 2 full VM pts */
  416. r = radeon_sa_bo_manager_init(rdev, &rdev->vm_manager.sa_manager,
  417. rdev->vm_manager.max_pfn * 8 * 2,
  418. RADEON_GEM_DOMAIN_VRAM);
  419. if (r) {
  420. dev_err(rdev->dev, "failed to allocate vm bo (%dKB)\n",
  421. (rdev->vm_manager.max_pfn * 8) >> 10);
  422. return r;
  423. }
  424. r = rdev->vm_manager.funcs->init(rdev);
  425. if (r)
  426. return r;
  427. rdev->vm_manager.enabled = true;
  428. r = radeon_sa_bo_manager_start(rdev, &rdev->vm_manager.sa_manager);
  429. if (r)
  430. return r;
  431. }
  432. /* restore page table */
  433. list_for_each_entry(vm, &rdev->vm_manager.lru_vm, list) {
  434. if (vm->id == -1)
  435. continue;
  436. list_for_each_entry(bo_va, &vm->va, vm_list) {
  437. struct ttm_mem_reg *mem = NULL;
  438. if (bo_va->valid)
  439. mem = &bo_va->bo->tbo.mem;
  440. bo_va->valid = false;
  441. r = radeon_vm_bo_update_pte(rdev, vm, bo_va->bo, mem);
  442. if (r) {
  443. DRM_ERROR("Failed to update pte for vm %d!\n", vm->id);
  444. }
  445. }
  446. r = rdev->vm_manager.funcs->bind(rdev, vm, vm->id);
  447. if (r) {
  448. DRM_ERROR("Failed to bind vm %d!\n", vm->id);
  449. }
  450. }
  451. return 0;
  452. }
  453. /* global mutex must be lock */
  454. /**
  455. * radeon_vm_unbind_locked - unbind a specific vm
  456. *
  457. * @rdev: radeon_device pointer
  458. * @vm: vm to unbind
  459. *
  460. * Unbind the requested vm (cayman+).
  461. * Wait for use of the VM to finish, then unbind the page table,
  462. * and free the page table memory.
  463. */
  464. static void radeon_vm_unbind_locked(struct radeon_device *rdev,
  465. struct radeon_vm *vm)
  466. {
  467. struct radeon_bo_va *bo_va;
  468. if (vm->id == -1) {
  469. return;
  470. }
  471. /* wait for vm use to end */
  472. while (vm->fence) {
  473. int r;
  474. r = radeon_fence_wait(vm->fence, false);
  475. if (r)
  476. DRM_ERROR("error while waiting for fence: %d\n", r);
  477. if (r == -EDEADLK) {
  478. mutex_unlock(&rdev->vm_manager.lock);
  479. r = radeon_gpu_reset(rdev);
  480. mutex_lock(&rdev->vm_manager.lock);
  481. if (!r)
  482. continue;
  483. }
  484. break;
  485. }
  486. radeon_fence_unref(&vm->fence);
  487. /* hw unbind */
  488. rdev->vm_manager.funcs->unbind(rdev, vm);
  489. rdev->vm_manager.use_bitmap &= ~(1 << vm->id);
  490. list_del_init(&vm->list);
  491. vm->id = -1;
  492. radeon_sa_bo_free(rdev, &vm->sa_bo, NULL);
  493. vm->pt = NULL;
  494. list_for_each_entry(bo_va, &vm->va, vm_list) {
  495. bo_va->valid = false;
  496. }
  497. }
  498. /**
  499. * radeon_vm_manager_fini - tear down the vm manager
  500. *
  501. * @rdev: radeon_device pointer
  502. *
  503. * Tear down the VM manager (cayman+).
  504. */
  505. void radeon_vm_manager_fini(struct radeon_device *rdev)
  506. {
  507. struct radeon_vm *vm, *tmp;
  508. if (!rdev->vm_manager.enabled)
  509. return;
  510. mutex_lock(&rdev->vm_manager.lock);
  511. /* unbind all active vm */
  512. list_for_each_entry_safe(vm, tmp, &rdev->vm_manager.lru_vm, list) {
  513. radeon_vm_unbind_locked(rdev, vm);
  514. }
  515. rdev->vm_manager.funcs->fini(rdev);
  516. mutex_unlock(&rdev->vm_manager.lock);
  517. radeon_sa_bo_manager_suspend(rdev, &rdev->vm_manager.sa_manager);
  518. radeon_sa_bo_manager_fini(rdev, &rdev->vm_manager.sa_manager);
  519. rdev->vm_manager.enabled = false;
  520. }
  521. /* global mutex must be locked */
  522. /**
  523. * radeon_vm_unbind - locked version of unbind
  524. *
  525. * @rdev: radeon_device pointer
  526. * @vm: vm to unbind
  527. *
  528. * Locked version that wraps radeon_vm_unbind_locked (cayman+).
  529. */
  530. void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
  531. {
  532. mutex_lock(&vm->mutex);
  533. radeon_vm_unbind_locked(rdev, vm);
  534. mutex_unlock(&vm->mutex);
  535. }
  536. /* global and local mutex must be locked */
  537. /**
  538. * radeon_vm_bind - bind a page table to a VMID
  539. *
  540. * @rdev: radeon_device pointer
  541. * @vm: vm to bind
  542. *
  543. * Bind the requested vm (cayman+).
  544. * Suballocate memory for the page table, allocate a VMID
  545. * and bind the page table to it, and finally start to populate
  546. * the page table.
  547. * Returns 0 for success, error for failure.
  548. */
  549. int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm)
  550. {
  551. struct radeon_vm *vm_evict;
  552. unsigned i;
  553. int id = -1, r;
  554. if (vm == NULL) {
  555. return -EINVAL;
  556. }
  557. if (vm->id != -1) {
  558. /* update lru */
  559. list_del_init(&vm->list);
  560. list_add_tail(&vm->list, &rdev->vm_manager.lru_vm);
  561. return 0;
  562. }
  563. retry:
  564. r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager, &vm->sa_bo,
  565. RADEON_GPU_PAGE_ALIGN(vm->last_pfn * 8),
  566. RADEON_GPU_PAGE_SIZE, false);
  567. if (r) {
  568. if (list_empty(&rdev->vm_manager.lru_vm)) {
  569. return r;
  570. }
  571. vm_evict = list_first_entry(&rdev->vm_manager.lru_vm, struct radeon_vm, list);
  572. radeon_vm_unbind(rdev, vm_evict);
  573. goto retry;
  574. }
  575. vm->pt = radeon_sa_bo_cpu_addr(vm->sa_bo);
  576. vm->pt_gpu_addr = radeon_sa_bo_gpu_addr(vm->sa_bo);
  577. memset(vm->pt, 0, RADEON_GPU_PAGE_ALIGN(vm->last_pfn * 8));
  578. retry_id:
  579. /* search for free vm */
  580. for (i = 0; i < rdev->vm_manager.nvm; i++) {
  581. if (!(rdev->vm_manager.use_bitmap & (1 << i))) {
  582. id = i;
  583. break;
  584. }
  585. }
  586. /* evict vm if necessary */
  587. if (id == -1) {
  588. vm_evict = list_first_entry(&rdev->vm_manager.lru_vm, struct radeon_vm, list);
  589. radeon_vm_unbind(rdev, vm_evict);
  590. goto retry_id;
  591. }
  592. /* do hw bind */
  593. r = rdev->vm_manager.funcs->bind(rdev, vm, id);
  594. if (r) {
  595. radeon_sa_bo_free(rdev, &vm->sa_bo, NULL);
  596. return r;
  597. }
  598. rdev->vm_manager.use_bitmap |= 1 << id;
  599. vm->id = id;
  600. list_add_tail(&vm->list, &rdev->vm_manager.lru_vm);
  601. return radeon_vm_bo_update_pte(rdev, vm, rdev->ring_tmp_bo.bo,
  602. &rdev->ring_tmp_bo.bo->tbo.mem);
  603. }
  604. /* object have to be reserved */
  605. /**
  606. * radeon_vm_bo_add - add a bo to a specific vm
  607. *
  608. * @rdev: radeon_device pointer
  609. * @vm: requested vm
  610. * @bo: radeon buffer object
  611. * @offset: requested offset of the buffer in the VM address space
  612. * @flags: attributes of pages (read/write/valid/etc.)
  613. *
  614. * Add @bo into the requested vm (cayman+).
  615. * Add @bo to the list of bos associated with the vm and validate
  616. * the offset requested within the vm address space.
  617. * Returns 0 for success, error for failure.
  618. */
  619. int radeon_vm_bo_add(struct radeon_device *rdev,
  620. struct radeon_vm *vm,
  621. struct radeon_bo *bo,
  622. uint64_t offset,
  623. uint32_t flags)
  624. {
  625. struct radeon_bo_va *bo_va, *tmp;
  626. struct list_head *head;
  627. uint64_t size = radeon_bo_size(bo), last_offset = 0;
  628. unsigned last_pfn;
  629. bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
  630. if (bo_va == NULL) {
  631. return -ENOMEM;
  632. }
  633. bo_va->vm = vm;
  634. bo_va->bo = bo;
  635. bo_va->soffset = offset;
  636. bo_va->eoffset = offset + size;
  637. bo_va->flags = flags;
  638. bo_va->valid = false;
  639. INIT_LIST_HEAD(&bo_va->bo_list);
  640. INIT_LIST_HEAD(&bo_va->vm_list);
  641. /* make sure object fit at this offset */
  642. if (bo_va->soffset >= bo_va->eoffset) {
  643. kfree(bo_va);
  644. return -EINVAL;
  645. }
  646. last_pfn = bo_va->eoffset / RADEON_GPU_PAGE_SIZE;
  647. if (last_pfn > rdev->vm_manager.max_pfn) {
  648. kfree(bo_va);
  649. dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
  650. last_pfn, rdev->vm_manager.max_pfn);
  651. return -EINVAL;
  652. }
  653. mutex_lock(&vm->mutex);
  654. if (last_pfn > vm->last_pfn) {
  655. /* release mutex and lock in right order */
  656. mutex_unlock(&vm->mutex);
  657. mutex_lock(&rdev->vm_manager.lock);
  658. mutex_lock(&vm->mutex);
  659. /* and check again */
  660. if (last_pfn > vm->last_pfn) {
  661. /* grow va space 32M by 32M */
  662. unsigned align = ((32 << 20) >> 12) - 1;
  663. radeon_vm_unbind_locked(rdev, vm);
  664. vm->last_pfn = (last_pfn + align) & ~align;
  665. }
  666. mutex_unlock(&rdev->vm_manager.lock);
  667. }
  668. head = &vm->va;
  669. last_offset = 0;
  670. list_for_each_entry(tmp, &vm->va, vm_list) {
  671. if (bo_va->soffset >= last_offset && bo_va->eoffset < tmp->soffset) {
  672. /* bo can be added before this one */
  673. break;
  674. }
  675. if (bo_va->soffset >= tmp->soffset && bo_va->soffset < tmp->eoffset) {
  676. /* bo and tmp overlap, invalid offset */
  677. dev_err(rdev->dev, "bo %p va 0x%08X conflict with (bo %p 0x%08X 0x%08X)\n",
  678. bo, (unsigned)bo_va->soffset, tmp->bo,
  679. (unsigned)tmp->soffset, (unsigned)tmp->eoffset);
  680. kfree(bo_va);
  681. mutex_unlock(&vm->mutex);
  682. return -EINVAL;
  683. }
  684. last_offset = tmp->eoffset;
  685. head = &tmp->vm_list;
  686. }
  687. list_add(&bo_va->vm_list, head);
  688. list_add_tail(&bo_va->bo_list, &bo->va);
  689. mutex_unlock(&vm->mutex);
  690. return 0;
  691. }
  692. /**
  693. * radeon_vm_get_addr - get the physical address of the page
  694. *
  695. * @rdev: radeon_device pointer
  696. * @mem: ttm mem
  697. * @pfn: pfn
  698. *
  699. * Look up the physical address of the page that the pte resolves
  700. * to (cayman+).
  701. * Returns the physical address of the page.
  702. */
  703. static u64 radeon_vm_get_addr(struct radeon_device *rdev,
  704. struct ttm_mem_reg *mem,
  705. unsigned pfn)
  706. {
  707. u64 addr = 0;
  708. switch (mem->mem_type) {
  709. case TTM_PL_VRAM:
  710. addr = (mem->start << PAGE_SHIFT);
  711. addr += pfn * RADEON_GPU_PAGE_SIZE;
  712. addr += rdev->vm_manager.vram_base_offset;
  713. break;
  714. case TTM_PL_TT:
  715. /* offset inside page table */
  716. addr = mem->start << PAGE_SHIFT;
  717. addr += pfn * RADEON_GPU_PAGE_SIZE;
  718. addr = addr >> PAGE_SHIFT;
  719. /* page table offset */
  720. addr = rdev->gart.pages_addr[addr];
  721. /* in case cpu page size != gpu page size*/
  722. addr += (pfn * RADEON_GPU_PAGE_SIZE) & (~PAGE_MASK);
  723. break;
  724. default:
  725. break;
  726. }
  727. return addr;
  728. }
  729. /* object have to be reserved & global and local mutex must be locked */
  730. /**
  731. * radeon_vm_bo_update_pte - map a bo into the vm page table
  732. *
  733. * @rdev: radeon_device pointer
  734. * @vm: requested vm
  735. * @bo: radeon buffer object
  736. * @mem: ttm mem
  737. *
  738. * Fill in the page table entries for @bo (cayman+).
  739. * Returns 0 for success, -EINVAL for failure.
  740. */
  741. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  742. struct radeon_vm *vm,
  743. struct radeon_bo *bo,
  744. struct ttm_mem_reg *mem)
  745. {
  746. struct radeon_bo_va *bo_va;
  747. unsigned ngpu_pages, i;
  748. uint64_t addr = 0, pfn;
  749. uint32_t flags;
  750. /* nothing to do if vm isn't bound */
  751. if (vm->id == -1)
  752. return 0;
  753. bo_va = radeon_bo_va(bo, vm);
  754. if (bo_va == NULL) {
  755. dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
  756. return -EINVAL;
  757. }
  758. if (bo_va->valid)
  759. return 0;
  760. ngpu_pages = radeon_bo_ngpu_pages(bo);
  761. bo_va->flags &= ~RADEON_VM_PAGE_VALID;
  762. bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
  763. if (mem) {
  764. if (mem->mem_type != TTM_PL_SYSTEM) {
  765. bo_va->flags |= RADEON_VM_PAGE_VALID;
  766. bo_va->valid = true;
  767. }
  768. if (mem->mem_type == TTM_PL_TT) {
  769. bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
  770. }
  771. }
  772. pfn = bo_va->soffset / RADEON_GPU_PAGE_SIZE;
  773. flags = rdev->vm_manager.funcs->page_flags(rdev, bo_va->vm, bo_va->flags);
  774. for (i = 0, addr = 0; i < ngpu_pages; i++) {
  775. if (mem && bo_va->valid) {
  776. addr = radeon_vm_get_addr(rdev, mem, i);
  777. }
  778. rdev->vm_manager.funcs->set_page(rdev, bo_va->vm, i + pfn, addr, flags);
  779. }
  780. rdev->vm_manager.funcs->tlb_flush(rdev, bo_va->vm);
  781. return 0;
  782. }
  783. /* object have to be reserved */
  784. /**
  785. * radeon_vm_bo_rmv - remove a bo to a specific vm
  786. *
  787. * @rdev: radeon_device pointer
  788. * @vm: requested vm
  789. * @bo: radeon buffer object
  790. *
  791. * Remove @bo from the requested vm (cayman+).
  792. * Remove @bo from the list of bos associated with the vm and
  793. * remove the ptes for @bo in the page table.
  794. * Returns 0 for success.
  795. */
  796. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  797. struct radeon_vm *vm,
  798. struct radeon_bo *bo)
  799. {
  800. struct radeon_bo_va *bo_va;
  801. bo_va = radeon_bo_va(bo, vm);
  802. if (bo_va == NULL)
  803. return 0;
  804. mutex_lock(&rdev->vm_manager.lock);
  805. mutex_lock(&vm->mutex);
  806. radeon_vm_bo_update_pte(rdev, vm, bo, NULL);
  807. mutex_unlock(&rdev->vm_manager.lock);
  808. list_del(&bo_va->vm_list);
  809. mutex_unlock(&vm->mutex);
  810. list_del(&bo_va->bo_list);
  811. kfree(bo_va);
  812. return 0;
  813. }
  814. /**
  815. * radeon_vm_bo_invalidate - mark the bo as invalid
  816. *
  817. * @rdev: radeon_device pointer
  818. * @vm: requested vm
  819. * @bo: radeon buffer object
  820. *
  821. * Mark @bo as invalid (cayman+).
  822. */
  823. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  824. struct radeon_bo *bo)
  825. {
  826. struct radeon_bo_va *bo_va;
  827. BUG_ON(!atomic_read(&bo->tbo.reserved));
  828. list_for_each_entry(bo_va, &bo->va, bo_list) {
  829. bo_va->valid = false;
  830. }
  831. }
  832. /**
  833. * radeon_vm_init - initialize a vm instance
  834. *
  835. * @rdev: radeon_device pointer
  836. * @vm: requested vm
  837. *
  838. * Init @vm (cayman+).
  839. * Map the IB pool and any other shared objects into the VM
  840. * by default as it's used by all VMs.
  841. * Returns 0 for success, error for failure.
  842. */
  843. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
  844. {
  845. int r;
  846. vm->id = -1;
  847. vm->fence = NULL;
  848. mutex_init(&vm->mutex);
  849. INIT_LIST_HEAD(&vm->list);
  850. INIT_LIST_HEAD(&vm->va);
  851. /* SI requires equal sized PTs for all VMs, so always set
  852. * last_pfn to max_pfn. cayman allows variable sized
  853. * pts so we can grow then as needed. Once we switch
  854. * to two level pts we can unify this again.
  855. */
  856. if (rdev->family >= CHIP_TAHITI)
  857. vm->last_pfn = rdev->vm_manager.max_pfn;
  858. else
  859. vm->last_pfn = 0;
  860. /* map the ib pool buffer at 0 in virtual address space, set
  861. * read only
  862. */
  863. r = radeon_vm_bo_add(rdev, vm, rdev->ring_tmp_bo.bo, 0,
  864. RADEON_VM_PAGE_READABLE | RADEON_VM_PAGE_SNOOPED);
  865. return r;
  866. }
  867. /**
  868. * radeon_vm_init - tear down a vm instance
  869. *
  870. * @rdev: radeon_device pointer
  871. * @vm: requested vm
  872. *
  873. * Tear down @vm (cayman+).
  874. * Unbind the VM and remove all bos from the vm bo list
  875. */
  876. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
  877. {
  878. struct radeon_bo_va *bo_va, *tmp;
  879. int r;
  880. mutex_lock(&rdev->vm_manager.lock);
  881. mutex_lock(&vm->mutex);
  882. radeon_vm_unbind_locked(rdev, vm);
  883. mutex_unlock(&rdev->vm_manager.lock);
  884. /* remove all bo */
  885. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  886. if (!r) {
  887. bo_va = radeon_bo_va(rdev->ring_tmp_bo.bo, vm);
  888. list_del_init(&bo_va->bo_list);
  889. list_del_init(&bo_va->vm_list);
  890. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  891. kfree(bo_va);
  892. }
  893. if (!list_empty(&vm->va)) {
  894. dev_err(rdev->dev, "still active bo inside vm\n");
  895. }
  896. list_for_each_entry_safe(bo_va, tmp, &vm->va, vm_list) {
  897. list_del_init(&bo_va->vm_list);
  898. r = radeon_bo_reserve(bo_va->bo, false);
  899. if (!r) {
  900. list_del_init(&bo_va->bo_list);
  901. radeon_bo_unreserve(bo_va->bo);
  902. kfree(bo_va);
  903. }
  904. }
  905. mutex_unlock(&vm->mutex);
  906. }