radeon_asic.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family >= CHIP_R600) {
  121. rdev->pciep_rreg = &r600_pciep_rreg;
  122. rdev->pciep_wreg = &r600_pciep_wreg;
  123. }
  124. }
  125. /* helper to disable agp */
  126. /**
  127. * radeon_agp_disable - AGP disable helper function
  128. *
  129. * @rdev: radeon device pointer
  130. *
  131. * Removes AGP flags and changes the gart callbacks on AGP
  132. * cards when using the internal gart rather than AGP (all asics).
  133. */
  134. void radeon_agp_disable(struct radeon_device *rdev)
  135. {
  136. rdev->flags &= ~RADEON_IS_AGP;
  137. if (rdev->family >= CHIP_R600) {
  138. DRM_INFO("Forcing AGP to PCIE mode\n");
  139. rdev->flags |= RADEON_IS_PCIE;
  140. } else if (rdev->family >= CHIP_RV515 ||
  141. rdev->family == CHIP_RV380 ||
  142. rdev->family == CHIP_RV410 ||
  143. rdev->family == CHIP_R423) {
  144. DRM_INFO("Forcing AGP to PCIE mode\n");
  145. rdev->flags |= RADEON_IS_PCIE;
  146. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  147. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  148. } else {
  149. DRM_INFO("Forcing AGP to PCI mode\n");
  150. rdev->flags |= RADEON_IS_PCI;
  151. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  152. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  153. }
  154. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  155. }
  156. /*
  157. * ASIC
  158. */
  159. static struct radeon_asic r100_asic = {
  160. .init = &r100_init,
  161. .fini = &r100_fini,
  162. .suspend = &r100_suspend,
  163. .resume = &r100_resume,
  164. .vga_set_state = &r100_vga_set_state,
  165. .asic_reset = &r100_asic_reset,
  166. .ioctl_wait_idle = NULL,
  167. .gui_idle = &r100_gui_idle,
  168. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  169. .gart = {
  170. .tlb_flush = &r100_pci_gart_tlb_flush,
  171. .set_page = &r100_pci_gart_set_page,
  172. },
  173. .ring = {
  174. [RADEON_RING_TYPE_GFX_INDEX] = {
  175. .ib_execute = &r100_ring_ib_execute,
  176. .emit_fence = &r100_fence_ring_emit,
  177. .emit_semaphore = &r100_semaphore_ring_emit,
  178. .cs_parse = &r100_cs_parse,
  179. .ring_start = &r100_ring_start,
  180. .ring_test = &r100_ring_test,
  181. .ib_test = &r100_ib_test,
  182. .is_lockup = &r100_gpu_is_lockup,
  183. }
  184. },
  185. .irq = {
  186. .set = &r100_irq_set,
  187. .process = &r100_irq_process,
  188. },
  189. .display = {
  190. .bandwidth_update = &r100_bandwidth_update,
  191. .get_vblank_counter = &r100_get_vblank_counter,
  192. .wait_for_vblank = &r100_wait_for_vblank,
  193. },
  194. .copy = {
  195. .blit = &r100_copy_blit,
  196. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  197. .dma = NULL,
  198. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  199. .copy = &r100_copy_blit,
  200. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  201. },
  202. .surface = {
  203. .set_reg = r100_set_surface_reg,
  204. .clear_reg = r100_clear_surface_reg,
  205. },
  206. .hpd = {
  207. .init = &r100_hpd_init,
  208. .fini = &r100_hpd_fini,
  209. .sense = &r100_hpd_sense,
  210. .set_polarity = &r100_hpd_set_polarity,
  211. },
  212. .pm = {
  213. .misc = &r100_pm_misc,
  214. .prepare = &r100_pm_prepare,
  215. .finish = &r100_pm_finish,
  216. .init_profile = &r100_pm_init_profile,
  217. .get_dynpm_state = &r100_pm_get_dynpm_state,
  218. .get_engine_clock = &radeon_legacy_get_engine_clock,
  219. .set_engine_clock = &radeon_legacy_set_engine_clock,
  220. .get_memory_clock = &radeon_legacy_get_memory_clock,
  221. .set_memory_clock = NULL,
  222. .get_pcie_lanes = NULL,
  223. .set_pcie_lanes = NULL,
  224. .set_clock_gating = &radeon_legacy_set_clock_gating,
  225. },
  226. .pflip = {
  227. .pre_page_flip = &r100_pre_page_flip,
  228. .page_flip = &r100_page_flip,
  229. .post_page_flip = &r100_post_page_flip,
  230. },
  231. };
  232. static struct radeon_asic r200_asic = {
  233. .init = &r100_init,
  234. .fini = &r100_fini,
  235. .suspend = &r100_suspend,
  236. .resume = &r100_resume,
  237. .vga_set_state = &r100_vga_set_state,
  238. .asic_reset = &r100_asic_reset,
  239. .ioctl_wait_idle = NULL,
  240. .gui_idle = &r100_gui_idle,
  241. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  242. .gart = {
  243. .tlb_flush = &r100_pci_gart_tlb_flush,
  244. .set_page = &r100_pci_gart_set_page,
  245. },
  246. .ring = {
  247. [RADEON_RING_TYPE_GFX_INDEX] = {
  248. .ib_execute = &r100_ring_ib_execute,
  249. .emit_fence = &r100_fence_ring_emit,
  250. .emit_semaphore = &r100_semaphore_ring_emit,
  251. .cs_parse = &r100_cs_parse,
  252. .ring_start = &r100_ring_start,
  253. .ring_test = &r100_ring_test,
  254. .ib_test = &r100_ib_test,
  255. .is_lockup = &r100_gpu_is_lockup,
  256. }
  257. },
  258. .irq = {
  259. .set = &r100_irq_set,
  260. .process = &r100_irq_process,
  261. },
  262. .display = {
  263. .bandwidth_update = &r100_bandwidth_update,
  264. .get_vblank_counter = &r100_get_vblank_counter,
  265. .wait_for_vblank = &r100_wait_for_vblank,
  266. },
  267. .copy = {
  268. .blit = &r100_copy_blit,
  269. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  270. .dma = &r200_copy_dma,
  271. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  272. .copy = &r100_copy_blit,
  273. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  274. },
  275. .surface = {
  276. .set_reg = r100_set_surface_reg,
  277. .clear_reg = r100_clear_surface_reg,
  278. },
  279. .hpd = {
  280. .init = &r100_hpd_init,
  281. .fini = &r100_hpd_fini,
  282. .sense = &r100_hpd_sense,
  283. .set_polarity = &r100_hpd_set_polarity,
  284. },
  285. .pm = {
  286. .misc = &r100_pm_misc,
  287. .prepare = &r100_pm_prepare,
  288. .finish = &r100_pm_finish,
  289. .init_profile = &r100_pm_init_profile,
  290. .get_dynpm_state = &r100_pm_get_dynpm_state,
  291. .get_engine_clock = &radeon_legacy_get_engine_clock,
  292. .set_engine_clock = &radeon_legacy_set_engine_clock,
  293. .get_memory_clock = &radeon_legacy_get_memory_clock,
  294. .set_memory_clock = NULL,
  295. .get_pcie_lanes = NULL,
  296. .set_pcie_lanes = NULL,
  297. .set_clock_gating = &radeon_legacy_set_clock_gating,
  298. },
  299. .pflip = {
  300. .pre_page_flip = &r100_pre_page_flip,
  301. .page_flip = &r100_page_flip,
  302. .post_page_flip = &r100_post_page_flip,
  303. },
  304. };
  305. static struct radeon_asic r300_asic = {
  306. .init = &r300_init,
  307. .fini = &r300_fini,
  308. .suspend = &r300_suspend,
  309. .resume = &r300_resume,
  310. .vga_set_state = &r100_vga_set_state,
  311. .asic_reset = &r300_asic_reset,
  312. .ioctl_wait_idle = NULL,
  313. .gui_idle = &r100_gui_idle,
  314. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  315. .gart = {
  316. .tlb_flush = &r100_pci_gart_tlb_flush,
  317. .set_page = &r100_pci_gart_set_page,
  318. },
  319. .ring = {
  320. [RADEON_RING_TYPE_GFX_INDEX] = {
  321. .ib_execute = &r100_ring_ib_execute,
  322. .emit_fence = &r300_fence_ring_emit,
  323. .emit_semaphore = &r100_semaphore_ring_emit,
  324. .cs_parse = &r300_cs_parse,
  325. .ring_start = &r300_ring_start,
  326. .ring_test = &r100_ring_test,
  327. .ib_test = &r100_ib_test,
  328. .is_lockup = &r100_gpu_is_lockup,
  329. }
  330. },
  331. .irq = {
  332. .set = &r100_irq_set,
  333. .process = &r100_irq_process,
  334. },
  335. .display = {
  336. .bandwidth_update = &r100_bandwidth_update,
  337. .get_vblank_counter = &r100_get_vblank_counter,
  338. .wait_for_vblank = &r100_wait_for_vblank,
  339. },
  340. .copy = {
  341. .blit = &r100_copy_blit,
  342. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  343. .dma = &r200_copy_dma,
  344. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  345. .copy = &r100_copy_blit,
  346. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  347. },
  348. .surface = {
  349. .set_reg = r100_set_surface_reg,
  350. .clear_reg = r100_clear_surface_reg,
  351. },
  352. .hpd = {
  353. .init = &r100_hpd_init,
  354. .fini = &r100_hpd_fini,
  355. .sense = &r100_hpd_sense,
  356. .set_polarity = &r100_hpd_set_polarity,
  357. },
  358. .pm = {
  359. .misc = &r100_pm_misc,
  360. .prepare = &r100_pm_prepare,
  361. .finish = &r100_pm_finish,
  362. .init_profile = &r100_pm_init_profile,
  363. .get_dynpm_state = &r100_pm_get_dynpm_state,
  364. .get_engine_clock = &radeon_legacy_get_engine_clock,
  365. .set_engine_clock = &radeon_legacy_set_engine_clock,
  366. .get_memory_clock = &radeon_legacy_get_memory_clock,
  367. .set_memory_clock = NULL,
  368. .get_pcie_lanes = &rv370_get_pcie_lanes,
  369. .set_pcie_lanes = &rv370_set_pcie_lanes,
  370. .set_clock_gating = &radeon_legacy_set_clock_gating,
  371. },
  372. .pflip = {
  373. .pre_page_flip = &r100_pre_page_flip,
  374. .page_flip = &r100_page_flip,
  375. .post_page_flip = &r100_post_page_flip,
  376. },
  377. };
  378. static struct radeon_asic r300_asic_pcie = {
  379. .init = &r300_init,
  380. .fini = &r300_fini,
  381. .suspend = &r300_suspend,
  382. .resume = &r300_resume,
  383. .vga_set_state = &r100_vga_set_state,
  384. .asic_reset = &r300_asic_reset,
  385. .ioctl_wait_idle = NULL,
  386. .gui_idle = &r100_gui_idle,
  387. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  388. .gart = {
  389. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  390. .set_page = &rv370_pcie_gart_set_page,
  391. },
  392. .ring = {
  393. [RADEON_RING_TYPE_GFX_INDEX] = {
  394. .ib_execute = &r100_ring_ib_execute,
  395. .emit_fence = &r300_fence_ring_emit,
  396. .emit_semaphore = &r100_semaphore_ring_emit,
  397. .cs_parse = &r300_cs_parse,
  398. .ring_start = &r300_ring_start,
  399. .ring_test = &r100_ring_test,
  400. .ib_test = &r100_ib_test,
  401. .is_lockup = &r100_gpu_is_lockup,
  402. }
  403. },
  404. .irq = {
  405. .set = &r100_irq_set,
  406. .process = &r100_irq_process,
  407. },
  408. .display = {
  409. .bandwidth_update = &r100_bandwidth_update,
  410. .get_vblank_counter = &r100_get_vblank_counter,
  411. .wait_for_vblank = &r100_wait_for_vblank,
  412. },
  413. .copy = {
  414. .blit = &r100_copy_blit,
  415. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  416. .dma = &r200_copy_dma,
  417. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  418. .copy = &r100_copy_blit,
  419. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  420. },
  421. .surface = {
  422. .set_reg = r100_set_surface_reg,
  423. .clear_reg = r100_clear_surface_reg,
  424. },
  425. .hpd = {
  426. .init = &r100_hpd_init,
  427. .fini = &r100_hpd_fini,
  428. .sense = &r100_hpd_sense,
  429. .set_polarity = &r100_hpd_set_polarity,
  430. },
  431. .pm = {
  432. .misc = &r100_pm_misc,
  433. .prepare = &r100_pm_prepare,
  434. .finish = &r100_pm_finish,
  435. .init_profile = &r100_pm_init_profile,
  436. .get_dynpm_state = &r100_pm_get_dynpm_state,
  437. .get_engine_clock = &radeon_legacy_get_engine_clock,
  438. .set_engine_clock = &radeon_legacy_set_engine_clock,
  439. .get_memory_clock = &radeon_legacy_get_memory_clock,
  440. .set_memory_clock = NULL,
  441. .get_pcie_lanes = &rv370_get_pcie_lanes,
  442. .set_pcie_lanes = &rv370_set_pcie_lanes,
  443. .set_clock_gating = &radeon_legacy_set_clock_gating,
  444. },
  445. .pflip = {
  446. .pre_page_flip = &r100_pre_page_flip,
  447. .page_flip = &r100_page_flip,
  448. .post_page_flip = &r100_post_page_flip,
  449. },
  450. };
  451. static struct radeon_asic r420_asic = {
  452. .init = &r420_init,
  453. .fini = &r420_fini,
  454. .suspend = &r420_suspend,
  455. .resume = &r420_resume,
  456. .vga_set_state = &r100_vga_set_state,
  457. .asic_reset = &r300_asic_reset,
  458. .ioctl_wait_idle = NULL,
  459. .gui_idle = &r100_gui_idle,
  460. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  461. .gart = {
  462. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  463. .set_page = &rv370_pcie_gart_set_page,
  464. },
  465. .ring = {
  466. [RADEON_RING_TYPE_GFX_INDEX] = {
  467. .ib_execute = &r100_ring_ib_execute,
  468. .emit_fence = &r300_fence_ring_emit,
  469. .emit_semaphore = &r100_semaphore_ring_emit,
  470. .cs_parse = &r300_cs_parse,
  471. .ring_start = &r300_ring_start,
  472. .ring_test = &r100_ring_test,
  473. .ib_test = &r100_ib_test,
  474. .is_lockup = &r100_gpu_is_lockup,
  475. }
  476. },
  477. .irq = {
  478. .set = &r100_irq_set,
  479. .process = &r100_irq_process,
  480. },
  481. .display = {
  482. .bandwidth_update = &r100_bandwidth_update,
  483. .get_vblank_counter = &r100_get_vblank_counter,
  484. .wait_for_vblank = &r100_wait_for_vblank,
  485. },
  486. .copy = {
  487. .blit = &r100_copy_blit,
  488. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  489. .dma = &r200_copy_dma,
  490. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  491. .copy = &r100_copy_blit,
  492. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  493. },
  494. .surface = {
  495. .set_reg = r100_set_surface_reg,
  496. .clear_reg = r100_clear_surface_reg,
  497. },
  498. .hpd = {
  499. .init = &r100_hpd_init,
  500. .fini = &r100_hpd_fini,
  501. .sense = &r100_hpd_sense,
  502. .set_polarity = &r100_hpd_set_polarity,
  503. },
  504. .pm = {
  505. .misc = &r100_pm_misc,
  506. .prepare = &r100_pm_prepare,
  507. .finish = &r100_pm_finish,
  508. .init_profile = &r420_pm_init_profile,
  509. .get_dynpm_state = &r100_pm_get_dynpm_state,
  510. .get_engine_clock = &radeon_atom_get_engine_clock,
  511. .set_engine_clock = &radeon_atom_set_engine_clock,
  512. .get_memory_clock = &radeon_atom_get_memory_clock,
  513. .set_memory_clock = &radeon_atom_set_memory_clock,
  514. .get_pcie_lanes = &rv370_get_pcie_lanes,
  515. .set_pcie_lanes = &rv370_set_pcie_lanes,
  516. .set_clock_gating = &radeon_atom_set_clock_gating,
  517. },
  518. .pflip = {
  519. .pre_page_flip = &r100_pre_page_flip,
  520. .page_flip = &r100_page_flip,
  521. .post_page_flip = &r100_post_page_flip,
  522. },
  523. };
  524. static struct radeon_asic rs400_asic = {
  525. .init = &rs400_init,
  526. .fini = &rs400_fini,
  527. .suspend = &rs400_suspend,
  528. .resume = &rs400_resume,
  529. .vga_set_state = &r100_vga_set_state,
  530. .asic_reset = &r300_asic_reset,
  531. .ioctl_wait_idle = NULL,
  532. .gui_idle = &r100_gui_idle,
  533. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  534. .gart = {
  535. .tlb_flush = &rs400_gart_tlb_flush,
  536. .set_page = &rs400_gart_set_page,
  537. },
  538. .ring = {
  539. [RADEON_RING_TYPE_GFX_INDEX] = {
  540. .ib_execute = &r100_ring_ib_execute,
  541. .emit_fence = &r300_fence_ring_emit,
  542. .emit_semaphore = &r100_semaphore_ring_emit,
  543. .cs_parse = &r300_cs_parse,
  544. .ring_start = &r300_ring_start,
  545. .ring_test = &r100_ring_test,
  546. .ib_test = &r100_ib_test,
  547. .is_lockup = &r100_gpu_is_lockup,
  548. }
  549. },
  550. .irq = {
  551. .set = &r100_irq_set,
  552. .process = &r100_irq_process,
  553. },
  554. .display = {
  555. .bandwidth_update = &r100_bandwidth_update,
  556. .get_vblank_counter = &r100_get_vblank_counter,
  557. .wait_for_vblank = &r100_wait_for_vblank,
  558. },
  559. .copy = {
  560. .blit = &r100_copy_blit,
  561. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  562. .dma = &r200_copy_dma,
  563. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  564. .copy = &r100_copy_blit,
  565. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  566. },
  567. .surface = {
  568. .set_reg = r100_set_surface_reg,
  569. .clear_reg = r100_clear_surface_reg,
  570. },
  571. .hpd = {
  572. .init = &r100_hpd_init,
  573. .fini = &r100_hpd_fini,
  574. .sense = &r100_hpd_sense,
  575. .set_polarity = &r100_hpd_set_polarity,
  576. },
  577. .pm = {
  578. .misc = &r100_pm_misc,
  579. .prepare = &r100_pm_prepare,
  580. .finish = &r100_pm_finish,
  581. .init_profile = &r100_pm_init_profile,
  582. .get_dynpm_state = &r100_pm_get_dynpm_state,
  583. .get_engine_clock = &radeon_legacy_get_engine_clock,
  584. .set_engine_clock = &radeon_legacy_set_engine_clock,
  585. .get_memory_clock = &radeon_legacy_get_memory_clock,
  586. .set_memory_clock = NULL,
  587. .get_pcie_lanes = NULL,
  588. .set_pcie_lanes = NULL,
  589. .set_clock_gating = &radeon_legacy_set_clock_gating,
  590. },
  591. .pflip = {
  592. .pre_page_flip = &r100_pre_page_flip,
  593. .page_flip = &r100_page_flip,
  594. .post_page_flip = &r100_post_page_flip,
  595. },
  596. };
  597. static struct radeon_asic rs600_asic = {
  598. .init = &rs600_init,
  599. .fini = &rs600_fini,
  600. .suspend = &rs600_suspend,
  601. .resume = &rs600_resume,
  602. .vga_set_state = &r100_vga_set_state,
  603. .asic_reset = &rs600_asic_reset,
  604. .ioctl_wait_idle = NULL,
  605. .gui_idle = &r100_gui_idle,
  606. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  607. .gart = {
  608. .tlb_flush = &rs600_gart_tlb_flush,
  609. .set_page = &rs600_gart_set_page,
  610. },
  611. .ring = {
  612. [RADEON_RING_TYPE_GFX_INDEX] = {
  613. .ib_execute = &r100_ring_ib_execute,
  614. .emit_fence = &r300_fence_ring_emit,
  615. .emit_semaphore = &r100_semaphore_ring_emit,
  616. .cs_parse = &r300_cs_parse,
  617. .ring_start = &r300_ring_start,
  618. .ring_test = &r100_ring_test,
  619. .ib_test = &r100_ib_test,
  620. .is_lockup = &r100_gpu_is_lockup,
  621. }
  622. },
  623. .irq = {
  624. .set = &rs600_irq_set,
  625. .process = &rs600_irq_process,
  626. },
  627. .display = {
  628. .bandwidth_update = &rs600_bandwidth_update,
  629. .get_vblank_counter = &rs600_get_vblank_counter,
  630. .wait_for_vblank = &avivo_wait_for_vblank,
  631. },
  632. .copy = {
  633. .blit = &r100_copy_blit,
  634. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  635. .dma = &r200_copy_dma,
  636. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  637. .copy = &r100_copy_blit,
  638. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  639. },
  640. .surface = {
  641. .set_reg = r100_set_surface_reg,
  642. .clear_reg = r100_clear_surface_reg,
  643. },
  644. .hpd = {
  645. .init = &rs600_hpd_init,
  646. .fini = &rs600_hpd_fini,
  647. .sense = &rs600_hpd_sense,
  648. .set_polarity = &rs600_hpd_set_polarity,
  649. },
  650. .pm = {
  651. .misc = &rs600_pm_misc,
  652. .prepare = &rs600_pm_prepare,
  653. .finish = &rs600_pm_finish,
  654. .init_profile = &r420_pm_init_profile,
  655. .get_dynpm_state = &r100_pm_get_dynpm_state,
  656. .get_engine_clock = &radeon_atom_get_engine_clock,
  657. .set_engine_clock = &radeon_atom_set_engine_clock,
  658. .get_memory_clock = &radeon_atom_get_memory_clock,
  659. .set_memory_clock = &radeon_atom_set_memory_clock,
  660. .get_pcie_lanes = NULL,
  661. .set_pcie_lanes = NULL,
  662. .set_clock_gating = &radeon_atom_set_clock_gating,
  663. },
  664. .pflip = {
  665. .pre_page_flip = &rs600_pre_page_flip,
  666. .page_flip = &rs600_page_flip,
  667. .post_page_flip = &rs600_post_page_flip,
  668. },
  669. };
  670. static struct radeon_asic rs690_asic = {
  671. .init = &rs690_init,
  672. .fini = &rs690_fini,
  673. .suspend = &rs690_suspend,
  674. .resume = &rs690_resume,
  675. .vga_set_state = &r100_vga_set_state,
  676. .asic_reset = &rs600_asic_reset,
  677. .ioctl_wait_idle = NULL,
  678. .gui_idle = &r100_gui_idle,
  679. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  680. .gart = {
  681. .tlb_flush = &rs400_gart_tlb_flush,
  682. .set_page = &rs400_gart_set_page,
  683. },
  684. .ring = {
  685. [RADEON_RING_TYPE_GFX_INDEX] = {
  686. .ib_execute = &r100_ring_ib_execute,
  687. .emit_fence = &r300_fence_ring_emit,
  688. .emit_semaphore = &r100_semaphore_ring_emit,
  689. .cs_parse = &r300_cs_parse,
  690. .ring_start = &r300_ring_start,
  691. .ring_test = &r100_ring_test,
  692. .ib_test = &r100_ib_test,
  693. .is_lockup = &r100_gpu_is_lockup,
  694. }
  695. },
  696. .irq = {
  697. .set = &rs600_irq_set,
  698. .process = &rs600_irq_process,
  699. },
  700. .display = {
  701. .get_vblank_counter = &rs600_get_vblank_counter,
  702. .bandwidth_update = &rs690_bandwidth_update,
  703. .wait_for_vblank = &avivo_wait_for_vblank,
  704. },
  705. .copy = {
  706. .blit = &r100_copy_blit,
  707. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  708. .dma = &r200_copy_dma,
  709. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  710. .copy = &r200_copy_dma,
  711. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  712. },
  713. .surface = {
  714. .set_reg = r100_set_surface_reg,
  715. .clear_reg = r100_clear_surface_reg,
  716. },
  717. .hpd = {
  718. .init = &rs600_hpd_init,
  719. .fini = &rs600_hpd_fini,
  720. .sense = &rs600_hpd_sense,
  721. .set_polarity = &rs600_hpd_set_polarity,
  722. },
  723. .pm = {
  724. .misc = &rs600_pm_misc,
  725. .prepare = &rs600_pm_prepare,
  726. .finish = &rs600_pm_finish,
  727. .init_profile = &r420_pm_init_profile,
  728. .get_dynpm_state = &r100_pm_get_dynpm_state,
  729. .get_engine_clock = &radeon_atom_get_engine_clock,
  730. .set_engine_clock = &radeon_atom_set_engine_clock,
  731. .get_memory_clock = &radeon_atom_get_memory_clock,
  732. .set_memory_clock = &radeon_atom_set_memory_clock,
  733. .get_pcie_lanes = NULL,
  734. .set_pcie_lanes = NULL,
  735. .set_clock_gating = &radeon_atom_set_clock_gating,
  736. },
  737. .pflip = {
  738. .pre_page_flip = &rs600_pre_page_flip,
  739. .page_flip = &rs600_page_flip,
  740. .post_page_flip = &rs600_post_page_flip,
  741. },
  742. };
  743. static struct radeon_asic rv515_asic = {
  744. .init = &rv515_init,
  745. .fini = &rv515_fini,
  746. .suspend = &rv515_suspend,
  747. .resume = &rv515_resume,
  748. .vga_set_state = &r100_vga_set_state,
  749. .asic_reset = &rs600_asic_reset,
  750. .ioctl_wait_idle = NULL,
  751. .gui_idle = &r100_gui_idle,
  752. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  753. .gart = {
  754. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  755. .set_page = &rv370_pcie_gart_set_page,
  756. },
  757. .ring = {
  758. [RADEON_RING_TYPE_GFX_INDEX] = {
  759. .ib_execute = &r100_ring_ib_execute,
  760. .emit_fence = &r300_fence_ring_emit,
  761. .emit_semaphore = &r100_semaphore_ring_emit,
  762. .cs_parse = &r300_cs_parse,
  763. .ring_start = &rv515_ring_start,
  764. .ring_test = &r100_ring_test,
  765. .ib_test = &r100_ib_test,
  766. .is_lockup = &r100_gpu_is_lockup,
  767. }
  768. },
  769. .irq = {
  770. .set = &rs600_irq_set,
  771. .process = &rs600_irq_process,
  772. },
  773. .display = {
  774. .get_vblank_counter = &rs600_get_vblank_counter,
  775. .bandwidth_update = &rv515_bandwidth_update,
  776. .wait_for_vblank = &avivo_wait_for_vblank,
  777. },
  778. .copy = {
  779. .blit = &r100_copy_blit,
  780. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  781. .dma = &r200_copy_dma,
  782. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  783. .copy = &r100_copy_blit,
  784. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  785. },
  786. .surface = {
  787. .set_reg = r100_set_surface_reg,
  788. .clear_reg = r100_clear_surface_reg,
  789. },
  790. .hpd = {
  791. .init = &rs600_hpd_init,
  792. .fini = &rs600_hpd_fini,
  793. .sense = &rs600_hpd_sense,
  794. .set_polarity = &rs600_hpd_set_polarity,
  795. },
  796. .pm = {
  797. .misc = &rs600_pm_misc,
  798. .prepare = &rs600_pm_prepare,
  799. .finish = &rs600_pm_finish,
  800. .init_profile = &r420_pm_init_profile,
  801. .get_dynpm_state = &r100_pm_get_dynpm_state,
  802. .get_engine_clock = &radeon_atom_get_engine_clock,
  803. .set_engine_clock = &radeon_atom_set_engine_clock,
  804. .get_memory_clock = &radeon_atom_get_memory_clock,
  805. .set_memory_clock = &radeon_atom_set_memory_clock,
  806. .get_pcie_lanes = &rv370_get_pcie_lanes,
  807. .set_pcie_lanes = &rv370_set_pcie_lanes,
  808. .set_clock_gating = &radeon_atom_set_clock_gating,
  809. },
  810. .pflip = {
  811. .pre_page_flip = &rs600_pre_page_flip,
  812. .page_flip = &rs600_page_flip,
  813. .post_page_flip = &rs600_post_page_flip,
  814. },
  815. };
  816. static struct radeon_asic r520_asic = {
  817. .init = &r520_init,
  818. .fini = &rv515_fini,
  819. .suspend = &rv515_suspend,
  820. .resume = &r520_resume,
  821. .vga_set_state = &r100_vga_set_state,
  822. .asic_reset = &rs600_asic_reset,
  823. .ioctl_wait_idle = NULL,
  824. .gui_idle = &r100_gui_idle,
  825. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  826. .gart = {
  827. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  828. .set_page = &rv370_pcie_gart_set_page,
  829. },
  830. .ring = {
  831. [RADEON_RING_TYPE_GFX_INDEX] = {
  832. .ib_execute = &r100_ring_ib_execute,
  833. .emit_fence = &r300_fence_ring_emit,
  834. .emit_semaphore = &r100_semaphore_ring_emit,
  835. .cs_parse = &r300_cs_parse,
  836. .ring_start = &rv515_ring_start,
  837. .ring_test = &r100_ring_test,
  838. .ib_test = &r100_ib_test,
  839. .is_lockup = &r100_gpu_is_lockup,
  840. }
  841. },
  842. .irq = {
  843. .set = &rs600_irq_set,
  844. .process = &rs600_irq_process,
  845. },
  846. .display = {
  847. .bandwidth_update = &rv515_bandwidth_update,
  848. .get_vblank_counter = &rs600_get_vblank_counter,
  849. .wait_for_vblank = &avivo_wait_for_vblank,
  850. },
  851. .copy = {
  852. .blit = &r100_copy_blit,
  853. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  854. .dma = &r200_copy_dma,
  855. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  856. .copy = &r100_copy_blit,
  857. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  858. },
  859. .surface = {
  860. .set_reg = r100_set_surface_reg,
  861. .clear_reg = r100_clear_surface_reg,
  862. },
  863. .hpd = {
  864. .init = &rs600_hpd_init,
  865. .fini = &rs600_hpd_fini,
  866. .sense = &rs600_hpd_sense,
  867. .set_polarity = &rs600_hpd_set_polarity,
  868. },
  869. .pm = {
  870. .misc = &rs600_pm_misc,
  871. .prepare = &rs600_pm_prepare,
  872. .finish = &rs600_pm_finish,
  873. .init_profile = &r420_pm_init_profile,
  874. .get_dynpm_state = &r100_pm_get_dynpm_state,
  875. .get_engine_clock = &radeon_atom_get_engine_clock,
  876. .set_engine_clock = &radeon_atom_set_engine_clock,
  877. .get_memory_clock = &radeon_atom_get_memory_clock,
  878. .set_memory_clock = &radeon_atom_set_memory_clock,
  879. .get_pcie_lanes = &rv370_get_pcie_lanes,
  880. .set_pcie_lanes = &rv370_set_pcie_lanes,
  881. .set_clock_gating = &radeon_atom_set_clock_gating,
  882. },
  883. .pflip = {
  884. .pre_page_flip = &rs600_pre_page_flip,
  885. .page_flip = &rs600_page_flip,
  886. .post_page_flip = &rs600_post_page_flip,
  887. },
  888. };
  889. static struct radeon_asic r600_asic = {
  890. .init = &r600_init,
  891. .fini = &r600_fini,
  892. .suspend = &r600_suspend,
  893. .resume = &r600_resume,
  894. .vga_set_state = &r600_vga_set_state,
  895. .asic_reset = &r600_asic_reset,
  896. .ioctl_wait_idle = r600_ioctl_wait_idle,
  897. .gui_idle = &r600_gui_idle,
  898. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  899. .gart = {
  900. .tlb_flush = &r600_pcie_gart_tlb_flush,
  901. .set_page = &rs600_gart_set_page,
  902. },
  903. .ring = {
  904. [RADEON_RING_TYPE_GFX_INDEX] = {
  905. .ib_execute = &r600_ring_ib_execute,
  906. .emit_fence = &r600_fence_ring_emit,
  907. .emit_semaphore = &r600_semaphore_ring_emit,
  908. .cs_parse = &r600_cs_parse,
  909. .ring_test = &r600_ring_test,
  910. .ib_test = &r600_ib_test,
  911. .is_lockup = &r600_gpu_is_lockup,
  912. }
  913. },
  914. .irq = {
  915. .set = &r600_irq_set,
  916. .process = &r600_irq_process,
  917. },
  918. .display = {
  919. .bandwidth_update = &rv515_bandwidth_update,
  920. .get_vblank_counter = &rs600_get_vblank_counter,
  921. .wait_for_vblank = &avivo_wait_for_vblank,
  922. },
  923. .copy = {
  924. .blit = &r600_copy_blit,
  925. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  926. .dma = NULL,
  927. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  928. .copy = &r600_copy_blit,
  929. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  930. },
  931. .surface = {
  932. .set_reg = r600_set_surface_reg,
  933. .clear_reg = r600_clear_surface_reg,
  934. },
  935. .hpd = {
  936. .init = &r600_hpd_init,
  937. .fini = &r600_hpd_fini,
  938. .sense = &r600_hpd_sense,
  939. .set_polarity = &r600_hpd_set_polarity,
  940. },
  941. .pm = {
  942. .misc = &r600_pm_misc,
  943. .prepare = &rs600_pm_prepare,
  944. .finish = &rs600_pm_finish,
  945. .init_profile = &r600_pm_init_profile,
  946. .get_dynpm_state = &r600_pm_get_dynpm_state,
  947. .get_engine_clock = &radeon_atom_get_engine_clock,
  948. .set_engine_clock = &radeon_atom_set_engine_clock,
  949. .get_memory_clock = &radeon_atom_get_memory_clock,
  950. .set_memory_clock = &radeon_atom_set_memory_clock,
  951. .get_pcie_lanes = &r600_get_pcie_lanes,
  952. .set_pcie_lanes = &r600_set_pcie_lanes,
  953. .set_clock_gating = NULL,
  954. },
  955. .pflip = {
  956. .pre_page_flip = &rs600_pre_page_flip,
  957. .page_flip = &rs600_page_flip,
  958. .post_page_flip = &rs600_post_page_flip,
  959. },
  960. };
  961. static struct radeon_asic rs780_asic = {
  962. .init = &r600_init,
  963. .fini = &r600_fini,
  964. .suspend = &r600_suspend,
  965. .resume = &r600_resume,
  966. .vga_set_state = &r600_vga_set_state,
  967. .asic_reset = &r600_asic_reset,
  968. .ioctl_wait_idle = r600_ioctl_wait_idle,
  969. .gui_idle = &r600_gui_idle,
  970. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  971. .gart = {
  972. .tlb_flush = &r600_pcie_gart_tlb_flush,
  973. .set_page = &rs600_gart_set_page,
  974. },
  975. .ring = {
  976. [RADEON_RING_TYPE_GFX_INDEX] = {
  977. .ib_execute = &r600_ring_ib_execute,
  978. .emit_fence = &r600_fence_ring_emit,
  979. .emit_semaphore = &r600_semaphore_ring_emit,
  980. .cs_parse = &r600_cs_parse,
  981. .ring_test = &r600_ring_test,
  982. .ib_test = &r600_ib_test,
  983. .is_lockup = &r600_gpu_is_lockup,
  984. }
  985. },
  986. .irq = {
  987. .set = &r600_irq_set,
  988. .process = &r600_irq_process,
  989. },
  990. .display = {
  991. .bandwidth_update = &rs690_bandwidth_update,
  992. .get_vblank_counter = &rs600_get_vblank_counter,
  993. .wait_for_vblank = &avivo_wait_for_vblank,
  994. },
  995. .copy = {
  996. .blit = &r600_copy_blit,
  997. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  998. .dma = NULL,
  999. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1000. .copy = &r600_copy_blit,
  1001. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1002. },
  1003. .surface = {
  1004. .set_reg = r600_set_surface_reg,
  1005. .clear_reg = r600_clear_surface_reg,
  1006. },
  1007. .hpd = {
  1008. .init = &r600_hpd_init,
  1009. .fini = &r600_hpd_fini,
  1010. .sense = &r600_hpd_sense,
  1011. .set_polarity = &r600_hpd_set_polarity,
  1012. },
  1013. .pm = {
  1014. .misc = &r600_pm_misc,
  1015. .prepare = &rs600_pm_prepare,
  1016. .finish = &rs600_pm_finish,
  1017. .init_profile = &rs780_pm_init_profile,
  1018. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1019. .get_engine_clock = &radeon_atom_get_engine_clock,
  1020. .set_engine_clock = &radeon_atom_set_engine_clock,
  1021. .get_memory_clock = NULL,
  1022. .set_memory_clock = NULL,
  1023. .get_pcie_lanes = NULL,
  1024. .set_pcie_lanes = NULL,
  1025. .set_clock_gating = NULL,
  1026. },
  1027. .pflip = {
  1028. .pre_page_flip = &rs600_pre_page_flip,
  1029. .page_flip = &rs600_page_flip,
  1030. .post_page_flip = &rs600_post_page_flip,
  1031. },
  1032. };
  1033. static struct radeon_asic rv770_asic = {
  1034. .init = &rv770_init,
  1035. .fini = &rv770_fini,
  1036. .suspend = &rv770_suspend,
  1037. .resume = &rv770_resume,
  1038. .asic_reset = &r600_asic_reset,
  1039. .vga_set_state = &r600_vga_set_state,
  1040. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1041. .gui_idle = &r600_gui_idle,
  1042. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1043. .gart = {
  1044. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1045. .set_page = &rs600_gart_set_page,
  1046. },
  1047. .ring = {
  1048. [RADEON_RING_TYPE_GFX_INDEX] = {
  1049. .ib_execute = &r600_ring_ib_execute,
  1050. .emit_fence = &r600_fence_ring_emit,
  1051. .emit_semaphore = &r600_semaphore_ring_emit,
  1052. .cs_parse = &r600_cs_parse,
  1053. .ring_test = &r600_ring_test,
  1054. .ib_test = &r600_ib_test,
  1055. .is_lockup = &r600_gpu_is_lockup,
  1056. }
  1057. },
  1058. .irq = {
  1059. .set = &r600_irq_set,
  1060. .process = &r600_irq_process,
  1061. },
  1062. .display = {
  1063. .bandwidth_update = &rv515_bandwidth_update,
  1064. .get_vblank_counter = &rs600_get_vblank_counter,
  1065. .wait_for_vblank = &avivo_wait_for_vblank,
  1066. },
  1067. .copy = {
  1068. .blit = &r600_copy_blit,
  1069. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1070. .dma = NULL,
  1071. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1072. .copy = &r600_copy_blit,
  1073. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1074. },
  1075. .surface = {
  1076. .set_reg = r600_set_surface_reg,
  1077. .clear_reg = r600_clear_surface_reg,
  1078. },
  1079. .hpd = {
  1080. .init = &r600_hpd_init,
  1081. .fini = &r600_hpd_fini,
  1082. .sense = &r600_hpd_sense,
  1083. .set_polarity = &r600_hpd_set_polarity,
  1084. },
  1085. .pm = {
  1086. .misc = &rv770_pm_misc,
  1087. .prepare = &rs600_pm_prepare,
  1088. .finish = &rs600_pm_finish,
  1089. .init_profile = &r600_pm_init_profile,
  1090. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1091. .get_engine_clock = &radeon_atom_get_engine_clock,
  1092. .set_engine_clock = &radeon_atom_set_engine_clock,
  1093. .get_memory_clock = &radeon_atom_get_memory_clock,
  1094. .set_memory_clock = &radeon_atom_set_memory_clock,
  1095. .get_pcie_lanes = &r600_get_pcie_lanes,
  1096. .set_pcie_lanes = &r600_set_pcie_lanes,
  1097. .set_clock_gating = &radeon_atom_set_clock_gating,
  1098. },
  1099. .pflip = {
  1100. .pre_page_flip = &rs600_pre_page_flip,
  1101. .page_flip = &rv770_page_flip,
  1102. .post_page_flip = &rs600_post_page_flip,
  1103. },
  1104. };
  1105. static struct radeon_asic evergreen_asic = {
  1106. .init = &evergreen_init,
  1107. .fini = &evergreen_fini,
  1108. .suspend = &evergreen_suspend,
  1109. .resume = &evergreen_resume,
  1110. .asic_reset = &evergreen_asic_reset,
  1111. .vga_set_state = &r600_vga_set_state,
  1112. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1113. .gui_idle = &r600_gui_idle,
  1114. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1115. .gart = {
  1116. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1117. .set_page = &rs600_gart_set_page,
  1118. },
  1119. .ring = {
  1120. [RADEON_RING_TYPE_GFX_INDEX] = {
  1121. .ib_execute = &evergreen_ring_ib_execute,
  1122. .emit_fence = &r600_fence_ring_emit,
  1123. .emit_semaphore = &r600_semaphore_ring_emit,
  1124. .cs_parse = &evergreen_cs_parse,
  1125. .ring_test = &r600_ring_test,
  1126. .ib_test = &r600_ib_test,
  1127. .is_lockup = &evergreen_gpu_is_lockup,
  1128. }
  1129. },
  1130. .irq = {
  1131. .set = &evergreen_irq_set,
  1132. .process = &evergreen_irq_process,
  1133. },
  1134. .display = {
  1135. .bandwidth_update = &evergreen_bandwidth_update,
  1136. .get_vblank_counter = &evergreen_get_vblank_counter,
  1137. .wait_for_vblank = &dce4_wait_for_vblank,
  1138. },
  1139. .copy = {
  1140. .blit = &r600_copy_blit,
  1141. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1142. .dma = NULL,
  1143. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1144. .copy = &r600_copy_blit,
  1145. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1146. },
  1147. .surface = {
  1148. .set_reg = r600_set_surface_reg,
  1149. .clear_reg = r600_clear_surface_reg,
  1150. },
  1151. .hpd = {
  1152. .init = &evergreen_hpd_init,
  1153. .fini = &evergreen_hpd_fini,
  1154. .sense = &evergreen_hpd_sense,
  1155. .set_polarity = &evergreen_hpd_set_polarity,
  1156. },
  1157. .pm = {
  1158. .misc = &evergreen_pm_misc,
  1159. .prepare = &evergreen_pm_prepare,
  1160. .finish = &evergreen_pm_finish,
  1161. .init_profile = &r600_pm_init_profile,
  1162. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1163. .get_engine_clock = &radeon_atom_get_engine_clock,
  1164. .set_engine_clock = &radeon_atom_set_engine_clock,
  1165. .get_memory_clock = &radeon_atom_get_memory_clock,
  1166. .set_memory_clock = &radeon_atom_set_memory_clock,
  1167. .get_pcie_lanes = &r600_get_pcie_lanes,
  1168. .set_pcie_lanes = &r600_set_pcie_lanes,
  1169. .set_clock_gating = NULL,
  1170. },
  1171. .pflip = {
  1172. .pre_page_flip = &evergreen_pre_page_flip,
  1173. .page_flip = &evergreen_page_flip,
  1174. .post_page_flip = &evergreen_post_page_flip,
  1175. },
  1176. };
  1177. static struct radeon_asic sumo_asic = {
  1178. .init = &evergreen_init,
  1179. .fini = &evergreen_fini,
  1180. .suspend = &evergreen_suspend,
  1181. .resume = &evergreen_resume,
  1182. .asic_reset = &evergreen_asic_reset,
  1183. .vga_set_state = &r600_vga_set_state,
  1184. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1185. .gui_idle = &r600_gui_idle,
  1186. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1187. .gart = {
  1188. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1189. .set_page = &rs600_gart_set_page,
  1190. },
  1191. .ring = {
  1192. [RADEON_RING_TYPE_GFX_INDEX] = {
  1193. .ib_execute = &evergreen_ring_ib_execute,
  1194. .emit_fence = &r600_fence_ring_emit,
  1195. .emit_semaphore = &r600_semaphore_ring_emit,
  1196. .cs_parse = &evergreen_cs_parse,
  1197. .ring_test = &r600_ring_test,
  1198. .ib_test = &r600_ib_test,
  1199. .is_lockup = &evergreen_gpu_is_lockup,
  1200. },
  1201. },
  1202. .irq = {
  1203. .set = &evergreen_irq_set,
  1204. .process = &evergreen_irq_process,
  1205. },
  1206. .display = {
  1207. .bandwidth_update = &evergreen_bandwidth_update,
  1208. .get_vblank_counter = &evergreen_get_vblank_counter,
  1209. .wait_for_vblank = &dce4_wait_for_vblank,
  1210. },
  1211. .copy = {
  1212. .blit = &r600_copy_blit,
  1213. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1214. .dma = NULL,
  1215. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1216. .copy = &r600_copy_blit,
  1217. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1218. },
  1219. .surface = {
  1220. .set_reg = r600_set_surface_reg,
  1221. .clear_reg = r600_clear_surface_reg,
  1222. },
  1223. .hpd = {
  1224. .init = &evergreen_hpd_init,
  1225. .fini = &evergreen_hpd_fini,
  1226. .sense = &evergreen_hpd_sense,
  1227. .set_polarity = &evergreen_hpd_set_polarity,
  1228. },
  1229. .pm = {
  1230. .misc = &evergreen_pm_misc,
  1231. .prepare = &evergreen_pm_prepare,
  1232. .finish = &evergreen_pm_finish,
  1233. .init_profile = &sumo_pm_init_profile,
  1234. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1235. .get_engine_clock = &radeon_atom_get_engine_clock,
  1236. .set_engine_clock = &radeon_atom_set_engine_clock,
  1237. .get_memory_clock = NULL,
  1238. .set_memory_clock = NULL,
  1239. .get_pcie_lanes = NULL,
  1240. .set_pcie_lanes = NULL,
  1241. .set_clock_gating = NULL,
  1242. },
  1243. .pflip = {
  1244. .pre_page_flip = &evergreen_pre_page_flip,
  1245. .page_flip = &evergreen_page_flip,
  1246. .post_page_flip = &evergreen_post_page_flip,
  1247. },
  1248. };
  1249. static struct radeon_asic btc_asic = {
  1250. .init = &evergreen_init,
  1251. .fini = &evergreen_fini,
  1252. .suspend = &evergreen_suspend,
  1253. .resume = &evergreen_resume,
  1254. .asic_reset = &evergreen_asic_reset,
  1255. .vga_set_state = &r600_vga_set_state,
  1256. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1257. .gui_idle = &r600_gui_idle,
  1258. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1259. .gart = {
  1260. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1261. .set_page = &rs600_gart_set_page,
  1262. },
  1263. .ring = {
  1264. [RADEON_RING_TYPE_GFX_INDEX] = {
  1265. .ib_execute = &evergreen_ring_ib_execute,
  1266. .emit_fence = &r600_fence_ring_emit,
  1267. .emit_semaphore = &r600_semaphore_ring_emit,
  1268. .cs_parse = &evergreen_cs_parse,
  1269. .ring_test = &r600_ring_test,
  1270. .ib_test = &r600_ib_test,
  1271. .is_lockup = &evergreen_gpu_is_lockup,
  1272. }
  1273. },
  1274. .irq = {
  1275. .set = &evergreen_irq_set,
  1276. .process = &evergreen_irq_process,
  1277. },
  1278. .display = {
  1279. .bandwidth_update = &evergreen_bandwidth_update,
  1280. .get_vblank_counter = &evergreen_get_vblank_counter,
  1281. .wait_for_vblank = &dce4_wait_for_vblank,
  1282. },
  1283. .copy = {
  1284. .blit = &r600_copy_blit,
  1285. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1286. .dma = NULL,
  1287. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1288. .copy = &r600_copy_blit,
  1289. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1290. },
  1291. .surface = {
  1292. .set_reg = r600_set_surface_reg,
  1293. .clear_reg = r600_clear_surface_reg,
  1294. },
  1295. .hpd = {
  1296. .init = &evergreen_hpd_init,
  1297. .fini = &evergreen_hpd_fini,
  1298. .sense = &evergreen_hpd_sense,
  1299. .set_polarity = &evergreen_hpd_set_polarity,
  1300. },
  1301. .pm = {
  1302. .misc = &evergreen_pm_misc,
  1303. .prepare = &evergreen_pm_prepare,
  1304. .finish = &evergreen_pm_finish,
  1305. .init_profile = &r600_pm_init_profile,
  1306. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1307. .get_engine_clock = &radeon_atom_get_engine_clock,
  1308. .set_engine_clock = &radeon_atom_set_engine_clock,
  1309. .get_memory_clock = &radeon_atom_get_memory_clock,
  1310. .set_memory_clock = &radeon_atom_set_memory_clock,
  1311. .get_pcie_lanes = NULL,
  1312. .set_pcie_lanes = NULL,
  1313. .set_clock_gating = NULL,
  1314. },
  1315. .pflip = {
  1316. .pre_page_flip = &evergreen_pre_page_flip,
  1317. .page_flip = &evergreen_page_flip,
  1318. .post_page_flip = &evergreen_post_page_flip,
  1319. },
  1320. };
  1321. static const struct radeon_vm_funcs cayman_vm_funcs = {
  1322. .init = &cayman_vm_init,
  1323. .fini = &cayman_vm_fini,
  1324. .bind = &cayman_vm_bind,
  1325. .unbind = &cayman_vm_unbind,
  1326. .tlb_flush = &cayman_vm_tlb_flush,
  1327. .page_flags = &cayman_vm_page_flags,
  1328. .set_page = &cayman_vm_set_page,
  1329. };
  1330. static struct radeon_asic cayman_asic = {
  1331. .init = &cayman_init,
  1332. .fini = &cayman_fini,
  1333. .suspend = &cayman_suspend,
  1334. .resume = &cayman_resume,
  1335. .asic_reset = &cayman_asic_reset,
  1336. .vga_set_state = &r600_vga_set_state,
  1337. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1338. .gui_idle = &r600_gui_idle,
  1339. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1340. .gart = {
  1341. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1342. .set_page = &rs600_gart_set_page,
  1343. },
  1344. .ring = {
  1345. [RADEON_RING_TYPE_GFX_INDEX] = {
  1346. .ib_execute = &cayman_ring_ib_execute,
  1347. .ib_parse = &evergreen_ib_parse,
  1348. .emit_fence = &cayman_fence_ring_emit,
  1349. .emit_semaphore = &r600_semaphore_ring_emit,
  1350. .cs_parse = &evergreen_cs_parse,
  1351. .ring_test = &r600_ring_test,
  1352. .ib_test = &r600_ib_test,
  1353. .is_lockup = &evergreen_gpu_is_lockup,
  1354. },
  1355. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1356. .ib_execute = &cayman_ring_ib_execute,
  1357. .ib_parse = &evergreen_ib_parse,
  1358. .emit_fence = &cayman_fence_ring_emit,
  1359. .emit_semaphore = &r600_semaphore_ring_emit,
  1360. .cs_parse = &evergreen_cs_parse,
  1361. .ring_test = &r600_ring_test,
  1362. .ib_test = &r600_ib_test,
  1363. .is_lockup = &evergreen_gpu_is_lockup,
  1364. },
  1365. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1366. .ib_execute = &cayman_ring_ib_execute,
  1367. .ib_parse = &evergreen_ib_parse,
  1368. .emit_fence = &cayman_fence_ring_emit,
  1369. .emit_semaphore = &r600_semaphore_ring_emit,
  1370. .cs_parse = &evergreen_cs_parse,
  1371. .ring_test = &r600_ring_test,
  1372. .ib_test = &r600_ib_test,
  1373. .is_lockup = &evergreen_gpu_is_lockup,
  1374. }
  1375. },
  1376. .irq = {
  1377. .set = &evergreen_irq_set,
  1378. .process = &evergreen_irq_process,
  1379. },
  1380. .display = {
  1381. .bandwidth_update = &evergreen_bandwidth_update,
  1382. .get_vblank_counter = &evergreen_get_vblank_counter,
  1383. .wait_for_vblank = &dce4_wait_for_vblank,
  1384. },
  1385. .copy = {
  1386. .blit = &r600_copy_blit,
  1387. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1388. .dma = NULL,
  1389. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1390. .copy = &r600_copy_blit,
  1391. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1392. },
  1393. .surface = {
  1394. .set_reg = r600_set_surface_reg,
  1395. .clear_reg = r600_clear_surface_reg,
  1396. },
  1397. .hpd = {
  1398. .init = &evergreen_hpd_init,
  1399. .fini = &evergreen_hpd_fini,
  1400. .sense = &evergreen_hpd_sense,
  1401. .set_polarity = &evergreen_hpd_set_polarity,
  1402. },
  1403. .pm = {
  1404. .misc = &evergreen_pm_misc,
  1405. .prepare = &evergreen_pm_prepare,
  1406. .finish = &evergreen_pm_finish,
  1407. .init_profile = &r600_pm_init_profile,
  1408. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1409. .get_engine_clock = &radeon_atom_get_engine_clock,
  1410. .set_engine_clock = &radeon_atom_set_engine_clock,
  1411. .get_memory_clock = &radeon_atom_get_memory_clock,
  1412. .set_memory_clock = &radeon_atom_set_memory_clock,
  1413. .get_pcie_lanes = NULL,
  1414. .set_pcie_lanes = NULL,
  1415. .set_clock_gating = NULL,
  1416. },
  1417. .pflip = {
  1418. .pre_page_flip = &evergreen_pre_page_flip,
  1419. .page_flip = &evergreen_page_flip,
  1420. .post_page_flip = &evergreen_post_page_flip,
  1421. },
  1422. };
  1423. static struct radeon_asic trinity_asic = {
  1424. .init = &cayman_init,
  1425. .fini = &cayman_fini,
  1426. .suspend = &cayman_suspend,
  1427. .resume = &cayman_resume,
  1428. .asic_reset = &cayman_asic_reset,
  1429. .vga_set_state = &r600_vga_set_state,
  1430. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1431. .gui_idle = &r600_gui_idle,
  1432. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1433. .gart = {
  1434. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1435. .set_page = &rs600_gart_set_page,
  1436. },
  1437. .ring = {
  1438. [RADEON_RING_TYPE_GFX_INDEX] = {
  1439. .ib_execute = &cayman_ring_ib_execute,
  1440. .ib_parse = &evergreen_ib_parse,
  1441. .emit_fence = &cayman_fence_ring_emit,
  1442. .emit_semaphore = &r600_semaphore_ring_emit,
  1443. .cs_parse = &evergreen_cs_parse,
  1444. .ring_test = &r600_ring_test,
  1445. .ib_test = &r600_ib_test,
  1446. .is_lockup = &evergreen_gpu_is_lockup,
  1447. },
  1448. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1449. .ib_execute = &cayman_ring_ib_execute,
  1450. .ib_parse = &evergreen_ib_parse,
  1451. .emit_fence = &cayman_fence_ring_emit,
  1452. .emit_semaphore = &r600_semaphore_ring_emit,
  1453. .cs_parse = &evergreen_cs_parse,
  1454. .ring_test = &r600_ring_test,
  1455. .ib_test = &r600_ib_test,
  1456. .is_lockup = &evergreen_gpu_is_lockup,
  1457. },
  1458. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1459. .ib_execute = &cayman_ring_ib_execute,
  1460. .ib_parse = &evergreen_ib_parse,
  1461. .emit_fence = &cayman_fence_ring_emit,
  1462. .emit_semaphore = &r600_semaphore_ring_emit,
  1463. .cs_parse = &evergreen_cs_parse,
  1464. .ring_test = &r600_ring_test,
  1465. .ib_test = &r600_ib_test,
  1466. .is_lockup = &evergreen_gpu_is_lockup,
  1467. }
  1468. },
  1469. .irq = {
  1470. .set = &evergreen_irq_set,
  1471. .process = &evergreen_irq_process,
  1472. },
  1473. .display = {
  1474. .bandwidth_update = &dce6_bandwidth_update,
  1475. .get_vblank_counter = &evergreen_get_vblank_counter,
  1476. .wait_for_vblank = &dce4_wait_for_vblank,
  1477. },
  1478. .copy = {
  1479. .blit = &r600_copy_blit,
  1480. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1481. .dma = NULL,
  1482. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1483. .copy = &r600_copy_blit,
  1484. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1485. },
  1486. .surface = {
  1487. .set_reg = r600_set_surface_reg,
  1488. .clear_reg = r600_clear_surface_reg,
  1489. },
  1490. .hpd = {
  1491. .init = &evergreen_hpd_init,
  1492. .fini = &evergreen_hpd_fini,
  1493. .sense = &evergreen_hpd_sense,
  1494. .set_polarity = &evergreen_hpd_set_polarity,
  1495. },
  1496. .pm = {
  1497. .misc = &evergreen_pm_misc,
  1498. .prepare = &evergreen_pm_prepare,
  1499. .finish = &evergreen_pm_finish,
  1500. .init_profile = &sumo_pm_init_profile,
  1501. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1502. .get_engine_clock = &radeon_atom_get_engine_clock,
  1503. .set_engine_clock = &radeon_atom_set_engine_clock,
  1504. .get_memory_clock = NULL,
  1505. .set_memory_clock = NULL,
  1506. .get_pcie_lanes = NULL,
  1507. .set_pcie_lanes = NULL,
  1508. .set_clock_gating = NULL,
  1509. },
  1510. .pflip = {
  1511. .pre_page_flip = &evergreen_pre_page_flip,
  1512. .page_flip = &evergreen_page_flip,
  1513. .post_page_flip = &evergreen_post_page_flip,
  1514. },
  1515. };
  1516. static const struct radeon_vm_funcs si_vm_funcs = {
  1517. .init = &si_vm_init,
  1518. .fini = &si_vm_fini,
  1519. .bind = &si_vm_bind,
  1520. .unbind = &si_vm_unbind,
  1521. .tlb_flush = &si_vm_tlb_flush,
  1522. .page_flags = &cayman_vm_page_flags,
  1523. .set_page = &cayman_vm_set_page,
  1524. };
  1525. static struct radeon_asic si_asic = {
  1526. .init = &si_init,
  1527. .fini = &si_fini,
  1528. .suspend = &si_suspend,
  1529. .resume = &si_resume,
  1530. .asic_reset = &si_asic_reset,
  1531. .vga_set_state = &r600_vga_set_state,
  1532. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1533. .gui_idle = &r600_gui_idle,
  1534. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1535. .gart = {
  1536. .tlb_flush = &si_pcie_gart_tlb_flush,
  1537. .set_page = &rs600_gart_set_page,
  1538. },
  1539. .ring = {
  1540. [RADEON_RING_TYPE_GFX_INDEX] = {
  1541. .ib_execute = &si_ring_ib_execute,
  1542. .ib_parse = &si_ib_parse,
  1543. .emit_fence = &si_fence_ring_emit,
  1544. .emit_semaphore = &r600_semaphore_ring_emit,
  1545. .cs_parse = NULL,
  1546. .ring_test = &r600_ring_test,
  1547. .ib_test = &r600_ib_test,
  1548. .is_lockup = &si_gpu_is_lockup,
  1549. },
  1550. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1551. .ib_execute = &si_ring_ib_execute,
  1552. .ib_parse = &si_ib_parse,
  1553. .emit_fence = &si_fence_ring_emit,
  1554. .emit_semaphore = &r600_semaphore_ring_emit,
  1555. .cs_parse = NULL,
  1556. .ring_test = &r600_ring_test,
  1557. .ib_test = &r600_ib_test,
  1558. .is_lockup = &si_gpu_is_lockup,
  1559. },
  1560. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1561. .ib_execute = &si_ring_ib_execute,
  1562. .ib_parse = &si_ib_parse,
  1563. .emit_fence = &si_fence_ring_emit,
  1564. .emit_semaphore = &r600_semaphore_ring_emit,
  1565. .cs_parse = NULL,
  1566. .ring_test = &r600_ring_test,
  1567. .ib_test = &r600_ib_test,
  1568. .is_lockup = &si_gpu_is_lockup,
  1569. }
  1570. },
  1571. .irq = {
  1572. .set = &si_irq_set,
  1573. .process = &si_irq_process,
  1574. },
  1575. .display = {
  1576. .bandwidth_update = &dce6_bandwidth_update,
  1577. .get_vblank_counter = &evergreen_get_vblank_counter,
  1578. .wait_for_vblank = &dce4_wait_for_vblank,
  1579. },
  1580. .copy = {
  1581. .blit = NULL,
  1582. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1583. .dma = NULL,
  1584. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1585. .copy = NULL,
  1586. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1587. },
  1588. .surface = {
  1589. .set_reg = r600_set_surface_reg,
  1590. .clear_reg = r600_clear_surface_reg,
  1591. },
  1592. .hpd = {
  1593. .init = &evergreen_hpd_init,
  1594. .fini = &evergreen_hpd_fini,
  1595. .sense = &evergreen_hpd_sense,
  1596. .set_polarity = &evergreen_hpd_set_polarity,
  1597. },
  1598. .pm = {
  1599. .misc = &evergreen_pm_misc,
  1600. .prepare = &evergreen_pm_prepare,
  1601. .finish = &evergreen_pm_finish,
  1602. .init_profile = &sumo_pm_init_profile,
  1603. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1604. .get_engine_clock = &radeon_atom_get_engine_clock,
  1605. .set_engine_clock = &radeon_atom_set_engine_clock,
  1606. .get_memory_clock = &radeon_atom_get_memory_clock,
  1607. .set_memory_clock = &radeon_atom_set_memory_clock,
  1608. .get_pcie_lanes = NULL,
  1609. .set_pcie_lanes = NULL,
  1610. .set_clock_gating = NULL,
  1611. },
  1612. .pflip = {
  1613. .pre_page_flip = &evergreen_pre_page_flip,
  1614. .page_flip = &evergreen_page_flip,
  1615. .post_page_flip = &evergreen_post_page_flip,
  1616. },
  1617. };
  1618. /**
  1619. * radeon_asic_init - register asic specific callbacks
  1620. *
  1621. * @rdev: radeon device pointer
  1622. *
  1623. * Registers the appropriate asic specific callbacks for each
  1624. * chip family. Also sets other asics specific info like the number
  1625. * of crtcs and the register aperture accessors (all asics).
  1626. * Returns 0 for success.
  1627. */
  1628. int radeon_asic_init(struct radeon_device *rdev)
  1629. {
  1630. radeon_register_accessor_init(rdev);
  1631. /* set the number of crtcs */
  1632. if (rdev->flags & RADEON_SINGLE_CRTC)
  1633. rdev->num_crtc = 1;
  1634. else
  1635. rdev->num_crtc = 2;
  1636. switch (rdev->family) {
  1637. case CHIP_R100:
  1638. case CHIP_RV100:
  1639. case CHIP_RS100:
  1640. case CHIP_RV200:
  1641. case CHIP_RS200:
  1642. rdev->asic = &r100_asic;
  1643. break;
  1644. case CHIP_R200:
  1645. case CHIP_RV250:
  1646. case CHIP_RS300:
  1647. case CHIP_RV280:
  1648. rdev->asic = &r200_asic;
  1649. break;
  1650. case CHIP_R300:
  1651. case CHIP_R350:
  1652. case CHIP_RV350:
  1653. case CHIP_RV380:
  1654. if (rdev->flags & RADEON_IS_PCIE)
  1655. rdev->asic = &r300_asic_pcie;
  1656. else
  1657. rdev->asic = &r300_asic;
  1658. break;
  1659. case CHIP_R420:
  1660. case CHIP_R423:
  1661. case CHIP_RV410:
  1662. rdev->asic = &r420_asic;
  1663. /* handle macs */
  1664. if (rdev->bios == NULL) {
  1665. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  1666. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  1667. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  1668. rdev->asic->pm.set_memory_clock = NULL;
  1669. }
  1670. break;
  1671. case CHIP_RS400:
  1672. case CHIP_RS480:
  1673. rdev->asic = &rs400_asic;
  1674. break;
  1675. case CHIP_RS600:
  1676. rdev->asic = &rs600_asic;
  1677. break;
  1678. case CHIP_RS690:
  1679. case CHIP_RS740:
  1680. rdev->asic = &rs690_asic;
  1681. break;
  1682. case CHIP_RV515:
  1683. rdev->asic = &rv515_asic;
  1684. break;
  1685. case CHIP_R520:
  1686. case CHIP_RV530:
  1687. case CHIP_RV560:
  1688. case CHIP_RV570:
  1689. case CHIP_R580:
  1690. rdev->asic = &r520_asic;
  1691. break;
  1692. case CHIP_R600:
  1693. case CHIP_RV610:
  1694. case CHIP_RV630:
  1695. case CHIP_RV620:
  1696. case CHIP_RV635:
  1697. case CHIP_RV670:
  1698. rdev->asic = &r600_asic;
  1699. break;
  1700. case CHIP_RS780:
  1701. case CHIP_RS880:
  1702. rdev->asic = &rs780_asic;
  1703. break;
  1704. case CHIP_RV770:
  1705. case CHIP_RV730:
  1706. case CHIP_RV710:
  1707. case CHIP_RV740:
  1708. rdev->asic = &rv770_asic;
  1709. break;
  1710. case CHIP_CEDAR:
  1711. case CHIP_REDWOOD:
  1712. case CHIP_JUNIPER:
  1713. case CHIP_CYPRESS:
  1714. case CHIP_HEMLOCK:
  1715. /* set num crtcs */
  1716. if (rdev->family == CHIP_CEDAR)
  1717. rdev->num_crtc = 4;
  1718. else
  1719. rdev->num_crtc = 6;
  1720. rdev->asic = &evergreen_asic;
  1721. break;
  1722. case CHIP_PALM:
  1723. case CHIP_SUMO:
  1724. case CHIP_SUMO2:
  1725. rdev->asic = &sumo_asic;
  1726. break;
  1727. case CHIP_BARTS:
  1728. case CHIP_TURKS:
  1729. case CHIP_CAICOS:
  1730. /* set num crtcs */
  1731. if (rdev->family == CHIP_CAICOS)
  1732. rdev->num_crtc = 4;
  1733. else
  1734. rdev->num_crtc = 6;
  1735. rdev->asic = &btc_asic;
  1736. break;
  1737. case CHIP_CAYMAN:
  1738. rdev->asic = &cayman_asic;
  1739. /* set num crtcs */
  1740. rdev->num_crtc = 6;
  1741. rdev->vm_manager.funcs = &cayman_vm_funcs;
  1742. break;
  1743. case CHIP_ARUBA:
  1744. rdev->asic = &trinity_asic;
  1745. /* set num crtcs */
  1746. rdev->num_crtc = 4;
  1747. rdev->vm_manager.funcs = &cayman_vm_funcs;
  1748. break;
  1749. case CHIP_TAHITI:
  1750. case CHIP_PITCAIRN:
  1751. case CHIP_VERDE:
  1752. rdev->asic = &si_asic;
  1753. /* set num crtcs */
  1754. rdev->num_crtc = 6;
  1755. rdev->vm_manager.funcs = &si_vm_funcs;
  1756. break;
  1757. default:
  1758. /* FIXME: not supported yet */
  1759. return -EINVAL;
  1760. }
  1761. if (rdev->flags & RADEON_IS_IGP) {
  1762. rdev->asic->pm.get_memory_clock = NULL;
  1763. rdev->asic->pm.set_memory_clock = NULL;
  1764. }
  1765. return 0;
  1766. }