r100.c 119 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. /* This files gather functions specifics to:
  63. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  64. * and others in some cases.
  65. */
  66. /**
  67. * r100_wait_for_vblank - vblank wait asic callback.
  68. *
  69. * @rdev: radeon_device pointer
  70. * @crtc: crtc to wait for vblank on
  71. *
  72. * Wait for vblank on the requested crtc (r1xx-r4xx).
  73. */
  74. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  75. {
  76. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  77. int i;
  78. if (radeon_crtc->crtc_id == 0) {
  79. if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
  80. for (i = 0; i < rdev->usec_timeout; i++) {
  81. if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
  82. break;
  83. udelay(1);
  84. }
  85. for (i = 0; i < rdev->usec_timeout; i++) {
  86. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  87. break;
  88. udelay(1);
  89. }
  90. }
  91. } else {
  92. if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
  93. for (i = 0; i < rdev->usec_timeout; i++) {
  94. if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
  95. break;
  96. udelay(1);
  97. }
  98. for (i = 0; i < rdev->usec_timeout; i++) {
  99. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  100. break;
  101. udelay(1);
  102. }
  103. }
  104. }
  105. }
  106. /**
  107. * r100_pre_page_flip - pre-pageflip callback.
  108. *
  109. * @rdev: radeon_device pointer
  110. * @crtc: crtc to prepare for pageflip on
  111. *
  112. * Pre-pageflip callback (r1xx-r4xx).
  113. * Enables the pageflip irq (vblank irq).
  114. */
  115. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  116. {
  117. /* enable the pflip int */
  118. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  119. }
  120. /**
  121. * r100_post_page_flip - pos-pageflip callback.
  122. *
  123. * @rdev: radeon_device pointer
  124. * @crtc: crtc to cleanup pageflip on
  125. *
  126. * Post-pageflip callback (r1xx-r4xx).
  127. * Disables the pageflip irq (vblank irq).
  128. */
  129. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  130. {
  131. /* disable the pflip int */
  132. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  133. }
  134. /**
  135. * r100_page_flip - pageflip callback.
  136. *
  137. * @rdev: radeon_device pointer
  138. * @crtc_id: crtc to cleanup pageflip on
  139. * @crtc_base: new address of the crtc (GPU MC address)
  140. *
  141. * Does the actual pageflip (r1xx-r4xx).
  142. * During vblank we take the crtc lock and wait for the update_pending
  143. * bit to go high, when it does, we release the lock, and allow the
  144. * double buffered update to take place.
  145. * Returns the current update pending status.
  146. */
  147. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  148. {
  149. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  150. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  151. int i;
  152. /* Lock the graphics update lock */
  153. /* update the scanout addresses */
  154. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  155. /* Wait for update_pending to go high. */
  156. for (i = 0; i < rdev->usec_timeout; i++) {
  157. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  158. break;
  159. udelay(1);
  160. }
  161. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  162. /* Unlock the lock, so double-buffering can take place inside vblank */
  163. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  164. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  165. /* Return current update_pending status: */
  166. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  167. }
  168. /**
  169. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  170. *
  171. * @rdev: radeon_device pointer
  172. *
  173. * Look up the optimal power state based on the
  174. * current state of the GPU (r1xx-r5xx).
  175. * Used for dynpm only.
  176. */
  177. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  178. {
  179. int i;
  180. rdev->pm.dynpm_can_upclock = true;
  181. rdev->pm.dynpm_can_downclock = true;
  182. switch (rdev->pm.dynpm_planned_action) {
  183. case DYNPM_ACTION_MINIMUM:
  184. rdev->pm.requested_power_state_index = 0;
  185. rdev->pm.dynpm_can_downclock = false;
  186. break;
  187. case DYNPM_ACTION_DOWNCLOCK:
  188. if (rdev->pm.current_power_state_index == 0) {
  189. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  190. rdev->pm.dynpm_can_downclock = false;
  191. } else {
  192. if (rdev->pm.active_crtc_count > 1) {
  193. for (i = 0; i < rdev->pm.num_power_states; i++) {
  194. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  195. continue;
  196. else if (i >= rdev->pm.current_power_state_index) {
  197. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  198. break;
  199. } else {
  200. rdev->pm.requested_power_state_index = i;
  201. break;
  202. }
  203. }
  204. } else
  205. rdev->pm.requested_power_state_index =
  206. rdev->pm.current_power_state_index - 1;
  207. }
  208. /* don't use the power state if crtcs are active and no display flag is set */
  209. if ((rdev->pm.active_crtc_count > 0) &&
  210. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  211. RADEON_PM_MODE_NO_DISPLAY)) {
  212. rdev->pm.requested_power_state_index++;
  213. }
  214. break;
  215. case DYNPM_ACTION_UPCLOCK:
  216. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  217. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  218. rdev->pm.dynpm_can_upclock = false;
  219. } else {
  220. if (rdev->pm.active_crtc_count > 1) {
  221. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  222. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  223. continue;
  224. else if (i <= rdev->pm.current_power_state_index) {
  225. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  226. break;
  227. } else {
  228. rdev->pm.requested_power_state_index = i;
  229. break;
  230. }
  231. }
  232. } else
  233. rdev->pm.requested_power_state_index =
  234. rdev->pm.current_power_state_index + 1;
  235. }
  236. break;
  237. case DYNPM_ACTION_DEFAULT:
  238. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  239. rdev->pm.dynpm_can_upclock = false;
  240. break;
  241. case DYNPM_ACTION_NONE:
  242. default:
  243. DRM_ERROR("Requested mode for not defined action\n");
  244. return;
  245. }
  246. /* only one clock mode per power state */
  247. rdev->pm.requested_clock_mode_index = 0;
  248. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  249. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  250. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  251. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  252. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  253. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  254. pcie_lanes);
  255. }
  256. /**
  257. * r100_pm_init_profile - Initialize power profiles callback.
  258. *
  259. * @rdev: radeon_device pointer
  260. *
  261. * Initialize the power states used in profile mode
  262. * (r1xx-r3xx).
  263. * Used for profile mode only.
  264. */
  265. void r100_pm_init_profile(struct radeon_device *rdev)
  266. {
  267. /* default */
  268. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  269. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  270. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  272. /* low sh */
  273. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  275. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  277. /* mid sh */
  278. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  280. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  282. /* high sh */
  283. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  285. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  287. /* low mh */
  288. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  290. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  292. /* mid mh */
  293. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  295. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  297. /* high mh */
  298. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  302. }
  303. /**
  304. * r100_pm_misc - set additional pm hw parameters callback.
  305. *
  306. * @rdev: radeon_device pointer
  307. *
  308. * Set non-clock parameters associated with a power state
  309. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  310. */
  311. void r100_pm_misc(struct radeon_device *rdev)
  312. {
  313. int requested_index = rdev->pm.requested_power_state_index;
  314. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  315. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  316. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  317. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  318. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  319. tmp = RREG32(voltage->gpio.reg);
  320. if (voltage->active_high)
  321. tmp |= voltage->gpio.mask;
  322. else
  323. tmp &= ~(voltage->gpio.mask);
  324. WREG32(voltage->gpio.reg, tmp);
  325. if (voltage->delay)
  326. udelay(voltage->delay);
  327. } else {
  328. tmp = RREG32(voltage->gpio.reg);
  329. if (voltage->active_high)
  330. tmp &= ~voltage->gpio.mask;
  331. else
  332. tmp |= voltage->gpio.mask;
  333. WREG32(voltage->gpio.reg, tmp);
  334. if (voltage->delay)
  335. udelay(voltage->delay);
  336. }
  337. }
  338. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  339. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  340. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  341. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  342. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  343. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  344. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  345. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  346. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  347. else
  348. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  349. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  350. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  351. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  352. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  353. } else
  354. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  355. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  356. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  357. if (voltage->delay) {
  358. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  359. switch (voltage->delay) {
  360. case 33:
  361. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  362. break;
  363. case 66:
  364. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  365. break;
  366. case 99:
  367. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  368. break;
  369. case 132:
  370. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  371. break;
  372. }
  373. } else
  374. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  375. } else
  376. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  377. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  378. sclk_cntl &= ~FORCE_HDP;
  379. else
  380. sclk_cntl |= FORCE_HDP;
  381. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  382. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  383. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  384. /* set pcie lanes */
  385. if ((rdev->flags & RADEON_IS_PCIE) &&
  386. !(rdev->flags & RADEON_IS_IGP) &&
  387. rdev->asic->pm.set_pcie_lanes &&
  388. (ps->pcie_lanes !=
  389. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  390. radeon_set_pcie_lanes(rdev,
  391. ps->pcie_lanes);
  392. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  393. }
  394. }
  395. /**
  396. * r100_pm_prepare - pre-power state change callback.
  397. *
  398. * @rdev: radeon_device pointer
  399. *
  400. * Prepare for a power state change (r1xx-r4xx).
  401. */
  402. void r100_pm_prepare(struct radeon_device *rdev)
  403. {
  404. struct drm_device *ddev = rdev->ddev;
  405. struct drm_crtc *crtc;
  406. struct radeon_crtc *radeon_crtc;
  407. u32 tmp;
  408. /* disable any active CRTCs */
  409. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  410. radeon_crtc = to_radeon_crtc(crtc);
  411. if (radeon_crtc->enabled) {
  412. if (radeon_crtc->crtc_id) {
  413. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  414. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  415. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  416. } else {
  417. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  418. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  419. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  420. }
  421. }
  422. }
  423. }
  424. /**
  425. * r100_pm_finish - post-power state change callback.
  426. *
  427. * @rdev: radeon_device pointer
  428. *
  429. * Clean up after a power state change (r1xx-r4xx).
  430. */
  431. void r100_pm_finish(struct radeon_device *rdev)
  432. {
  433. struct drm_device *ddev = rdev->ddev;
  434. struct drm_crtc *crtc;
  435. struct radeon_crtc *radeon_crtc;
  436. u32 tmp;
  437. /* enable any active CRTCs */
  438. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  439. radeon_crtc = to_radeon_crtc(crtc);
  440. if (radeon_crtc->enabled) {
  441. if (radeon_crtc->crtc_id) {
  442. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  443. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  444. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  445. } else {
  446. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  447. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  448. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  449. }
  450. }
  451. }
  452. }
  453. /**
  454. * r100_gui_idle - gui idle callback.
  455. *
  456. * @rdev: radeon_device pointer
  457. *
  458. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  459. * Returns true if idle, false if not.
  460. */
  461. bool r100_gui_idle(struct radeon_device *rdev)
  462. {
  463. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  464. return false;
  465. else
  466. return true;
  467. }
  468. /* hpd for digital panel detect/disconnect */
  469. /**
  470. * r100_hpd_sense - hpd sense callback.
  471. *
  472. * @rdev: radeon_device pointer
  473. * @hpd: hpd (hotplug detect) pin
  474. *
  475. * Checks if a digital monitor is connected (r1xx-r4xx).
  476. * Returns true if connected, false if not connected.
  477. */
  478. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  479. {
  480. bool connected = false;
  481. switch (hpd) {
  482. case RADEON_HPD_1:
  483. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  484. connected = true;
  485. break;
  486. case RADEON_HPD_2:
  487. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  488. connected = true;
  489. break;
  490. default:
  491. break;
  492. }
  493. return connected;
  494. }
  495. /**
  496. * r100_hpd_set_polarity - hpd set polarity callback.
  497. *
  498. * @rdev: radeon_device pointer
  499. * @hpd: hpd (hotplug detect) pin
  500. *
  501. * Set the polarity of the hpd pin (r1xx-r4xx).
  502. */
  503. void r100_hpd_set_polarity(struct radeon_device *rdev,
  504. enum radeon_hpd_id hpd)
  505. {
  506. u32 tmp;
  507. bool connected = r100_hpd_sense(rdev, hpd);
  508. switch (hpd) {
  509. case RADEON_HPD_1:
  510. tmp = RREG32(RADEON_FP_GEN_CNTL);
  511. if (connected)
  512. tmp &= ~RADEON_FP_DETECT_INT_POL;
  513. else
  514. tmp |= RADEON_FP_DETECT_INT_POL;
  515. WREG32(RADEON_FP_GEN_CNTL, tmp);
  516. break;
  517. case RADEON_HPD_2:
  518. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  519. if (connected)
  520. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  521. else
  522. tmp |= RADEON_FP2_DETECT_INT_POL;
  523. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  524. break;
  525. default:
  526. break;
  527. }
  528. }
  529. /**
  530. * r100_hpd_init - hpd setup callback.
  531. *
  532. * @rdev: radeon_device pointer
  533. *
  534. * Setup the hpd pins used by the card (r1xx-r4xx).
  535. * Set the polarity, and enable the hpd interrupts.
  536. */
  537. void r100_hpd_init(struct radeon_device *rdev)
  538. {
  539. struct drm_device *dev = rdev->ddev;
  540. struct drm_connector *connector;
  541. unsigned enable = 0;
  542. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  543. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  544. enable |= 1 << radeon_connector->hpd.hpd;
  545. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  546. }
  547. radeon_irq_kms_enable_hpd(rdev, enable);
  548. }
  549. /**
  550. * r100_hpd_fini - hpd tear down callback.
  551. *
  552. * @rdev: radeon_device pointer
  553. *
  554. * Tear down the hpd pins used by the card (r1xx-r4xx).
  555. * Disable the hpd interrupts.
  556. */
  557. void r100_hpd_fini(struct radeon_device *rdev)
  558. {
  559. struct drm_device *dev = rdev->ddev;
  560. struct drm_connector *connector;
  561. unsigned disable = 0;
  562. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  563. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  564. disable |= 1 << radeon_connector->hpd.hpd;
  565. }
  566. radeon_irq_kms_disable_hpd(rdev, disable);
  567. }
  568. /*
  569. * PCI GART
  570. */
  571. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  572. {
  573. /* TODO: can we do somethings here ? */
  574. /* It seems hw only cache one entry so we should discard this
  575. * entry otherwise if first GPU GART read hit this entry it
  576. * could end up in wrong address. */
  577. }
  578. int r100_pci_gart_init(struct radeon_device *rdev)
  579. {
  580. int r;
  581. if (rdev->gart.ptr) {
  582. WARN(1, "R100 PCI GART already initialized\n");
  583. return 0;
  584. }
  585. /* Initialize common gart structure */
  586. r = radeon_gart_init(rdev);
  587. if (r)
  588. return r;
  589. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  590. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  591. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  592. return radeon_gart_table_ram_alloc(rdev);
  593. }
  594. int r100_pci_gart_enable(struct radeon_device *rdev)
  595. {
  596. uint32_t tmp;
  597. radeon_gart_restore(rdev);
  598. /* discard memory request outside of configured range */
  599. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  600. WREG32(RADEON_AIC_CNTL, tmp);
  601. /* set address range for PCI address translate */
  602. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  603. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  604. /* set PCI GART page-table base address */
  605. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  606. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  607. WREG32(RADEON_AIC_CNTL, tmp);
  608. r100_pci_gart_tlb_flush(rdev);
  609. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  610. (unsigned)(rdev->mc.gtt_size >> 20),
  611. (unsigned long long)rdev->gart.table_addr);
  612. rdev->gart.ready = true;
  613. return 0;
  614. }
  615. void r100_pci_gart_disable(struct radeon_device *rdev)
  616. {
  617. uint32_t tmp;
  618. /* discard memory request outside of configured range */
  619. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  620. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  621. WREG32(RADEON_AIC_LO_ADDR, 0);
  622. WREG32(RADEON_AIC_HI_ADDR, 0);
  623. }
  624. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  625. {
  626. u32 *gtt = rdev->gart.ptr;
  627. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  628. return -EINVAL;
  629. }
  630. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  631. return 0;
  632. }
  633. void r100_pci_gart_fini(struct radeon_device *rdev)
  634. {
  635. radeon_gart_fini(rdev);
  636. r100_pci_gart_disable(rdev);
  637. radeon_gart_table_ram_free(rdev);
  638. }
  639. int r100_irq_set(struct radeon_device *rdev)
  640. {
  641. uint32_t tmp = 0;
  642. if (!rdev->irq.installed) {
  643. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  644. WREG32(R_000040_GEN_INT_CNTL, 0);
  645. return -EINVAL;
  646. }
  647. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  648. tmp |= RADEON_SW_INT_ENABLE;
  649. }
  650. if (rdev->irq.gui_idle) {
  651. tmp |= RADEON_GUI_IDLE_MASK;
  652. }
  653. if (rdev->irq.crtc_vblank_int[0] ||
  654. atomic_read(&rdev->irq.pflip[0])) {
  655. tmp |= RADEON_CRTC_VBLANK_MASK;
  656. }
  657. if (rdev->irq.crtc_vblank_int[1] ||
  658. atomic_read(&rdev->irq.pflip[1])) {
  659. tmp |= RADEON_CRTC2_VBLANK_MASK;
  660. }
  661. if (rdev->irq.hpd[0]) {
  662. tmp |= RADEON_FP_DETECT_MASK;
  663. }
  664. if (rdev->irq.hpd[1]) {
  665. tmp |= RADEON_FP2_DETECT_MASK;
  666. }
  667. WREG32(RADEON_GEN_INT_CNTL, tmp);
  668. return 0;
  669. }
  670. void r100_irq_disable(struct radeon_device *rdev)
  671. {
  672. u32 tmp;
  673. WREG32(R_000040_GEN_INT_CNTL, 0);
  674. /* Wait and acknowledge irq */
  675. mdelay(1);
  676. tmp = RREG32(R_000044_GEN_INT_STATUS);
  677. WREG32(R_000044_GEN_INT_STATUS, tmp);
  678. }
  679. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  680. {
  681. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  682. uint32_t irq_mask = RADEON_SW_INT_TEST |
  683. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  684. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  685. /* the interrupt works, but the status bit is permanently asserted */
  686. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  687. if (!rdev->irq.gui_idle_acked)
  688. irq_mask |= RADEON_GUI_IDLE_STAT;
  689. }
  690. if (irqs) {
  691. WREG32(RADEON_GEN_INT_STATUS, irqs);
  692. }
  693. return irqs & irq_mask;
  694. }
  695. int r100_irq_process(struct radeon_device *rdev)
  696. {
  697. uint32_t status, msi_rearm;
  698. bool queue_hotplug = false;
  699. /* reset gui idle ack. the status bit is broken */
  700. rdev->irq.gui_idle_acked = false;
  701. status = r100_irq_ack(rdev);
  702. if (!status) {
  703. return IRQ_NONE;
  704. }
  705. if (rdev->shutdown) {
  706. return IRQ_NONE;
  707. }
  708. while (status) {
  709. /* SW interrupt */
  710. if (status & RADEON_SW_INT_TEST) {
  711. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  712. }
  713. /* gui idle interrupt */
  714. if (status & RADEON_GUI_IDLE_STAT) {
  715. rdev->irq.gui_idle_acked = true;
  716. wake_up(&rdev->irq.idle_queue);
  717. }
  718. /* Vertical blank interrupts */
  719. if (status & RADEON_CRTC_VBLANK_STAT) {
  720. if (rdev->irq.crtc_vblank_int[0]) {
  721. drm_handle_vblank(rdev->ddev, 0);
  722. rdev->pm.vblank_sync = true;
  723. wake_up(&rdev->irq.vblank_queue);
  724. }
  725. if (atomic_read(&rdev->irq.pflip[0]))
  726. radeon_crtc_handle_flip(rdev, 0);
  727. }
  728. if (status & RADEON_CRTC2_VBLANK_STAT) {
  729. if (rdev->irq.crtc_vblank_int[1]) {
  730. drm_handle_vblank(rdev->ddev, 1);
  731. rdev->pm.vblank_sync = true;
  732. wake_up(&rdev->irq.vblank_queue);
  733. }
  734. if (atomic_read(&rdev->irq.pflip[1]))
  735. radeon_crtc_handle_flip(rdev, 1);
  736. }
  737. if (status & RADEON_FP_DETECT_STAT) {
  738. queue_hotplug = true;
  739. DRM_DEBUG("HPD1\n");
  740. }
  741. if (status & RADEON_FP2_DETECT_STAT) {
  742. queue_hotplug = true;
  743. DRM_DEBUG("HPD2\n");
  744. }
  745. status = r100_irq_ack(rdev);
  746. }
  747. /* reset gui idle ack. the status bit is broken */
  748. rdev->irq.gui_idle_acked = false;
  749. if (queue_hotplug)
  750. schedule_work(&rdev->hotplug_work);
  751. if (rdev->msi_enabled) {
  752. switch (rdev->family) {
  753. case CHIP_RS400:
  754. case CHIP_RS480:
  755. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  756. WREG32(RADEON_AIC_CNTL, msi_rearm);
  757. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  758. break;
  759. default:
  760. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  761. break;
  762. }
  763. }
  764. return IRQ_HANDLED;
  765. }
  766. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  767. {
  768. if (crtc == 0)
  769. return RREG32(RADEON_CRTC_CRNT_FRAME);
  770. else
  771. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  772. }
  773. /* Who ever call radeon_fence_emit should call ring_lock and ask
  774. * for enough space (today caller are ib schedule and buffer move) */
  775. void r100_fence_ring_emit(struct radeon_device *rdev,
  776. struct radeon_fence *fence)
  777. {
  778. struct radeon_ring *ring = &rdev->ring[fence->ring];
  779. /* We have to make sure that caches are flushed before
  780. * CPU might read something from VRAM. */
  781. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  782. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  783. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  784. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  785. /* Wait until IDLE & CLEAN */
  786. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  787. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  788. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  789. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  790. RADEON_HDP_READ_BUFFER_INVALIDATE);
  791. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  792. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  793. /* Emit fence sequence & fire IRQ */
  794. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  795. radeon_ring_write(ring, fence->seq);
  796. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  797. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  798. }
  799. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  800. struct radeon_ring *ring,
  801. struct radeon_semaphore *semaphore,
  802. bool emit_wait)
  803. {
  804. /* Unused on older asics, since we don't have semaphores or multiple rings */
  805. BUG();
  806. }
  807. int r100_copy_blit(struct radeon_device *rdev,
  808. uint64_t src_offset,
  809. uint64_t dst_offset,
  810. unsigned num_gpu_pages,
  811. struct radeon_fence **fence)
  812. {
  813. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  814. uint32_t cur_pages;
  815. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  816. uint32_t pitch;
  817. uint32_t stride_pixels;
  818. unsigned ndw;
  819. int num_loops;
  820. int r = 0;
  821. /* radeon limited to 16k stride */
  822. stride_bytes &= 0x3fff;
  823. /* radeon pitch is /64 */
  824. pitch = stride_bytes / 64;
  825. stride_pixels = stride_bytes / 4;
  826. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  827. /* Ask for enough room for blit + flush + fence */
  828. ndw = 64 + (10 * num_loops);
  829. r = radeon_ring_lock(rdev, ring, ndw);
  830. if (r) {
  831. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  832. return -EINVAL;
  833. }
  834. while (num_gpu_pages > 0) {
  835. cur_pages = num_gpu_pages;
  836. if (cur_pages > 8191) {
  837. cur_pages = 8191;
  838. }
  839. num_gpu_pages -= cur_pages;
  840. /* pages are in Y direction - height
  841. page width in X direction - width */
  842. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  843. radeon_ring_write(ring,
  844. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  845. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  846. RADEON_GMC_SRC_CLIPPING |
  847. RADEON_GMC_DST_CLIPPING |
  848. RADEON_GMC_BRUSH_NONE |
  849. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  850. RADEON_GMC_SRC_DATATYPE_COLOR |
  851. RADEON_ROP3_S |
  852. RADEON_DP_SRC_SOURCE_MEMORY |
  853. RADEON_GMC_CLR_CMP_CNTL_DIS |
  854. RADEON_GMC_WR_MSK_DIS);
  855. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  856. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  857. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  858. radeon_ring_write(ring, 0);
  859. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  860. radeon_ring_write(ring, num_gpu_pages);
  861. radeon_ring_write(ring, num_gpu_pages);
  862. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  863. }
  864. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  865. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  866. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  867. radeon_ring_write(ring,
  868. RADEON_WAIT_2D_IDLECLEAN |
  869. RADEON_WAIT_HOST_IDLECLEAN |
  870. RADEON_WAIT_DMA_GUI_IDLE);
  871. if (fence) {
  872. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  873. }
  874. radeon_ring_unlock_commit(rdev, ring);
  875. return r;
  876. }
  877. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  878. {
  879. unsigned i;
  880. u32 tmp;
  881. for (i = 0; i < rdev->usec_timeout; i++) {
  882. tmp = RREG32(R_000E40_RBBM_STATUS);
  883. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  884. return 0;
  885. }
  886. udelay(1);
  887. }
  888. return -1;
  889. }
  890. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  891. {
  892. int r;
  893. r = radeon_ring_lock(rdev, ring, 2);
  894. if (r) {
  895. return;
  896. }
  897. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  898. radeon_ring_write(ring,
  899. RADEON_ISYNC_ANY2D_IDLE3D |
  900. RADEON_ISYNC_ANY3D_IDLE2D |
  901. RADEON_ISYNC_WAIT_IDLEGUI |
  902. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  903. radeon_ring_unlock_commit(rdev, ring);
  904. }
  905. /* Load the microcode for the CP */
  906. static int r100_cp_init_microcode(struct radeon_device *rdev)
  907. {
  908. struct platform_device *pdev;
  909. const char *fw_name = NULL;
  910. int err;
  911. DRM_DEBUG_KMS("\n");
  912. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  913. err = IS_ERR(pdev);
  914. if (err) {
  915. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  916. return -EINVAL;
  917. }
  918. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  919. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  920. (rdev->family == CHIP_RS200)) {
  921. DRM_INFO("Loading R100 Microcode\n");
  922. fw_name = FIRMWARE_R100;
  923. } else if ((rdev->family == CHIP_R200) ||
  924. (rdev->family == CHIP_RV250) ||
  925. (rdev->family == CHIP_RV280) ||
  926. (rdev->family == CHIP_RS300)) {
  927. DRM_INFO("Loading R200 Microcode\n");
  928. fw_name = FIRMWARE_R200;
  929. } else if ((rdev->family == CHIP_R300) ||
  930. (rdev->family == CHIP_R350) ||
  931. (rdev->family == CHIP_RV350) ||
  932. (rdev->family == CHIP_RV380) ||
  933. (rdev->family == CHIP_RS400) ||
  934. (rdev->family == CHIP_RS480)) {
  935. DRM_INFO("Loading R300 Microcode\n");
  936. fw_name = FIRMWARE_R300;
  937. } else if ((rdev->family == CHIP_R420) ||
  938. (rdev->family == CHIP_R423) ||
  939. (rdev->family == CHIP_RV410)) {
  940. DRM_INFO("Loading R400 Microcode\n");
  941. fw_name = FIRMWARE_R420;
  942. } else if ((rdev->family == CHIP_RS690) ||
  943. (rdev->family == CHIP_RS740)) {
  944. DRM_INFO("Loading RS690/RS740 Microcode\n");
  945. fw_name = FIRMWARE_RS690;
  946. } else if (rdev->family == CHIP_RS600) {
  947. DRM_INFO("Loading RS600 Microcode\n");
  948. fw_name = FIRMWARE_RS600;
  949. } else if ((rdev->family == CHIP_RV515) ||
  950. (rdev->family == CHIP_R520) ||
  951. (rdev->family == CHIP_RV530) ||
  952. (rdev->family == CHIP_R580) ||
  953. (rdev->family == CHIP_RV560) ||
  954. (rdev->family == CHIP_RV570)) {
  955. DRM_INFO("Loading R500 Microcode\n");
  956. fw_name = FIRMWARE_R520;
  957. }
  958. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  959. platform_device_unregister(pdev);
  960. if (err) {
  961. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  962. fw_name);
  963. } else if (rdev->me_fw->size % 8) {
  964. printk(KERN_ERR
  965. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  966. rdev->me_fw->size, fw_name);
  967. err = -EINVAL;
  968. release_firmware(rdev->me_fw);
  969. rdev->me_fw = NULL;
  970. }
  971. return err;
  972. }
  973. static void r100_cp_load_microcode(struct radeon_device *rdev)
  974. {
  975. const __be32 *fw_data;
  976. int i, size;
  977. if (r100_gui_wait_for_idle(rdev)) {
  978. printk(KERN_WARNING "Failed to wait GUI idle while "
  979. "programming pipes. Bad things might happen.\n");
  980. }
  981. if (rdev->me_fw) {
  982. size = rdev->me_fw->size / 4;
  983. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  984. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  985. for (i = 0; i < size; i += 2) {
  986. WREG32(RADEON_CP_ME_RAM_DATAH,
  987. be32_to_cpup(&fw_data[i]));
  988. WREG32(RADEON_CP_ME_RAM_DATAL,
  989. be32_to_cpup(&fw_data[i + 1]));
  990. }
  991. }
  992. }
  993. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  994. {
  995. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  996. unsigned rb_bufsz;
  997. unsigned rb_blksz;
  998. unsigned max_fetch;
  999. unsigned pre_write_timer;
  1000. unsigned pre_write_limit;
  1001. unsigned indirect2_start;
  1002. unsigned indirect1_start;
  1003. uint32_t tmp;
  1004. int r;
  1005. if (r100_debugfs_cp_init(rdev)) {
  1006. DRM_ERROR("Failed to register debugfs file for CP !\n");
  1007. }
  1008. if (!rdev->me_fw) {
  1009. r = r100_cp_init_microcode(rdev);
  1010. if (r) {
  1011. DRM_ERROR("Failed to load firmware!\n");
  1012. return r;
  1013. }
  1014. }
  1015. /* Align ring size */
  1016. rb_bufsz = drm_order(ring_size / 8);
  1017. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1018. r100_cp_load_microcode(rdev);
  1019. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1020. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1021. 0, 0x7fffff, RADEON_CP_PACKET2);
  1022. if (r) {
  1023. return r;
  1024. }
  1025. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1026. * the rptr copy in system ram */
  1027. rb_blksz = 9;
  1028. /* cp will read 128bytes at a time (4 dwords) */
  1029. max_fetch = 1;
  1030. ring->align_mask = 16 - 1;
  1031. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1032. pre_write_timer = 64;
  1033. /* Force CP_RB_WPTR write if written more than one time before the
  1034. * delay expire
  1035. */
  1036. pre_write_limit = 0;
  1037. /* Setup the cp cache like this (cache size is 96 dwords) :
  1038. * RING 0 to 15
  1039. * INDIRECT1 16 to 79
  1040. * INDIRECT2 80 to 95
  1041. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1042. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1043. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1044. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1045. * so it gets the bigger cache.
  1046. */
  1047. indirect2_start = 80;
  1048. indirect1_start = 16;
  1049. /* cp setup */
  1050. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1051. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1052. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1053. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1054. #ifdef __BIG_ENDIAN
  1055. tmp |= RADEON_BUF_SWAP_32BIT;
  1056. #endif
  1057. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1058. /* Set ring address */
  1059. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1060. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1061. /* Force read & write ptr to 0 */
  1062. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1063. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1064. ring->wptr = 0;
  1065. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1066. /* set the wb address whether it's enabled or not */
  1067. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1068. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1069. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1070. if (rdev->wb.enabled)
  1071. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1072. else {
  1073. tmp |= RADEON_RB_NO_UPDATE;
  1074. WREG32(R_000770_SCRATCH_UMSK, 0);
  1075. }
  1076. WREG32(RADEON_CP_RB_CNTL, tmp);
  1077. udelay(10);
  1078. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1079. /* Set cp mode to bus mastering & enable cp*/
  1080. WREG32(RADEON_CP_CSQ_MODE,
  1081. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1082. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1083. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1084. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1085. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1086. /* at this point everything should be setup correctly to enable master */
  1087. pci_set_master(rdev->pdev);
  1088. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1089. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1090. if (r) {
  1091. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1092. return r;
  1093. }
  1094. ring->ready = true;
  1095. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1096. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  1097. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1098. if (r) {
  1099. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1100. ring->rptr_save_reg = 0;
  1101. }
  1102. }
  1103. return 0;
  1104. }
  1105. void r100_cp_fini(struct radeon_device *rdev)
  1106. {
  1107. if (r100_cp_wait_for_idle(rdev)) {
  1108. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1109. }
  1110. /* Disable ring */
  1111. r100_cp_disable(rdev);
  1112. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1113. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1114. DRM_INFO("radeon: cp finalized\n");
  1115. }
  1116. void r100_cp_disable(struct radeon_device *rdev)
  1117. {
  1118. /* Disable ring */
  1119. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1120. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1121. WREG32(RADEON_CP_CSQ_MODE, 0);
  1122. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1123. WREG32(R_000770_SCRATCH_UMSK, 0);
  1124. if (r100_gui_wait_for_idle(rdev)) {
  1125. printk(KERN_WARNING "Failed to wait GUI idle while "
  1126. "programming pipes. Bad things might happen.\n");
  1127. }
  1128. }
  1129. /*
  1130. * CS functions
  1131. */
  1132. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1133. struct radeon_cs_packet *pkt,
  1134. unsigned idx,
  1135. unsigned reg)
  1136. {
  1137. int r;
  1138. u32 tile_flags = 0;
  1139. u32 tmp;
  1140. struct radeon_cs_reloc *reloc;
  1141. u32 value;
  1142. r = r100_cs_packet_next_reloc(p, &reloc);
  1143. if (r) {
  1144. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1145. idx, reg);
  1146. r100_cs_dump_packet(p, pkt);
  1147. return r;
  1148. }
  1149. value = radeon_get_ib_value(p, idx);
  1150. tmp = value & 0x003fffff;
  1151. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  1152. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1153. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1154. tile_flags |= RADEON_DST_TILE_MACRO;
  1155. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1156. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1157. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1158. r100_cs_dump_packet(p, pkt);
  1159. return -EINVAL;
  1160. }
  1161. tile_flags |= RADEON_DST_TILE_MICRO;
  1162. }
  1163. tmp |= tile_flags;
  1164. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1165. } else
  1166. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1167. return 0;
  1168. }
  1169. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1170. struct radeon_cs_packet *pkt,
  1171. int idx)
  1172. {
  1173. unsigned c, i;
  1174. struct radeon_cs_reloc *reloc;
  1175. struct r100_cs_track *track;
  1176. int r = 0;
  1177. volatile uint32_t *ib;
  1178. u32 idx_value;
  1179. ib = p->ib.ptr;
  1180. track = (struct r100_cs_track *)p->track;
  1181. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1182. if (c > 16) {
  1183. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1184. pkt->opcode);
  1185. r100_cs_dump_packet(p, pkt);
  1186. return -EINVAL;
  1187. }
  1188. track->num_arrays = c;
  1189. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1190. r = r100_cs_packet_next_reloc(p, &reloc);
  1191. if (r) {
  1192. DRM_ERROR("No reloc for packet3 %d\n",
  1193. pkt->opcode);
  1194. r100_cs_dump_packet(p, pkt);
  1195. return r;
  1196. }
  1197. idx_value = radeon_get_ib_value(p, idx);
  1198. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1199. track->arrays[i + 0].esize = idx_value >> 8;
  1200. track->arrays[i + 0].robj = reloc->robj;
  1201. track->arrays[i + 0].esize &= 0x7F;
  1202. r = r100_cs_packet_next_reloc(p, &reloc);
  1203. if (r) {
  1204. DRM_ERROR("No reloc for packet3 %d\n",
  1205. pkt->opcode);
  1206. r100_cs_dump_packet(p, pkt);
  1207. return r;
  1208. }
  1209. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  1210. track->arrays[i + 1].robj = reloc->robj;
  1211. track->arrays[i + 1].esize = idx_value >> 24;
  1212. track->arrays[i + 1].esize &= 0x7F;
  1213. }
  1214. if (c & 1) {
  1215. r = r100_cs_packet_next_reloc(p, &reloc);
  1216. if (r) {
  1217. DRM_ERROR("No reloc for packet3 %d\n",
  1218. pkt->opcode);
  1219. r100_cs_dump_packet(p, pkt);
  1220. return r;
  1221. }
  1222. idx_value = radeon_get_ib_value(p, idx);
  1223. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1224. track->arrays[i + 0].robj = reloc->robj;
  1225. track->arrays[i + 0].esize = idx_value >> 8;
  1226. track->arrays[i + 0].esize &= 0x7F;
  1227. }
  1228. return r;
  1229. }
  1230. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1231. struct radeon_cs_packet *pkt,
  1232. const unsigned *auth, unsigned n,
  1233. radeon_packet0_check_t check)
  1234. {
  1235. unsigned reg;
  1236. unsigned i, j, m;
  1237. unsigned idx;
  1238. int r;
  1239. idx = pkt->idx + 1;
  1240. reg = pkt->reg;
  1241. /* Check that register fall into register range
  1242. * determined by the number of entry (n) in the
  1243. * safe register bitmap.
  1244. */
  1245. if (pkt->one_reg_wr) {
  1246. if ((reg >> 7) > n) {
  1247. return -EINVAL;
  1248. }
  1249. } else {
  1250. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1251. return -EINVAL;
  1252. }
  1253. }
  1254. for (i = 0; i <= pkt->count; i++, idx++) {
  1255. j = (reg >> 7);
  1256. m = 1 << ((reg >> 2) & 31);
  1257. if (auth[j] & m) {
  1258. r = check(p, pkt, idx, reg);
  1259. if (r) {
  1260. return r;
  1261. }
  1262. }
  1263. if (pkt->one_reg_wr) {
  1264. if (!(auth[j] & m)) {
  1265. break;
  1266. }
  1267. } else {
  1268. reg += 4;
  1269. }
  1270. }
  1271. return 0;
  1272. }
  1273. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1274. struct radeon_cs_packet *pkt)
  1275. {
  1276. volatile uint32_t *ib;
  1277. unsigned i;
  1278. unsigned idx;
  1279. ib = p->ib.ptr;
  1280. idx = pkt->idx;
  1281. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1282. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1283. }
  1284. }
  1285. /**
  1286. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1287. * @parser: parser structure holding parsing context.
  1288. * @pkt: where to store packet informations
  1289. *
  1290. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1291. * if packet is bigger than remaining ib size. or if packets is unknown.
  1292. **/
  1293. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1294. struct radeon_cs_packet *pkt,
  1295. unsigned idx)
  1296. {
  1297. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1298. uint32_t header;
  1299. if (idx >= ib_chunk->length_dw) {
  1300. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1301. idx, ib_chunk->length_dw);
  1302. return -EINVAL;
  1303. }
  1304. header = radeon_get_ib_value(p, idx);
  1305. pkt->idx = idx;
  1306. pkt->type = CP_PACKET_GET_TYPE(header);
  1307. pkt->count = CP_PACKET_GET_COUNT(header);
  1308. switch (pkt->type) {
  1309. case PACKET_TYPE0:
  1310. pkt->reg = CP_PACKET0_GET_REG(header);
  1311. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1312. break;
  1313. case PACKET_TYPE3:
  1314. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1315. break;
  1316. case PACKET_TYPE2:
  1317. pkt->count = -1;
  1318. break;
  1319. default:
  1320. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1321. return -EINVAL;
  1322. }
  1323. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1324. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1325. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1326. return -EINVAL;
  1327. }
  1328. return 0;
  1329. }
  1330. /**
  1331. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1332. * @parser: parser structure holding parsing context.
  1333. *
  1334. * Userspace sends a special sequence for VLINE waits.
  1335. * PACKET0 - VLINE_START_END + value
  1336. * PACKET0 - WAIT_UNTIL +_value
  1337. * RELOC (P3) - crtc_id in reloc.
  1338. *
  1339. * This function parses this and relocates the VLINE START END
  1340. * and WAIT UNTIL packets to the correct crtc.
  1341. * It also detects a switched off crtc and nulls out the
  1342. * wait in that case.
  1343. */
  1344. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1345. {
  1346. struct drm_mode_object *obj;
  1347. struct drm_crtc *crtc;
  1348. struct radeon_crtc *radeon_crtc;
  1349. struct radeon_cs_packet p3reloc, waitreloc;
  1350. int crtc_id;
  1351. int r;
  1352. uint32_t header, h_idx, reg;
  1353. volatile uint32_t *ib;
  1354. ib = p->ib.ptr;
  1355. /* parse the wait until */
  1356. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1357. if (r)
  1358. return r;
  1359. /* check its a wait until and only 1 count */
  1360. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1361. waitreloc.count != 0) {
  1362. DRM_ERROR("vline wait had illegal wait until segment\n");
  1363. return -EINVAL;
  1364. }
  1365. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1366. DRM_ERROR("vline wait had illegal wait until\n");
  1367. return -EINVAL;
  1368. }
  1369. /* jump over the NOP */
  1370. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1371. if (r)
  1372. return r;
  1373. h_idx = p->idx - 2;
  1374. p->idx += waitreloc.count + 2;
  1375. p->idx += p3reloc.count + 2;
  1376. header = radeon_get_ib_value(p, h_idx);
  1377. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1378. reg = CP_PACKET0_GET_REG(header);
  1379. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1380. if (!obj) {
  1381. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1382. return -EINVAL;
  1383. }
  1384. crtc = obj_to_crtc(obj);
  1385. radeon_crtc = to_radeon_crtc(crtc);
  1386. crtc_id = radeon_crtc->crtc_id;
  1387. if (!crtc->enabled) {
  1388. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1389. ib[h_idx + 2] = PACKET2(0);
  1390. ib[h_idx + 3] = PACKET2(0);
  1391. } else if (crtc_id == 1) {
  1392. switch (reg) {
  1393. case AVIVO_D1MODE_VLINE_START_END:
  1394. header &= ~R300_CP_PACKET0_REG_MASK;
  1395. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1396. break;
  1397. case RADEON_CRTC_GUI_TRIG_VLINE:
  1398. header &= ~R300_CP_PACKET0_REG_MASK;
  1399. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1400. break;
  1401. default:
  1402. DRM_ERROR("unknown crtc reloc\n");
  1403. return -EINVAL;
  1404. }
  1405. ib[h_idx] = header;
  1406. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1407. }
  1408. return 0;
  1409. }
  1410. /**
  1411. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1412. * @parser: parser structure holding parsing context.
  1413. * @data: pointer to relocation data
  1414. * @offset_start: starting offset
  1415. * @offset_mask: offset mask (to align start offset on)
  1416. * @reloc: reloc informations
  1417. *
  1418. * Check next packet is relocation packet3, do bo validation and compute
  1419. * GPU offset using the provided start.
  1420. **/
  1421. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1422. struct radeon_cs_reloc **cs_reloc)
  1423. {
  1424. struct radeon_cs_chunk *relocs_chunk;
  1425. struct radeon_cs_packet p3reloc;
  1426. unsigned idx;
  1427. int r;
  1428. if (p->chunk_relocs_idx == -1) {
  1429. DRM_ERROR("No relocation chunk !\n");
  1430. return -EINVAL;
  1431. }
  1432. *cs_reloc = NULL;
  1433. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1434. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1435. if (r) {
  1436. return r;
  1437. }
  1438. p->idx += p3reloc.count + 2;
  1439. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1440. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1441. p3reloc.idx);
  1442. r100_cs_dump_packet(p, &p3reloc);
  1443. return -EINVAL;
  1444. }
  1445. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1446. if (idx >= relocs_chunk->length_dw) {
  1447. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1448. idx, relocs_chunk->length_dw);
  1449. r100_cs_dump_packet(p, &p3reloc);
  1450. return -EINVAL;
  1451. }
  1452. /* FIXME: we assume reloc size is 4 dwords */
  1453. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1454. return 0;
  1455. }
  1456. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1457. {
  1458. int vtx_size;
  1459. vtx_size = 2;
  1460. /* ordered according to bits in spec */
  1461. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1462. vtx_size++;
  1463. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1464. vtx_size += 3;
  1465. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1466. vtx_size++;
  1467. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1468. vtx_size++;
  1469. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1470. vtx_size += 3;
  1471. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1472. vtx_size++;
  1473. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1474. vtx_size++;
  1475. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1476. vtx_size += 2;
  1477. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1478. vtx_size += 2;
  1479. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1480. vtx_size++;
  1481. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1482. vtx_size += 2;
  1483. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1484. vtx_size++;
  1485. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1486. vtx_size += 2;
  1487. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1488. vtx_size++;
  1489. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1490. vtx_size++;
  1491. /* blend weight */
  1492. if (vtx_fmt & (0x7 << 15))
  1493. vtx_size += (vtx_fmt >> 15) & 0x7;
  1494. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1495. vtx_size += 3;
  1496. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1497. vtx_size += 2;
  1498. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1499. vtx_size++;
  1500. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1501. vtx_size++;
  1502. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1503. vtx_size++;
  1504. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1505. vtx_size++;
  1506. return vtx_size;
  1507. }
  1508. static int r100_packet0_check(struct radeon_cs_parser *p,
  1509. struct radeon_cs_packet *pkt,
  1510. unsigned idx, unsigned reg)
  1511. {
  1512. struct radeon_cs_reloc *reloc;
  1513. struct r100_cs_track *track;
  1514. volatile uint32_t *ib;
  1515. uint32_t tmp;
  1516. int r;
  1517. int i, face;
  1518. u32 tile_flags = 0;
  1519. u32 idx_value;
  1520. ib = p->ib.ptr;
  1521. track = (struct r100_cs_track *)p->track;
  1522. idx_value = radeon_get_ib_value(p, idx);
  1523. switch (reg) {
  1524. case RADEON_CRTC_GUI_TRIG_VLINE:
  1525. r = r100_cs_packet_parse_vline(p);
  1526. if (r) {
  1527. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1528. idx, reg);
  1529. r100_cs_dump_packet(p, pkt);
  1530. return r;
  1531. }
  1532. break;
  1533. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1534. * range access */
  1535. case RADEON_DST_PITCH_OFFSET:
  1536. case RADEON_SRC_PITCH_OFFSET:
  1537. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1538. if (r)
  1539. return r;
  1540. break;
  1541. case RADEON_RB3D_DEPTHOFFSET:
  1542. r = r100_cs_packet_next_reloc(p, &reloc);
  1543. if (r) {
  1544. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1545. idx, reg);
  1546. r100_cs_dump_packet(p, pkt);
  1547. return r;
  1548. }
  1549. track->zb.robj = reloc->robj;
  1550. track->zb.offset = idx_value;
  1551. track->zb_dirty = true;
  1552. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1553. break;
  1554. case RADEON_RB3D_COLOROFFSET:
  1555. r = r100_cs_packet_next_reloc(p, &reloc);
  1556. if (r) {
  1557. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1558. idx, reg);
  1559. r100_cs_dump_packet(p, pkt);
  1560. return r;
  1561. }
  1562. track->cb[0].robj = reloc->robj;
  1563. track->cb[0].offset = idx_value;
  1564. track->cb_dirty = true;
  1565. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1566. break;
  1567. case RADEON_PP_TXOFFSET_0:
  1568. case RADEON_PP_TXOFFSET_1:
  1569. case RADEON_PP_TXOFFSET_2:
  1570. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1571. r = r100_cs_packet_next_reloc(p, &reloc);
  1572. if (r) {
  1573. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1574. idx, reg);
  1575. r100_cs_dump_packet(p, pkt);
  1576. return r;
  1577. }
  1578. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1579. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1580. tile_flags |= RADEON_TXO_MACRO_TILE;
  1581. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1582. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1583. tmp = idx_value & ~(0x7 << 2);
  1584. tmp |= tile_flags;
  1585. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1586. } else
  1587. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1588. track->textures[i].robj = reloc->robj;
  1589. track->tex_dirty = true;
  1590. break;
  1591. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1592. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1593. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1594. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1595. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1596. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1597. r = r100_cs_packet_next_reloc(p, &reloc);
  1598. if (r) {
  1599. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1600. idx, reg);
  1601. r100_cs_dump_packet(p, pkt);
  1602. return r;
  1603. }
  1604. track->textures[0].cube_info[i].offset = idx_value;
  1605. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1606. track->textures[0].cube_info[i].robj = reloc->robj;
  1607. track->tex_dirty = true;
  1608. break;
  1609. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1610. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1611. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1612. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1613. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1614. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1615. r = r100_cs_packet_next_reloc(p, &reloc);
  1616. if (r) {
  1617. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1618. idx, reg);
  1619. r100_cs_dump_packet(p, pkt);
  1620. return r;
  1621. }
  1622. track->textures[1].cube_info[i].offset = idx_value;
  1623. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1624. track->textures[1].cube_info[i].robj = reloc->robj;
  1625. track->tex_dirty = true;
  1626. break;
  1627. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1628. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1629. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1630. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1631. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1632. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1633. r = r100_cs_packet_next_reloc(p, &reloc);
  1634. if (r) {
  1635. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1636. idx, reg);
  1637. r100_cs_dump_packet(p, pkt);
  1638. return r;
  1639. }
  1640. track->textures[2].cube_info[i].offset = idx_value;
  1641. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1642. track->textures[2].cube_info[i].robj = reloc->robj;
  1643. track->tex_dirty = true;
  1644. break;
  1645. case RADEON_RE_WIDTH_HEIGHT:
  1646. track->maxy = ((idx_value >> 16) & 0x7FF);
  1647. track->cb_dirty = true;
  1648. track->zb_dirty = true;
  1649. break;
  1650. case RADEON_RB3D_COLORPITCH:
  1651. r = r100_cs_packet_next_reloc(p, &reloc);
  1652. if (r) {
  1653. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1654. idx, reg);
  1655. r100_cs_dump_packet(p, pkt);
  1656. return r;
  1657. }
  1658. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1659. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1660. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1661. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1662. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1663. tmp = idx_value & ~(0x7 << 16);
  1664. tmp |= tile_flags;
  1665. ib[idx] = tmp;
  1666. } else
  1667. ib[idx] = idx_value;
  1668. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1669. track->cb_dirty = true;
  1670. break;
  1671. case RADEON_RB3D_DEPTHPITCH:
  1672. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1673. track->zb_dirty = true;
  1674. break;
  1675. case RADEON_RB3D_CNTL:
  1676. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1677. case 7:
  1678. case 8:
  1679. case 9:
  1680. case 11:
  1681. case 12:
  1682. track->cb[0].cpp = 1;
  1683. break;
  1684. case 3:
  1685. case 4:
  1686. case 15:
  1687. track->cb[0].cpp = 2;
  1688. break;
  1689. case 6:
  1690. track->cb[0].cpp = 4;
  1691. break;
  1692. default:
  1693. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1694. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1695. return -EINVAL;
  1696. }
  1697. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1698. track->cb_dirty = true;
  1699. track->zb_dirty = true;
  1700. break;
  1701. case RADEON_RB3D_ZSTENCILCNTL:
  1702. switch (idx_value & 0xf) {
  1703. case 0:
  1704. track->zb.cpp = 2;
  1705. break;
  1706. case 2:
  1707. case 3:
  1708. case 4:
  1709. case 5:
  1710. case 9:
  1711. case 11:
  1712. track->zb.cpp = 4;
  1713. break;
  1714. default:
  1715. break;
  1716. }
  1717. track->zb_dirty = true;
  1718. break;
  1719. case RADEON_RB3D_ZPASS_ADDR:
  1720. r = r100_cs_packet_next_reloc(p, &reloc);
  1721. if (r) {
  1722. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1723. idx, reg);
  1724. r100_cs_dump_packet(p, pkt);
  1725. return r;
  1726. }
  1727. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1728. break;
  1729. case RADEON_PP_CNTL:
  1730. {
  1731. uint32_t temp = idx_value >> 4;
  1732. for (i = 0; i < track->num_texture; i++)
  1733. track->textures[i].enabled = !!(temp & (1 << i));
  1734. track->tex_dirty = true;
  1735. }
  1736. break;
  1737. case RADEON_SE_VF_CNTL:
  1738. track->vap_vf_cntl = idx_value;
  1739. break;
  1740. case RADEON_SE_VTX_FMT:
  1741. track->vtx_size = r100_get_vtx_size(idx_value);
  1742. break;
  1743. case RADEON_PP_TEX_SIZE_0:
  1744. case RADEON_PP_TEX_SIZE_1:
  1745. case RADEON_PP_TEX_SIZE_2:
  1746. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1747. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1748. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1749. track->tex_dirty = true;
  1750. break;
  1751. case RADEON_PP_TEX_PITCH_0:
  1752. case RADEON_PP_TEX_PITCH_1:
  1753. case RADEON_PP_TEX_PITCH_2:
  1754. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1755. track->textures[i].pitch = idx_value + 32;
  1756. track->tex_dirty = true;
  1757. break;
  1758. case RADEON_PP_TXFILTER_0:
  1759. case RADEON_PP_TXFILTER_1:
  1760. case RADEON_PP_TXFILTER_2:
  1761. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1762. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1763. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1764. tmp = (idx_value >> 23) & 0x7;
  1765. if (tmp == 2 || tmp == 6)
  1766. track->textures[i].roundup_w = false;
  1767. tmp = (idx_value >> 27) & 0x7;
  1768. if (tmp == 2 || tmp == 6)
  1769. track->textures[i].roundup_h = false;
  1770. track->tex_dirty = true;
  1771. break;
  1772. case RADEON_PP_TXFORMAT_0:
  1773. case RADEON_PP_TXFORMAT_1:
  1774. case RADEON_PP_TXFORMAT_2:
  1775. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1776. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1777. track->textures[i].use_pitch = 1;
  1778. } else {
  1779. track->textures[i].use_pitch = 0;
  1780. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1781. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1782. }
  1783. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1784. track->textures[i].tex_coord_type = 2;
  1785. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1786. case RADEON_TXFORMAT_I8:
  1787. case RADEON_TXFORMAT_RGB332:
  1788. case RADEON_TXFORMAT_Y8:
  1789. track->textures[i].cpp = 1;
  1790. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1791. break;
  1792. case RADEON_TXFORMAT_AI88:
  1793. case RADEON_TXFORMAT_ARGB1555:
  1794. case RADEON_TXFORMAT_RGB565:
  1795. case RADEON_TXFORMAT_ARGB4444:
  1796. case RADEON_TXFORMAT_VYUY422:
  1797. case RADEON_TXFORMAT_YVYU422:
  1798. case RADEON_TXFORMAT_SHADOW16:
  1799. case RADEON_TXFORMAT_LDUDV655:
  1800. case RADEON_TXFORMAT_DUDV88:
  1801. track->textures[i].cpp = 2;
  1802. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1803. break;
  1804. case RADEON_TXFORMAT_ARGB8888:
  1805. case RADEON_TXFORMAT_RGBA8888:
  1806. case RADEON_TXFORMAT_SHADOW32:
  1807. case RADEON_TXFORMAT_LDUDUV8888:
  1808. track->textures[i].cpp = 4;
  1809. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1810. break;
  1811. case RADEON_TXFORMAT_DXT1:
  1812. track->textures[i].cpp = 1;
  1813. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1814. break;
  1815. case RADEON_TXFORMAT_DXT23:
  1816. case RADEON_TXFORMAT_DXT45:
  1817. track->textures[i].cpp = 1;
  1818. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1819. break;
  1820. }
  1821. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1822. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1823. track->tex_dirty = true;
  1824. break;
  1825. case RADEON_PP_CUBIC_FACES_0:
  1826. case RADEON_PP_CUBIC_FACES_1:
  1827. case RADEON_PP_CUBIC_FACES_2:
  1828. tmp = idx_value;
  1829. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1830. for (face = 0; face < 4; face++) {
  1831. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1832. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1833. }
  1834. track->tex_dirty = true;
  1835. break;
  1836. default:
  1837. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1838. reg, idx);
  1839. return -EINVAL;
  1840. }
  1841. return 0;
  1842. }
  1843. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1844. struct radeon_cs_packet *pkt,
  1845. struct radeon_bo *robj)
  1846. {
  1847. unsigned idx;
  1848. u32 value;
  1849. idx = pkt->idx + 1;
  1850. value = radeon_get_ib_value(p, idx + 2);
  1851. if ((value + 1) > radeon_bo_size(robj)) {
  1852. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1853. "(need %u have %lu) !\n",
  1854. value + 1,
  1855. radeon_bo_size(robj));
  1856. return -EINVAL;
  1857. }
  1858. return 0;
  1859. }
  1860. static int r100_packet3_check(struct radeon_cs_parser *p,
  1861. struct radeon_cs_packet *pkt)
  1862. {
  1863. struct radeon_cs_reloc *reloc;
  1864. struct r100_cs_track *track;
  1865. unsigned idx;
  1866. volatile uint32_t *ib;
  1867. int r;
  1868. ib = p->ib.ptr;
  1869. idx = pkt->idx + 1;
  1870. track = (struct r100_cs_track *)p->track;
  1871. switch (pkt->opcode) {
  1872. case PACKET3_3D_LOAD_VBPNTR:
  1873. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1874. if (r)
  1875. return r;
  1876. break;
  1877. case PACKET3_INDX_BUFFER:
  1878. r = r100_cs_packet_next_reloc(p, &reloc);
  1879. if (r) {
  1880. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1881. r100_cs_dump_packet(p, pkt);
  1882. return r;
  1883. }
  1884. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1885. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1886. if (r) {
  1887. return r;
  1888. }
  1889. break;
  1890. case 0x23:
  1891. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1892. r = r100_cs_packet_next_reloc(p, &reloc);
  1893. if (r) {
  1894. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1895. r100_cs_dump_packet(p, pkt);
  1896. return r;
  1897. }
  1898. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1899. track->num_arrays = 1;
  1900. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1901. track->arrays[0].robj = reloc->robj;
  1902. track->arrays[0].esize = track->vtx_size;
  1903. track->max_indx = radeon_get_ib_value(p, idx+1);
  1904. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1905. track->immd_dwords = pkt->count - 1;
  1906. r = r100_cs_track_check(p->rdev, track);
  1907. if (r)
  1908. return r;
  1909. break;
  1910. case PACKET3_3D_DRAW_IMMD:
  1911. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1912. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1913. return -EINVAL;
  1914. }
  1915. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1916. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1917. track->immd_dwords = pkt->count - 1;
  1918. r = r100_cs_track_check(p->rdev, track);
  1919. if (r)
  1920. return r;
  1921. break;
  1922. /* triggers drawing using in-packet vertex data */
  1923. case PACKET3_3D_DRAW_IMMD_2:
  1924. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1925. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1926. return -EINVAL;
  1927. }
  1928. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1929. track->immd_dwords = pkt->count;
  1930. r = r100_cs_track_check(p->rdev, track);
  1931. if (r)
  1932. return r;
  1933. break;
  1934. /* triggers drawing using in-packet vertex data */
  1935. case PACKET3_3D_DRAW_VBUF_2:
  1936. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1937. r = r100_cs_track_check(p->rdev, track);
  1938. if (r)
  1939. return r;
  1940. break;
  1941. /* triggers drawing of vertex buffers setup elsewhere */
  1942. case PACKET3_3D_DRAW_INDX_2:
  1943. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1944. r = r100_cs_track_check(p->rdev, track);
  1945. if (r)
  1946. return r;
  1947. break;
  1948. /* triggers drawing using indices to vertex buffer */
  1949. case PACKET3_3D_DRAW_VBUF:
  1950. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1951. r = r100_cs_track_check(p->rdev, track);
  1952. if (r)
  1953. return r;
  1954. break;
  1955. /* triggers drawing of vertex buffers setup elsewhere */
  1956. case PACKET3_3D_DRAW_INDX:
  1957. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1958. r = r100_cs_track_check(p->rdev, track);
  1959. if (r)
  1960. return r;
  1961. break;
  1962. /* triggers drawing using indices to vertex buffer */
  1963. case PACKET3_3D_CLEAR_HIZ:
  1964. case PACKET3_3D_CLEAR_ZMASK:
  1965. if (p->rdev->hyperz_filp != p->filp)
  1966. return -EINVAL;
  1967. break;
  1968. case PACKET3_NOP:
  1969. break;
  1970. default:
  1971. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1972. return -EINVAL;
  1973. }
  1974. return 0;
  1975. }
  1976. int r100_cs_parse(struct radeon_cs_parser *p)
  1977. {
  1978. struct radeon_cs_packet pkt;
  1979. struct r100_cs_track *track;
  1980. int r;
  1981. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1982. if (!track)
  1983. return -ENOMEM;
  1984. r100_cs_track_clear(p->rdev, track);
  1985. p->track = track;
  1986. do {
  1987. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1988. if (r) {
  1989. return r;
  1990. }
  1991. p->idx += pkt.count + 2;
  1992. switch (pkt.type) {
  1993. case PACKET_TYPE0:
  1994. if (p->rdev->family >= CHIP_R200)
  1995. r = r100_cs_parse_packet0(p, &pkt,
  1996. p->rdev->config.r100.reg_safe_bm,
  1997. p->rdev->config.r100.reg_safe_bm_size,
  1998. &r200_packet0_check);
  1999. else
  2000. r = r100_cs_parse_packet0(p, &pkt,
  2001. p->rdev->config.r100.reg_safe_bm,
  2002. p->rdev->config.r100.reg_safe_bm_size,
  2003. &r100_packet0_check);
  2004. break;
  2005. case PACKET_TYPE2:
  2006. break;
  2007. case PACKET_TYPE3:
  2008. r = r100_packet3_check(p, &pkt);
  2009. break;
  2010. default:
  2011. DRM_ERROR("Unknown packet type %d !\n",
  2012. pkt.type);
  2013. return -EINVAL;
  2014. }
  2015. if (r) {
  2016. return r;
  2017. }
  2018. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2019. return 0;
  2020. }
  2021. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2022. {
  2023. DRM_ERROR("pitch %d\n", t->pitch);
  2024. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2025. DRM_ERROR("width %d\n", t->width);
  2026. DRM_ERROR("width_11 %d\n", t->width_11);
  2027. DRM_ERROR("height %d\n", t->height);
  2028. DRM_ERROR("height_11 %d\n", t->height_11);
  2029. DRM_ERROR("num levels %d\n", t->num_levels);
  2030. DRM_ERROR("depth %d\n", t->txdepth);
  2031. DRM_ERROR("bpp %d\n", t->cpp);
  2032. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2033. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2034. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2035. DRM_ERROR("compress format %d\n", t->compress_format);
  2036. }
  2037. static int r100_track_compress_size(int compress_format, int w, int h)
  2038. {
  2039. int block_width, block_height, block_bytes;
  2040. int wblocks, hblocks;
  2041. int min_wblocks;
  2042. int sz;
  2043. block_width = 4;
  2044. block_height = 4;
  2045. switch (compress_format) {
  2046. case R100_TRACK_COMP_DXT1:
  2047. block_bytes = 8;
  2048. min_wblocks = 4;
  2049. break;
  2050. default:
  2051. case R100_TRACK_COMP_DXT35:
  2052. block_bytes = 16;
  2053. min_wblocks = 2;
  2054. break;
  2055. }
  2056. hblocks = (h + block_height - 1) / block_height;
  2057. wblocks = (w + block_width - 1) / block_width;
  2058. if (wblocks < min_wblocks)
  2059. wblocks = min_wblocks;
  2060. sz = wblocks * hblocks * block_bytes;
  2061. return sz;
  2062. }
  2063. static int r100_cs_track_cube(struct radeon_device *rdev,
  2064. struct r100_cs_track *track, unsigned idx)
  2065. {
  2066. unsigned face, w, h;
  2067. struct radeon_bo *cube_robj;
  2068. unsigned long size;
  2069. unsigned compress_format = track->textures[idx].compress_format;
  2070. for (face = 0; face < 5; face++) {
  2071. cube_robj = track->textures[idx].cube_info[face].robj;
  2072. w = track->textures[idx].cube_info[face].width;
  2073. h = track->textures[idx].cube_info[face].height;
  2074. if (compress_format) {
  2075. size = r100_track_compress_size(compress_format, w, h);
  2076. } else
  2077. size = w * h;
  2078. size *= track->textures[idx].cpp;
  2079. size += track->textures[idx].cube_info[face].offset;
  2080. if (size > radeon_bo_size(cube_robj)) {
  2081. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2082. size, radeon_bo_size(cube_robj));
  2083. r100_cs_track_texture_print(&track->textures[idx]);
  2084. return -1;
  2085. }
  2086. }
  2087. return 0;
  2088. }
  2089. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2090. struct r100_cs_track *track)
  2091. {
  2092. struct radeon_bo *robj;
  2093. unsigned long size;
  2094. unsigned u, i, w, h, d;
  2095. int ret;
  2096. for (u = 0; u < track->num_texture; u++) {
  2097. if (!track->textures[u].enabled)
  2098. continue;
  2099. if (track->textures[u].lookup_disable)
  2100. continue;
  2101. robj = track->textures[u].robj;
  2102. if (robj == NULL) {
  2103. DRM_ERROR("No texture bound to unit %u\n", u);
  2104. return -EINVAL;
  2105. }
  2106. size = 0;
  2107. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2108. if (track->textures[u].use_pitch) {
  2109. if (rdev->family < CHIP_R300)
  2110. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2111. else
  2112. w = track->textures[u].pitch / (1 << i);
  2113. } else {
  2114. w = track->textures[u].width;
  2115. if (rdev->family >= CHIP_RV515)
  2116. w |= track->textures[u].width_11;
  2117. w = w / (1 << i);
  2118. if (track->textures[u].roundup_w)
  2119. w = roundup_pow_of_two(w);
  2120. }
  2121. h = track->textures[u].height;
  2122. if (rdev->family >= CHIP_RV515)
  2123. h |= track->textures[u].height_11;
  2124. h = h / (1 << i);
  2125. if (track->textures[u].roundup_h)
  2126. h = roundup_pow_of_two(h);
  2127. if (track->textures[u].tex_coord_type == 1) {
  2128. d = (1 << track->textures[u].txdepth) / (1 << i);
  2129. if (!d)
  2130. d = 1;
  2131. } else {
  2132. d = 1;
  2133. }
  2134. if (track->textures[u].compress_format) {
  2135. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2136. /* compressed textures are block based */
  2137. } else
  2138. size += w * h * d;
  2139. }
  2140. size *= track->textures[u].cpp;
  2141. switch (track->textures[u].tex_coord_type) {
  2142. case 0:
  2143. case 1:
  2144. break;
  2145. case 2:
  2146. if (track->separate_cube) {
  2147. ret = r100_cs_track_cube(rdev, track, u);
  2148. if (ret)
  2149. return ret;
  2150. } else
  2151. size *= 6;
  2152. break;
  2153. default:
  2154. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2155. "%u\n", track->textures[u].tex_coord_type, u);
  2156. return -EINVAL;
  2157. }
  2158. if (size > radeon_bo_size(robj)) {
  2159. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2160. "%lu\n", u, size, radeon_bo_size(robj));
  2161. r100_cs_track_texture_print(&track->textures[u]);
  2162. return -EINVAL;
  2163. }
  2164. }
  2165. return 0;
  2166. }
  2167. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2168. {
  2169. unsigned i;
  2170. unsigned long size;
  2171. unsigned prim_walk;
  2172. unsigned nverts;
  2173. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2174. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2175. !track->blend_read_enable)
  2176. num_cb = 0;
  2177. for (i = 0; i < num_cb; i++) {
  2178. if (track->cb[i].robj == NULL) {
  2179. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2180. return -EINVAL;
  2181. }
  2182. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2183. size += track->cb[i].offset;
  2184. if (size > radeon_bo_size(track->cb[i].robj)) {
  2185. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2186. "(need %lu have %lu) !\n", i, size,
  2187. radeon_bo_size(track->cb[i].robj));
  2188. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2189. i, track->cb[i].pitch, track->cb[i].cpp,
  2190. track->cb[i].offset, track->maxy);
  2191. return -EINVAL;
  2192. }
  2193. }
  2194. track->cb_dirty = false;
  2195. if (track->zb_dirty && track->z_enabled) {
  2196. if (track->zb.robj == NULL) {
  2197. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2198. return -EINVAL;
  2199. }
  2200. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2201. size += track->zb.offset;
  2202. if (size > radeon_bo_size(track->zb.robj)) {
  2203. DRM_ERROR("[drm] Buffer too small for z buffer "
  2204. "(need %lu have %lu) !\n", size,
  2205. radeon_bo_size(track->zb.robj));
  2206. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2207. track->zb.pitch, track->zb.cpp,
  2208. track->zb.offset, track->maxy);
  2209. return -EINVAL;
  2210. }
  2211. }
  2212. track->zb_dirty = false;
  2213. if (track->aa_dirty && track->aaresolve) {
  2214. if (track->aa.robj == NULL) {
  2215. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2216. return -EINVAL;
  2217. }
  2218. /* I believe the format comes from colorbuffer0. */
  2219. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2220. size += track->aa.offset;
  2221. if (size > radeon_bo_size(track->aa.robj)) {
  2222. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2223. "(need %lu have %lu) !\n", i, size,
  2224. radeon_bo_size(track->aa.robj));
  2225. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2226. i, track->aa.pitch, track->cb[0].cpp,
  2227. track->aa.offset, track->maxy);
  2228. return -EINVAL;
  2229. }
  2230. }
  2231. track->aa_dirty = false;
  2232. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2233. if (track->vap_vf_cntl & (1 << 14)) {
  2234. nverts = track->vap_alt_nverts;
  2235. } else {
  2236. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2237. }
  2238. switch (prim_walk) {
  2239. case 1:
  2240. for (i = 0; i < track->num_arrays; i++) {
  2241. size = track->arrays[i].esize * track->max_indx * 4;
  2242. if (track->arrays[i].robj == NULL) {
  2243. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2244. "bound\n", prim_walk, i);
  2245. return -EINVAL;
  2246. }
  2247. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2248. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2249. "need %lu dwords have %lu dwords\n",
  2250. prim_walk, i, size >> 2,
  2251. radeon_bo_size(track->arrays[i].robj)
  2252. >> 2);
  2253. DRM_ERROR("Max indices %u\n", track->max_indx);
  2254. return -EINVAL;
  2255. }
  2256. }
  2257. break;
  2258. case 2:
  2259. for (i = 0; i < track->num_arrays; i++) {
  2260. size = track->arrays[i].esize * (nverts - 1) * 4;
  2261. if (track->arrays[i].robj == NULL) {
  2262. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2263. "bound\n", prim_walk, i);
  2264. return -EINVAL;
  2265. }
  2266. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2267. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2268. "need %lu dwords have %lu dwords\n",
  2269. prim_walk, i, size >> 2,
  2270. radeon_bo_size(track->arrays[i].robj)
  2271. >> 2);
  2272. return -EINVAL;
  2273. }
  2274. }
  2275. break;
  2276. case 3:
  2277. size = track->vtx_size * nverts;
  2278. if (size != track->immd_dwords) {
  2279. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2280. track->immd_dwords, size);
  2281. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2282. nverts, track->vtx_size);
  2283. return -EINVAL;
  2284. }
  2285. break;
  2286. default:
  2287. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2288. prim_walk);
  2289. return -EINVAL;
  2290. }
  2291. if (track->tex_dirty) {
  2292. track->tex_dirty = false;
  2293. return r100_cs_track_texture_check(rdev, track);
  2294. }
  2295. return 0;
  2296. }
  2297. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2298. {
  2299. unsigned i, face;
  2300. track->cb_dirty = true;
  2301. track->zb_dirty = true;
  2302. track->tex_dirty = true;
  2303. track->aa_dirty = true;
  2304. if (rdev->family < CHIP_R300) {
  2305. track->num_cb = 1;
  2306. if (rdev->family <= CHIP_RS200)
  2307. track->num_texture = 3;
  2308. else
  2309. track->num_texture = 6;
  2310. track->maxy = 2048;
  2311. track->separate_cube = 1;
  2312. } else {
  2313. track->num_cb = 4;
  2314. track->num_texture = 16;
  2315. track->maxy = 4096;
  2316. track->separate_cube = 0;
  2317. track->aaresolve = false;
  2318. track->aa.robj = NULL;
  2319. }
  2320. for (i = 0; i < track->num_cb; i++) {
  2321. track->cb[i].robj = NULL;
  2322. track->cb[i].pitch = 8192;
  2323. track->cb[i].cpp = 16;
  2324. track->cb[i].offset = 0;
  2325. }
  2326. track->z_enabled = true;
  2327. track->zb.robj = NULL;
  2328. track->zb.pitch = 8192;
  2329. track->zb.cpp = 4;
  2330. track->zb.offset = 0;
  2331. track->vtx_size = 0x7F;
  2332. track->immd_dwords = 0xFFFFFFFFUL;
  2333. track->num_arrays = 11;
  2334. track->max_indx = 0x00FFFFFFUL;
  2335. for (i = 0; i < track->num_arrays; i++) {
  2336. track->arrays[i].robj = NULL;
  2337. track->arrays[i].esize = 0x7F;
  2338. }
  2339. for (i = 0; i < track->num_texture; i++) {
  2340. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2341. track->textures[i].pitch = 16536;
  2342. track->textures[i].width = 16536;
  2343. track->textures[i].height = 16536;
  2344. track->textures[i].width_11 = 1 << 11;
  2345. track->textures[i].height_11 = 1 << 11;
  2346. track->textures[i].num_levels = 12;
  2347. if (rdev->family <= CHIP_RS200) {
  2348. track->textures[i].tex_coord_type = 0;
  2349. track->textures[i].txdepth = 0;
  2350. } else {
  2351. track->textures[i].txdepth = 16;
  2352. track->textures[i].tex_coord_type = 1;
  2353. }
  2354. track->textures[i].cpp = 64;
  2355. track->textures[i].robj = NULL;
  2356. /* CS IB emission code makes sure texture unit are disabled */
  2357. track->textures[i].enabled = false;
  2358. track->textures[i].lookup_disable = false;
  2359. track->textures[i].roundup_w = true;
  2360. track->textures[i].roundup_h = true;
  2361. if (track->separate_cube)
  2362. for (face = 0; face < 5; face++) {
  2363. track->textures[i].cube_info[face].robj = NULL;
  2364. track->textures[i].cube_info[face].width = 16536;
  2365. track->textures[i].cube_info[face].height = 16536;
  2366. track->textures[i].cube_info[face].offset = 0;
  2367. }
  2368. }
  2369. }
  2370. /*
  2371. * Global GPU functions
  2372. */
  2373. void r100_errata(struct radeon_device *rdev)
  2374. {
  2375. rdev->pll_errata = 0;
  2376. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2377. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2378. }
  2379. if (rdev->family == CHIP_RV100 ||
  2380. rdev->family == CHIP_RS100 ||
  2381. rdev->family == CHIP_RS200) {
  2382. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2383. }
  2384. }
  2385. /* Wait for vertical sync on primary CRTC */
  2386. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  2387. {
  2388. uint32_t crtc_gen_cntl, tmp;
  2389. int i;
  2390. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  2391. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  2392. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  2393. return;
  2394. }
  2395. /* Clear the CRTC_VBLANK_SAVE bit */
  2396. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  2397. for (i = 0; i < rdev->usec_timeout; i++) {
  2398. tmp = RREG32(RADEON_CRTC_STATUS);
  2399. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  2400. return;
  2401. }
  2402. DRM_UDELAY(1);
  2403. }
  2404. }
  2405. /* Wait for vertical sync on secondary CRTC */
  2406. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  2407. {
  2408. uint32_t crtc2_gen_cntl, tmp;
  2409. int i;
  2410. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  2411. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  2412. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  2413. return;
  2414. /* Clear the CRTC_VBLANK_SAVE bit */
  2415. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  2416. for (i = 0; i < rdev->usec_timeout; i++) {
  2417. tmp = RREG32(RADEON_CRTC2_STATUS);
  2418. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  2419. return;
  2420. }
  2421. DRM_UDELAY(1);
  2422. }
  2423. }
  2424. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2425. {
  2426. unsigned i;
  2427. uint32_t tmp;
  2428. for (i = 0; i < rdev->usec_timeout; i++) {
  2429. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2430. if (tmp >= n) {
  2431. return 0;
  2432. }
  2433. DRM_UDELAY(1);
  2434. }
  2435. return -1;
  2436. }
  2437. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2438. {
  2439. unsigned i;
  2440. uint32_t tmp;
  2441. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2442. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2443. " Bad things might happen.\n");
  2444. }
  2445. for (i = 0; i < rdev->usec_timeout; i++) {
  2446. tmp = RREG32(RADEON_RBBM_STATUS);
  2447. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2448. return 0;
  2449. }
  2450. DRM_UDELAY(1);
  2451. }
  2452. return -1;
  2453. }
  2454. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2455. {
  2456. unsigned i;
  2457. uint32_t tmp;
  2458. for (i = 0; i < rdev->usec_timeout; i++) {
  2459. /* read MC_STATUS */
  2460. tmp = RREG32(RADEON_MC_STATUS);
  2461. if (tmp & RADEON_MC_IDLE) {
  2462. return 0;
  2463. }
  2464. DRM_UDELAY(1);
  2465. }
  2466. return -1;
  2467. }
  2468. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2469. {
  2470. u32 rbbm_status;
  2471. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2472. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2473. radeon_ring_lockup_update(ring);
  2474. return false;
  2475. }
  2476. /* force CP activities */
  2477. radeon_ring_force_activity(rdev, ring);
  2478. return radeon_ring_test_lockup(rdev, ring);
  2479. }
  2480. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2481. void r100_enable_bm(struct radeon_device *rdev)
  2482. {
  2483. uint32_t tmp;
  2484. /* Enable bus mastering */
  2485. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2486. WREG32(RADEON_BUS_CNTL, tmp);
  2487. }
  2488. void r100_bm_disable(struct radeon_device *rdev)
  2489. {
  2490. u32 tmp;
  2491. /* disable bus mastering */
  2492. tmp = RREG32(R_000030_BUS_CNTL);
  2493. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2494. mdelay(1);
  2495. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2496. mdelay(1);
  2497. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2498. tmp = RREG32(RADEON_BUS_CNTL);
  2499. mdelay(1);
  2500. pci_clear_master(rdev->pdev);
  2501. mdelay(1);
  2502. }
  2503. int r100_asic_reset(struct radeon_device *rdev)
  2504. {
  2505. struct r100_mc_save save;
  2506. u32 status, tmp;
  2507. int ret = 0;
  2508. status = RREG32(R_000E40_RBBM_STATUS);
  2509. if (!G_000E40_GUI_ACTIVE(status)) {
  2510. return 0;
  2511. }
  2512. r100_mc_stop(rdev, &save);
  2513. status = RREG32(R_000E40_RBBM_STATUS);
  2514. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2515. /* stop CP */
  2516. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2517. tmp = RREG32(RADEON_CP_RB_CNTL);
  2518. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2519. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2520. WREG32(RADEON_CP_RB_WPTR, 0);
  2521. WREG32(RADEON_CP_RB_CNTL, tmp);
  2522. /* save PCI state */
  2523. pci_save_state(rdev->pdev);
  2524. /* disable bus mastering */
  2525. r100_bm_disable(rdev);
  2526. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2527. S_0000F0_SOFT_RESET_RE(1) |
  2528. S_0000F0_SOFT_RESET_PP(1) |
  2529. S_0000F0_SOFT_RESET_RB(1));
  2530. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2531. mdelay(500);
  2532. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2533. mdelay(1);
  2534. status = RREG32(R_000E40_RBBM_STATUS);
  2535. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2536. /* reset CP */
  2537. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2538. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2539. mdelay(500);
  2540. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2541. mdelay(1);
  2542. status = RREG32(R_000E40_RBBM_STATUS);
  2543. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2544. /* restore PCI & busmastering */
  2545. pci_restore_state(rdev->pdev);
  2546. r100_enable_bm(rdev);
  2547. /* Check if GPU is idle */
  2548. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2549. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2550. dev_err(rdev->dev, "failed to reset GPU\n");
  2551. ret = -1;
  2552. } else
  2553. dev_info(rdev->dev, "GPU reset succeed\n");
  2554. r100_mc_resume(rdev, &save);
  2555. return ret;
  2556. }
  2557. void r100_set_common_regs(struct radeon_device *rdev)
  2558. {
  2559. struct drm_device *dev = rdev->ddev;
  2560. bool force_dac2 = false;
  2561. u32 tmp;
  2562. /* set these so they don't interfere with anything */
  2563. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2564. WREG32(RADEON_SUBPIC_CNTL, 0);
  2565. WREG32(RADEON_VIPH_CONTROL, 0);
  2566. WREG32(RADEON_I2C_CNTL_1, 0);
  2567. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2568. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2569. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2570. /* always set up dac2 on rn50 and some rv100 as lots
  2571. * of servers seem to wire it up to a VGA port but
  2572. * don't report it in the bios connector
  2573. * table.
  2574. */
  2575. switch (dev->pdev->device) {
  2576. /* RN50 */
  2577. case 0x515e:
  2578. case 0x5969:
  2579. force_dac2 = true;
  2580. break;
  2581. /* RV100*/
  2582. case 0x5159:
  2583. case 0x515a:
  2584. /* DELL triple head servers */
  2585. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2586. ((dev->pdev->subsystem_device == 0x016c) ||
  2587. (dev->pdev->subsystem_device == 0x016d) ||
  2588. (dev->pdev->subsystem_device == 0x016e) ||
  2589. (dev->pdev->subsystem_device == 0x016f) ||
  2590. (dev->pdev->subsystem_device == 0x0170) ||
  2591. (dev->pdev->subsystem_device == 0x017d) ||
  2592. (dev->pdev->subsystem_device == 0x017e) ||
  2593. (dev->pdev->subsystem_device == 0x0183) ||
  2594. (dev->pdev->subsystem_device == 0x018a) ||
  2595. (dev->pdev->subsystem_device == 0x019a)))
  2596. force_dac2 = true;
  2597. break;
  2598. }
  2599. if (force_dac2) {
  2600. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2601. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2602. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2603. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2604. enable it, even it's detected.
  2605. */
  2606. /* force it to crtc0 */
  2607. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2608. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2609. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2610. /* set up the TV DAC */
  2611. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2612. RADEON_TV_DAC_STD_MASK |
  2613. RADEON_TV_DAC_RDACPD |
  2614. RADEON_TV_DAC_GDACPD |
  2615. RADEON_TV_DAC_BDACPD |
  2616. RADEON_TV_DAC_BGADJ_MASK |
  2617. RADEON_TV_DAC_DACADJ_MASK);
  2618. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2619. RADEON_TV_DAC_NHOLD |
  2620. RADEON_TV_DAC_STD_PS2 |
  2621. (0x58 << 16));
  2622. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2623. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2624. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2625. }
  2626. /* switch PM block to ACPI mode */
  2627. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2628. tmp &= ~RADEON_PM_MODE_SEL;
  2629. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2630. }
  2631. /*
  2632. * VRAM info
  2633. */
  2634. static void r100_vram_get_type(struct radeon_device *rdev)
  2635. {
  2636. uint32_t tmp;
  2637. rdev->mc.vram_is_ddr = false;
  2638. if (rdev->flags & RADEON_IS_IGP)
  2639. rdev->mc.vram_is_ddr = true;
  2640. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2641. rdev->mc.vram_is_ddr = true;
  2642. if ((rdev->family == CHIP_RV100) ||
  2643. (rdev->family == CHIP_RS100) ||
  2644. (rdev->family == CHIP_RS200)) {
  2645. tmp = RREG32(RADEON_MEM_CNTL);
  2646. if (tmp & RV100_HALF_MODE) {
  2647. rdev->mc.vram_width = 32;
  2648. } else {
  2649. rdev->mc.vram_width = 64;
  2650. }
  2651. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2652. rdev->mc.vram_width /= 4;
  2653. rdev->mc.vram_is_ddr = true;
  2654. }
  2655. } else if (rdev->family <= CHIP_RV280) {
  2656. tmp = RREG32(RADEON_MEM_CNTL);
  2657. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2658. rdev->mc.vram_width = 128;
  2659. } else {
  2660. rdev->mc.vram_width = 64;
  2661. }
  2662. } else {
  2663. /* newer IGPs */
  2664. rdev->mc.vram_width = 128;
  2665. }
  2666. }
  2667. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2668. {
  2669. u32 aper_size;
  2670. u8 byte;
  2671. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2672. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2673. * that is has the 2nd generation multifunction PCI interface
  2674. */
  2675. if (rdev->family == CHIP_RV280 ||
  2676. rdev->family >= CHIP_RV350) {
  2677. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2678. ~RADEON_HDP_APER_CNTL);
  2679. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2680. return aper_size * 2;
  2681. }
  2682. /* Older cards have all sorts of funny issues to deal with. First
  2683. * check if it's a multifunction card by reading the PCI config
  2684. * header type... Limit those to one aperture size
  2685. */
  2686. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2687. if (byte & 0x80) {
  2688. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2689. DRM_INFO("Limiting VRAM to one aperture\n");
  2690. return aper_size;
  2691. }
  2692. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2693. * have set it up. We don't write this as it's broken on some ASICs but
  2694. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2695. */
  2696. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2697. return aper_size * 2;
  2698. return aper_size;
  2699. }
  2700. void r100_vram_init_sizes(struct radeon_device *rdev)
  2701. {
  2702. u64 config_aper_size;
  2703. /* work out accessible VRAM */
  2704. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2705. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2706. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2707. /* FIXME we don't use the second aperture yet when we could use it */
  2708. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2709. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2710. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2711. if (rdev->flags & RADEON_IS_IGP) {
  2712. uint32_t tom;
  2713. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2714. tom = RREG32(RADEON_NB_TOM);
  2715. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2716. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2717. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2718. } else {
  2719. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2720. /* Some production boards of m6 will report 0
  2721. * if it's 8 MB
  2722. */
  2723. if (rdev->mc.real_vram_size == 0) {
  2724. rdev->mc.real_vram_size = 8192 * 1024;
  2725. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2726. }
  2727. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2728. * Novell bug 204882 + along with lots of ubuntu ones
  2729. */
  2730. if (rdev->mc.aper_size > config_aper_size)
  2731. config_aper_size = rdev->mc.aper_size;
  2732. if (config_aper_size > rdev->mc.real_vram_size)
  2733. rdev->mc.mc_vram_size = config_aper_size;
  2734. else
  2735. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2736. }
  2737. }
  2738. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2739. {
  2740. uint32_t temp;
  2741. temp = RREG32(RADEON_CONFIG_CNTL);
  2742. if (state == false) {
  2743. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2744. temp |= RADEON_CFG_VGA_IO_DIS;
  2745. } else {
  2746. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2747. }
  2748. WREG32(RADEON_CONFIG_CNTL, temp);
  2749. }
  2750. void r100_mc_init(struct radeon_device *rdev)
  2751. {
  2752. u64 base;
  2753. r100_vram_get_type(rdev);
  2754. r100_vram_init_sizes(rdev);
  2755. base = rdev->mc.aper_base;
  2756. if (rdev->flags & RADEON_IS_IGP)
  2757. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2758. radeon_vram_location(rdev, &rdev->mc, base);
  2759. rdev->mc.gtt_base_align = 0;
  2760. if (!(rdev->flags & RADEON_IS_AGP))
  2761. radeon_gtt_location(rdev, &rdev->mc);
  2762. radeon_update_bandwidth_info(rdev);
  2763. }
  2764. /*
  2765. * Indirect registers accessor
  2766. */
  2767. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2768. {
  2769. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2770. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2771. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2772. }
  2773. }
  2774. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2775. {
  2776. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2777. * or the chip could hang on a subsequent access
  2778. */
  2779. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2780. mdelay(5);
  2781. }
  2782. /* This function is required to workaround a hardware bug in some (all?)
  2783. * revisions of the R300. This workaround should be called after every
  2784. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2785. * may not be correct.
  2786. */
  2787. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2788. uint32_t save, tmp;
  2789. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2790. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2791. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2792. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2793. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2794. }
  2795. }
  2796. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2797. {
  2798. uint32_t data;
  2799. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2800. r100_pll_errata_after_index(rdev);
  2801. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2802. r100_pll_errata_after_data(rdev);
  2803. return data;
  2804. }
  2805. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2806. {
  2807. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2808. r100_pll_errata_after_index(rdev);
  2809. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2810. r100_pll_errata_after_data(rdev);
  2811. }
  2812. void r100_set_safe_registers(struct radeon_device *rdev)
  2813. {
  2814. if (ASIC_IS_RN50(rdev)) {
  2815. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2816. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2817. } else if (rdev->family < CHIP_R200) {
  2818. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2819. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2820. } else {
  2821. r200_set_safe_registers(rdev);
  2822. }
  2823. }
  2824. /*
  2825. * Debugfs info
  2826. */
  2827. #if defined(CONFIG_DEBUG_FS)
  2828. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2829. {
  2830. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2831. struct drm_device *dev = node->minor->dev;
  2832. struct radeon_device *rdev = dev->dev_private;
  2833. uint32_t reg, value;
  2834. unsigned i;
  2835. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2836. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2837. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2838. for (i = 0; i < 64; i++) {
  2839. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2840. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2841. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2842. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2843. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2844. }
  2845. return 0;
  2846. }
  2847. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2848. {
  2849. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2850. struct drm_device *dev = node->minor->dev;
  2851. struct radeon_device *rdev = dev->dev_private;
  2852. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2853. uint32_t rdp, wdp;
  2854. unsigned count, i, j;
  2855. radeon_ring_free_size(rdev, ring);
  2856. rdp = RREG32(RADEON_CP_RB_RPTR);
  2857. wdp = RREG32(RADEON_CP_RB_WPTR);
  2858. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2859. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2860. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2861. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2862. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2863. seq_printf(m, "%u dwords in ring\n", count);
  2864. for (j = 0; j <= count; j++) {
  2865. i = (rdp + j) & ring->ptr_mask;
  2866. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2867. }
  2868. return 0;
  2869. }
  2870. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2871. {
  2872. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2873. struct drm_device *dev = node->minor->dev;
  2874. struct radeon_device *rdev = dev->dev_private;
  2875. uint32_t csq_stat, csq2_stat, tmp;
  2876. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2877. unsigned i;
  2878. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2879. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2880. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2881. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2882. r_rptr = (csq_stat >> 0) & 0x3ff;
  2883. r_wptr = (csq_stat >> 10) & 0x3ff;
  2884. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2885. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2886. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2887. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2888. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2889. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2890. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2891. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2892. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2893. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2894. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2895. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2896. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2897. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2898. seq_printf(m, "Ring fifo:\n");
  2899. for (i = 0; i < 256; i++) {
  2900. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2901. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2902. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2903. }
  2904. seq_printf(m, "Indirect1 fifo:\n");
  2905. for (i = 256; i <= 512; i++) {
  2906. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2907. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2908. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2909. }
  2910. seq_printf(m, "Indirect2 fifo:\n");
  2911. for (i = 640; i < ib1_wptr; i++) {
  2912. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2913. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2914. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2915. }
  2916. return 0;
  2917. }
  2918. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2919. {
  2920. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2921. struct drm_device *dev = node->minor->dev;
  2922. struct radeon_device *rdev = dev->dev_private;
  2923. uint32_t tmp;
  2924. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2925. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2926. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2927. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2928. tmp = RREG32(RADEON_BUS_CNTL);
  2929. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2930. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2931. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2932. tmp = RREG32(RADEON_AGP_BASE);
  2933. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2934. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2935. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2936. tmp = RREG32(0x01D0);
  2937. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2938. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2939. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2940. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2941. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2942. tmp = RREG32(0x01E4);
  2943. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2944. return 0;
  2945. }
  2946. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2947. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2948. };
  2949. static struct drm_info_list r100_debugfs_cp_list[] = {
  2950. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2951. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2952. };
  2953. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2954. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2955. };
  2956. #endif
  2957. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2958. {
  2959. #if defined(CONFIG_DEBUG_FS)
  2960. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2961. #else
  2962. return 0;
  2963. #endif
  2964. }
  2965. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2966. {
  2967. #if defined(CONFIG_DEBUG_FS)
  2968. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2969. #else
  2970. return 0;
  2971. #endif
  2972. }
  2973. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2974. {
  2975. #if defined(CONFIG_DEBUG_FS)
  2976. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2977. #else
  2978. return 0;
  2979. #endif
  2980. }
  2981. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2982. uint32_t tiling_flags, uint32_t pitch,
  2983. uint32_t offset, uint32_t obj_size)
  2984. {
  2985. int surf_index = reg * 16;
  2986. int flags = 0;
  2987. if (rdev->family <= CHIP_RS200) {
  2988. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2989. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2990. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2991. if (tiling_flags & RADEON_TILING_MACRO)
  2992. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2993. } else if (rdev->family <= CHIP_RV280) {
  2994. if (tiling_flags & (RADEON_TILING_MACRO))
  2995. flags |= R200_SURF_TILE_COLOR_MACRO;
  2996. if (tiling_flags & RADEON_TILING_MICRO)
  2997. flags |= R200_SURF_TILE_COLOR_MICRO;
  2998. } else {
  2999. if (tiling_flags & RADEON_TILING_MACRO)
  3000. flags |= R300_SURF_TILE_MACRO;
  3001. if (tiling_flags & RADEON_TILING_MICRO)
  3002. flags |= R300_SURF_TILE_MICRO;
  3003. }
  3004. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  3005. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  3006. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  3007. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  3008. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  3009. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  3010. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  3011. if (ASIC_IS_RN50(rdev))
  3012. pitch /= 16;
  3013. }
  3014. /* r100/r200 divide by 16 */
  3015. if (rdev->family < CHIP_R300)
  3016. flags |= pitch / 16;
  3017. else
  3018. flags |= pitch / 8;
  3019. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  3020. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  3021. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  3022. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  3023. return 0;
  3024. }
  3025. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  3026. {
  3027. int surf_index = reg * 16;
  3028. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  3029. }
  3030. void r100_bandwidth_update(struct radeon_device *rdev)
  3031. {
  3032. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  3033. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  3034. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  3035. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  3036. fixed20_12 memtcas_ff[8] = {
  3037. dfixed_init(1),
  3038. dfixed_init(2),
  3039. dfixed_init(3),
  3040. dfixed_init(0),
  3041. dfixed_init_half(1),
  3042. dfixed_init_half(2),
  3043. dfixed_init(0),
  3044. };
  3045. fixed20_12 memtcas_rs480_ff[8] = {
  3046. dfixed_init(0),
  3047. dfixed_init(1),
  3048. dfixed_init(2),
  3049. dfixed_init(3),
  3050. dfixed_init(0),
  3051. dfixed_init_half(1),
  3052. dfixed_init_half(2),
  3053. dfixed_init_half(3),
  3054. };
  3055. fixed20_12 memtcas2_ff[8] = {
  3056. dfixed_init(0),
  3057. dfixed_init(1),
  3058. dfixed_init(2),
  3059. dfixed_init(3),
  3060. dfixed_init(4),
  3061. dfixed_init(5),
  3062. dfixed_init(6),
  3063. dfixed_init(7),
  3064. };
  3065. fixed20_12 memtrbs[8] = {
  3066. dfixed_init(1),
  3067. dfixed_init_half(1),
  3068. dfixed_init(2),
  3069. dfixed_init_half(2),
  3070. dfixed_init(3),
  3071. dfixed_init_half(3),
  3072. dfixed_init(4),
  3073. dfixed_init_half(4)
  3074. };
  3075. fixed20_12 memtrbs_r4xx[8] = {
  3076. dfixed_init(4),
  3077. dfixed_init(5),
  3078. dfixed_init(6),
  3079. dfixed_init(7),
  3080. dfixed_init(8),
  3081. dfixed_init(9),
  3082. dfixed_init(10),
  3083. dfixed_init(11)
  3084. };
  3085. fixed20_12 min_mem_eff;
  3086. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  3087. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  3088. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  3089. disp_drain_rate2, read_return_rate;
  3090. fixed20_12 time_disp1_drop_priority;
  3091. int c;
  3092. int cur_size = 16; /* in octawords */
  3093. int critical_point = 0, critical_point2;
  3094. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  3095. int stop_req, max_stop_req;
  3096. struct drm_display_mode *mode1 = NULL;
  3097. struct drm_display_mode *mode2 = NULL;
  3098. uint32_t pixel_bytes1 = 0;
  3099. uint32_t pixel_bytes2 = 0;
  3100. radeon_update_display_priority(rdev);
  3101. if (rdev->mode_info.crtcs[0]->base.enabled) {
  3102. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  3103. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  3104. }
  3105. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3106. if (rdev->mode_info.crtcs[1]->base.enabled) {
  3107. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  3108. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  3109. }
  3110. }
  3111. min_mem_eff.full = dfixed_const_8(0);
  3112. /* get modes */
  3113. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  3114. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  3115. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  3116. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  3117. /* check crtc enables */
  3118. if (mode2)
  3119. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  3120. if (mode1)
  3121. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  3122. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  3123. }
  3124. /*
  3125. * determine is there is enough bw for current mode
  3126. */
  3127. sclk_ff = rdev->pm.sclk;
  3128. mclk_ff = rdev->pm.mclk;
  3129. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  3130. temp_ff.full = dfixed_const(temp);
  3131. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  3132. pix_clk.full = 0;
  3133. pix_clk2.full = 0;
  3134. peak_disp_bw.full = 0;
  3135. if (mode1) {
  3136. temp_ff.full = dfixed_const(1000);
  3137. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  3138. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  3139. temp_ff.full = dfixed_const(pixel_bytes1);
  3140. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  3141. }
  3142. if (mode2) {
  3143. temp_ff.full = dfixed_const(1000);
  3144. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  3145. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  3146. temp_ff.full = dfixed_const(pixel_bytes2);
  3147. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  3148. }
  3149. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  3150. if (peak_disp_bw.full >= mem_bw.full) {
  3151. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  3152. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  3153. }
  3154. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  3155. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  3156. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  3157. mem_trcd = ((temp >> 2) & 0x3) + 1;
  3158. mem_trp = ((temp & 0x3)) + 1;
  3159. mem_tras = ((temp & 0x70) >> 4) + 1;
  3160. } else if (rdev->family == CHIP_R300 ||
  3161. rdev->family == CHIP_R350) { /* r300, r350 */
  3162. mem_trcd = (temp & 0x7) + 1;
  3163. mem_trp = ((temp >> 8) & 0x7) + 1;
  3164. mem_tras = ((temp >> 11) & 0xf) + 4;
  3165. } else if (rdev->family == CHIP_RV350 ||
  3166. rdev->family <= CHIP_RV380) {
  3167. /* rv3x0 */
  3168. mem_trcd = (temp & 0x7) + 3;
  3169. mem_trp = ((temp >> 8) & 0x7) + 3;
  3170. mem_tras = ((temp >> 11) & 0xf) + 6;
  3171. } else if (rdev->family == CHIP_R420 ||
  3172. rdev->family == CHIP_R423 ||
  3173. rdev->family == CHIP_RV410) {
  3174. /* r4xx */
  3175. mem_trcd = (temp & 0xf) + 3;
  3176. if (mem_trcd > 15)
  3177. mem_trcd = 15;
  3178. mem_trp = ((temp >> 8) & 0xf) + 3;
  3179. if (mem_trp > 15)
  3180. mem_trp = 15;
  3181. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3182. if (mem_tras > 31)
  3183. mem_tras = 31;
  3184. } else { /* RV200, R200 */
  3185. mem_trcd = (temp & 0x7) + 1;
  3186. mem_trp = ((temp >> 8) & 0x7) + 1;
  3187. mem_tras = ((temp >> 12) & 0xf) + 4;
  3188. }
  3189. /* convert to FF */
  3190. trcd_ff.full = dfixed_const(mem_trcd);
  3191. trp_ff.full = dfixed_const(mem_trp);
  3192. tras_ff.full = dfixed_const(mem_tras);
  3193. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3194. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3195. data = (temp & (7 << 20)) >> 20;
  3196. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3197. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3198. tcas_ff = memtcas_rs480_ff[data];
  3199. else
  3200. tcas_ff = memtcas_ff[data];
  3201. } else
  3202. tcas_ff = memtcas2_ff[data];
  3203. if (rdev->family == CHIP_RS400 ||
  3204. rdev->family == CHIP_RS480) {
  3205. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3206. data = (temp >> 23) & 0x7;
  3207. if (data < 5)
  3208. tcas_ff.full += dfixed_const(data);
  3209. }
  3210. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3211. /* on the R300, Tcas is included in Trbs.
  3212. */
  3213. temp = RREG32(RADEON_MEM_CNTL);
  3214. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3215. if (data == 1) {
  3216. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3217. temp = RREG32(R300_MC_IND_INDEX);
  3218. temp &= ~R300_MC_IND_ADDR_MASK;
  3219. temp |= R300_MC_READ_CNTL_CD_mcind;
  3220. WREG32(R300_MC_IND_INDEX, temp);
  3221. temp = RREG32(R300_MC_IND_DATA);
  3222. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3223. } else {
  3224. temp = RREG32(R300_MC_READ_CNTL_AB);
  3225. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3226. }
  3227. } else {
  3228. temp = RREG32(R300_MC_READ_CNTL_AB);
  3229. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3230. }
  3231. if (rdev->family == CHIP_RV410 ||
  3232. rdev->family == CHIP_R420 ||
  3233. rdev->family == CHIP_R423)
  3234. trbs_ff = memtrbs_r4xx[data];
  3235. else
  3236. trbs_ff = memtrbs[data];
  3237. tcas_ff.full += trbs_ff.full;
  3238. }
  3239. sclk_eff_ff.full = sclk_ff.full;
  3240. if (rdev->flags & RADEON_IS_AGP) {
  3241. fixed20_12 agpmode_ff;
  3242. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3243. temp_ff.full = dfixed_const_666(16);
  3244. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3245. }
  3246. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3247. if (ASIC_IS_R300(rdev)) {
  3248. sclk_delay_ff.full = dfixed_const(250);
  3249. } else {
  3250. if ((rdev->family == CHIP_RV100) ||
  3251. rdev->flags & RADEON_IS_IGP) {
  3252. if (rdev->mc.vram_is_ddr)
  3253. sclk_delay_ff.full = dfixed_const(41);
  3254. else
  3255. sclk_delay_ff.full = dfixed_const(33);
  3256. } else {
  3257. if (rdev->mc.vram_width == 128)
  3258. sclk_delay_ff.full = dfixed_const(57);
  3259. else
  3260. sclk_delay_ff.full = dfixed_const(41);
  3261. }
  3262. }
  3263. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3264. if (rdev->mc.vram_is_ddr) {
  3265. if (rdev->mc.vram_width == 32) {
  3266. k1.full = dfixed_const(40);
  3267. c = 3;
  3268. } else {
  3269. k1.full = dfixed_const(20);
  3270. c = 1;
  3271. }
  3272. } else {
  3273. k1.full = dfixed_const(40);
  3274. c = 3;
  3275. }
  3276. temp_ff.full = dfixed_const(2);
  3277. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3278. temp_ff.full = dfixed_const(c);
  3279. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3280. temp_ff.full = dfixed_const(4);
  3281. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3282. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3283. mc_latency_mclk.full += k1.full;
  3284. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3285. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3286. /*
  3287. HW cursor time assuming worst case of full size colour cursor.
  3288. */
  3289. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3290. temp_ff.full += trcd_ff.full;
  3291. if (temp_ff.full < tras_ff.full)
  3292. temp_ff.full = tras_ff.full;
  3293. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3294. temp_ff.full = dfixed_const(cur_size);
  3295. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3296. /*
  3297. Find the total latency for the display data.
  3298. */
  3299. disp_latency_overhead.full = dfixed_const(8);
  3300. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3301. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3302. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3303. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3304. disp_latency.full = mc_latency_mclk.full;
  3305. else
  3306. disp_latency.full = mc_latency_sclk.full;
  3307. /* setup Max GRPH_STOP_REQ default value */
  3308. if (ASIC_IS_RV100(rdev))
  3309. max_stop_req = 0x5c;
  3310. else
  3311. max_stop_req = 0x7c;
  3312. if (mode1) {
  3313. /* CRTC1
  3314. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3315. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3316. */
  3317. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3318. if (stop_req > max_stop_req)
  3319. stop_req = max_stop_req;
  3320. /*
  3321. Find the drain rate of the display buffer.
  3322. */
  3323. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3324. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3325. /*
  3326. Find the critical point of the display buffer.
  3327. */
  3328. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3329. crit_point_ff.full += dfixed_const_half(0);
  3330. critical_point = dfixed_trunc(crit_point_ff);
  3331. if (rdev->disp_priority == 2) {
  3332. critical_point = 0;
  3333. }
  3334. /*
  3335. The critical point should never be above max_stop_req-4. Setting
  3336. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3337. */
  3338. if (max_stop_req - critical_point < 4)
  3339. critical_point = 0;
  3340. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3341. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3342. critical_point = 0x10;
  3343. }
  3344. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3345. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3346. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3347. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3348. if ((rdev->family == CHIP_R350) &&
  3349. (stop_req > 0x15)) {
  3350. stop_req -= 0x10;
  3351. }
  3352. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3353. temp |= RADEON_GRPH_BUFFER_SIZE;
  3354. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3355. RADEON_GRPH_CRITICAL_AT_SOF |
  3356. RADEON_GRPH_STOP_CNTL);
  3357. /*
  3358. Write the result into the register.
  3359. */
  3360. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3361. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3362. #if 0
  3363. if ((rdev->family == CHIP_RS400) ||
  3364. (rdev->family == CHIP_RS480)) {
  3365. /* attempt to program RS400 disp regs correctly ??? */
  3366. temp = RREG32(RS400_DISP1_REG_CNTL);
  3367. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3368. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3369. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3370. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3371. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3372. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3373. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3374. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3375. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3376. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3377. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3378. }
  3379. #endif
  3380. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3381. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3382. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3383. }
  3384. if (mode2) {
  3385. u32 grph2_cntl;
  3386. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3387. if (stop_req > max_stop_req)
  3388. stop_req = max_stop_req;
  3389. /*
  3390. Find the drain rate of the display buffer.
  3391. */
  3392. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3393. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3394. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3395. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3396. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3397. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3398. if ((rdev->family == CHIP_R350) &&
  3399. (stop_req > 0x15)) {
  3400. stop_req -= 0x10;
  3401. }
  3402. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3403. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3404. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3405. RADEON_GRPH_CRITICAL_AT_SOF |
  3406. RADEON_GRPH_STOP_CNTL);
  3407. if ((rdev->family == CHIP_RS100) ||
  3408. (rdev->family == CHIP_RS200))
  3409. critical_point2 = 0;
  3410. else {
  3411. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3412. temp_ff.full = dfixed_const(temp);
  3413. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3414. if (sclk_ff.full < temp_ff.full)
  3415. temp_ff.full = sclk_ff.full;
  3416. read_return_rate.full = temp_ff.full;
  3417. if (mode1) {
  3418. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3419. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3420. } else {
  3421. time_disp1_drop_priority.full = 0;
  3422. }
  3423. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3424. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3425. crit_point_ff.full += dfixed_const_half(0);
  3426. critical_point2 = dfixed_trunc(crit_point_ff);
  3427. if (rdev->disp_priority == 2) {
  3428. critical_point2 = 0;
  3429. }
  3430. if (max_stop_req - critical_point2 < 4)
  3431. critical_point2 = 0;
  3432. }
  3433. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3434. /* some R300 cards have problem with this set to 0 */
  3435. critical_point2 = 0x10;
  3436. }
  3437. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3438. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3439. if ((rdev->family == CHIP_RS400) ||
  3440. (rdev->family == CHIP_RS480)) {
  3441. #if 0
  3442. /* attempt to program RS400 disp2 regs correctly ??? */
  3443. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3444. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3445. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3446. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3447. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3448. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3449. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3450. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3451. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3452. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3453. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3454. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3455. #endif
  3456. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3457. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3458. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3459. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3460. }
  3461. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3462. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3463. }
  3464. }
  3465. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3466. {
  3467. uint32_t scratch;
  3468. uint32_t tmp = 0;
  3469. unsigned i;
  3470. int r;
  3471. r = radeon_scratch_get(rdev, &scratch);
  3472. if (r) {
  3473. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3474. return r;
  3475. }
  3476. WREG32(scratch, 0xCAFEDEAD);
  3477. r = radeon_ring_lock(rdev, ring, 2);
  3478. if (r) {
  3479. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3480. radeon_scratch_free(rdev, scratch);
  3481. return r;
  3482. }
  3483. radeon_ring_write(ring, PACKET0(scratch, 0));
  3484. radeon_ring_write(ring, 0xDEADBEEF);
  3485. radeon_ring_unlock_commit(rdev, ring);
  3486. for (i = 0; i < rdev->usec_timeout; i++) {
  3487. tmp = RREG32(scratch);
  3488. if (tmp == 0xDEADBEEF) {
  3489. break;
  3490. }
  3491. DRM_UDELAY(1);
  3492. }
  3493. if (i < rdev->usec_timeout) {
  3494. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3495. } else {
  3496. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3497. scratch, tmp);
  3498. r = -EINVAL;
  3499. }
  3500. radeon_scratch_free(rdev, scratch);
  3501. return r;
  3502. }
  3503. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3504. {
  3505. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3506. if (ring->rptr_save_reg) {
  3507. u32 next_rptr = ring->wptr + 2 + 3;
  3508. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3509. radeon_ring_write(ring, next_rptr);
  3510. }
  3511. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3512. radeon_ring_write(ring, ib->gpu_addr);
  3513. radeon_ring_write(ring, ib->length_dw);
  3514. }
  3515. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3516. {
  3517. struct radeon_ib ib;
  3518. uint32_t scratch;
  3519. uint32_t tmp = 0;
  3520. unsigned i;
  3521. int r;
  3522. r = radeon_scratch_get(rdev, &scratch);
  3523. if (r) {
  3524. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3525. return r;
  3526. }
  3527. WREG32(scratch, 0xCAFEDEAD);
  3528. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
  3529. if (r) {
  3530. return r;
  3531. }
  3532. ib.ptr[0] = PACKET0(scratch, 0);
  3533. ib.ptr[1] = 0xDEADBEEF;
  3534. ib.ptr[2] = PACKET2(0);
  3535. ib.ptr[3] = PACKET2(0);
  3536. ib.ptr[4] = PACKET2(0);
  3537. ib.ptr[5] = PACKET2(0);
  3538. ib.ptr[6] = PACKET2(0);
  3539. ib.ptr[7] = PACKET2(0);
  3540. ib.length_dw = 8;
  3541. r = radeon_ib_schedule(rdev, &ib, NULL);
  3542. if (r) {
  3543. radeon_scratch_free(rdev, scratch);
  3544. radeon_ib_free(rdev, &ib);
  3545. return r;
  3546. }
  3547. r = radeon_fence_wait(ib.fence, false);
  3548. if (r) {
  3549. return r;
  3550. }
  3551. for (i = 0; i < rdev->usec_timeout; i++) {
  3552. tmp = RREG32(scratch);
  3553. if (tmp == 0xDEADBEEF) {
  3554. break;
  3555. }
  3556. DRM_UDELAY(1);
  3557. }
  3558. if (i < rdev->usec_timeout) {
  3559. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3560. } else {
  3561. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3562. scratch, tmp);
  3563. r = -EINVAL;
  3564. }
  3565. radeon_scratch_free(rdev, scratch);
  3566. radeon_ib_free(rdev, &ib);
  3567. return r;
  3568. }
  3569. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3570. {
  3571. /* Shutdown CP we shouldn't need to do that but better be safe than
  3572. * sorry
  3573. */
  3574. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3575. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3576. /* Save few CRTC registers */
  3577. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3578. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3579. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3580. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3581. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3582. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3583. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3584. }
  3585. /* Disable VGA aperture access */
  3586. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3587. /* Disable cursor, overlay, crtc */
  3588. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3589. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3590. S_000054_CRTC_DISPLAY_DIS(1));
  3591. WREG32(R_000050_CRTC_GEN_CNTL,
  3592. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3593. S_000050_CRTC_DISP_REQ_EN_B(1));
  3594. WREG32(R_000420_OV0_SCALE_CNTL,
  3595. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3596. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3597. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3598. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3599. S_000360_CUR2_LOCK(1));
  3600. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3601. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3602. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3603. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3604. WREG32(R_000360_CUR2_OFFSET,
  3605. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3606. }
  3607. }
  3608. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3609. {
  3610. /* Update base address for crtc */
  3611. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3612. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3613. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3614. }
  3615. /* Restore CRTC registers */
  3616. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3617. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3618. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3619. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3620. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3621. }
  3622. }
  3623. void r100_vga_render_disable(struct radeon_device *rdev)
  3624. {
  3625. u32 tmp;
  3626. tmp = RREG8(R_0003C2_GENMO_WT);
  3627. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3628. }
  3629. static void r100_debugfs(struct radeon_device *rdev)
  3630. {
  3631. int r;
  3632. r = r100_debugfs_mc_info_init(rdev);
  3633. if (r)
  3634. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3635. }
  3636. static void r100_mc_program(struct radeon_device *rdev)
  3637. {
  3638. struct r100_mc_save save;
  3639. /* Stops all mc clients */
  3640. r100_mc_stop(rdev, &save);
  3641. if (rdev->flags & RADEON_IS_AGP) {
  3642. WREG32(R_00014C_MC_AGP_LOCATION,
  3643. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3644. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3645. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3646. if (rdev->family > CHIP_RV200)
  3647. WREG32(R_00015C_AGP_BASE_2,
  3648. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3649. } else {
  3650. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3651. WREG32(R_000170_AGP_BASE, 0);
  3652. if (rdev->family > CHIP_RV200)
  3653. WREG32(R_00015C_AGP_BASE_2, 0);
  3654. }
  3655. /* Wait for mc idle */
  3656. if (r100_mc_wait_for_idle(rdev))
  3657. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3658. /* Program MC, should be a 32bits limited address space */
  3659. WREG32(R_000148_MC_FB_LOCATION,
  3660. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3661. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3662. r100_mc_resume(rdev, &save);
  3663. }
  3664. void r100_clock_startup(struct radeon_device *rdev)
  3665. {
  3666. u32 tmp;
  3667. if (radeon_dynclks != -1 && radeon_dynclks)
  3668. radeon_legacy_set_clock_gating(rdev, 1);
  3669. /* We need to force on some of the block */
  3670. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3671. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3672. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3673. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3674. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3675. }
  3676. static int r100_startup(struct radeon_device *rdev)
  3677. {
  3678. int r;
  3679. /* set common regs */
  3680. r100_set_common_regs(rdev);
  3681. /* program mc */
  3682. r100_mc_program(rdev);
  3683. /* Resume clock */
  3684. r100_clock_startup(rdev);
  3685. /* Initialize GART (initialize after TTM so we can allocate
  3686. * memory through TTM but finalize after TTM) */
  3687. r100_enable_bm(rdev);
  3688. if (rdev->flags & RADEON_IS_PCI) {
  3689. r = r100_pci_gart_enable(rdev);
  3690. if (r)
  3691. return r;
  3692. }
  3693. /* allocate wb buffer */
  3694. r = radeon_wb_init(rdev);
  3695. if (r)
  3696. return r;
  3697. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3698. if (r) {
  3699. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3700. return r;
  3701. }
  3702. /* Enable IRQ */
  3703. r100_irq_set(rdev);
  3704. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3705. /* 1M ring buffer */
  3706. r = r100_cp_init(rdev, 1024 * 1024);
  3707. if (r) {
  3708. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3709. return r;
  3710. }
  3711. r = radeon_ib_pool_init(rdev);
  3712. if (r) {
  3713. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3714. return r;
  3715. }
  3716. return 0;
  3717. }
  3718. int r100_resume(struct radeon_device *rdev)
  3719. {
  3720. int r;
  3721. /* Make sur GART are not working */
  3722. if (rdev->flags & RADEON_IS_PCI)
  3723. r100_pci_gart_disable(rdev);
  3724. /* Resume clock before doing reset */
  3725. r100_clock_startup(rdev);
  3726. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3727. if (radeon_asic_reset(rdev)) {
  3728. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3729. RREG32(R_000E40_RBBM_STATUS),
  3730. RREG32(R_0007C0_CP_STAT));
  3731. }
  3732. /* post */
  3733. radeon_combios_asic_init(rdev->ddev);
  3734. /* Resume clock after posting */
  3735. r100_clock_startup(rdev);
  3736. /* Initialize surface registers */
  3737. radeon_surface_init(rdev);
  3738. rdev->accel_working = true;
  3739. r = r100_startup(rdev);
  3740. if (r) {
  3741. rdev->accel_working = false;
  3742. }
  3743. return r;
  3744. }
  3745. int r100_suspend(struct radeon_device *rdev)
  3746. {
  3747. r100_cp_disable(rdev);
  3748. radeon_wb_disable(rdev);
  3749. r100_irq_disable(rdev);
  3750. if (rdev->flags & RADEON_IS_PCI)
  3751. r100_pci_gart_disable(rdev);
  3752. return 0;
  3753. }
  3754. void r100_fini(struct radeon_device *rdev)
  3755. {
  3756. r100_cp_fini(rdev);
  3757. radeon_wb_fini(rdev);
  3758. radeon_ib_pool_fini(rdev);
  3759. radeon_gem_fini(rdev);
  3760. if (rdev->flags & RADEON_IS_PCI)
  3761. r100_pci_gart_fini(rdev);
  3762. radeon_agp_fini(rdev);
  3763. radeon_irq_kms_fini(rdev);
  3764. radeon_fence_driver_fini(rdev);
  3765. radeon_bo_fini(rdev);
  3766. radeon_atombios_fini(rdev);
  3767. kfree(rdev->bios);
  3768. rdev->bios = NULL;
  3769. }
  3770. /*
  3771. * Due to how kexec works, it can leave the hw fully initialised when it
  3772. * boots the new kernel. However doing our init sequence with the CP and
  3773. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3774. * do some quick sanity checks and restore sane values to avoid this
  3775. * problem.
  3776. */
  3777. void r100_restore_sanity(struct radeon_device *rdev)
  3778. {
  3779. u32 tmp;
  3780. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3781. if (tmp) {
  3782. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3783. }
  3784. tmp = RREG32(RADEON_CP_RB_CNTL);
  3785. if (tmp) {
  3786. WREG32(RADEON_CP_RB_CNTL, 0);
  3787. }
  3788. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3789. if (tmp) {
  3790. WREG32(RADEON_SCRATCH_UMSK, 0);
  3791. }
  3792. }
  3793. int r100_init(struct radeon_device *rdev)
  3794. {
  3795. int r;
  3796. /* Register debugfs file specific to this group of asics */
  3797. r100_debugfs(rdev);
  3798. /* Disable VGA */
  3799. r100_vga_render_disable(rdev);
  3800. /* Initialize scratch registers */
  3801. radeon_scratch_init(rdev);
  3802. /* Initialize surface registers */
  3803. radeon_surface_init(rdev);
  3804. /* sanity check some register to avoid hangs like after kexec */
  3805. r100_restore_sanity(rdev);
  3806. /* TODO: disable VGA need to use VGA request */
  3807. /* BIOS*/
  3808. if (!radeon_get_bios(rdev)) {
  3809. if (ASIC_IS_AVIVO(rdev))
  3810. return -EINVAL;
  3811. }
  3812. if (rdev->is_atom_bios) {
  3813. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3814. return -EINVAL;
  3815. } else {
  3816. r = radeon_combios_init(rdev);
  3817. if (r)
  3818. return r;
  3819. }
  3820. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3821. if (radeon_asic_reset(rdev)) {
  3822. dev_warn(rdev->dev,
  3823. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3824. RREG32(R_000E40_RBBM_STATUS),
  3825. RREG32(R_0007C0_CP_STAT));
  3826. }
  3827. /* check if cards are posted or not */
  3828. if (radeon_boot_test_post_card(rdev) == false)
  3829. return -EINVAL;
  3830. /* Set asic errata */
  3831. r100_errata(rdev);
  3832. /* Initialize clocks */
  3833. radeon_get_clock_info(rdev->ddev);
  3834. /* initialize AGP */
  3835. if (rdev->flags & RADEON_IS_AGP) {
  3836. r = radeon_agp_init(rdev);
  3837. if (r) {
  3838. radeon_agp_disable(rdev);
  3839. }
  3840. }
  3841. /* initialize VRAM */
  3842. r100_mc_init(rdev);
  3843. /* Fence driver */
  3844. r = radeon_fence_driver_init(rdev);
  3845. if (r)
  3846. return r;
  3847. r = radeon_irq_kms_init(rdev);
  3848. if (r)
  3849. return r;
  3850. /* Memory manager */
  3851. r = radeon_bo_init(rdev);
  3852. if (r)
  3853. return r;
  3854. if (rdev->flags & RADEON_IS_PCI) {
  3855. r = r100_pci_gart_init(rdev);
  3856. if (r)
  3857. return r;
  3858. }
  3859. r100_set_safe_registers(rdev);
  3860. rdev->accel_working = true;
  3861. r = r100_startup(rdev);
  3862. if (r) {
  3863. /* Somethings want wront with the accel init stop accel */
  3864. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3865. r100_cp_fini(rdev);
  3866. radeon_wb_fini(rdev);
  3867. radeon_ib_pool_fini(rdev);
  3868. radeon_irq_kms_fini(rdev);
  3869. if (rdev->flags & RADEON_IS_PCI)
  3870. r100_pci_gart_fini(rdev);
  3871. rdev->accel_working = false;
  3872. }
  3873. return 0;
  3874. }
  3875. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3876. {
  3877. if (reg < rdev->rmmio_size)
  3878. return readl(((void __iomem *)rdev->rmmio) + reg);
  3879. else {
  3880. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3881. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3882. }
  3883. }
  3884. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3885. {
  3886. if (reg < rdev->rmmio_size)
  3887. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3888. else {
  3889. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3890. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3891. }
  3892. }
  3893. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3894. {
  3895. if (reg < rdev->rio_mem_size)
  3896. return ioread32(rdev->rio_mem + reg);
  3897. else {
  3898. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3899. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3900. }
  3901. }
  3902. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3903. {
  3904. if (reg < rdev->rio_mem_size)
  3905. iowrite32(v, rdev->rio_mem + reg);
  3906. else {
  3907. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3908. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3909. }
  3910. }