evergreen.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  42. int ring, u32 cp_int_cntl);
  43. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  44. unsigned *bankh, unsigned *mtaspect,
  45. unsigned *tile_split)
  46. {
  47. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  48. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  49. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  50. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  51. switch (*bankw) {
  52. default:
  53. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  54. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  55. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  56. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  57. }
  58. switch (*bankh) {
  59. default:
  60. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  61. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  62. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  63. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  64. }
  65. switch (*mtaspect) {
  66. default:
  67. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  68. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  69. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  70. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  71. }
  72. }
  73. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  74. {
  75. u16 ctl, v;
  76. int cap, err;
  77. cap = pci_pcie_cap(rdev->pdev);
  78. if (!cap)
  79. return;
  80. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  81. if (err)
  82. return;
  83. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  84. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  85. * to avoid hangs or perfomance issues
  86. */
  87. if ((v == 0) || (v == 6) || (v == 7)) {
  88. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  89. ctl |= (2 << 12);
  90. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  91. }
  92. }
  93. /**
  94. * dce4_wait_for_vblank - vblank wait asic callback.
  95. *
  96. * @rdev: radeon_device pointer
  97. * @crtc: crtc to wait for vblank on
  98. *
  99. * Wait for vblank on the requested crtc (evergreen+).
  100. */
  101. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  102. {
  103. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  104. int i;
  105. if (RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_MASTER_EN) {
  106. for (i = 0; i < rdev->usec_timeout; i++) {
  107. if (!(RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK))
  108. break;
  109. udelay(1);
  110. }
  111. for (i = 0; i < rdev->usec_timeout; i++) {
  112. if (RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK)
  113. break;
  114. udelay(1);
  115. }
  116. }
  117. }
  118. /**
  119. * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
  120. *
  121. * @rdev: radeon_device pointer
  122. * @crtc: crtc to prepare for pageflip on
  123. *
  124. * Pre-pageflip callback (evergreen+).
  125. * Enables the pageflip irq (vblank irq).
  126. */
  127. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  128. {
  129. /* enable the pflip int */
  130. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  131. }
  132. /**
  133. * evergreen_post_page_flip - pos-pageflip callback.
  134. *
  135. * @rdev: radeon_device pointer
  136. * @crtc: crtc to cleanup pageflip on
  137. *
  138. * Post-pageflip callback (evergreen+).
  139. * Disables the pageflip irq (vblank irq).
  140. */
  141. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  142. {
  143. /* disable the pflip int */
  144. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  145. }
  146. /**
  147. * evergreen_page_flip - pageflip callback.
  148. *
  149. * @rdev: radeon_device pointer
  150. * @crtc_id: crtc to cleanup pageflip on
  151. * @crtc_base: new address of the crtc (GPU MC address)
  152. *
  153. * Does the actual pageflip (evergreen+).
  154. * During vblank we take the crtc lock and wait for the update_pending
  155. * bit to go high, when it does, we release the lock, and allow the
  156. * double buffered update to take place.
  157. * Returns the current update pending status.
  158. */
  159. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  160. {
  161. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  162. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  163. int i;
  164. /* Lock the graphics update lock */
  165. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  166. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  167. /* update the scanout addresses */
  168. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  169. upper_32_bits(crtc_base));
  170. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  171. (u32)crtc_base);
  172. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  173. upper_32_bits(crtc_base));
  174. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  175. (u32)crtc_base);
  176. /* Wait for update_pending to go high. */
  177. for (i = 0; i < rdev->usec_timeout; i++) {
  178. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  179. break;
  180. udelay(1);
  181. }
  182. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  183. /* Unlock the lock, so double-buffering can take place inside vblank */
  184. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  185. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  186. /* Return current update_pending status: */
  187. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  188. }
  189. /* get temperature in millidegrees */
  190. int evergreen_get_temp(struct radeon_device *rdev)
  191. {
  192. u32 temp, toffset;
  193. int actual_temp = 0;
  194. if (rdev->family == CHIP_JUNIPER) {
  195. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  196. TOFFSET_SHIFT;
  197. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  198. TS0_ADC_DOUT_SHIFT;
  199. if (toffset & 0x100)
  200. actual_temp = temp / 2 - (0x200 - toffset);
  201. else
  202. actual_temp = temp / 2 + toffset;
  203. actual_temp = actual_temp * 1000;
  204. } else {
  205. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  206. ASIC_T_SHIFT;
  207. if (temp & 0x400)
  208. actual_temp = -256;
  209. else if (temp & 0x200)
  210. actual_temp = 255;
  211. else if (temp & 0x100) {
  212. actual_temp = temp & 0x1ff;
  213. actual_temp |= ~0x1ff;
  214. } else
  215. actual_temp = temp & 0xff;
  216. actual_temp = (actual_temp * 1000) / 2;
  217. }
  218. return actual_temp;
  219. }
  220. int sumo_get_temp(struct radeon_device *rdev)
  221. {
  222. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  223. int actual_temp = temp - 49;
  224. return actual_temp * 1000;
  225. }
  226. /**
  227. * sumo_pm_init_profile - Initialize power profiles callback.
  228. *
  229. * @rdev: radeon_device pointer
  230. *
  231. * Initialize the power states used in profile mode
  232. * (sumo, trinity, SI).
  233. * Used for profile mode only.
  234. */
  235. void sumo_pm_init_profile(struct radeon_device *rdev)
  236. {
  237. int idx;
  238. /* default */
  239. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  240. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  241. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  242. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  243. /* low,mid sh/mh */
  244. if (rdev->flags & RADEON_IS_MOBILITY)
  245. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  246. else
  247. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  248. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  249. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  250. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  251. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  252. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  253. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  254. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  255. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  256. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  257. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  258. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  259. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  260. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  261. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  262. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  263. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  264. /* high sh/mh */
  265. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  266. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  267. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  268. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  269. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  270. rdev->pm.power_state[idx].num_clock_modes - 1;
  271. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  272. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  273. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  275. rdev->pm.power_state[idx].num_clock_modes - 1;
  276. }
  277. /**
  278. * evergreen_pm_misc - set additional pm hw parameters callback.
  279. *
  280. * @rdev: radeon_device pointer
  281. *
  282. * Set non-clock parameters associated with a power state
  283. * (voltage, etc.) (evergreen+).
  284. */
  285. void evergreen_pm_misc(struct radeon_device *rdev)
  286. {
  287. int req_ps_idx = rdev->pm.requested_power_state_index;
  288. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  289. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  290. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  291. if (voltage->type == VOLTAGE_SW) {
  292. /* 0xff01 is a flag rather then an actual voltage */
  293. if (voltage->voltage == 0xff01)
  294. return;
  295. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  296. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  297. rdev->pm.current_vddc = voltage->voltage;
  298. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  299. }
  300. /* 0xff01 is a flag rather then an actual voltage */
  301. if (voltage->vddci == 0xff01)
  302. return;
  303. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  304. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  305. rdev->pm.current_vddci = voltage->vddci;
  306. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  307. }
  308. }
  309. }
  310. /**
  311. * evergreen_pm_prepare - pre-power state change callback.
  312. *
  313. * @rdev: radeon_device pointer
  314. *
  315. * Prepare for a power state change (evergreen+).
  316. */
  317. void evergreen_pm_prepare(struct radeon_device *rdev)
  318. {
  319. struct drm_device *ddev = rdev->ddev;
  320. struct drm_crtc *crtc;
  321. struct radeon_crtc *radeon_crtc;
  322. u32 tmp;
  323. /* disable any active CRTCs */
  324. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  325. radeon_crtc = to_radeon_crtc(crtc);
  326. if (radeon_crtc->enabled) {
  327. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  328. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  329. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  330. }
  331. }
  332. }
  333. /**
  334. * evergreen_pm_finish - post-power state change callback.
  335. *
  336. * @rdev: radeon_device pointer
  337. *
  338. * Clean up after a power state change (evergreen+).
  339. */
  340. void evergreen_pm_finish(struct radeon_device *rdev)
  341. {
  342. struct drm_device *ddev = rdev->ddev;
  343. struct drm_crtc *crtc;
  344. struct radeon_crtc *radeon_crtc;
  345. u32 tmp;
  346. /* enable any active CRTCs */
  347. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  348. radeon_crtc = to_radeon_crtc(crtc);
  349. if (radeon_crtc->enabled) {
  350. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  351. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  352. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  353. }
  354. }
  355. }
  356. /**
  357. * evergreen_hpd_sense - hpd sense callback.
  358. *
  359. * @rdev: radeon_device pointer
  360. * @hpd: hpd (hotplug detect) pin
  361. *
  362. * Checks if a digital monitor is connected (evergreen+).
  363. * Returns true if connected, false if not connected.
  364. */
  365. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  366. {
  367. bool connected = false;
  368. switch (hpd) {
  369. case RADEON_HPD_1:
  370. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  371. connected = true;
  372. break;
  373. case RADEON_HPD_2:
  374. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  375. connected = true;
  376. break;
  377. case RADEON_HPD_3:
  378. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  379. connected = true;
  380. break;
  381. case RADEON_HPD_4:
  382. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  383. connected = true;
  384. break;
  385. case RADEON_HPD_5:
  386. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  387. connected = true;
  388. break;
  389. case RADEON_HPD_6:
  390. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  391. connected = true;
  392. break;
  393. default:
  394. break;
  395. }
  396. return connected;
  397. }
  398. /**
  399. * evergreen_hpd_set_polarity - hpd set polarity callback.
  400. *
  401. * @rdev: radeon_device pointer
  402. * @hpd: hpd (hotplug detect) pin
  403. *
  404. * Set the polarity of the hpd pin (evergreen+).
  405. */
  406. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  407. enum radeon_hpd_id hpd)
  408. {
  409. u32 tmp;
  410. bool connected = evergreen_hpd_sense(rdev, hpd);
  411. switch (hpd) {
  412. case RADEON_HPD_1:
  413. tmp = RREG32(DC_HPD1_INT_CONTROL);
  414. if (connected)
  415. tmp &= ~DC_HPDx_INT_POLARITY;
  416. else
  417. tmp |= DC_HPDx_INT_POLARITY;
  418. WREG32(DC_HPD1_INT_CONTROL, tmp);
  419. break;
  420. case RADEON_HPD_2:
  421. tmp = RREG32(DC_HPD2_INT_CONTROL);
  422. if (connected)
  423. tmp &= ~DC_HPDx_INT_POLARITY;
  424. else
  425. tmp |= DC_HPDx_INT_POLARITY;
  426. WREG32(DC_HPD2_INT_CONTROL, tmp);
  427. break;
  428. case RADEON_HPD_3:
  429. tmp = RREG32(DC_HPD3_INT_CONTROL);
  430. if (connected)
  431. tmp &= ~DC_HPDx_INT_POLARITY;
  432. else
  433. tmp |= DC_HPDx_INT_POLARITY;
  434. WREG32(DC_HPD3_INT_CONTROL, tmp);
  435. break;
  436. case RADEON_HPD_4:
  437. tmp = RREG32(DC_HPD4_INT_CONTROL);
  438. if (connected)
  439. tmp &= ~DC_HPDx_INT_POLARITY;
  440. else
  441. tmp |= DC_HPDx_INT_POLARITY;
  442. WREG32(DC_HPD4_INT_CONTROL, tmp);
  443. break;
  444. case RADEON_HPD_5:
  445. tmp = RREG32(DC_HPD5_INT_CONTROL);
  446. if (connected)
  447. tmp &= ~DC_HPDx_INT_POLARITY;
  448. else
  449. tmp |= DC_HPDx_INT_POLARITY;
  450. WREG32(DC_HPD5_INT_CONTROL, tmp);
  451. break;
  452. case RADEON_HPD_6:
  453. tmp = RREG32(DC_HPD6_INT_CONTROL);
  454. if (connected)
  455. tmp &= ~DC_HPDx_INT_POLARITY;
  456. else
  457. tmp |= DC_HPDx_INT_POLARITY;
  458. WREG32(DC_HPD6_INT_CONTROL, tmp);
  459. break;
  460. default:
  461. break;
  462. }
  463. }
  464. /**
  465. * evergreen_hpd_init - hpd setup callback.
  466. *
  467. * @rdev: radeon_device pointer
  468. *
  469. * Setup the hpd pins used by the card (evergreen+).
  470. * Enable the pin, set the polarity, and enable the hpd interrupts.
  471. */
  472. void evergreen_hpd_init(struct radeon_device *rdev)
  473. {
  474. struct drm_device *dev = rdev->ddev;
  475. struct drm_connector *connector;
  476. unsigned enabled = 0;
  477. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  478. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  479. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  480. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  481. switch (radeon_connector->hpd.hpd) {
  482. case RADEON_HPD_1:
  483. WREG32(DC_HPD1_CONTROL, tmp);
  484. break;
  485. case RADEON_HPD_2:
  486. WREG32(DC_HPD2_CONTROL, tmp);
  487. break;
  488. case RADEON_HPD_3:
  489. WREG32(DC_HPD3_CONTROL, tmp);
  490. break;
  491. case RADEON_HPD_4:
  492. WREG32(DC_HPD4_CONTROL, tmp);
  493. break;
  494. case RADEON_HPD_5:
  495. WREG32(DC_HPD5_CONTROL, tmp);
  496. break;
  497. case RADEON_HPD_6:
  498. WREG32(DC_HPD6_CONTROL, tmp);
  499. break;
  500. default:
  501. break;
  502. }
  503. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  504. enabled |= 1 << radeon_connector->hpd.hpd;
  505. }
  506. radeon_irq_kms_enable_hpd(rdev, enabled);
  507. }
  508. /**
  509. * evergreen_hpd_fini - hpd tear down callback.
  510. *
  511. * @rdev: radeon_device pointer
  512. *
  513. * Tear down the hpd pins used by the card (evergreen+).
  514. * Disable the hpd interrupts.
  515. */
  516. void evergreen_hpd_fini(struct radeon_device *rdev)
  517. {
  518. struct drm_device *dev = rdev->ddev;
  519. struct drm_connector *connector;
  520. unsigned disabled = 0;
  521. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  522. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  523. switch (radeon_connector->hpd.hpd) {
  524. case RADEON_HPD_1:
  525. WREG32(DC_HPD1_CONTROL, 0);
  526. break;
  527. case RADEON_HPD_2:
  528. WREG32(DC_HPD2_CONTROL, 0);
  529. break;
  530. case RADEON_HPD_3:
  531. WREG32(DC_HPD3_CONTROL, 0);
  532. break;
  533. case RADEON_HPD_4:
  534. WREG32(DC_HPD4_CONTROL, 0);
  535. break;
  536. case RADEON_HPD_5:
  537. WREG32(DC_HPD5_CONTROL, 0);
  538. break;
  539. case RADEON_HPD_6:
  540. WREG32(DC_HPD6_CONTROL, 0);
  541. break;
  542. default:
  543. break;
  544. }
  545. disabled |= 1 << radeon_connector->hpd.hpd;
  546. }
  547. radeon_irq_kms_disable_hpd(rdev, disabled);
  548. }
  549. /* watermark setup */
  550. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  551. struct radeon_crtc *radeon_crtc,
  552. struct drm_display_mode *mode,
  553. struct drm_display_mode *other_mode)
  554. {
  555. u32 tmp;
  556. /*
  557. * Line Buffer Setup
  558. * There are 3 line buffers, each one shared by 2 display controllers.
  559. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  560. * the display controllers. The paritioning is done via one of four
  561. * preset allocations specified in bits 2:0:
  562. * first display controller
  563. * 0 - first half of lb (3840 * 2)
  564. * 1 - first 3/4 of lb (5760 * 2)
  565. * 2 - whole lb (7680 * 2), other crtc must be disabled
  566. * 3 - first 1/4 of lb (1920 * 2)
  567. * second display controller
  568. * 4 - second half of lb (3840 * 2)
  569. * 5 - second 3/4 of lb (5760 * 2)
  570. * 6 - whole lb (7680 * 2), other crtc must be disabled
  571. * 7 - last 1/4 of lb (1920 * 2)
  572. */
  573. /* this can get tricky if we have two large displays on a paired group
  574. * of crtcs. Ideally for multiple large displays we'd assign them to
  575. * non-linked crtcs for maximum line buffer allocation.
  576. */
  577. if (radeon_crtc->base.enabled && mode) {
  578. if (other_mode)
  579. tmp = 0; /* 1/2 */
  580. else
  581. tmp = 2; /* whole */
  582. } else
  583. tmp = 0;
  584. /* second controller of the pair uses second half of the lb */
  585. if (radeon_crtc->crtc_id % 2)
  586. tmp += 4;
  587. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  588. if (radeon_crtc->base.enabled && mode) {
  589. switch (tmp) {
  590. case 0:
  591. case 4:
  592. default:
  593. if (ASIC_IS_DCE5(rdev))
  594. return 4096 * 2;
  595. else
  596. return 3840 * 2;
  597. case 1:
  598. case 5:
  599. if (ASIC_IS_DCE5(rdev))
  600. return 6144 * 2;
  601. else
  602. return 5760 * 2;
  603. case 2:
  604. case 6:
  605. if (ASIC_IS_DCE5(rdev))
  606. return 8192 * 2;
  607. else
  608. return 7680 * 2;
  609. case 3:
  610. case 7:
  611. if (ASIC_IS_DCE5(rdev))
  612. return 2048 * 2;
  613. else
  614. return 1920 * 2;
  615. }
  616. }
  617. /* controller not enabled, so no lb used */
  618. return 0;
  619. }
  620. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  621. {
  622. u32 tmp = RREG32(MC_SHARED_CHMAP);
  623. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  624. case 0:
  625. default:
  626. return 1;
  627. case 1:
  628. return 2;
  629. case 2:
  630. return 4;
  631. case 3:
  632. return 8;
  633. }
  634. }
  635. struct evergreen_wm_params {
  636. u32 dram_channels; /* number of dram channels */
  637. u32 yclk; /* bandwidth per dram data pin in kHz */
  638. u32 sclk; /* engine clock in kHz */
  639. u32 disp_clk; /* display clock in kHz */
  640. u32 src_width; /* viewport width */
  641. u32 active_time; /* active display time in ns */
  642. u32 blank_time; /* blank time in ns */
  643. bool interlaced; /* mode is interlaced */
  644. fixed20_12 vsc; /* vertical scale ratio */
  645. u32 num_heads; /* number of active crtcs */
  646. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  647. u32 lb_size; /* line buffer allocated to pipe */
  648. u32 vtaps; /* vertical scaler taps */
  649. };
  650. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  651. {
  652. /* Calculate DRAM Bandwidth and the part allocated to display. */
  653. fixed20_12 dram_efficiency; /* 0.7 */
  654. fixed20_12 yclk, dram_channels, bandwidth;
  655. fixed20_12 a;
  656. a.full = dfixed_const(1000);
  657. yclk.full = dfixed_const(wm->yclk);
  658. yclk.full = dfixed_div(yclk, a);
  659. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  660. a.full = dfixed_const(10);
  661. dram_efficiency.full = dfixed_const(7);
  662. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  663. bandwidth.full = dfixed_mul(dram_channels, yclk);
  664. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  665. return dfixed_trunc(bandwidth);
  666. }
  667. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  668. {
  669. /* Calculate DRAM Bandwidth and the part allocated to display. */
  670. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  671. fixed20_12 yclk, dram_channels, bandwidth;
  672. fixed20_12 a;
  673. a.full = dfixed_const(1000);
  674. yclk.full = dfixed_const(wm->yclk);
  675. yclk.full = dfixed_div(yclk, a);
  676. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  677. a.full = dfixed_const(10);
  678. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  679. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  680. bandwidth.full = dfixed_mul(dram_channels, yclk);
  681. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  682. return dfixed_trunc(bandwidth);
  683. }
  684. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  685. {
  686. /* Calculate the display Data return Bandwidth */
  687. fixed20_12 return_efficiency; /* 0.8 */
  688. fixed20_12 sclk, bandwidth;
  689. fixed20_12 a;
  690. a.full = dfixed_const(1000);
  691. sclk.full = dfixed_const(wm->sclk);
  692. sclk.full = dfixed_div(sclk, a);
  693. a.full = dfixed_const(10);
  694. return_efficiency.full = dfixed_const(8);
  695. return_efficiency.full = dfixed_div(return_efficiency, a);
  696. a.full = dfixed_const(32);
  697. bandwidth.full = dfixed_mul(a, sclk);
  698. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  699. return dfixed_trunc(bandwidth);
  700. }
  701. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  702. {
  703. /* Calculate the DMIF Request Bandwidth */
  704. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  705. fixed20_12 disp_clk, bandwidth;
  706. fixed20_12 a;
  707. a.full = dfixed_const(1000);
  708. disp_clk.full = dfixed_const(wm->disp_clk);
  709. disp_clk.full = dfixed_div(disp_clk, a);
  710. a.full = dfixed_const(10);
  711. disp_clk_request_efficiency.full = dfixed_const(8);
  712. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  713. a.full = dfixed_const(32);
  714. bandwidth.full = dfixed_mul(a, disp_clk);
  715. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  716. return dfixed_trunc(bandwidth);
  717. }
  718. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  719. {
  720. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  721. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  722. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  723. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  724. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  725. }
  726. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  727. {
  728. /* Calculate the display mode Average Bandwidth
  729. * DisplayMode should contain the source and destination dimensions,
  730. * timing, etc.
  731. */
  732. fixed20_12 bpp;
  733. fixed20_12 line_time;
  734. fixed20_12 src_width;
  735. fixed20_12 bandwidth;
  736. fixed20_12 a;
  737. a.full = dfixed_const(1000);
  738. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  739. line_time.full = dfixed_div(line_time, a);
  740. bpp.full = dfixed_const(wm->bytes_per_pixel);
  741. src_width.full = dfixed_const(wm->src_width);
  742. bandwidth.full = dfixed_mul(src_width, bpp);
  743. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  744. bandwidth.full = dfixed_div(bandwidth, line_time);
  745. return dfixed_trunc(bandwidth);
  746. }
  747. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  748. {
  749. /* First calcualte the latency in ns */
  750. u32 mc_latency = 2000; /* 2000 ns. */
  751. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  752. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  753. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  754. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  755. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  756. (wm->num_heads * cursor_line_pair_return_time);
  757. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  758. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  759. fixed20_12 a, b, c;
  760. if (wm->num_heads == 0)
  761. return 0;
  762. a.full = dfixed_const(2);
  763. b.full = dfixed_const(1);
  764. if ((wm->vsc.full > a.full) ||
  765. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  766. (wm->vtaps >= 5) ||
  767. ((wm->vsc.full >= a.full) && wm->interlaced))
  768. max_src_lines_per_dst_line = 4;
  769. else
  770. max_src_lines_per_dst_line = 2;
  771. a.full = dfixed_const(available_bandwidth);
  772. b.full = dfixed_const(wm->num_heads);
  773. a.full = dfixed_div(a, b);
  774. b.full = dfixed_const(1000);
  775. c.full = dfixed_const(wm->disp_clk);
  776. b.full = dfixed_div(c, b);
  777. c.full = dfixed_const(wm->bytes_per_pixel);
  778. b.full = dfixed_mul(b, c);
  779. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  780. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  781. b.full = dfixed_const(1000);
  782. c.full = dfixed_const(lb_fill_bw);
  783. b.full = dfixed_div(c, b);
  784. a.full = dfixed_div(a, b);
  785. line_fill_time = dfixed_trunc(a);
  786. if (line_fill_time < wm->active_time)
  787. return latency;
  788. else
  789. return latency + (line_fill_time - wm->active_time);
  790. }
  791. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  792. {
  793. if (evergreen_average_bandwidth(wm) <=
  794. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  795. return true;
  796. else
  797. return false;
  798. };
  799. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  800. {
  801. if (evergreen_average_bandwidth(wm) <=
  802. (evergreen_available_bandwidth(wm) / wm->num_heads))
  803. return true;
  804. else
  805. return false;
  806. };
  807. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  808. {
  809. u32 lb_partitions = wm->lb_size / wm->src_width;
  810. u32 line_time = wm->active_time + wm->blank_time;
  811. u32 latency_tolerant_lines;
  812. u32 latency_hiding;
  813. fixed20_12 a;
  814. a.full = dfixed_const(1);
  815. if (wm->vsc.full > a.full)
  816. latency_tolerant_lines = 1;
  817. else {
  818. if (lb_partitions <= (wm->vtaps + 1))
  819. latency_tolerant_lines = 1;
  820. else
  821. latency_tolerant_lines = 2;
  822. }
  823. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  824. if (evergreen_latency_watermark(wm) <= latency_hiding)
  825. return true;
  826. else
  827. return false;
  828. }
  829. static void evergreen_program_watermarks(struct radeon_device *rdev,
  830. struct radeon_crtc *radeon_crtc,
  831. u32 lb_size, u32 num_heads)
  832. {
  833. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  834. struct evergreen_wm_params wm;
  835. u32 pixel_period;
  836. u32 line_time = 0;
  837. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  838. u32 priority_a_mark = 0, priority_b_mark = 0;
  839. u32 priority_a_cnt = PRIORITY_OFF;
  840. u32 priority_b_cnt = PRIORITY_OFF;
  841. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  842. u32 tmp, arb_control3;
  843. fixed20_12 a, b, c;
  844. if (radeon_crtc->base.enabled && num_heads && mode) {
  845. pixel_period = 1000000 / (u32)mode->clock;
  846. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  847. priority_a_cnt = 0;
  848. priority_b_cnt = 0;
  849. wm.yclk = rdev->pm.current_mclk * 10;
  850. wm.sclk = rdev->pm.current_sclk * 10;
  851. wm.disp_clk = mode->clock;
  852. wm.src_width = mode->crtc_hdisplay;
  853. wm.active_time = mode->crtc_hdisplay * pixel_period;
  854. wm.blank_time = line_time - wm.active_time;
  855. wm.interlaced = false;
  856. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  857. wm.interlaced = true;
  858. wm.vsc = radeon_crtc->vsc;
  859. wm.vtaps = 1;
  860. if (radeon_crtc->rmx_type != RMX_OFF)
  861. wm.vtaps = 2;
  862. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  863. wm.lb_size = lb_size;
  864. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  865. wm.num_heads = num_heads;
  866. /* set for high clocks */
  867. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  868. /* set for low clocks */
  869. /* wm.yclk = low clk; wm.sclk = low clk */
  870. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  871. /* possibly force display priority to high */
  872. /* should really do this at mode validation time... */
  873. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  874. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  875. !evergreen_check_latency_hiding(&wm) ||
  876. (rdev->disp_priority == 2)) {
  877. DRM_DEBUG_KMS("force priority to high\n");
  878. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  879. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  880. }
  881. a.full = dfixed_const(1000);
  882. b.full = dfixed_const(mode->clock);
  883. b.full = dfixed_div(b, a);
  884. c.full = dfixed_const(latency_watermark_a);
  885. c.full = dfixed_mul(c, b);
  886. c.full = dfixed_mul(c, radeon_crtc->hsc);
  887. c.full = dfixed_div(c, a);
  888. a.full = dfixed_const(16);
  889. c.full = dfixed_div(c, a);
  890. priority_a_mark = dfixed_trunc(c);
  891. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  892. a.full = dfixed_const(1000);
  893. b.full = dfixed_const(mode->clock);
  894. b.full = dfixed_div(b, a);
  895. c.full = dfixed_const(latency_watermark_b);
  896. c.full = dfixed_mul(c, b);
  897. c.full = dfixed_mul(c, radeon_crtc->hsc);
  898. c.full = dfixed_div(c, a);
  899. a.full = dfixed_const(16);
  900. c.full = dfixed_div(c, a);
  901. priority_b_mark = dfixed_trunc(c);
  902. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  903. }
  904. /* select wm A */
  905. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  906. tmp = arb_control3;
  907. tmp &= ~LATENCY_WATERMARK_MASK(3);
  908. tmp |= LATENCY_WATERMARK_MASK(1);
  909. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  910. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  911. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  912. LATENCY_HIGH_WATERMARK(line_time)));
  913. /* select wm B */
  914. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  915. tmp &= ~LATENCY_WATERMARK_MASK(3);
  916. tmp |= LATENCY_WATERMARK_MASK(2);
  917. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  918. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  919. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  920. LATENCY_HIGH_WATERMARK(line_time)));
  921. /* restore original selection */
  922. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  923. /* write the priority marks */
  924. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  925. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  926. }
  927. /**
  928. * evergreen_bandwidth_update - update display watermarks callback.
  929. *
  930. * @rdev: radeon_device pointer
  931. *
  932. * Update the display watermarks based on the requested mode(s)
  933. * (evergreen+).
  934. */
  935. void evergreen_bandwidth_update(struct radeon_device *rdev)
  936. {
  937. struct drm_display_mode *mode0 = NULL;
  938. struct drm_display_mode *mode1 = NULL;
  939. u32 num_heads = 0, lb_size;
  940. int i;
  941. radeon_update_display_priority(rdev);
  942. for (i = 0; i < rdev->num_crtc; i++) {
  943. if (rdev->mode_info.crtcs[i]->base.enabled)
  944. num_heads++;
  945. }
  946. for (i = 0; i < rdev->num_crtc; i += 2) {
  947. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  948. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  949. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  950. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  951. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  952. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  953. }
  954. }
  955. /**
  956. * evergreen_mc_wait_for_idle - wait for MC idle callback.
  957. *
  958. * @rdev: radeon_device pointer
  959. *
  960. * Wait for the MC (memory controller) to be idle.
  961. * (evergreen+).
  962. * Returns 0 if the MC is idle, -1 if not.
  963. */
  964. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  965. {
  966. unsigned i;
  967. u32 tmp;
  968. for (i = 0; i < rdev->usec_timeout; i++) {
  969. /* read MC_STATUS */
  970. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  971. if (!tmp)
  972. return 0;
  973. udelay(1);
  974. }
  975. return -1;
  976. }
  977. /*
  978. * GART
  979. */
  980. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  981. {
  982. unsigned i;
  983. u32 tmp;
  984. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  985. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  986. for (i = 0; i < rdev->usec_timeout; i++) {
  987. /* read MC_STATUS */
  988. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  989. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  990. if (tmp == 2) {
  991. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  992. return;
  993. }
  994. if (tmp) {
  995. return;
  996. }
  997. udelay(1);
  998. }
  999. }
  1000. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  1001. {
  1002. u32 tmp;
  1003. int r;
  1004. if (rdev->gart.robj == NULL) {
  1005. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1006. return -EINVAL;
  1007. }
  1008. r = radeon_gart_table_vram_pin(rdev);
  1009. if (r)
  1010. return r;
  1011. radeon_gart_restore(rdev);
  1012. /* Setup L2 cache */
  1013. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1014. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1015. EFFECTIVE_L2_QUEUE_SIZE(7));
  1016. WREG32(VM_L2_CNTL2, 0);
  1017. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1018. /* Setup TLB control */
  1019. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1020. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1021. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1022. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1023. if (rdev->flags & RADEON_IS_IGP) {
  1024. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  1025. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  1026. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  1027. } else {
  1028. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1029. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1030. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1031. if ((rdev->family == CHIP_JUNIPER) ||
  1032. (rdev->family == CHIP_CYPRESS) ||
  1033. (rdev->family == CHIP_HEMLOCK) ||
  1034. (rdev->family == CHIP_BARTS))
  1035. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  1036. }
  1037. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1038. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1039. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1040. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1041. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1042. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1043. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1044. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1045. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1046. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1047. (u32)(rdev->dummy_page.addr >> 12));
  1048. WREG32(VM_CONTEXT1_CNTL, 0);
  1049. evergreen_pcie_gart_tlb_flush(rdev);
  1050. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1051. (unsigned)(rdev->mc.gtt_size >> 20),
  1052. (unsigned long long)rdev->gart.table_addr);
  1053. rdev->gart.ready = true;
  1054. return 0;
  1055. }
  1056. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  1057. {
  1058. u32 tmp;
  1059. /* Disable all tables */
  1060. WREG32(VM_CONTEXT0_CNTL, 0);
  1061. WREG32(VM_CONTEXT1_CNTL, 0);
  1062. /* Setup L2 cache */
  1063. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1064. EFFECTIVE_L2_QUEUE_SIZE(7));
  1065. WREG32(VM_L2_CNTL2, 0);
  1066. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1067. /* Setup TLB control */
  1068. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1069. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1070. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1071. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1072. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1073. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1074. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1075. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1076. radeon_gart_table_vram_unpin(rdev);
  1077. }
  1078. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  1079. {
  1080. evergreen_pcie_gart_disable(rdev);
  1081. radeon_gart_table_vram_free(rdev);
  1082. radeon_gart_fini(rdev);
  1083. }
  1084. void evergreen_agp_enable(struct radeon_device *rdev)
  1085. {
  1086. u32 tmp;
  1087. /* Setup L2 cache */
  1088. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1089. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1090. EFFECTIVE_L2_QUEUE_SIZE(7));
  1091. WREG32(VM_L2_CNTL2, 0);
  1092. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1093. /* Setup TLB control */
  1094. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1095. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1096. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1097. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1098. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1099. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1100. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1101. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1102. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1103. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1104. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1105. WREG32(VM_CONTEXT0_CNTL, 0);
  1106. WREG32(VM_CONTEXT1_CNTL, 0);
  1107. }
  1108. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1109. {
  1110. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  1111. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  1112. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1113. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  1114. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1115. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1116. if (rdev->num_crtc >= 4) {
  1117. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  1118. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  1119. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1120. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1121. }
  1122. if (rdev->num_crtc >= 6) {
  1123. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  1124. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  1125. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1126. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1127. }
  1128. /* Stop all video */
  1129. WREG32(VGA_RENDER_CONTROL, 0);
  1130. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1131. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1132. if (rdev->num_crtc >= 4) {
  1133. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1134. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1135. }
  1136. if (rdev->num_crtc >= 6) {
  1137. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1138. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1139. }
  1140. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1141. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1142. if (rdev->num_crtc >= 4) {
  1143. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1144. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1145. }
  1146. if (rdev->num_crtc >= 6) {
  1147. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1148. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1149. }
  1150. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1151. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1152. if (rdev->num_crtc >= 4) {
  1153. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1154. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1155. }
  1156. if (rdev->num_crtc >= 6) {
  1157. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1158. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1159. }
  1160. WREG32(D1VGA_CONTROL, 0);
  1161. WREG32(D2VGA_CONTROL, 0);
  1162. if (rdev->num_crtc >= 4) {
  1163. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1164. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1165. }
  1166. if (rdev->num_crtc >= 6) {
  1167. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1168. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1169. }
  1170. }
  1171. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1172. {
  1173. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1174. upper_32_bits(rdev->mc.vram_start));
  1175. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1176. upper_32_bits(rdev->mc.vram_start));
  1177. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1178. (u32)rdev->mc.vram_start);
  1179. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1180. (u32)rdev->mc.vram_start);
  1181. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1182. upper_32_bits(rdev->mc.vram_start));
  1183. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1184. upper_32_bits(rdev->mc.vram_start));
  1185. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1186. (u32)rdev->mc.vram_start);
  1187. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1188. (u32)rdev->mc.vram_start);
  1189. if (rdev->num_crtc >= 4) {
  1190. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1191. upper_32_bits(rdev->mc.vram_start));
  1192. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1193. upper_32_bits(rdev->mc.vram_start));
  1194. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1195. (u32)rdev->mc.vram_start);
  1196. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1197. (u32)rdev->mc.vram_start);
  1198. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1199. upper_32_bits(rdev->mc.vram_start));
  1200. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1201. upper_32_bits(rdev->mc.vram_start));
  1202. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1203. (u32)rdev->mc.vram_start);
  1204. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1205. (u32)rdev->mc.vram_start);
  1206. }
  1207. if (rdev->num_crtc >= 6) {
  1208. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1209. upper_32_bits(rdev->mc.vram_start));
  1210. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1211. upper_32_bits(rdev->mc.vram_start));
  1212. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1213. (u32)rdev->mc.vram_start);
  1214. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1215. (u32)rdev->mc.vram_start);
  1216. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1217. upper_32_bits(rdev->mc.vram_start));
  1218. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1219. upper_32_bits(rdev->mc.vram_start));
  1220. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1221. (u32)rdev->mc.vram_start);
  1222. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1223. (u32)rdev->mc.vram_start);
  1224. }
  1225. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1226. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1227. /* Unlock host access */
  1228. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1229. mdelay(1);
  1230. /* Restore video state */
  1231. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  1232. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  1233. if (rdev->num_crtc >= 4) {
  1234. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  1235. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  1236. }
  1237. if (rdev->num_crtc >= 6) {
  1238. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  1239. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  1240. }
  1241. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1242. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1243. if (rdev->num_crtc >= 4) {
  1244. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1245. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1246. }
  1247. if (rdev->num_crtc >= 6) {
  1248. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1249. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1250. }
  1251. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  1252. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  1253. if (rdev->num_crtc >= 4) {
  1254. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  1255. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  1256. }
  1257. if (rdev->num_crtc >= 6) {
  1258. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  1259. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  1260. }
  1261. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1262. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1263. if (rdev->num_crtc >= 4) {
  1264. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1265. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1266. }
  1267. if (rdev->num_crtc >= 6) {
  1268. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1269. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1270. }
  1271. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1272. }
  1273. void evergreen_mc_program(struct radeon_device *rdev)
  1274. {
  1275. struct evergreen_mc_save save;
  1276. u32 tmp;
  1277. int i, j;
  1278. /* Initialize HDP */
  1279. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1280. WREG32((0x2c14 + j), 0x00000000);
  1281. WREG32((0x2c18 + j), 0x00000000);
  1282. WREG32((0x2c1c + j), 0x00000000);
  1283. WREG32((0x2c20 + j), 0x00000000);
  1284. WREG32((0x2c24 + j), 0x00000000);
  1285. }
  1286. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1287. evergreen_mc_stop(rdev, &save);
  1288. if (evergreen_mc_wait_for_idle(rdev)) {
  1289. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1290. }
  1291. /* Lockout access through VGA aperture*/
  1292. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1293. /* Update configuration */
  1294. if (rdev->flags & RADEON_IS_AGP) {
  1295. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1296. /* VRAM before AGP */
  1297. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1298. rdev->mc.vram_start >> 12);
  1299. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1300. rdev->mc.gtt_end >> 12);
  1301. } else {
  1302. /* VRAM after AGP */
  1303. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1304. rdev->mc.gtt_start >> 12);
  1305. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1306. rdev->mc.vram_end >> 12);
  1307. }
  1308. } else {
  1309. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1310. rdev->mc.vram_start >> 12);
  1311. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1312. rdev->mc.vram_end >> 12);
  1313. }
  1314. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1315. /* llano/ontario only */
  1316. if ((rdev->family == CHIP_PALM) ||
  1317. (rdev->family == CHIP_SUMO) ||
  1318. (rdev->family == CHIP_SUMO2)) {
  1319. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1320. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1321. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1322. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1323. }
  1324. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1325. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1326. WREG32(MC_VM_FB_LOCATION, tmp);
  1327. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1328. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1329. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1330. if (rdev->flags & RADEON_IS_AGP) {
  1331. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1332. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1333. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1334. } else {
  1335. WREG32(MC_VM_AGP_BASE, 0);
  1336. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1337. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1338. }
  1339. if (evergreen_mc_wait_for_idle(rdev)) {
  1340. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1341. }
  1342. evergreen_mc_resume(rdev, &save);
  1343. /* we need to own VRAM, so turn off the VGA renderer here
  1344. * to stop it overwriting our objects */
  1345. rv515_vga_render_disable(rdev);
  1346. }
  1347. /*
  1348. * CP.
  1349. */
  1350. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1351. {
  1352. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1353. u32 next_rptr;
  1354. /* set to DX10/11 mode */
  1355. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1356. radeon_ring_write(ring, 1);
  1357. if (ring->rptr_save_reg) {
  1358. next_rptr = ring->wptr + 3 + 4;
  1359. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1360. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1361. PACKET3_SET_CONFIG_REG_START) >> 2));
  1362. radeon_ring_write(ring, next_rptr);
  1363. } else if (rdev->wb.enabled) {
  1364. next_rptr = ring->wptr + 5 + 4;
  1365. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  1366. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1367. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  1368. radeon_ring_write(ring, next_rptr);
  1369. radeon_ring_write(ring, 0);
  1370. }
  1371. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1372. radeon_ring_write(ring,
  1373. #ifdef __BIG_ENDIAN
  1374. (2 << 0) |
  1375. #endif
  1376. (ib->gpu_addr & 0xFFFFFFFC));
  1377. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1378. radeon_ring_write(ring, ib->length_dw);
  1379. }
  1380. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1381. {
  1382. const __be32 *fw_data;
  1383. int i;
  1384. if (!rdev->me_fw || !rdev->pfp_fw)
  1385. return -EINVAL;
  1386. r700_cp_stop(rdev);
  1387. WREG32(CP_RB_CNTL,
  1388. #ifdef __BIG_ENDIAN
  1389. BUF_SWAP_32BIT |
  1390. #endif
  1391. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1392. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1393. WREG32(CP_PFP_UCODE_ADDR, 0);
  1394. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1395. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1396. WREG32(CP_PFP_UCODE_ADDR, 0);
  1397. fw_data = (const __be32 *)rdev->me_fw->data;
  1398. WREG32(CP_ME_RAM_WADDR, 0);
  1399. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1400. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1401. WREG32(CP_PFP_UCODE_ADDR, 0);
  1402. WREG32(CP_ME_RAM_WADDR, 0);
  1403. WREG32(CP_ME_RAM_RADDR, 0);
  1404. return 0;
  1405. }
  1406. static int evergreen_cp_start(struct radeon_device *rdev)
  1407. {
  1408. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1409. int r, i;
  1410. uint32_t cp_me;
  1411. r = radeon_ring_lock(rdev, ring, 7);
  1412. if (r) {
  1413. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1414. return r;
  1415. }
  1416. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1417. radeon_ring_write(ring, 0x1);
  1418. radeon_ring_write(ring, 0x0);
  1419. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1420. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1421. radeon_ring_write(ring, 0);
  1422. radeon_ring_write(ring, 0);
  1423. radeon_ring_unlock_commit(rdev, ring);
  1424. cp_me = 0xff;
  1425. WREG32(CP_ME_CNTL, cp_me);
  1426. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1427. if (r) {
  1428. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1429. return r;
  1430. }
  1431. /* setup clear context state */
  1432. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1433. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1434. for (i = 0; i < evergreen_default_size; i++)
  1435. radeon_ring_write(ring, evergreen_default_state[i]);
  1436. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1437. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1438. /* set clear context state */
  1439. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1440. radeon_ring_write(ring, 0);
  1441. /* SQ_VTX_BASE_VTX_LOC */
  1442. radeon_ring_write(ring, 0xc0026f00);
  1443. radeon_ring_write(ring, 0x00000000);
  1444. radeon_ring_write(ring, 0x00000000);
  1445. radeon_ring_write(ring, 0x00000000);
  1446. /* Clear consts */
  1447. radeon_ring_write(ring, 0xc0036f00);
  1448. radeon_ring_write(ring, 0x00000bc4);
  1449. radeon_ring_write(ring, 0xffffffff);
  1450. radeon_ring_write(ring, 0xffffffff);
  1451. radeon_ring_write(ring, 0xffffffff);
  1452. radeon_ring_write(ring, 0xc0026900);
  1453. radeon_ring_write(ring, 0x00000316);
  1454. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1455. radeon_ring_write(ring, 0x00000010); /* */
  1456. radeon_ring_unlock_commit(rdev, ring);
  1457. return 0;
  1458. }
  1459. int evergreen_cp_resume(struct radeon_device *rdev)
  1460. {
  1461. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1462. u32 tmp;
  1463. u32 rb_bufsz;
  1464. int r;
  1465. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1466. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1467. SOFT_RESET_PA |
  1468. SOFT_RESET_SH |
  1469. SOFT_RESET_VGT |
  1470. SOFT_RESET_SPI |
  1471. SOFT_RESET_SX));
  1472. RREG32(GRBM_SOFT_RESET);
  1473. mdelay(15);
  1474. WREG32(GRBM_SOFT_RESET, 0);
  1475. RREG32(GRBM_SOFT_RESET);
  1476. /* Set ring buffer size */
  1477. rb_bufsz = drm_order(ring->ring_size / 8);
  1478. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1479. #ifdef __BIG_ENDIAN
  1480. tmp |= BUF_SWAP_32BIT;
  1481. #endif
  1482. WREG32(CP_RB_CNTL, tmp);
  1483. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1484. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1485. /* Set the write pointer delay */
  1486. WREG32(CP_RB_WPTR_DELAY, 0);
  1487. /* Initialize the ring buffer's read and write pointers */
  1488. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1489. WREG32(CP_RB_RPTR_WR, 0);
  1490. ring->wptr = 0;
  1491. WREG32(CP_RB_WPTR, ring->wptr);
  1492. /* set the wb address wether it's enabled or not */
  1493. WREG32(CP_RB_RPTR_ADDR,
  1494. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1495. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1496. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1497. if (rdev->wb.enabled)
  1498. WREG32(SCRATCH_UMSK, 0xff);
  1499. else {
  1500. tmp |= RB_NO_UPDATE;
  1501. WREG32(SCRATCH_UMSK, 0);
  1502. }
  1503. mdelay(1);
  1504. WREG32(CP_RB_CNTL, tmp);
  1505. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1506. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1507. ring->rptr = RREG32(CP_RB_RPTR);
  1508. evergreen_cp_start(rdev);
  1509. ring->ready = true;
  1510. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1511. if (r) {
  1512. ring->ready = false;
  1513. return r;
  1514. }
  1515. return 0;
  1516. }
  1517. /*
  1518. * Core functions
  1519. */
  1520. static void evergreen_gpu_init(struct radeon_device *rdev)
  1521. {
  1522. u32 gb_addr_config;
  1523. u32 mc_shared_chmap, mc_arb_ramcfg;
  1524. u32 sx_debug_1;
  1525. u32 smx_dc_ctl0;
  1526. u32 sq_config;
  1527. u32 sq_lds_resource_mgmt;
  1528. u32 sq_gpr_resource_mgmt_1;
  1529. u32 sq_gpr_resource_mgmt_2;
  1530. u32 sq_gpr_resource_mgmt_3;
  1531. u32 sq_thread_resource_mgmt;
  1532. u32 sq_thread_resource_mgmt_2;
  1533. u32 sq_stack_resource_mgmt_1;
  1534. u32 sq_stack_resource_mgmt_2;
  1535. u32 sq_stack_resource_mgmt_3;
  1536. u32 vgt_cache_invalidation;
  1537. u32 hdp_host_path_cntl, tmp;
  1538. u32 disabled_rb_mask;
  1539. int i, j, num_shader_engines, ps_thread_count;
  1540. switch (rdev->family) {
  1541. case CHIP_CYPRESS:
  1542. case CHIP_HEMLOCK:
  1543. rdev->config.evergreen.num_ses = 2;
  1544. rdev->config.evergreen.max_pipes = 4;
  1545. rdev->config.evergreen.max_tile_pipes = 8;
  1546. rdev->config.evergreen.max_simds = 10;
  1547. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1548. rdev->config.evergreen.max_gprs = 256;
  1549. rdev->config.evergreen.max_threads = 248;
  1550. rdev->config.evergreen.max_gs_threads = 32;
  1551. rdev->config.evergreen.max_stack_entries = 512;
  1552. rdev->config.evergreen.sx_num_of_sets = 4;
  1553. rdev->config.evergreen.sx_max_export_size = 256;
  1554. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1555. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1556. rdev->config.evergreen.max_hw_contexts = 8;
  1557. rdev->config.evergreen.sq_num_cf_insts = 2;
  1558. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1559. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1560. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1561. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1562. break;
  1563. case CHIP_JUNIPER:
  1564. rdev->config.evergreen.num_ses = 1;
  1565. rdev->config.evergreen.max_pipes = 4;
  1566. rdev->config.evergreen.max_tile_pipes = 4;
  1567. rdev->config.evergreen.max_simds = 10;
  1568. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1569. rdev->config.evergreen.max_gprs = 256;
  1570. rdev->config.evergreen.max_threads = 248;
  1571. rdev->config.evergreen.max_gs_threads = 32;
  1572. rdev->config.evergreen.max_stack_entries = 512;
  1573. rdev->config.evergreen.sx_num_of_sets = 4;
  1574. rdev->config.evergreen.sx_max_export_size = 256;
  1575. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1576. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1577. rdev->config.evergreen.max_hw_contexts = 8;
  1578. rdev->config.evergreen.sq_num_cf_insts = 2;
  1579. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1580. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1581. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1582. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1583. break;
  1584. case CHIP_REDWOOD:
  1585. rdev->config.evergreen.num_ses = 1;
  1586. rdev->config.evergreen.max_pipes = 4;
  1587. rdev->config.evergreen.max_tile_pipes = 4;
  1588. rdev->config.evergreen.max_simds = 5;
  1589. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1590. rdev->config.evergreen.max_gprs = 256;
  1591. rdev->config.evergreen.max_threads = 248;
  1592. rdev->config.evergreen.max_gs_threads = 32;
  1593. rdev->config.evergreen.max_stack_entries = 256;
  1594. rdev->config.evergreen.sx_num_of_sets = 4;
  1595. rdev->config.evergreen.sx_max_export_size = 256;
  1596. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1597. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1598. rdev->config.evergreen.max_hw_contexts = 8;
  1599. rdev->config.evergreen.sq_num_cf_insts = 2;
  1600. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1601. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1602. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1603. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1604. break;
  1605. case CHIP_CEDAR:
  1606. default:
  1607. rdev->config.evergreen.num_ses = 1;
  1608. rdev->config.evergreen.max_pipes = 2;
  1609. rdev->config.evergreen.max_tile_pipes = 2;
  1610. rdev->config.evergreen.max_simds = 2;
  1611. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1612. rdev->config.evergreen.max_gprs = 256;
  1613. rdev->config.evergreen.max_threads = 192;
  1614. rdev->config.evergreen.max_gs_threads = 16;
  1615. rdev->config.evergreen.max_stack_entries = 256;
  1616. rdev->config.evergreen.sx_num_of_sets = 4;
  1617. rdev->config.evergreen.sx_max_export_size = 128;
  1618. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1619. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1620. rdev->config.evergreen.max_hw_contexts = 4;
  1621. rdev->config.evergreen.sq_num_cf_insts = 1;
  1622. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1623. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1624. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1625. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1626. break;
  1627. case CHIP_PALM:
  1628. rdev->config.evergreen.num_ses = 1;
  1629. rdev->config.evergreen.max_pipes = 2;
  1630. rdev->config.evergreen.max_tile_pipes = 2;
  1631. rdev->config.evergreen.max_simds = 2;
  1632. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1633. rdev->config.evergreen.max_gprs = 256;
  1634. rdev->config.evergreen.max_threads = 192;
  1635. rdev->config.evergreen.max_gs_threads = 16;
  1636. rdev->config.evergreen.max_stack_entries = 256;
  1637. rdev->config.evergreen.sx_num_of_sets = 4;
  1638. rdev->config.evergreen.sx_max_export_size = 128;
  1639. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1640. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1641. rdev->config.evergreen.max_hw_contexts = 4;
  1642. rdev->config.evergreen.sq_num_cf_insts = 1;
  1643. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1644. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1645. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1646. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1647. break;
  1648. case CHIP_SUMO:
  1649. rdev->config.evergreen.num_ses = 1;
  1650. rdev->config.evergreen.max_pipes = 4;
  1651. rdev->config.evergreen.max_tile_pipes = 2;
  1652. if (rdev->pdev->device == 0x9648)
  1653. rdev->config.evergreen.max_simds = 3;
  1654. else if ((rdev->pdev->device == 0x9647) ||
  1655. (rdev->pdev->device == 0x964a))
  1656. rdev->config.evergreen.max_simds = 4;
  1657. else
  1658. rdev->config.evergreen.max_simds = 5;
  1659. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1660. rdev->config.evergreen.max_gprs = 256;
  1661. rdev->config.evergreen.max_threads = 248;
  1662. rdev->config.evergreen.max_gs_threads = 32;
  1663. rdev->config.evergreen.max_stack_entries = 256;
  1664. rdev->config.evergreen.sx_num_of_sets = 4;
  1665. rdev->config.evergreen.sx_max_export_size = 256;
  1666. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1667. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1668. rdev->config.evergreen.max_hw_contexts = 8;
  1669. rdev->config.evergreen.sq_num_cf_insts = 2;
  1670. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1671. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1672. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1673. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1674. break;
  1675. case CHIP_SUMO2:
  1676. rdev->config.evergreen.num_ses = 1;
  1677. rdev->config.evergreen.max_pipes = 4;
  1678. rdev->config.evergreen.max_tile_pipes = 4;
  1679. rdev->config.evergreen.max_simds = 2;
  1680. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1681. rdev->config.evergreen.max_gprs = 256;
  1682. rdev->config.evergreen.max_threads = 248;
  1683. rdev->config.evergreen.max_gs_threads = 32;
  1684. rdev->config.evergreen.max_stack_entries = 512;
  1685. rdev->config.evergreen.sx_num_of_sets = 4;
  1686. rdev->config.evergreen.sx_max_export_size = 256;
  1687. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1688. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1689. rdev->config.evergreen.max_hw_contexts = 8;
  1690. rdev->config.evergreen.sq_num_cf_insts = 2;
  1691. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1692. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1693. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1694. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1695. break;
  1696. case CHIP_BARTS:
  1697. rdev->config.evergreen.num_ses = 2;
  1698. rdev->config.evergreen.max_pipes = 4;
  1699. rdev->config.evergreen.max_tile_pipes = 8;
  1700. rdev->config.evergreen.max_simds = 7;
  1701. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1702. rdev->config.evergreen.max_gprs = 256;
  1703. rdev->config.evergreen.max_threads = 248;
  1704. rdev->config.evergreen.max_gs_threads = 32;
  1705. rdev->config.evergreen.max_stack_entries = 512;
  1706. rdev->config.evergreen.sx_num_of_sets = 4;
  1707. rdev->config.evergreen.sx_max_export_size = 256;
  1708. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1709. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1710. rdev->config.evergreen.max_hw_contexts = 8;
  1711. rdev->config.evergreen.sq_num_cf_insts = 2;
  1712. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1713. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1714. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1715. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1716. break;
  1717. case CHIP_TURKS:
  1718. rdev->config.evergreen.num_ses = 1;
  1719. rdev->config.evergreen.max_pipes = 4;
  1720. rdev->config.evergreen.max_tile_pipes = 4;
  1721. rdev->config.evergreen.max_simds = 6;
  1722. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1723. rdev->config.evergreen.max_gprs = 256;
  1724. rdev->config.evergreen.max_threads = 248;
  1725. rdev->config.evergreen.max_gs_threads = 32;
  1726. rdev->config.evergreen.max_stack_entries = 256;
  1727. rdev->config.evergreen.sx_num_of_sets = 4;
  1728. rdev->config.evergreen.sx_max_export_size = 256;
  1729. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1730. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1731. rdev->config.evergreen.max_hw_contexts = 8;
  1732. rdev->config.evergreen.sq_num_cf_insts = 2;
  1733. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1734. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1735. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1736. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  1737. break;
  1738. case CHIP_CAICOS:
  1739. rdev->config.evergreen.num_ses = 1;
  1740. rdev->config.evergreen.max_pipes = 4;
  1741. rdev->config.evergreen.max_tile_pipes = 2;
  1742. rdev->config.evergreen.max_simds = 2;
  1743. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1744. rdev->config.evergreen.max_gprs = 256;
  1745. rdev->config.evergreen.max_threads = 192;
  1746. rdev->config.evergreen.max_gs_threads = 16;
  1747. rdev->config.evergreen.max_stack_entries = 256;
  1748. rdev->config.evergreen.sx_num_of_sets = 4;
  1749. rdev->config.evergreen.sx_max_export_size = 128;
  1750. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1751. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1752. rdev->config.evergreen.max_hw_contexts = 4;
  1753. rdev->config.evergreen.sq_num_cf_insts = 1;
  1754. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1755. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1756. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1757. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  1758. break;
  1759. }
  1760. /* Initialize HDP */
  1761. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1762. WREG32((0x2c14 + j), 0x00000000);
  1763. WREG32((0x2c18 + j), 0x00000000);
  1764. WREG32((0x2c1c + j), 0x00000000);
  1765. WREG32((0x2c20 + j), 0x00000000);
  1766. WREG32((0x2c24 + j), 0x00000000);
  1767. }
  1768. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1769. evergreen_fix_pci_max_read_req_size(rdev);
  1770. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1771. if ((rdev->family == CHIP_PALM) ||
  1772. (rdev->family == CHIP_SUMO) ||
  1773. (rdev->family == CHIP_SUMO2))
  1774. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1775. else
  1776. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1777. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1778. * not have bank info, so create a custom tiling dword.
  1779. * bits 3:0 num_pipes
  1780. * bits 7:4 num_banks
  1781. * bits 11:8 group_size
  1782. * bits 15:12 row_size
  1783. */
  1784. rdev->config.evergreen.tile_config = 0;
  1785. switch (rdev->config.evergreen.max_tile_pipes) {
  1786. case 1:
  1787. default:
  1788. rdev->config.evergreen.tile_config |= (0 << 0);
  1789. break;
  1790. case 2:
  1791. rdev->config.evergreen.tile_config |= (1 << 0);
  1792. break;
  1793. case 4:
  1794. rdev->config.evergreen.tile_config |= (2 << 0);
  1795. break;
  1796. case 8:
  1797. rdev->config.evergreen.tile_config |= (3 << 0);
  1798. break;
  1799. }
  1800. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1801. if (rdev->flags & RADEON_IS_IGP)
  1802. rdev->config.evergreen.tile_config |= 1 << 4;
  1803. else {
  1804. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  1805. rdev->config.evergreen.tile_config |= 1 << 4;
  1806. else
  1807. rdev->config.evergreen.tile_config |= 0 << 4;
  1808. }
  1809. rdev->config.evergreen.tile_config |= 0 << 8;
  1810. rdev->config.evergreen.tile_config |=
  1811. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1812. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  1813. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  1814. u32 efuse_straps_4;
  1815. u32 efuse_straps_3;
  1816. WREG32(RCU_IND_INDEX, 0x204);
  1817. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1818. WREG32(RCU_IND_INDEX, 0x203);
  1819. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1820. tmp = (((efuse_straps_4 & 0xf) << 4) |
  1821. ((efuse_straps_3 & 0xf0000000) >> 28));
  1822. } else {
  1823. tmp = 0;
  1824. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  1825. u32 rb_disable_bitmap;
  1826. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1827. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1828. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  1829. tmp <<= 4;
  1830. tmp |= rb_disable_bitmap;
  1831. }
  1832. }
  1833. /* enabled rb are just the one not disabled :) */
  1834. disabled_rb_mask = tmp;
  1835. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1836. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1837. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1838. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1839. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1840. tmp = gb_addr_config & NUM_PIPES_MASK;
  1841. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  1842. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  1843. WREG32(GB_BACKEND_MAP, tmp);
  1844. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1845. WREG32(CGTS_TCC_DISABLE, 0);
  1846. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1847. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1848. /* set HW defaults for 3D engine */
  1849. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1850. ROQ_IB2_START(0x2b)));
  1851. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1852. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1853. SYNC_GRADIENT |
  1854. SYNC_WALKER |
  1855. SYNC_ALIGNER));
  1856. sx_debug_1 = RREG32(SX_DEBUG_1);
  1857. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1858. WREG32(SX_DEBUG_1, sx_debug_1);
  1859. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1860. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1861. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1862. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1863. if (rdev->family <= CHIP_SUMO2)
  1864. WREG32(SMX_SAR_CTL0, 0x00010000);
  1865. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1866. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1867. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1868. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1869. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1870. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1871. WREG32(VGT_NUM_INSTANCES, 1);
  1872. WREG32(SPI_CONFIG_CNTL, 0);
  1873. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1874. WREG32(CP_PERFMON_CNTL, 0);
  1875. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1876. FETCH_FIFO_HIWATER(0x4) |
  1877. DONE_FIFO_HIWATER(0xe0) |
  1878. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1879. sq_config = RREG32(SQ_CONFIG);
  1880. sq_config &= ~(PS_PRIO(3) |
  1881. VS_PRIO(3) |
  1882. GS_PRIO(3) |
  1883. ES_PRIO(3));
  1884. sq_config |= (VC_ENABLE |
  1885. EXPORT_SRC_C |
  1886. PS_PRIO(0) |
  1887. VS_PRIO(1) |
  1888. GS_PRIO(2) |
  1889. ES_PRIO(3));
  1890. switch (rdev->family) {
  1891. case CHIP_CEDAR:
  1892. case CHIP_PALM:
  1893. case CHIP_SUMO:
  1894. case CHIP_SUMO2:
  1895. case CHIP_CAICOS:
  1896. /* no vertex cache */
  1897. sq_config &= ~VC_ENABLE;
  1898. break;
  1899. default:
  1900. break;
  1901. }
  1902. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1903. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1904. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1905. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1906. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1907. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1908. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1909. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1910. switch (rdev->family) {
  1911. case CHIP_CEDAR:
  1912. case CHIP_PALM:
  1913. case CHIP_SUMO:
  1914. case CHIP_SUMO2:
  1915. ps_thread_count = 96;
  1916. break;
  1917. default:
  1918. ps_thread_count = 128;
  1919. break;
  1920. }
  1921. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1922. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1923. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1924. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1925. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1926. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1927. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1928. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1929. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1930. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1931. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1932. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1933. WREG32(SQ_CONFIG, sq_config);
  1934. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1935. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1936. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1937. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1938. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1939. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1940. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1941. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1942. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1943. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1944. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1945. FORCE_EOV_MAX_REZ_CNT(255)));
  1946. switch (rdev->family) {
  1947. case CHIP_CEDAR:
  1948. case CHIP_PALM:
  1949. case CHIP_SUMO:
  1950. case CHIP_SUMO2:
  1951. case CHIP_CAICOS:
  1952. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1953. break;
  1954. default:
  1955. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1956. break;
  1957. }
  1958. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1959. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1960. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1961. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1962. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1963. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1964. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1965. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1966. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1967. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1968. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1969. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1970. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1971. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1972. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1973. /* clear render buffer base addresses */
  1974. WREG32(CB_COLOR0_BASE, 0);
  1975. WREG32(CB_COLOR1_BASE, 0);
  1976. WREG32(CB_COLOR2_BASE, 0);
  1977. WREG32(CB_COLOR3_BASE, 0);
  1978. WREG32(CB_COLOR4_BASE, 0);
  1979. WREG32(CB_COLOR5_BASE, 0);
  1980. WREG32(CB_COLOR6_BASE, 0);
  1981. WREG32(CB_COLOR7_BASE, 0);
  1982. WREG32(CB_COLOR8_BASE, 0);
  1983. WREG32(CB_COLOR9_BASE, 0);
  1984. WREG32(CB_COLOR10_BASE, 0);
  1985. WREG32(CB_COLOR11_BASE, 0);
  1986. /* set the shader const cache sizes to 0 */
  1987. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1988. WREG32(i, 0);
  1989. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1990. WREG32(i, 0);
  1991. tmp = RREG32(HDP_MISC_CNTL);
  1992. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1993. WREG32(HDP_MISC_CNTL, tmp);
  1994. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1995. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1996. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1997. udelay(50);
  1998. }
  1999. int evergreen_mc_init(struct radeon_device *rdev)
  2000. {
  2001. u32 tmp;
  2002. int chansize, numchan;
  2003. /* Get VRAM informations */
  2004. rdev->mc.vram_is_ddr = true;
  2005. if ((rdev->family == CHIP_PALM) ||
  2006. (rdev->family == CHIP_SUMO) ||
  2007. (rdev->family == CHIP_SUMO2))
  2008. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  2009. else
  2010. tmp = RREG32(MC_ARB_RAMCFG);
  2011. if (tmp & CHANSIZE_OVERRIDE) {
  2012. chansize = 16;
  2013. } else if (tmp & CHANSIZE_MASK) {
  2014. chansize = 64;
  2015. } else {
  2016. chansize = 32;
  2017. }
  2018. tmp = RREG32(MC_SHARED_CHMAP);
  2019. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2020. case 0:
  2021. default:
  2022. numchan = 1;
  2023. break;
  2024. case 1:
  2025. numchan = 2;
  2026. break;
  2027. case 2:
  2028. numchan = 4;
  2029. break;
  2030. case 3:
  2031. numchan = 8;
  2032. break;
  2033. }
  2034. rdev->mc.vram_width = numchan * chansize;
  2035. /* Could aper size report 0 ? */
  2036. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2037. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2038. /* Setup GPU memory space */
  2039. if ((rdev->family == CHIP_PALM) ||
  2040. (rdev->family == CHIP_SUMO) ||
  2041. (rdev->family == CHIP_SUMO2)) {
  2042. /* size in bytes on fusion */
  2043. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  2044. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  2045. } else {
  2046. /* size in MB on evergreen/cayman/tn */
  2047. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2048. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2049. }
  2050. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2051. r700_vram_gtt_location(rdev, &rdev->mc);
  2052. radeon_update_bandwidth_info(rdev);
  2053. return 0;
  2054. }
  2055. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2056. {
  2057. u32 srbm_status;
  2058. u32 grbm_status;
  2059. u32 grbm_status_se0, grbm_status_se1;
  2060. srbm_status = RREG32(SRBM_STATUS);
  2061. grbm_status = RREG32(GRBM_STATUS);
  2062. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2063. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2064. if (!(grbm_status & GUI_ACTIVE)) {
  2065. radeon_ring_lockup_update(ring);
  2066. return false;
  2067. }
  2068. /* force CP activities */
  2069. radeon_ring_force_activity(rdev, ring);
  2070. return radeon_ring_test_lockup(rdev, ring);
  2071. }
  2072. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2073. {
  2074. struct evergreen_mc_save save;
  2075. u32 grbm_reset = 0;
  2076. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2077. return 0;
  2078. dev_info(rdev->dev, "GPU softreset \n");
  2079. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2080. RREG32(GRBM_STATUS));
  2081. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2082. RREG32(GRBM_STATUS_SE0));
  2083. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2084. RREG32(GRBM_STATUS_SE1));
  2085. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2086. RREG32(SRBM_STATUS));
  2087. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2088. RREG32(CP_STALLED_STAT1));
  2089. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2090. RREG32(CP_STALLED_STAT2));
  2091. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2092. RREG32(CP_BUSY_STAT));
  2093. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2094. RREG32(CP_STAT));
  2095. evergreen_mc_stop(rdev, &save);
  2096. if (evergreen_mc_wait_for_idle(rdev)) {
  2097. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2098. }
  2099. /* Disable CP parsing/prefetching */
  2100. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2101. /* reset all the gfx blocks */
  2102. grbm_reset = (SOFT_RESET_CP |
  2103. SOFT_RESET_CB |
  2104. SOFT_RESET_DB |
  2105. SOFT_RESET_PA |
  2106. SOFT_RESET_SC |
  2107. SOFT_RESET_SPI |
  2108. SOFT_RESET_SH |
  2109. SOFT_RESET_SX |
  2110. SOFT_RESET_TC |
  2111. SOFT_RESET_TA |
  2112. SOFT_RESET_VC |
  2113. SOFT_RESET_VGT);
  2114. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2115. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2116. (void)RREG32(GRBM_SOFT_RESET);
  2117. udelay(50);
  2118. WREG32(GRBM_SOFT_RESET, 0);
  2119. (void)RREG32(GRBM_SOFT_RESET);
  2120. /* Wait a little for things to settle down */
  2121. udelay(50);
  2122. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2123. RREG32(GRBM_STATUS));
  2124. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2125. RREG32(GRBM_STATUS_SE0));
  2126. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2127. RREG32(GRBM_STATUS_SE1));
  2128. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2129. RREG32(SRBM_STATUS));
  2130. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2131. RREG32(CP_STALLED_STAT1));
  2132. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2133. RREG32(CP_STALLED_STAT2));
  2134. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2135. RREG32(CP_BUSY_STAT));
  2136. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2137. RREG32(CP_STAT));
  2138. evergreen_mc_resume(rdev, &save);
  2139. return 0;
  2140. }
  2141. int evergreen_asic_reset(struct radeon_device *rdev)
  2142. {
  2143. return evergreen_gpu_soft_reset(rdev);
  2144. }
  2145. /* Interrupts */
  2146. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2147. {
  2148. switch (crtc) {
  2149. case 0:
  2150. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2151. case 1:
  2152. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2153. case 2:
  2154. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2155. case 3:
  2156. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2157. case 4:
  2158. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2159. case 5:
  2160. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2161. default:
  2162. return 0;
  2163. }
  2164. }
  2165. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2166. {
  2167. u32 tmp;
  2168. if (rdev->family >= CHIP_CAYMAN) {
  2169. cayman_cp_int_cntl_setup(rdev, 0,
  2170. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2171. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2172. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2173. } else
  2174. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2175. WREG32(GRBM_INT_CNTL, 0);
  2176. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2177. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2178. if (rdev->num_crtc >= 4) {
  2179. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2180. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2181. }
  2182. if (rdev->num_crtc >= 6) {
  2183. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2184. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2185. }
  2186. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2187. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2188. if (rdev->num_crtc >= 4) {
  2189. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2190. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2191. }
  2192. if (rdev->num_crtc >= 6) {
  2193. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2194. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2195. }
  2196. /* only one DAC on DCE6 */
  2197. if (!ASIC_IS_DCE6(rdev))
  2198. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2199. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2200. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2201. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2202. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2203. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2204. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2205. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2206. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2207. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2208. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2209. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2210. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2211. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2212. }
  2213. int evergreen_irq_set(struct radeon_device *rdev)
  2214. {
  2215. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2216. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2217. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2218. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2219. u32 grbm_int_cntl = 0;
  2220. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2221. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2222. if (!rdev->irq.installed) {
  2223. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2224. return -EINVAL;
  2225. }
  2226. /* don't enable anything if the ih is disabled */
  2227. if (!rdev->ih.enabled) {
  2228. r600_disable_interrupts(rdev);
  2229. /* force the active interrupt state to all disabled */
  2230. evergreen_disable_interrupt_state(rdev);
  2231. return 0;
  2232. }
  2233. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2234. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2235. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2236. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2237. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2238. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2239. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2240. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2241. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2242. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2243. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2244. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2245. if (rdev->family >= CHIP_CAYMAN) {
  2246. /* enable CP interrupts on all rings */
  2247. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2248. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2249. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2250. }
  2251. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2252. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2253. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2254. }
  2255. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2256. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2257. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2258. }
  2259. } else {
  2260. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2261. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2262. cp_int_cntl |= RB_INT_ENABLE;
  2263. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2264. }
  2265. }
  2266. if (rdev->irq.crtc_vblank_int[0] ||
  2267. atomic_read(&rdev->irq.pflip[0])) {
  2268. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2269. crtc1 |= VBLANK_INT_MASK;
  2270. }
  2271. if (rdev->irq.crtc_vblank_int[1] ||
  2272. atomic_read(&rdev->irq.pflip[1])) {
  2273. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2274. crtc2 |= VBLANK_INT_MASK;
  2275. }
  2276. if (rdev->irq.crtc_vblank_int[2] ||
  2277. atomic_read(&rdev->irq.pflip[2])) {
  2278. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2279. crtc3 |= VBLANK_INT_MASK;
  2280. }
  2281. if (rdev->irq.crtc_vblank_int[3] ||
  2282. atomic_read(&rdev->irq.pflip[3])) {
  2283. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2284. crtc4 |= VBLANK_INT_MASK;
  2285. }
  2286. if (rdev->irq.crtc_vblank_int[4] ||
  2287. atomic_read(&rdev->irq.pflip[4])) {
  2288. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2289. crtc5 |= VBLANK_INT_MASK;
  2290. }
  2291. if (rdev->irq.crtc_vblank_int[5] ||
  2292. atomic_read(&rdev->irq.pflip[5])) {
  2293. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2294. crtc6 |= VBLANK_INT_MASK;
  2295. }
  2296. if (rdev->irq.hpd[0]) {
  2297. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2298. hpd1 |= DC_HPDx_INT_EN;
  2299. }
  2300. if (rdev->irq.hpd[1]) {
  2301. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2302. hpd2 |= DC_HPDx_INT_EN;
  2303. }
  2304. if (rdev->irq.hpd[2]) {
  2305. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2306. hpd3 |= DC_HPDx_INT_EN;
  2307. }
  2308. if (rdev->irq.hpd[3]) {
  2309. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2310. hpd4 |= DC_HPDx_INT_EN;
  2311. }
  2312. if (rdev->irq.hpd[4]) {
  2313. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2314. hpd5 |= DC_HPDx_INT_EN;
  2315. }
  2316. if (rdev->irq.hpd[5]) {
  2317. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2318. hpd6 |= DC_HPDx_INT_EN;
  2319. }
  2320. if (rdev->irq.afmt[0]) {
  2321. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2322. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2323. }
  2324. if (rdev->irq.afmt[1]) {
  2325. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2326. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2327. }
  2328. if (rdev->irq.afmt[2]) {
  2329. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2330. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2331. }
  2332. if (rdev->irq.afmt[3]) {
  2333. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2334. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2335. }
  2336. if (rdev->irq.afmt[4]) {
  2337. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2338. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2339. }
  2340. if (rdev->irq.afmt[5]) {
  2341. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2342. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2343. }
  2344. if (rdev->irq.gui_idle) {
  2345. DRM_DEBUG("gui idle\n");
  2346. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2347. }
  2348. if (rdev->family >= CHIP_CAYMAN) {
  2349. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2350. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2351. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2352. } else
  2353. WREG32(CP_INT_CNTL, cp_int_cntl);
  2354. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2355. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2356. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2357. if (rdev->num_crtc >= 4) {
  2358. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2359. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2360. }
  2361. if (rdev->num_crtc >= 6) {
  2362. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2363. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2364. }
  2365. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2366. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2367. if (rdev->num_crtc >= 4) {
  2368. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2369. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2370. }
  2371. if (rdev->num_crtc >= 6) {
  2372. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2373. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2374. }
  2375. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2376. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2377. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2378. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2379. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2380. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2381. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2382. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2383. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2384. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2385. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2386. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2387. return 0;
  2388. }
  2389. static void evergreen_irq_ack(struct radeon_device *rdev)
  2390. {
  2391. u32 tmp;
  2392. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2393. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2394. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2395. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2396. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2397. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2398. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2399. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2400. if (rdev->num_crtc >= 4) {
  2401. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2402. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2403. }
  2404. if (rdev->num_crtc >= 6) {
  2405. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2406. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2407. }
  2408. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2409. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2410. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2411. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2412. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2413. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2414. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2415. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2416. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2417. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2418. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2419. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2420. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2421. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2422. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2423. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2424. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2425. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2426. if (rdev->num_crtc >= 4) {
  2427. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2428. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2429. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2430. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2431. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2432. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2433. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2434. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2435. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2436. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2437. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2438. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2439. }
  2440. if (rdev->num_crtc >= 6) {
  2441. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2442. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2443. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2444. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2445. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2446. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2447. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2448. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2449. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2450. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2451. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2452. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2453. }
  2454. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2455. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2456. tmp |= DC_HPDx_INT_ACK;
  2457. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2458. }
  2459. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2460. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2461. tmp |= DC_HPDx_INT_ACK;
  2462. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2463. }
  2464. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2465. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2466. tmp |= DC_HPDx_INT_ACK;
  2467. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2468. }
  2469. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2470. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2471. tmp |= DC_HPDx_INT_ACK;
  2472. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2473. }
  2474. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2475. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2476. tmp |= DC_HPDx_INT_ACK;
  2477. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2478. }
  2479. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2480. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2481. tmp |= DC_HPDx_INT_ACK;
  2482. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2483. }
  2484. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2485. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2486. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2487. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2488. }
  2489. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2490. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2491. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2492. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2493. }
  2494. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2495. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2496. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2497. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2498. }
  2499. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2500. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2501. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2502. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2503. }
  2504. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2505. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2506. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2507. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2508. }
  2509. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2510. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2511. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2512. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2513. }
  2514. }
  2515. void evergreen_irq_disable(struct radeon_device *rdev)
  2516. {
  2517. r600_disable_interrupts(rdev);
  2518. /* Wait and acknowledge irq */
  2519. mdelay(1);
  2520. evergreen_irq_ack(rdev);
  2521. evergreen_disable_interrupt_state(rdev);
  2522. }
  2523. void evergreen_irq_suspend(struct radeon_device *rdev)
  2524. {
  2525. evergreen_irq_disable(rdev);
  2526. r600_rlc_stop(rdev);
  2527. }
  2528. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2529. {
  2530. u32 wptr, tmp;
  2531. if (rdev->wb.enabled)
  2532. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2533. else
  2534. wptr = RREG32(IH_RB_WPTR);
  2535. if (wptr & RB_OVERFLOW) {
  2536. /* When a ring buffer overflow happen start parsing interrupt
  2537. * from the last not overwritten vector (wptr + 16). Hopefully
  2538. * this should allow us to catchup.
  2539. */
  2540. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2541. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2542. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2543. tmp = RREG32(IH_RB_CNTL);
  2544. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2545. WREG32(IH_RB_CNTL, tmp);
  2546. }
  2547. return (wptr & rdev->ih.ptr_mask);
  2548. }
  2549. int evergreen_irq_process(struct radeon_device *rdev)
  2550. {
  2551. u32 wptr;
  2552. u32 rptr;
  2553. u32 src_id, src_data;
  2554. u32 ring_index;
  2555. bool queue_hotplug = false;
  2556. bool queue_hdmi = false;
  2557. if (!rdev->ih.enabled || rdev->shutdown)
  2558. return IRQ_NONE;
  2559. wptr = evergreen_get_ih_wptr(rdev);
  2560. restart_ih:
  2561. /* is somebody else already processing irqs? */
  2562. if (atomic_xchg(&rdev->ih.lock, 1))
  2563. return IRQ_NONE;
  2564. rptr = rdev->ih.rptr;
  2565. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2566. /* Order reading of wptr vs. reading of IH ring data */
  2567. rmb();
  2568. /* display interrupts */
  2569. evergreen_irq_ack(rdev);
  2570. while (rptr != wptr) {
  2571. /* wptr/rptr are in bytes! */
  2572. ring_index = rptr / 4;
  2573. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2574. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2575. switch (src_id) {
  2576. case 1: /* D1 vblank/vline */
  2577. switch (src_data) {
  2578. case 0: /* D1 vblank */
  2579. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2580. if (rdev->irq.crtc_vblank_int[0]) {
  2581. drm_handle_vblank(rdev->ddev, 0);
  2582. rdev->pm.vblank_sync = true;
  2583. wake_up(&rdev->irq.vblank_queue);
  2584. }
  2585. if (atomic_read(&rdev->irq.pflip[0]))
  2586. radeon_crtc_handle_flip(rdev, 0);
  2587. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2588. DRM_DEBUG("IH: D1 vblank\n");
  2589. }
  2590. break;
  2591. case 1: /* D1 vline */
  2592. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2593. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2594. DRM_DEBUG("IH: D1 vline\n");
  2595. }
  2596. break;
  2597. default:
  2598. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2599. break;
  2600. }
  2601. break;
  2602. case 2: /* D2 vblank/vline */
  2603. switch (src_data) {
  2604. case 0: /* D2 vblank */
  2605. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2606. if (rdev->irq.crtc_vblank_int[1]) {
  2607. drm_handle_vblank(rdev->ddev, 1);
  2608. rdev->pm.vblank_sync = true;
  2609. wake_up(&rdev->irq.vblank_queue);
  2610. }
  2611. if (atomic_read(&rdev->irq.pflip[1]))
  2612. radeon_crtc_handle_flip(rdev, 1);
  2613. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2614. DRM_DEBUG("IH: D2 vblank\n");
  2615. }
  2616. break;
  2617. case 1: /* D2 vline */
  2618. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2619. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2620. DRM_DEBUG("IH: D2 vline\n");
  2621. }
  2622. break;
  2623. default:
  2624. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2625. break;
  2626. }
  2627. break;
  2628. case 3: /* D3 vblank/vline */
  2629. switch (src_data) {
  2630. case 0: /* D3 vblank */
  2631. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2632. if (rdev->irq.crtc_vblank_int[2]) {
  2633. drm_handle_vblank(rdev->ddev, 2);
  2634. rdev->pm.vblank_sync = true;
  2635. wake_up(&rdev->irq.vblank_queue);
  2636. }
  2637. if (atomic_read(&rdev->irq.pflip[2]))
  2638. radeon_crtc_handle_flip(rdev, 2);
  2639. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2640. DRM_DEBUG("IH: D3 vblank\n");
  2641. }
  2642. break;
  2643. case 1: /* D3 vline */
  2644. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2645. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2646. DRM_DEBUG("IH: D3 vline\n");
  2647. }
  2648. break;
  2649. default:
  2650. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2651. break;
  2652. }
  2653. break;
  2654. case 4: /* D4 vblank/vline */
  2655. switch (src_data) {
  2656. case 0: /* D4 vblank */
  2657. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2658. if (rdev->irq.crtc_vblank_int[3]) {
  2659. drm_handle_vblank(rdev->ddev, 3);
  2660. rdev->pm.vblank_sync = true;
  2661. wake_up(&rdev->irq.vblank_queue);
  2662. }
  2663. if (atomic_read(&rdev->irq.pflip[3]))
  2664. radeon_crtc_handle_flip(rdev, 3);
  2665. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2666. DRM_DEBUG("IH: D4 vblank\n");
  2667. }
  2668. break;
  2669. case 1: /* D4 vline */
  2670. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2671. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2672. DRM_DEBUG("IH: D4 vline\n");
  2673. }
  2674. break;
  2675. default:
  2676. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2677. break;
  2678. }
  2679. break;
  2680. case 5: /* D5 vblank/vline */
  2681. switch (src_data) {
  2682. case 0: /* D5 vblank */
  2683. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2684. if (rdev->irq.crtc_vblank_int[4]) {
  2685. drm_handle_vblank(rdev->ddev, 4);
  2686. rdev->pm.vblank_sync = true;
  2687. wake_up(&rdev->irq.vblank_queue);
  2688. }
  2689. if (atomic_read(&rdev->irq.pflip[4]))
  2690. radeon_crtc_handle_flip(rdev, 4);
  2691. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2692. DRM_DEBUG("IH: D5 vblank\n");
  2693. }
  2694. break;
  2695. case 1: /* D5 vline */
  2696. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2697. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2698. DRM_DEBUG("IH: D5 vline\n");
  2699. }
  2700. break;
  2701. default:
  2702. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2703. break;
  2704. }
  2705. break;
  2706. case 6: /* D6 vblank/vline */
  2707. switch (src_data) {
  2708. case 0: /* D6 vblank */
  2709. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2710. if (rdev->irq.crtc_vblank_int[5]) {
  2711. drm_handle_vblank(rdev->ddev, 5);
  2712. rdev->pm.vblank_sync = true;
  2713. wake_up(&rdev->irq.vblank_queue);
  2714. }
  2715. if (atomic_read(&rdev->irq.pflip[5]))
  2716. radeon_crtc_handle_flip(rdev, 5);
  2717. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2718. DRM_DEBUG("IH: D6 vblank\n");
  2719. }
  2720. break;
  2721. case 1: /* D6 vline */
  2722. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2723. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2724. DRM_DEBUG("IH: D6 vline\n");
  2725. }
  2726. break;
  2727. default:
  2728. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2729. break;
  2730. }
  2731. break;
  2732. case 42: /* HPD hotplug */
  2733. switch (src_data) {
  2734. case 0:
  2735. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2736. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2737. queue_hotplug = true;
  2738. DRM_DEBUG("IH: HPD1\n");
  2739. }
  2740. break;
  2741. case 1:
  2742. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2743. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2744. queue_hotplug = true;
  2745. DRM_DEBUG("IH: HPD2\n");
  2746. }
  2747. break;
  2748. case 2:
  2749. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2750. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2751. queue_hotplug = true;
  2752. DRM_DEBUG("IH: HPD3\n");
  2753. }
  2754. break;
  2755. case 3:
  2756. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2757. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2758. queue_hotplug = true;
  2759. DRM_DEBUG("IH: HPD4\n");
  2760. }
  2761. break;
  2762. case 4:
  2763. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2764. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2765. queue_hotplug = true;
  2766. DRM_DEBUG("IH: HPD5\n");
  2767. }
  2768. break;
  2769. case 5:
  2770. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2771. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2772. queue_hotplug = true;
  2773. DRM_DEBUG("IH: HPD6\n");
  2774. }
  2775. break;
  2776. default:
  2777. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2778. break;
  2779. }
  2780. break;
  2781. case 44: /* hdmi */
  2782. switch (src_data) {
  2783. case 0:
  2784. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2785. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  2786. queue_hdmi = true;
  2787. DRM_DEBUG("IH: HDMI0\n");
  2788. }
  2789. break;
  2790. case 1:
  2791. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2792. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  2793. queue_hdmi = true;
  2794. DRM_DEBUG("IH: HDMI1\n");
  2795. }
  2796. break;
  2797. case 2:
  2798. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2799. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  2800. queue_hdmi = true;
  2801. DRM_DEBUG("IH: HDMI2\n");
  2802. }
  2803. break;
  2804. case 3:
  2805. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2806. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  2807. queue_hdmi = true;
  2808. DRM_DEBUG("IH: HDMI3\n");
  2809. }
  2810. break;
  2811. case 4:
  2812. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2813. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  2814. queue_hdmi = true;
  2815. DRM_DEBUG("IH: HDMI4\n");
  2816. }
  2817. break;
  2818. case 5:
  2819. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2820. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  2821. queue_hdmi = true;
  2822. DRM_DEBUG("IH: HDMI5\n");
  2823. }
  2824. break;
  2825. default:
  2826. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2827. break;
  2828. }
  2829. break;
  2830. case 176: /* CP_INT in ring buffer */
  2831. case 177: /* CP_INT in IB1 */
  2832. case 178: /* CP_INT in IB2 */
  2833. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2834. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2835. break;
  2836. case 181: /* CP EOP event */
  2837. DRM_DEBUG("IH: CP EOP\n");
  2838. if (rdev->family >= CHIP_CAYMAN) {
  2839. switch (src_data) {
  2840. case 0:
  2841. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2842. break;
  2843. case 1:
  2844. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  2845. break;
  2846. case 2:
  2847. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  2848. break;
  2849. }
  2850. } else
  2851. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2852. break;
  2853. case 233: /* GUI IDLE */
  2854. DRM_DEBUG("IH: GUI idle\n");
  2855. wake_up(&rdev->irq.idle_queue);
  2856. break;
  2857. default:
  2858. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2859. break;
  2860. }
  2861. /* wptr/rptr are in bytes! */
  2862. rptr += 16;
  2863. rptr &= rdev->ih.ptr_mask;
  2864. }
  2865. if (queue_hotplug)
  2866. schedule_work(&rdev->hotplug_work);
  2867. if (queue_hdmi)
  2868. schedule_work(&rdev->audio_work);
  2869. rdev->ih.rptr = rptr;
  2870. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2871. atomic_set(&rdev->ih.lock, 0);
  2872. /* make sure wptr hasn't changed while processing */
  2873. wptr = evergreen_get_ih_wptr(rdev);
  2874. if (wptr != rptr)
  2875. goto restart_ih;
  2876. return IRQ_HANDLED;
  2877. }
  2878. static int evergreen_startup(struct radeon_device *rdev)
  2879. {
  2880. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2881. int r;
  2882. /* enable pcie gen2 link */
  2883. evergreen_pcie_gen2_enable(rdev);
  2884. if (ASIC_IS_DCE5(rdev)) {
  2885. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2886. r = ni_init_microcode(rdev);
  2887. if (r) {
  2888. DRM_ERROR("Failed to load firmware!\n");
  2889. return r;
  2890. }
  2891. }
  2892. r = ni_mc_load_microcode(rdev);
  2893. if (r) {
  2894. DRM_ERROR("Failed to load MC firmware!\n");
  2895. return r;
  2896. }
  2897. } else {
  2898. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2899. r = r600_init_microcode(rdev);
  2900. if (r) {
  2901. DRM_ERROR("Failed to load firmware!\n");
  2902. return r;
  2903. }
  2904. }
  2905. }
  2906. r = r600_vram_scratch_init(rdev);
  2907. if (r)
  2908. return r;
  2909. evergreen_mc_program(rdev);
  2910. if (rdev->flags & RADEON_IS_AGP) {
  2911. evergreen_agp_enable(rdev);
  2912. } else {
  2913. r = evergreen_pcie_gart_enable(rdev);
  2914. if (r)
  2915. return r;
  2916. }
  2917. evergreen_gpu_init(rdev);
  2918. r = evergreen_blit_init(rdev);
  2919. if (r) {
  2920. r600_blit_fini(rdev);
  2921. rdev->asic->copy.copy = NULL;
  2922. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2923. }
  2924. /* allocate wb buffer */
  2925. r = radeon_wb_init(rdev);
  2926. if (r)
  2927. return r;
  2928. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2929. if (r) {
  2930. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2931. return r;
  2932. }
  2933. /* Enable IRQ */
  2934. r = r600_irq_init(rdev);
  2935. if (r) {
  2936. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2937. radeon_irq_kms_fini(rdev);
  2938. return r;
  2939. }
  2940. evergreen_irq_set(rdev);
  2941. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2942. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2943. 0, 0xfffff, RADEON_CP_PACKET2);
  2944. if (r)
  2945. return r;
  2946. r = evergreen_cp_load_microcode(rdev);
  2947. if (r)
  2948. return r;
  2949. r = evergreen_cp_resume(rdev);
  2950. if (r)
  2951. return r;
  2952. r = radeon_ib_pool_init(rdev);
  2953. if (r) {
  2954. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2955. return r;
  2956. }
  2957. r = r600_audio_init(rdev);
  2958. if (r) {
  2959. DRM_ERROR("radeon: audio init failed\n");
  2960. return r;
  2961. }
  2962. return 0;
  2963. }
  2964. int evergreen_resume(struct radeon_device *rdev)
  2965. {
  2966. int r;
  2967. /* reset the asic, the gfx blocks are often in a bad state
  2968. * after the driver is unloaded or after a resume
  2969. */
  2970. if (radeon_asic_reset(rdev))
  2971. dev_warn(rdev->dev, "GPU reset failed !\n");
  2972. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2973. * posting will perform necessary task to bring back GPU into good
  2974. * shape.
  2975. */
  2976. /* post card */
  2977. atom_asic_init(rdev->mode_info.atom_context);
  2978. rdev->accel_working = true;
  2979. r = evergreen_startup(rdev);
  2980. if (r) {
  2981. DRM_ERROR("evergreen startup failed on resume\n");
  2982. rdev->accel_working = false;
  2983. return r;
  2984. }
  2985. return r;
  2986. }
  2987. int evergreen_suspend(struct radeon_device *rdev)
  2988. {
  2989. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2990. r600_audio_fini(rdev);
  2991. r700_cp_stop(rdev);
  2992. ring->ready = false;
  2993. evergreen_irq_suspend(rdev);
  2994. radeon_wb_disable(rdev);
  2995. evergreen_pcie_gart_disable(rdev);
  2996. return 0;
  2997. }
  2998. /* Plan is to move initialization in that function and use
  2999. * helper function so that radeon_device_init pretty much
  3000. * do nothing more than calling asic specific function. This
  3001. * should also allow to remove a bunch of callback function
  3002. * like vram_info.
  3003. */
  3004. int evergreen_init(struct radeon_device *rdev)
  3005. {
  3006. int r;
  3007. /* Read BIOS */
  3008. if (!radeon_get_bios(rdev)) {
  3009. if (ASIC_IS_AVIVO(rdev))
  3010. return -EINVAL;
  3011. }
  3012. /* Must be an ATOMBIOS */
  3013. if (!rdev->is_atom_bios) {
  3014. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  3015. return -EINVAL;
  3016. }
  3017. r = radeon_atombios_init(rdev);
  3018. if (r)
  3019. return r;
  3020. /* reset the asic, the gfx blocks are often in a bad state
  3021. * after the driver is unloaded or after a resume
  3022. */
  3023. if (radeon_asic_reset(rdev))
  3024. dev_warn(rdev->dev, "GPU reset failed !\n");
  3025. /* Post card if necessary */
  3026. if (!radeon_card_posted(rdev)) {
  3027. if (!rdev->bios) {
  3028. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3029. return -EINVAL;
  3030. }
  3031. DRM_INFO("GPU not posted. posting now...\n");
  3032. atom_asic_init(rdev->mode_info.atom_context);
  3033. }
  3034. /* Initialize scratch registers */
  3035. r600_scratch_init(rdev);
  3036. /* Initialize surface registers */
  3037. radeon_surface_init(rdev);
  3038. /* Initialize clocks */
  3039. radeon_get_clock_info(rdev->ddev);
  3040. /* Fence driver */
  3041. r = radeon_fence_driver_init(rdev);
  3042. if (r)
  3043. return r;
  3044. /* initialize AGP */
  3045. if (rdev->flags & RADEON_IS_AGP) {
  3046. r = radeon_agp_init(rdev);
  3047. if (r)
  3048. radeon_agp_disable(rdev);
  3049. }
  3050. /* initialize memory controller */
  3051. r = evergreen_mc_init(rdev);
  3052. if (r)
  3053. return r;
  3054. /* Memory manager */
  3055. r = radeon_bo_init(rdev);
  3056. if (r)
  3057. return r;
  3058. r = radeon_irq_kms_init(rdev);
  3059. if (r)
  3060. return r;
  3061. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3062. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3063. rdev->ih.ring_obj = NULL;
  3064. r600_ih_ring_init(rdev, 64 * 1024);
  3065. r = r600_pcie_gart_init(rdev);
  3066. if (r)
  3067. return r;
  3068. rdev->accel_working = true;
  3069. r = evergreen_startup(rdev);
  3070. if (r) {
  3071. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3072. r700_cp_fini(rdev);
  3073. r600_irq_fini(rdev);
  3074. radeon_wb_fini(rdev);
  3075. radeon_ib_pool_fini(rdev);
  3076. radeon_irq_kms_fini(rdev);
  3077. evergreen_pcie_gart_fini(rdev);
  3078. rdev->accel_working = false;
  3079. }
  3080. /* Don't start up if the MC ucode is missing on BTC parts.
  3081. * The default clocks and voltages before the MC ucode
  3082. * is loaded are not suffient for advanced operations.
  3083. */
  3084. if (ASIC_IS_DCE5(rdev)) {
  3085. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3086. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3087. return -EINVAL;
  3088. }
  3089. }
  3090. return 0;
  3091. }
  3092. void evergreen_fini(struct radeon_device *rdev)
  3093. {
  3094. r600_audio_fini(rdev);
  3095. r600_blit_fini(rdev);
  3096. r700_cp_fini(rdev);
  3097. r600_irq_fini(rdev);
  3098. radeon_wb_fini(rdev);
  3099. radeon_ib_pool_fini(rdev);
  3100. radeon_irq_kms_fini(rdev);
  3101. evergreen_pcie_gart_fini(rdev);
  3102. r600_vram_scratch_fini(rdev);
  3103. radeon_gem_fini(rdev);
  3104. radeon_fence_driver_fini(rdev);
  3105. radeon_agp_fini(rdev);
  3106. radeon_bo_fini(rdev);
  3107. radeon_atombios_fini(rdev);
  3108. kfree(rdev->bios);
  3109. rdev->bios = NULL;
  3110. }
  3111. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3112. {
  3113. u32 link_width_cntl, speed_cntl, mask;
  3114. int ret;
  3115. if (radeon_pcie_gen2 == 0)
  3116. return;
  3117. if (rdev->flags & RADEON_IS_IGP)
  3118. return;
  3119. if (!(rdev->flags & RADEON_IS_PCIE))
  3120. return;
  3121. /* x2 cards have a special sequence */
  3122. if (ASIC_IS_X2(rdev))
  3123. return;
  3124. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3125. if (ret != 0)
  3126. return;
  3127. if (!(mask & DRM_PCIE_SPEED_50))
  3128. return;
  3129. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3130. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3131. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3132. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3133. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3134. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3135. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3136. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3137. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3138. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3139. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3140. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3141. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3142. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3143. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3144. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3145. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3146. speed_cntl |= LC_GEN2_EN_STRAP;
  3147. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3148. } else {
  3149. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3150. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3151. if (1)
  3152. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3153. else
  3154. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3155. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3156. }
  3157. }