nve0_graph.h 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #ifndef __NVE0_GRAPH_H__
  25. #define __NVE0_GRAPH_H__
  26. #define GPC_MAX 4
  27. #define TPC_MAX 32
  28. #define ROP_BCAST(r) (0x408800 + (r))
  29. #define ROP_UNIT(u, r) (0x410000 + (u) * 0x400 + (r))
  30. #define GPC_BCAST(r) (0x418000 + (r))
  31. #define GPC_UNIT(t, r) (0x500000 + (t) * 0x8000 + (r))
  32. #define TPC_UNIT(t, m, r) (0x504000 + (t) * 0x8000 + (m) * 0x800 + (r))
  33. struct nve0_graph_fuc {
  34. u32 *data;
  35. u32 size;
  36. };
  37. struct nve0_graph_priv {
  38. struct nouveau_exec_engine base;
  39. struct nve0_graph_fuc fuc409c;
  40. struct nve0_graph_fuc fuc409d;
  41. struct nve0_graph_fuc fuc41ac;
  42. struct nve0_graph_fuc fuc41ad;
  43. u8 gpc_nr;
  44. u8 rop_nr;
  45. u8 tpc_nr[GPC_MAX];
  46. u8 tpc_total;
  47. u32 grctx_size;
  48. u32 *grctx_vals;
  49. struct nouveau_gpuobj *unk4188b4;
  50. struct nouveau_gpuobj *unk4188b8;
  51. u8 magic_not_rop_nr;
  52. };
  53. struct nve0_graph_chan {
  54. struct nouveau_gpuobj *grctx;
  55. struct nouveau_gpuobj *unk408004; /* 0x418810 too */
  56. struct nouveau_gpuobj *unk40800c; /* 0x419004 too */
  57. struct nouveau_gpuobj *unk418810; /* 0x419848 too */
  58. struct nouveau_gpuobj *mmio;
  59. int mmio_nr;
  60. };
  61. int nve0_grctx_generate(struct nouveau_channel *);
  62. /* nve0_graph.c uses this also to determine supported chipsets */
  63. static inline u32
  64. nve0_graph_class(struct drm_device *dev)
  65. {
  66. struct drm_nouveau_private *dev_priv = dev->dev_private;
  67. switch (dev_priv->chipset) {
  68. case 0xe4:
  69. case 0xe7:
  70. return 0xa097;
  71. default:
  72. return 0;
  73. }
  74. }
  75. #endif