intel_overlay.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_reg.h"
  33. #include "intel_drv.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. struct intel_overlay {
  163. struct drm_device *dev;
  164. struct intel_crtc *crtc;
  165. struct drm_i915_gem_object *vid_bo;
  166. struct drm_i915_gem_object *old_vid_bo;
  167. int active;
  168. int pfit_active;
  169. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  170. u32 color_key;
  171. u32 brightness, contrast, saturation;
  172. u32 old_xscale, old_yscale;
  173. /* register access */
  174. u32 flip_addr;
  175. struct drm_i915_gem_object *reg_bo;
  176. /* flip handling */
  177. uint32_t last_flip_req;
  178. void (*flip_tail)(struct intel_overlay *);
  179. };
  180. static struct overlay_registers __iomem *
  181. intel_overlay_map_regs(struct intel_overlay *overlay)
  182. {
  183. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  184. struct overlay_registers __iomem *regs;
  185. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  186. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_obj->handle->vaddr;
  187. else
  188. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  189. overlay->reg_bo->gtt_offset);
  190. return regs;
  191. }
  192. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  193. struct overlay_registers __iomem *regs)
  194. {
  195. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  196. io_mapping_unmap(regs);
  197. }
  198. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  199. struct drm_i915_gem_request *request,
  200. void (*tail)(struct intel_overlay *))
  201. {
  202. struct drm_device *dev = overlay->dev;
  203. drm_i915_private_t *dev_priv = dev->dev_private;
  204. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  205. int ret;
  206. BUG_ON(overlay->last_flip_req);
  207. ret = i915_add_request(ring, NULL, request);
  208. if (ret) {
  209. kfree(request);
  210. return ret;
  211. }
  212. overlay->last_flip_req = request->seqno;
  213. overlay->flip_tail = tail;
  214. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  215. if (ret)
  216. return ret;
  217. i915_gem_retire_requests(dev);
  218. overlay->last_flip_req = 0;
  219. return 0;
  220. }
  221. /* Workaround for i830 bug where pipe a must be enable to change control regs */
  222. static int
  223. i830_activate_pipe_a(struct drm_device *dev)
  224. {
  225. drm_i915_private_t *dev_priv = dev->dev_private;
  226. struct intel_crtc *crtc;
  227. struct drm_crtc_helper_funcs *crtc_funcs;
  228. struct drm_display_mode vesa_640x480 = {
  229. DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  230. 752, 800, 0, 480, 489, 492, 525, 0,
  231. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)
  232. }, *mode;
  233. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[0]);
  234. if (crtc->dpms_mode == DRM_MODE_DPMS_ON)
  235. return 0;
  236. /* most i8xx have pipe a forced on, so don't trust dpms mode */
  237. if (I915_READ(_PIPEACONF) & PIPECONF_ENABLE)
  238. return 0;
  239. crtc_funcs = crtc->base.helper_private;
  240. if (crtc_funcs->dpms == NULL)
  241. return 0;
  242. DRM_DEBUG_DRIVER("Enabling pipe A in order to enable overlay\n");
  243. mode = drm_mode_duplicate(dev, &vesa_640x480);
  244. if (!drm_crtc_helper_set_mode(&crtc->base, mode,
  245. crtc->base.x, crtc->base.y,
  246. crtc->base.fb))
  247. return 0;
  248. crtc_funcs->dpms(&crtc->base, DRM_MODE_DPMS_ON);
  249. return 1;
  250. }
  251. static void
  252. i830_deactivate_pipe_a(struct drm_device *dev)
  253. {
  254. drm_i915_private_t *dev_priv = dev->dev_private;
  255. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[0];
  256. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  257. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  258. }
  259. /* overlay needs to be disable in OCMD reg */
  260. static int intel_overlay_on(struct intel_overlay *overlay)
  261. {
  262. struct drm_device *dev = overlay->dev;
  263. struct drm_i915_private *dev_priv = dev->dev_private;
  264. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  265. struct drm_i915_gem_request *request;
  266. int pipe_a_quirk = 0;
  267. int ret;
  268. BUG_ON(overlay->active);
  269. overlay->active = 1;
  270. if (IS_I830(dev)) {
  271. pipe_a_quirk = i830_activate_pipe_a(dev);
  272. if (pipe_a_quirk < 0)
  273. return pipe_a_quirk;
  274. }
  275. request = kzalloc(sizeof(*request), GFP_KERNEL);
  276. if (request == NULL) {
  277. ret = -ENOMEM;
  278. goto out;
  279. }
  280. ret = intel_ring_begin(ring, 4);
  281. if (ret) {
  282. kfree(request);
  283. goto out;
  284. }
  285. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  286. intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
  287. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  288. intel_ring_emit(ring, MI_NOOP);
  289. intel_ring_advance(ring);
  290. ret = intel_overlay_do_wait_request(overlay, request, NULL);
  291. out:
  292. if (pipe_a_quirk)
  293. i830_deactivate_pipe_a(dev);
  294. return ret;
  295. }
  296. /* overlay needs to be enabled in OCMD reg */
  297. static int intel_overlay_continue(struct intel_overlay *overlay,
  298. bool load_polyphase_filter)
  299. {
  300. struct drm_device *dev = overlay->dev;
  301. drm_i915_private_t *dev_priv = dev->dev_private;
  302. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  303. struct drm_i915_gem_request *request;
  304. u32 flip_addr = overlay->flip_addr;
  305. u32 tmp;
  306. int ret;
  307. BUG_ON(!overlay->active);
  308. request = kzalloc(sizeof(*request), GFP_KERNEL);
  309. if (request == NULL)
  310. return -ENOMEM;
  311. if (load_polyphase_filter)
  312. flip_addr |= OFC_UPDATE;
  313. /* check for underruns */
  314. tmp = I915_READ(DOVSTA);
  315. if (tmp & (1 << 17))
  316. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  317. ret = intel_ring_begin(ring, 2);
  318. if (ret) {
  319. kfree(request);
  320. return ret;
  321. }
  322. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  323. intel_ring_emit(ring, flip_addr);
  324. intel_ring_advance(ring);
  325. ret = i915_add_request(ring, NULL, request);
  326. if (ret) {
  327. kfree(request);
  328. return ret;
  329. }
  330. overlay->last_flip_req = request->seqno;
  331. return 0;
  332. }
  333. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  334. {
  335. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  336. i915_gem_object_unpin(obj);
  337. drm_gem_object_unreference(&obj->base);
  338. overlay->old_vid_bo = NULL;
  339. }
  340. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  341. {
  342. struct drm_i915_gem_object *obj = overlay->vid_bo;
  343. /* never have the overlay hw on without showing a frame */
  344. BUG_ON(!overlay->vid_bo);
  345. i915_gem_object_unpin(obj);
  346. drm_gem_object_unreference(&obj->base);
  347. overlay->vid_bo = NULL;
  348. overlay->crtc->overlay = NULL;
  349. overlay->crtc = NULL;
  350. overlay->active = 0;
  351. }
  352. /* overlay needs to be disabled in OCMD reg */
  353. static int intel_overlay_off(struct intel_overlay *overlay)
  354. {
  355. struct drm_device *dev = overlay->dev;
  356. struct drm_i915_private *dev_priv = dev->dev_private;
  357. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  358. u32 flip_addr = overlay->flip_addr;
  359. struct drm_i915_gem_request *request;
  360. int ret;
  361. BUG_ON(!overlay->active);
  362. request = kzalloc(sizeof(*request), GFP_KERNEL);
  363. if (request == NULL)
  364. return -ENOMEM;
  365. /* According to intel docs the overlay hw may hang (when switching
  366. * off) without loading the filter coeffs. It is however unclear whether
  367. * this applies to the disabling of the overlay or to the switching off
  368. * of the hw. Do it in both cases */
  369. flip_addr |= OFC_UPDATE;
  370. ret = intel_ring_begin(ring, 6);
  371. if (ret) {
  372. kfree(request);
  373. return ret;
  374. }
  375. /* wait for overlay to go idle */
  376. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  377. intel_ring_emit(ring, flip_addr);
  378. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  379. /* turn overlay off */
  380. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  381. intel_ring_emit(ring, flip_addr);
  382. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  383. intel_ring_advance(ring);
  384. return intel_overlay_do_wait_request(overlay, request,
  385. intel_overlay_off_tail);
  386. }
  387. /* recover from an interruption due to a signal
  388. * We have to be careful not to repeat work forever an make forward progess. */
  389. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  390. {
  391. struct drm_device *dev = overlay->dev;
  392. drm_i915_private_t *dev_priv = dev->dev_private;
  393. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  394. int ret;
  395. if (overlay->last_flip_req == 0)
  396. return 0;
  397. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  398. if (ret)
  399. return ret;
  400. i915_gem_retire_requests(dev);
  401. if (overlay->flip_tail)
  402. overlay->flip_tail(overlay);
  403. overlay->last_flip_req = 0;
  404. return 0;
  405. }
  406. /* Wait for pending overlay flip and release old frame.
  407. * Needs to be called before the overlay register are changed
  408. * via intel_overlay_(un)map_regs
  409. */
  410. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  411. {
  412. struct drm_device *dev = overlay->dev;
  413. drm_i915_private_t *dev_priv = dev->dev_private;
  414. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  415. int ret;
  416. /* Only wait if there is actually an old frame to release to
  417. * guarantee forward progress.
  418. */
  419. if (!overlay->old_vid_bo)
  420. return 0;
  421. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  422. struct drm_i915_gem_request *request;
  423. /* synchronous slowpath */
  424. request = kzalloc(sizeof(*request), GFP_KERNEL);
  425. if (request == NULL)
  426. return -ENOMEM;
  427. ret = intel_ring_begin(ring, 2);
  428. if (ret) {
  429. kfree(request);
  430. return ret;
  431. }
  432. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  433. intel_ring_emit(ring, MI_NOOP);
  434. intel_ring_advance(ring);
  435. ret = intel_overlay_do_wait_request(overlay, request,
  436. intel_overlay_release_old_vid_tail);
  437. if (ret)
  438. return ret;
  439. }
  440. intel_overlay_release_old_vid_tail(overlay);
  441. return 0;
  442. }
  443. struct put_image_params {
  444. int format;
  445. short dst_x;
  446. short dst_y;
  447. short dst_w;
  448. short dst_h;
  449. short src_w;
  450. short src_scan_h;
  451. short src_scan_w;
  452. short src_h;
  453. short stride_Y;
  454. short stride_UV;
  455. int offset_Y;
  456. int offset_U;
  457. int offset_V;
  458. };
  459. static int packed_depth_bytes(u32 format)
  460. {
  461. switch (format & I915_OVERLAY_DEPTH_MASK) {
  462. case I915_OVERLAY_YUV422:
  463. return 4;
  464. case I915_OVERLAY_YUV411:
  465. /* return 6; not implemented */
  466. default:
  467. return -EINVAL;
  468. }
  469. }
  470. static int packed_width_bytes(u32 format, short width)
  471. {
  472. switch (format & I915_OVERLAY_DEPTH_MASK) {
  473. case I915_OVERLAY_YUV422:
  474. return width << 1;
  475. default:
  476. return -EINVAL;
  477. }
  478. }
  479. static int uv_hsubsampling(u32 format)
  480. {
  481. switch (format & I915_OVERLAY_DEPTH_MASK) {
  482. case I915_OVERLAY_YUV422:
  483. case I915_OVERLAY_YUV420:
  484. return 2;
  485. case I915_OVERLAY_YUV411:
  486. case I915_OVERLAY_YUV410:
  487. return 4;
  488. default:
  489. return -EINVAL;
  490. }
  491. }
  492. static int uv_vsubsampling(u32 format)
  493. {
  494. switch (format & I915_OVERLAY_DEPTH_MASK) {
  495. case I915_OVERLAY_YUV420:
  496. case I915_OVERLAY_YUV410:
  497. return 2;
  498. case I915_OVERLAY_YUV422:
  499. case I915_OVERLAY_YUV411:
  500. return 1;
  501. default:
  502. return -EINVAL;
  503. }
  504. }
  505. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  506. {
  507. u32 mask, shift, ret;
  508. if (IS_GEN2(dev)) {
  509. mask = 0x1f;
  510. shift = 5;
  511. } else {
  512. mask = 0x3f;
  513. shift = 6;
  514. }
  515. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  516. if (!IS_GEN2(dev))
  517. ret <<= 1;
  518. ret -= 1;
  519. return ret << 2;
  520. }
  521. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  522. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  523. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  524. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  525. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  526. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  527. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  528. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  529. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  530. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  531. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  532. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  533. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  534. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  535. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  536. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  537. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  538. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  539. };
  540. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  541. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  542. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  543. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  544. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  545. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  546. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  547. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  548. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  549. 0x3000, 0x0800, 0x3000
  550. };
  551. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  552. {
  553. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  554. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  555. sizeof(uv_static_hcoeffs));
  556. }
  557. static bool update_scaling_factors(struct intel_overlay *overlay,
  558. struct overlay_registers __iomem *regs,
  559. struct put_image_params *params)
  560. {
  561. /* fixed point with a 12 bit shift */
  562. u32 xscale, yscale, xscale_UV, yscale_UV;
  563. #define FP_SHIFT 12
  564. #define FRACT_MASK 0xfff
  565. bool scale_changed = false;
  566. int uv_hscale = uv_hsubsampling(params->format);
  567. int uv_vscale = uv_vsubsampling(params->format);
  568. if (params->dst_w > 1)
  569. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  570. /(params->dst_w);
  571. else
  572. xscale = 1 << FP_SHIFT;
  573. if (params->dst_h > 1)
  574. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  575. /(params->dst_h);
  576. else
  577. yscale = 1 << FP_SHIFT;
  578. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  579. xscale_UV = xscale/uv_hscale;
  580. yscale_UV = yscale/uv_vscale;
  581. /* make the Y scale to UV scale ratio an exact multiply */
  582. xscale = xscale_UV * uv_hscale;
  583. yscale = yscale_UV * uv_vscale;
  584. /*} else {
  585. xscale_UV = 0;
  586. yscale_UV = 0;
  587. }*/
  588. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  589. scale_changed = true;
  590. overlay->old_xscale = xscale;
  591. overlay->old_yscale = yscale;
  592. iowrite32(((yscale & FRACT_MASK) << 20) |
  593. ((xscale >> FP_SHIFT) << 16) |
  594. ((xscale & FRACT_MASK) << 3),
  595. &regs->YRGBSCALE);
  596. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  597. ((xscale_UV >> FP_SHIFT) << 16) |
  598. ((xscale_UV & FRACT_MASK) << 3),
  599. &regs->UVSCALE);
  600. iowrite32((((yscale >> FP_SHIFT) << 16) |
  601. ((yscale_UV >> FP_SHIFT) << 0)),
  602. &regs->UVSCALEV);
  603. if (scale_changed)
  604. update_polyphase_filter(regs);
  605. return scale_changed;
  606. }
  607. static void update_colorkey(struct intel_overlay *overlay,
  608. struct overlay_registers __iomem *regs)
  609. {
  610. u32 key = overlay->color_key;
  611. switch (overlay->crtc->base.fb->bits_per_pixel) {
  612. case 8:
  613. iowrite32(0, &regs->DCLRKV);
  614. iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  615. break;
  616. case 16:
  617. if (overlay->crtc->base.fb->depth == 15) {
  618. iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
  619. iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
  620. &regs->DCLRKM);
  621. } else {
  622. iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
  623. iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
  624. &regs->DCLRKM);
  625. }
  626. break;
  627. case 24:
  628. case 32:
  629. iowrite32(key, &regs->DCLRKV);
  630. iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  631. break;
  632. }
  633. }
  634. static u32 overlay_cmd_reg(struct put_image_params *params)
  635. {
  636. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  637. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  638. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  639. case I915_OVERLAY_YUV422:
  640. cmd |= OCMD_YUV_422_PLANAR;
  641. break;
  642. case I915_OVERLAY_YUV420:
  643. cmd |= OCMD_YUV_420_PLANAR;
  644. break;
  645. case I915_OVERLAY_YUV411:
  646. case I915_OVERLAY_YUV410:
  647. cmd |= OCMD_YUV_410_PLANAR;
  648. break;
  649. }
  650. } else { /* YUV packed */
  651. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  652. case I915_OVERLAY_YUV422:
  653. cmd |= OCMD_YUV_422_PACKED;
  654. break;
  655. case I915_OVERLAY_YUV411:
  656. cmd |= OCMD_YUV_411_PACKED;
  657. break;
  658. }
  659. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  660. case I915_OVERLAY_NO_SWAP:
  661. break;
  662. case I915_OVERLAY_UV_SWAP:
  663. cmd |= OCMD_UV_SWAP;
  664. break;
  665. case I915_OVERLAY_Y_SWAP:
  666. cmd |= OCMD_Y_SWAP;
  667. break;
  668. case I915_OVERLAY_Y_AND_UV_SWAP:
  669. cmd |= OCMD_Y_AND_UV_SWAP;
  670. break;
  671. }
  672. }
  673. return cmd;
  674. }
  675. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  676. struct drm_i915_gem_object *new_bo,
  677. struct put_image_params *params)
  678. {
  679. int ret, tmp_width;
  680. struct overlay_registers __iomem *regs;
  681. bool scale_changed = false;
  682. struct drm_device *dev = overlay->dev;
  683. u32 swidth, swidthsw, sheight, ostride;
  684. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  685. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  686. BUG_ON(!overlay);
  687. ret = intel_overlay_release_old_vid(overlay);
  688. if (ret != 0)
  689. return ret;
  690. ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
  691. if (ret != 0)
  692. return ret;
  693. ret = i915_gem_object_put_fence(new_bo);
  694. if (ret)
  695. goto out_unpin;
  696. if (!overlay->active) {
  697. u32 oconfig;
  698. regs = intel_overlay_map_regs(overlay);
  699. if (!regs) {
  700. ret = -ENOMEM;
  701. goto out_unpin;
  702. }
  703. oconfig = OCONF_CC_OUT_8BIT;
  704. if (IS_GEN4(overlay->dev))
  705. oconfig |= OCONF_CSC_MODE_BT709;
  706. oconfig |= overlay->crtc->pipe == 0 ?
  707. OCONF_PIPE_A : OCONF_PIPE_B;
  708. iowrite32(oconfig, &regs->OCONFIG);
  709. intel_overlay_unmap_regs(overlay, regs);
  710. ret = intel_overlay_on(overlay);
  711. if (ret != 0)
  712. goto out_unpin;
  713. }
  714. regs = intel_overlay_map_regs(overlay);
  715. if (!regs) {
  716. ret = -ENOMEM;
  717. goto out_unpin;
  718. }
  719. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  720. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  721. if (params->format & I915_OVERLAY_YUV_PACKED)
  722. tmp_width = packed_width_bytes(params->format, params->src_w);
  723. else
  724. tmp_width = params->src_w;
  725. swidth = params->src_w;
  726. swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
  727. sheight = params->src_h;
  728. iowrite32(new_bo->gtt_offset + params->offset_Y, &regs->OBUF_0Y);
  729. ostride = params->stride_Y;
  730. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  731. int uv_hscale = uv_hsubsampling(params->format);
  732. int uv_vscale = uv_vsubsampling(params->format);
  733. u32 tmp_U, tmp_V;
  734. swidth |= (params->src_w/uv_hscale) << 16;
  735. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  736. params->src_w/uv_hscale);
  737. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  738. params->src_w/uv_hscale);
  739. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  740. sheight |= (params->src_h/uv_vscale) << 16;
  741. iowrite32(new_bo->gtt_offset + params->offset_U, &regs->OBUF_0U);
  742. iowrite32(new_bo->gtt_offset + params->offset_V, &regs->OBUF_0V);
  743. ostride |= params->stride_UV << 16;
  744. }
  745. iowrite32(swidth, &regs->SWIDTH);
  746. iowrite32(swidthsw, &regs->SWIDTHSW);
  747. iowrite32(sheight, &regs->SHEIGHT);
  748. iowrite32(ostride, &regs->OSTRIDE);
  749. scale_changed = update_scaling_factors(overlay, regs, params);
  750. update_colorkey(overlay, regs);
  751. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  752. intel_overlay_unmap_regs(overlay, regs);
  753. ret = intel_overlay_continue(overlay, scale_changed);
  754. if (ret)
  755. goto out_unpin;
  756. overlay->old_vid_bo = overlay->vid_bo;
  757. overlay->vid_bo = new_bo;
  758. return 0;
  759. out_unpin:
  760. i915_gem_object_unpin(new_bo);
  761. return ret;
  762. }
  763. int intel_overlay_switch_off(struct intel_overlay *overlay)
  764. {
  765. struct overlay_registers __iomem *regs;
  766. struct drm_device *dev = overlay->dev;
  767. int ret;
  768. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  769. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  770. ret = intel_overlay_recover_from_interrupt(overlay);
  771. if (ret != 0)
  772. return ret;
  773. if (!overlay->active)
  774. return 0;
  775. ret = intel_overlay_release_old_vid(overlay);
  776. if (ret != 0)
  777. return ret;
  778. regs = intel_overlay_map_regs(overlay);
  779. iowrite32(0, &regs->OCMD);
  780. intel_overlay_unmap_regs(overlay, regs);
  781. ret = intel_overlay_off(overlay);
  782. if (ret != 0)
  783. return ret;
  784. intel_overlay_off_tail(overlay);
  785. return 0;
  786. }
  787. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  788. struct intel_crtc *crtc)
  789. {
  790. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  791. if (!crtc->active)
  792. return -EINVAL;
  793. /* can't use the overlay with double wide pipe */
  794. if (INTEL_INFO(overlay->dev)->gen < 4 &&
  795. (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
  796. return -EINVAL;
  797. return 0;
  798. }
  799. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  800. {
  801. struct drm_device *dev = overlay->dev;
  802. drm_i915_private_t *dev_priv = dev->dev_private;
  803. u32 pfit_control = I915_READ(PFIT_CONTROL);
  804. u32 ratio;
  805. /* XXX: This is not the same logic as in the xorg driver, but more in
  806. * line with the intel documentation for the i965
  807. */
  808. if (INTEL_INFO(dev)->gen >= 4) {
  809. /* on i965 use the PGM reg to read out the autoscaler values */
  810. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  811. } else {
  812. if (pfit_control & VERT_AUTO_SCALE)
  813. ratio = I915_READ(PFIT_AUTO_RATIOS);
  814. else
  815. ratio = I915_READ(PFIT_PGM_RATIOS);
  816. ratio >>= PFIT_VERT_SCALE_SHIFT;
  817. }
  818. overlay->pfit_vscale_ratio = ratio;
  819. }
  820. static int check_overlay_dst(struct intel_overlay *overlay,
  821. struct drm_intel_overlay_put_image *rec)
  822. {
  823. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  824. if (rec->dst_x < mode->hdisplay &&
  825. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  826. rec->dst_y < mode->vdisplay &&
  827. rec->dst_y + rec->dst_height <= mode->vdisplay)
  828. return 0;
  829. else
  830. return -EINVAL;
  831. }
  832. static int check_overlay_scaling(struct put_image_params *rec)
  833. {
  834. u32 tmp;
  835. /* downscaling limit is 8.0 */
  836. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  837. if (tmp > 7)
  838. return -EINVAL;
  839. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  840. if (tmp > 7)
  841. return -EINVAL;
  842. return 0;
  843. }
  844. static int check_overlay_src(struct drm_device *dev,
  845. struct drm_intel_overlay_put_image *rec,
  846. struct drm_i915_gem_object *new_bo)
  847. {
  848. int uv_hscale = uv_hsubsampling(rec->flags);
  849. int uv_vscale = uv_vsubsampling(rec->flags);
  850. u32 stride_mask;
  851. int depth;
  852. u32 tmp;
  853. /* check src dimensions */
  854. if (IS_845G(dev) || IS_I830(dev)) {
  855. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  856. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  857. return -EINVAL;
  858. } else {
  859. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  860. rec->src_width > IMAGE_MAX_WIDTH)
  861. return -EINVAL;
  862. }
  863. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  864. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  865. rec->src_width < N_HORIZ_Y_TAPS*4)
  866. return -EINVAL;
  867. /* check alignment constraints */
  868. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  869. case I915_OVERLAY_RGB:
  870. /* not implemented */
  871. return -EINVAL;
  872. case I915_OVERLAY_YUV_PACKED:
  873. if (uv_vscale != 1)
  874. return -EINVAL;
  875. depth = packed_depth_bytes(rec->flags);
  876. if (depth < 0)
  877. return depth;
  878. /* ignore UV planes */
  879. rec->stride_UV = 0;
  880. rec->offset_U = 0;
  881. rec->offset_V = 0;
  882. /* check pixel alignment */
  883. if (rec->offset_Y % depth)
  884. return -EINVAL;
  885. break;
  886. case I915_OVERLAY_YUV_PLANAR:
  887. if (uv_vscale < 0 || uv_hscale < 0)
  888. return -EINVAL;
  889. /* no offset restrictions for planar formats */
  890. break;
  891. default:
  892. return -EINVAL;
  893. }
  894. if (rec->src_width % uv_hscale)
  895. return -EINVAL;
  896. /* stride checking */
  897. if (IS_I830(dev) || IS_845G(dev))
  898. stride_mask = 255;
  899. else
  900. stride_mask = 63;
  901. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  902. return -EINVAL;
  903. if (IS_GEN4(dev) && rec->stride_Y < 512)
  904. return -EINVAL;
  905. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  906. 4096 : 8192;
  907. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  908. return -EINVAL;
  909. /* check buffer dimensions */
  910. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  911. case I915_OVERLAY_RGB:
  912. case I915_OVERLAY_YUV_PACKED:
  913. /* always 4 Y values per depth pixels */
  914. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  915. return -EINVAL;
  916. tmp = rec->stride_Y*rec->src_height;
  917. if (rec->offset_Y + tmp > new_bo->base.size)
  918. return -EINVAL;
  919. break;
  920. case I915_OVERLAY_YUV_PLANAR:
  921. if (rec->src_width > rec->stride_Y)
  922. return -EINVAL;
  923. if (rec->src_width/uv_hscale > rec->stride_UV)
  924. return -EINVAL;
  925. tmp = rec->stride_Y * rec->src_height;
  926. if (rec->offset_Y + tmp > new_bo->base.size)
  927. return -EINVAL;
  928. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  929. if (rec->offset_U + tmp > new_bo->base.size ||
  930. rec->offset_V + tmp > new_bo->base.size)
  931. return -EINVAL;
  932. break;
  933. }
  934. return 0;
  935. }
  936. /**
  937. * Return the pipe currently connected to the panel fitter,
  938. * or -1 if the panel fitter is not present or not in use
  939. */
  940. static int intel_panel_fitter_pipe(struct drm_device *dev)
  941. {
  942. struct drm_i915_private *dev_priv = dev->dev_private;
  943. u32 pfit_control;
  944. /* i830 doesn't have a panel fitter */
  945. if (IS_I830(dev))
  946. return -1;
  947. pfit_control = I915_READ(PFIT_CONTROL);
  948. /* See if the panel fitter is in use */
  949. if ((pfit_control & PFIT_ENABLE) == 0)
  950. return -1;
  951. /* 965 can place panel fitter on either pipe */
  952. if (IS_GEN4(dev))
  953. return (pfit_control >> 29) & 0x3;
  954. /* older chips can only use pipe 1 */
  955. return 1;
  956. }
  957. int intel_overlay_put_image(struct drm_device *dev, void *data,
  958. struct drm_file *file_priv)
  959. {
  960. struct drm_intel_overlay_put_image *put_image_rec = data;
  961. drm_i915_private_t *dev_priv = dev->dev_private;
  962. struct intel_overlay *overlay;
  963. struct drm_mode_object *drmmode_obj;
  964. struct intel_crtc *crtc;
  965. struct drm_i915_gem_object *new_bo;
  966. struct put_image_params *params;
  967. int ret;
  968. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  969. overlay = dev_priv->overlay;
  970. if (!overlay) {
  971. DRM_DEBUG("userspace bug: no overlay\n");
  972. return -ENODEV;
  973. }
  974. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  975. mutex_lock(&dev->mode_config.mutex);
  976. mutex_lock(&dev->struct_mutex);
  977. ret = intel_overlay_switch_off(overlay);
  978. mutex_unlock(&dev->struct_mutex);
  979. mutex_unlock(&dev->mode_config.mutex);
  980. return ret;
  981. }
  982. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  983. if (!params)
  984. return -ENOMEM;
  985. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  986. DRM_MODE_OBJECT_CRTC);
  987. if (!drmmode_obj) {
  988. ret = -ENOENT;
  989. goto out_free;
  990. }
  991. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  992. new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
  993. put_image_rec->bo_handle));
  994. if (&new_bo->base == NULL) {
  995. ret = -ENOENT;
  996. goto out_free;
  997. }
  998. mutex_lock(&dev->mode_config.mutex);
  999. mutex_lock(&dev->struct_mutex);
  1000. if (new_bo->tiling_mode) {
  1001. DRM_ERROR("buffer used for overlay image can not be tiled\n");
  1002. ret = -EINVAL;
  1003. goto out_unlock;
  1004. }
  1005. ret = intel_overlay_recover_from_interrupt(overlay);
  1006. if (ret != 0)
  1007. goto out_unlock;
  1008. if (overlay->crtc != crtc) {
  1009. struct drm_display_mode *mode = &crtc->base.mode;
  1010. ret = intel_overlay_switch_off(overlay);
  1011. if (ret != 0)
  1012. goto out_unlock;
  1013. ret = check_overlay_possible_on_crtc(overlay, crtc);
  1014. if (ret != 0)
  1015. goto out_unlock;
  1016. overlay->crtc = crtc;
  1017. crtc->overlay = overlay;
  1018. /* line too wide, i.e. one-line-mode */
  1019. if (mode->hdisplay > 1024 &&
  1020. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  1021. overlay->pfit_active = 1;
  1022. update_pfit_vscale_ratio(overlay);
  1023. } else
  1024. overlay->pfit_active = 0;
  1025. }
  1026. ret = check_overlay_dst(overlay, put_image_rec);
  1027. if (ret != 0)
  1028. goto out_unlock;
  1029. if (overlay->pfit_active) {
  1030. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  1031. overlay->pfit_vscale_ratio);
  1032. /* shifting right rounds downwards, so add 1 */
  1033. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  1034. overlay->pfit_vscale_ratio) + 1;
  1035. } else {
  1036. params->dst_y = put_image_rec->dst_y;
  1037. params->dst_h = put_image_rec->dst_height;
  1038. }
  1039. params->dst_x = put_image_rec->dst_x;
  1040. params->dst_w = put_image_rec->dst_width;
  1041. params->src_w = put_image_rec->src_width;
  1042. params->src_h = put_image_rec->src_height;
  1043. params->src_scan_w = put_image_rec->src_scan_width;
  1044. params->src_scan_h = put_image_rec->src_scan_height;
  1045. if (params->src_scan_h > params->src_h ||
  1046. params->src_scan_w > params->src_w) {
  1047. ret = -EINVAL;
  1048. goto out_unlock;
  1049. }
  1050. ret = check_overlay_src(dev, put_image_rec, new_bo);
  1051. if (ret != 0)
  1052. goto out_unlock;
  1053. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1054. params->stride_Y = put_image_rec->stride_Y;
  1055. params->stride_UV = put_image_rec->stride_UV;
  1056. params->offset_Y = put_image_rec->offset_Y;
  1057. params->offset_U = put_image_rec->offset_U;
  1058. params->offset_V = put_image_rec->offset_V;
  1059. /* Check scaling after src size to prevent a divide-by-zero. */
  1060. ret = check_overlay_scaling(params);
  1061. if (ret != 0)
  1062. goto out_unlock;
  1063. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1064. if (ret != 0)
  1065. goto out_unlock;
  1066. mutex_unlock(&dev->struct_mutex);
  1067. mutex_unlock(&dev->mode_config.mutex);
  1068. kfree(params);
  1069. return 0;
  1070. out_unlock:
  1071. mutex_unlock(&dev->struct_mutex);
  1072. mutex_unlock(&dev->mode_config.mutex);
  1073. drm_gem_object_unreference_unlocked(&new_bo->base);
  1074. out_free:
  1075. kfree(params);
  1076. return ret;
  1077. }
  1078. static void update_reg_attrs(struct intel_overlay *overlay,
  1079. struct overlay_registers __iomem *regs)
  1080. {
  1081. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  1082. &regs->OCLRC0);
  1083. iowrite32(overlay->saturation, &regs->OCLRC1);
  1084. }
  1085. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1086. {
  1087. int i;
  1088. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1089. return false;
  1090. for (i = 0; i < 3; i++) {
  1091. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1092. return false;
  1093. }
  1094. return true;
  1095. }
  1096. static bool check_gamma5_errata(u32 gamma5)
  1097. {
  1098. int i;
  1099. for (i = 0; i < 3; i++) {
  1100. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1101. return false;
  1102. }
  1103. return true;
  1104. }
  1105. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1106. {
  1107. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1108. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1109. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1110. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1111. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1112. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1113. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1114. return -EINVAL;
  1115. if (!check_gamma5_errata(attrs->gamma5))
  1116. return -EINVAL;
  1117. return 0;
  1118. }
  1119. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1120. struct drm_file *file_priv)
  1121. {
  1122. struct drm_intel_overlay_attrs *attrs = data;
  1123. drm_i915_private_t *dev_priv = dev->dev_private;
  1124. struct intel_overlay *overlay;
  1125. struct overlay_registers __iomem *regs;
  1126. int ret;
  1127. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  1128. overlay = dev_priv->overlay;
  1129. if (!overlay) {
  1130. DRM_DEBUG("userspace bug: no overlay\n");
  1131. return -ENODEV;
  1132. }
  1133. mutex_lock(&dev->mode_config.mutex);
  1134. mutex_lock(&dev->struct_mutex);
  1135. ret = -EINVAL;
  1136. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1137. attrs->color_key = overlay->color_key;
  1138. attrs->brightness = overlay->brightness;
  1139. attrs->contrast = overlay->contrast;
  1140. attrs->saturation = overlay->saturation;
  1141. if (!IS_GEN2(dev)) {
  1142. attrs->gamma0 = I915_READ(OGAMC0);
  1143. attrs->gamma1 = I915_READ(OGAMC1);
  1144. attrs->gamma2 = I915_READ(OGAMC2);
  1145. attrs->gamma3 = I915_READ(OGAMC3);
  1146. attrs->gamma4 = I915_READ(OGAMC4);
  1147. attrs->gamma5 = I915_READ(OGAMC5);
  1148. }
  1149. } else {
  1150. if (attrs->brightness < -128 || attrs->brightness > 127)
  1151. goto out_unlock;
  1152. if (attrs->contrast > 255)
  1153. goto out_unlock;
  1154. if (attrs->saturation > 1023)
  1155. goto out_unlock;
  1156. overlay->color_key = attrs->color_key;
  1157. overlay->brightness = attrs->brightness;
  1158. overlay->contrast = attrs->contrast;
  1159. overlay->saturation = attrs->saturation;
  1160. regs = intel_overlay_map_regs(overlay);
  1161. if (!regs) {
  1162. ret = -ENOMEM;
  1163. goto out_unlock;
  1164. }
  1165. update_reg_attrs(overlay, regs);
  1166. intel_overlay_unmap_regs(overlay, regs);
  1167. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1168. if (IS_GEN2(dev))
  1169. goto out_unlock;
  1170. if (overlay->active) {
  1171. ret = -EBUSY;
  1172. goto out_unlock;
  1173. }
  1174. ret = check_gamma(attrs);
  1175. if (ret)
  1176. goto out_unlock;
  1177. I915_WRITE(OGAMC0, attrs->gamma0);
  1178. I915_WRITE(OGAMC1, attrs->gamma1);
  1179. I915_WRITE(OGAMC2, attrs->gamma2);
  1180. I915_WRITE(OGAMC3, attrs->gamma3);
  1181. I915_WRITE(OGAMC4, attrs->gamma4);
  1182. I915_WRITE(OGAMC5, attrs->gamma5);
  1183. }
  1184. }
  1185. ret = 0;
  1186. out_unlock:
  1187. mutex_unlock(&dev->struct_mutex);
  1188. mutex_unlock(&dev->mode_config.mutex);
  1189. return ret;
  1190. }
  1191. void intel_setup_overlay(struct drm_device *dev)
  1192. {
  1193. drm_i915_private_t *dev_priv = dev->dev_private;
  1194. struct intel_overlay *overlay;
  1195. struct drm_i915_gem_object *reg_bo;
  1196. struct overlay_registers __iomem *regs;
  1197. int ret;
  1198. if (!HAS_OVERLAY(dev))
  1199. return;
  1200. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1201. if (!overlay)
  1202. return;
  1203. mutex_lock(&dev->struct_mutex);
  1204. if (WARN_ON(dev_priv->overlay))
  1205. goto out_free;
  1206. overlay->dev = dev;
  1207. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1208. if (!reg_bo)
  1209. goto out_free;
  1210. overlay->reg_bo = reg_bo;
  1211. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1212. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1213. I915_GEM_PHYS_OVERLAY_REGS,
  1214. PAGE_SIZE);
  1215. if (ret) {
  1216. DRM_ERROR("failed to attach phys overlay regs\n");
  1217. goto out_free_bo;
  1218. }
  1219. overlay->flip_addr = reg_bo->phys_obj->handle->busaddr;
  1220. } else {
  1221. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE, true);
  1222. if (ret) {
  1223. DRM_ERROR("failed to pin overlay register bo\n");
  1224. goto out_free_bo;
  1225. }
  1226. overlay->flip_addr = reg_bo->gtt_offset;
  1227. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1228. if (ret) {
  1229. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1230. goto out_unpin_bo;
  1231. }
  1232. }
  1233. /* init all values */
  1234. overlay->color_key = 0x0101fe;
  1235. overlay->brightness = -19;
  1236. overlay->contrast = 75;
  1237. overlay->saturation = 146;
  1238. regs = intel_overlay_map_regs(overlay);
  1239. if (!regs)
  1240. goto out_unpin_bo;
  1241. memset_io(regs, 0, sizeof(struct overlay_registers));
  1242. update_polyphase_filter(regs);
  1243. update_reg_attrs(overlay, regs);
  1244. intel_overlay_unmap_regs(overlay, regs);
  1245. dev_priv->overlay = overlay;
  1246. mutex_unlock(&dev->struct_mutex);
  1247. DRM_INFO("initialized overlay support\n");
  1248. return;
  1249. out_unpin_bo:
  1250. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1251. i915_gem_object_unpin(reg_bo);
  1252. out_free_bo:
  1253. drm_gem_object_unreference(&reg_bo->base);
  1254. out_free:
  1255. mutex_unlock(&dev->struct_mutex);
  1256. kfree(overlay);
  1257. return;
  1258. }
  1259. void intel_cleanup_overlay(struct drm_device *dev)
  1260. {
  1261. drm_i915_private_t *dev_priv = dev->dev_private;
  1262. if (!dev_priv->overlay)
  1263. return;
  1264. /* The bo's should be free'd by the generic code already.
  1265. * Furthermore modesetting teardown happens beforehand so the
  1266. * hardware should be off already */
  1267. BUG_ON(dev_priv->overlay->active);
  1268. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1269. kfree(dev_priv->overlay);
  1270. }
  1271. #ifdef CONFIG_DEBUG_FS
  1272. #include <linux/seq_file.h>
  1273. struct intel_overlay_error_state {
  1274. struct overlay_registers regs;
  1275. unsigned long base;
  1276. u32 dovsta;
  1277. u32 isr;
  1278. };
  1279. static struct overlay_registers __iomem *
  1280. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1281. {
  1282. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  1283. struct overlay_registers __iomem *regs;
  1284. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1285. /* Cast to make sparse happy, but it's wc memory anyway, so
  1286. * equivalent to the wc io mapping on X86. */
  1287. regs = (struct overlay_registers __iomem *)
  1288. overlay->reg_bo->phys_obj->handle->vaddr;
  1289. else
  1290. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  1291. overlay->reg_bo->gtt_offset);
  1292. return regs;
  1293. }
  1294. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1295. struct overlay_registers __iomem *regs)
  1296. {
  1297. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1298. io_mapping_unmap_atomic(regs);
  1299. }
  1300. struct intel_overlay_error_state *
  1301. intel_overlay_capture_error_state(struct drm_device *dev)
  1302. {
  1303. drm_i915_private_t *dev_priv = dev->dev_private;
  1304. struct intel_overlay *overlay = dev_priv->overlay;
  1305. struct intel_overlay_error_state *error;
  1306. struct overlay_registers __iomem *regs;
  1307. if (!overlay || !overlay->active)
  1308. return NULL;
  1309. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1310. if (error == NULL)
  1311. return NULL;
  1312. error->dovsta = I915_READ(DOVSTA);
  1313. error->isr = I915_READ(ISR);
  1314. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1315. error->base = (__force long)overlay->reg_bo->phys_obj->handle->vaddr;
  1316. else
  1317. error->base = overlay->reg_bo->gtt_offset;
  1318. regs = intel_overlay_map_regs_atomic(overlay);
  1319. if (!regs)
  1320. goto err;
  1321. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1322. intel_overlay_unmap_regs_atomic(overlay, regs);
  1323. return error;
  1324. err:
  1325. kfree(error);
  1326. return NULL;
  1327. }
  1328. void
  1329. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1330. {
  1331. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1332. error->dovsta, error->isr);
  1333. seq_printf(m, " Register file at 0x%08lx:\n",
  1334. error->base);
  1335. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1336. P(OBUF_0Y);
  1337. P(OBUF_1Y);
  1338. P(OBUF_0U);
  1339. P(OBUF_0V);
  1340. P(OBUF_1U);
  1341. P(OBUF_1V);
  1342. P(OSTRIDE);
  1343. P(YRGB_VPH);
  1344. P(UV_VPH);
  1345. P(HORZ_PH);
  1346. P(INIT_PHS);
  1347. P(DWINPOS);
  1348. P(DWINSZ);
  1349. P(SWIDTH);
  1350. P(SWIDTHSW);
  1351. P(SHEIGHT);
  1352. P(YRGBSCALE);
  1353. P(UVSCALE);
  1354. P(OCLRC0);
  1355. P(OCLRC1);
  1356. P(DCLRKV);
  1357. P(DCLRKM);
  1358. P(SCLRKVH);
  1359. P(SCLRKVL);
  1360. P(SCLRKEN);
  1361. P(OCONFIG);
  1362. P(OCMD);
  1363. P(OSTART_0Y);
  1364. P(OSTART_1Y);
  1365. P(OSTART_0U);
  1366. P(OSTART_0V);
  1367. P(OSTART_1U);
  1368. P(OSTART_1V);
  1369. P(OTILEOFF_0Y);
  1370. P(OTILEOFF_1Y);
  1371. P(OTILEOFF_0U);
  1372. P(OTILEOFF_0V);
  1373. P(OTILEOFF_1U);
  1374. P(OTILEOFF_1V);
  1375. P(FASTHSCALE);
  1376. P(UVSCALEV);
  1377. #undef P
  1378. }
  1379. #endif